blob: 943bf944bf722d62b686ba0c923d8a0fb3989c4d [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Sergei Shtylyov60e7a822007-05-05 22:03:49 +02002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Due to massive hardware bugs, UltraDMA is only supported
5 * on the 646U2 and not on the 646U.
6 *
7 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
8 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
9 *
10 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000011 * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +020012 * Copyright (C) 2007,2009 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/types.h>
17#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/ide.h>
19#include <linux/init.h>
20
21#include <asm/io.h>
22
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020023#define DRV_NAME "cmd64x"
24
Linus Torvalds1da177e2005-04-16 15:20:36 -070025/*
26 * CMD64x specific registers definition.
27 */
28#define CFR 0x50
Sergei Shtylyove51e2522007-05-05 22:03:49 +020029#define CFR_INTR_CH0 0x04
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#define CMDTIM 0x52
32#define ARTTIM0 0x53
33#define DRWTIM0 0x54
34#define ARTTIM1 0x55
35#define DRWTIM1 0x56
36#define ARTTIM23 0x57
37#define ARTTIM23_DIS_RA2 0x04
38#define ARTTIM23_DIS_RA3 0x08
39#define ARTTIM23_INTR_CH1 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define DRWTIM2 0x58
41#define BRST 0x59
42#define DRWTIM3 0x5b
43
44#define BMIDECR0 0x70
45#define MRDMODE 0x71
46#define MRDMODE_INTR_CH0 0x04
47#define MRDMODE_INTR_CH1 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define UDIDETCR0 0x73
49#define DTPR0 0x74
50#define BMIDECR1 0x78
51#define BMIDECSR 0x79
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define UDIDETCR1 0x7B
53#define DTPR1 0x7C
54
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000055static void cmd64x_program_timings(ide_drive_t *drive, u8 mode)
Sergei Shtylyove277a1a2007-03-17 21:57:24 +010056{
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000057 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczebae41a2008-04-27 15:38:29 +020058 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000059 int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
60 const unsigned long T = 1000000 / bus_speed;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020061 static const u8 recovery_values[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000063 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
64 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020065 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000066 struct ide_timing t;
67 u8 arttim = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Dan Carpenter117fcc32020-01-07 16:04:41 +030069 if (drive->dn >= ARRAY_SIZE(drwtim_regs))
70 return;
71
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000072 ide_timing_compute(drive, mode, &t, T, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74 /*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020075 * In case we've got too long recovery phase, try to lengthen
76 * the active phase
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000078 if (t.recover > 16) {
79 t.active += t.recover - 16;
80 t.recover = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 }
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000082 if (t.active > 16) /* shouldn't actually happen... */
83 t.active = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020085 /*
86 * Convert values to internal chipset representation
87 */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000088 t.recover = recovery_values[t.recover];
89 t.active &= 0x0f;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020090
91 /* Program the active/recovery counts into the DRWTIM register */
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +000092 pci_write_config_byte(dev, drwtim_regs[drive->dn],
93 (t.active << 4) | t.recover);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020094
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020095 /*
96 * The primary channel has individual address setup timing registers
97 * for each drive and the hardware selects the slowest timing itself.
98 * The secondary channel has one common register and we have to select
99 * the slowest address setup timing ourselves.
100 */
101 if (hwif->channel) {
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100102 ide_drive_t *pair = ide_get_pair_dev(drive);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200103
Bartlomiej Zolnierkiewicz23d87402010-01-18 07:21:41 +0000104 if (pair) {
105 struct ide_timing tp;
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100106
Bartlomiej Zolnierkiewicz23d87402010-01-18 07:21:41 +0000107 ide_timing_compute(pair, pair->pio_mode, &tp, T, 0);
108 ide_timing_merge(&t, &tp, &t, IDE_TIMING_SETUP);
109 if (pair->dma_mode) {
110 ide_timing_compute(pair, pair->dma_mode,
111 &tp, T, 0);
112 ide_timing_merge(&tp, &t, &t, IDE_TIMING_SETUP);
113 }
114 }
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200115 }
116
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000117 if (t.setup > 5) /* shouldn't actually happen... */
118 t.setup = 5;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200119
120 /*
121 * Program the address setup clocks into the ARTTIM registers.
122 * Avoid clearing the secondary channel's interrupt bit.
123 */
124 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
125 if (hwif->channel)
126 arttim &= ~ARTTIM23_INTR_CH1;
127 arttim &= ~0xc0;
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000128 arttim |= setup_values[t.setup];
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200129 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100130}
131
132/*
133 * Attempts to set drive's PIO mode.
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200134 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100135 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200136
Bartlomiej Zolnierkiewicze085b3c2010-01-19 01:44:41 -0800137static void cmd64x_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100138{
Bartlomiej Zolnierkiewicze085b3c2010-01-19 01:44:41 -0800139 const u8 pio = drive->pio_mode - XFER_PIO_0;
140
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100141 /*
142 * Filter out the prefetch control values
143 * to prevent PIO5 from being programmed
144 */
145 if (pio == 8 || pio == 9)
146 return;
147
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000148 cmd64x_program_timings(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149}
150
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -0800151static void cmd64x_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100153 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200154 u8 unit = drive->dn & 0x01;
155 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -0800156 const u8 speed = drive->dma_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Bartlomiej Zolnierkiewicz22cabc22010-01-18 07:18:38 +0000158 pci_read_config_byte(dev, pciU, &regU);
159 regU &= ~(unit ? 0xCA : 0x35);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 switch(speed) {
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200162 case XFER_UDMA_5:
163 regU |= unit ? 0x0A : 0x05;
164 break;
165 case XFER_UDMA_4:
166 regU |= unit ? 0x4A : 0x15;
167 break;
168 case XFER_UDMA_3:
169 regU |= unit ? 0x8A : 0x25;
170 break;
171 case XFER_UDMA_2:
172 regU |= unit ? 0x42 : 0x11;
173 break;
174 case XFER_UDMA_1:
175 regU |= unit ? 0x82 : 0x21;
176 break;
177 case XFER_UDMA_0:
178 regU |= unit ? 0xC2 : 0x31;
179 break;
180 case XFER_MW_DMA_2:
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200181 case XFER_MW_DMA_1:
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200182 case XFER_MW_DMA_0:
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000183 cmd64x_program_timings(drive, speed);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200184 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 }
186
Bartlomiej Zolnierkiewicz22cabc22010-01-18 07:18:38 +0000187 pci_write_config_byte(dev, pciU, regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188}
189
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200190static void cmd648_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100192 ide_hwif_t *hwif = drive->hwif;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200193 struct pci_dev *dev = to_pci_dev(hwif->dev);
194 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200195 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
196 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100197 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200198
199 /* clear the interrupt bit */
Sergei Shtylyov61832892007-11-13 22:09:14 +0100200 outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100201 base + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200204static void cmd64x_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100206 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100207 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200208 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
209 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
210 CFR_INTR_CH0;
211 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200213 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
214 /* clear the interrupt bit */
215 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200216}
217
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200218static int cmd648_test_irq(ide_hwif_t *hwif)
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200219{
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200220 struct pci_dev *dev = to_pci_dev(hwif->dev);
221 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200222 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
223 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100224 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200225
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200226 pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n",
227 hwif->name, mrdmode, irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200228
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200229 return (mrdmode & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200232static int cmd64x_test_irq(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100234 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200235 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
236 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
237 CFR_INTR_CH0;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200238 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200240 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
241
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200242 pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n",
243 hwif->name, irq_stat, irq_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200245 return (irq_stat & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246}
247
248/*
249 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
250 * event order for DMA transfers.
251 */
252
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200253static int cmd646_1_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100255 ide_hwif_t *hwif = drive->hwif;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 u8 dma_stat = 0, dma_cmd = 0;
257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200259 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 /* read DMA command state */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200261 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200263 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200265 outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 /* verify good DMA status */
267 return (dma_stat & 7) != 4;
268}
269
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100270static int init_chipset_cmd64x(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 u8 mrdmode = 0;
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 /* Set a good latency timer and cache line size value. */
275 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
276 /* FIXME: pci_set_master() to ensure a good latency timer value */
277
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200278 /*
279 * Enable interrupts, select MEMORY READ LINE for reads.
280 *
281 * NOTE: although not mentioned in the PCI0646U specs,
282 * bits 0-1 are write only and won't be read back as
283 * set or not -- PCI0646U2 specs clarify this point.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 */
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200285 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
286 mrdmode &= ~0x30;
287 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 return 0;
290}
291
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +0200292static u8 cmd64x_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100294 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200295 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200297 switch (dev->device) {
298 case PCI_DEVICE_ID_CMD_648:
299 case PCI_DEVICE_ID_CMD_649:
300 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200301 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200302 default:
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200303 return ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305}
306
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200307static const struct ide_port_ops cmd64x_port_ops = {
308 .set_pio_mode = cmd64x_set_pio_mode,
309 .set_dma_mode = cmd64x_set_dma_mode,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200310 .clear_irq = cmd64x_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200311 .test_irq = cmd64x_test_irq,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200312 .cable_detect = cmd64x_cable_detect,
313};
314
315static const struct ide_port_ops cmd648_port_ops = {
316 .set_pio_mode = cmd64x_set_pio_mode,
317 .set_dma_mode = cmd64x_set_dma_mode,
318 .clear_irq = cmd648_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200319 .test_irq = cmd648_test_irq,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200320 .cable_detect = cmd64x_cable_detect,
321};
322
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200323static const struct ide_dma_ops cmd646_rev1_dma_ops = {
324 .dma_host_set = ide_dma_host_set,
325 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200326 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200327 .dma_end = cmd646_1_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200328 .dma_test_irq = ide_dma_test_irq,
329 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +0100330 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Sergei Shtylyov592b5312009-01-06 17:21:02 +0100331 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200332};
333
Greg Kroah-Hartmanfe31edc2012-12-21 13:21:03 -0800334static const struct ide_port_info cmd64x_chipsets[] = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200335 { /* 0: CMD643 */
336 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200338 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200339 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz8ac2b42a2008-02-01 23:09:30 +0100340 .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000341 IDE_HFLAG_ABUSE_PREFETCH |
342 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200343 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200344 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200345 .udma_mask = 0x00, /* no udma */
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200346 },
347 { /* 1: CMD646 */
348 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200350 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200351 .port_ops = &cmd648_port_ops,
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000352 .host_flags = IDE_HFLAG_ABUSE_PREFETCH |
353 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200354 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200355 .mwdma_mask = ATA_MWDMA2,
356 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200357 },
358 { /* 2: CMD648 */
359 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200361 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200362 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200363 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200364 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200365 .mwdma_mask = ATA_MWDMA2,
366 .udma_mask = ATA_UDMA4,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200367 },
368 { /* 3: CMD649 */
369 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200371 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200372 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200373 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200374 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200375 .mwdma_mask = ATA_MWDMA2,
376 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378};
379
Greg Kroah-Hartmanfe31edc2012-12-21 13:21:03 -0800380static int cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200382 struct ide_port_info d;
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200383 u8 idx = id->driver_data;
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200384
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200385 d = cmd64x_chipsets[idx];
386
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200387 if (idx == 1) {
388 /*
389 * UltraDMA only supported on PCI646U and PCI646U2, which
390 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
391 * Actually, although the CMD tech support people won't
392 * tell me the details, the 0x03 revision cannot support
393 * UDMA correctly without hardware modifications, and even
394 * then it only works with Quantum disks due to some
395 * hold time assumptions in the 646U part which are fixed
396 * in the 646U2.
397 *
398 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
399 */
400 if (dev->revision < 5) {
401 d.udma_mask = 0x00;
402 /*
403 * The original PCI0646 didn't have the primary
404 * channel enable bit, it appeared starting with
405 * PCI0646U (i.e. revision ID 3).
406 */
407 if (dev->revision < 3) {
408 d.enablebits[0].reg = 0;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200409 d.port_ops = &cmd64x_port_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200410 if (dev->revision == 1)
411 d.dma_ops = &cmd646_rev1_dma_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200412 }
413 }
414 }
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200415
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200416 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200419static const struct pci_device_id cmd64x_pci_tbl[] = {
420 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
421 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
422 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
423 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 { 0, },
425};
426MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
427
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200428static struct pci_driver cmd64x_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 .name = "CMD64x_IDE",
430 .id_table = cmd64x_pci_tbl,
431 .probe = cmd64x_init_one,
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200432 .remove = ide_pci_remove,
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200433 .suspend = ide_pci_suspend,
434 .resume = ide_pci_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100437static int __init cmd64x_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200439 return ide_pci_register_driver(&cmd64x_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
441
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200442static void __exit cmd64x_ide_exit(void)
443{
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200444 pci_unregister_driver(&cmd64x_pci_driver);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200445}
446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447module_init(cmd64x_ide_init);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200448module_exit(cmd64x_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Bartlomiej Zolnierkiewicz60349ab2010-01-18 07:18:26 +0000450MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick, Bartlomiej Zolnierkiewicz");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
452MODULE_LICENSE("GPL");