Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 NVIDIA Corporation |
| 3 | * |
Thierry Reding | 9a2ac2d | 2014-02-11 15:52:01 +0100 | [diff] [blame] | 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <linux/clk.h> |
| 10 | #include <linux/debugfs.h> |
| 11 | #include <linux/host1x.h> |
| 12 | #include <linux/module.h> |
| 13 | #include <linux/of.h> |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 14 | #include <linux/of_platform.h> |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 15 | #include <linux/platform_device.h> |
| 16 | #include <linux/reset.h> |
| 17 | |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 18 | #include <linux/regulator/consumer.h> |
| 19 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 20 | #include <drm/drm_mipi_dsi.h> |
| 21 | #include <drm/drm_panel.h> |
| 22 | |
| 23 | #include <video/mipi_display.h> |
| 24 | |
| 25 | #include "dc.h" |
| 26 | #include "drm.h" |
| 27 | #include "dsi.h" |
| 28 | #include "mipi-phy.h" |
| 29 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 30 | struct tegra_dsi { |
| 31 | struct host1x_client client; |
| 32 | struct tegra_output output; |
| 33 | struct device *dev; |
| 34 | |
| 35 | void __iomem *regs; |
| 36 | |
| 37 | struct reset_control *rst; |
| 38 | struct clk *clk_parent; |
| 39 | struct clk *clk_lp; |
| 40 | struct clk *clk; |
| 41 | |
| 42 | struct drm_info_list *debugfs_files; |
| 43 | struct drm_minor *minor; |
| 44 | struct dentry *debugfs; |
| 45 | |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 46 | unsigned long flags; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 47 | enum mipi_dsi_pixel_format format; |
| 48 | unsigned int lanes; |
| 49 | |
| 50 | struct tegra_mipi_device *mipi; |
| 51 | struct mipi_dsi_host host; |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 52 | |
| 53 | struct regulator *vdd; |
Thierry Reding | 334ae6b | 2014-03-14 14:15:10 +0100 | [diff] [blame] | 54 | bool enabled; |
Thierry Reding | 976cebc | 2014-08-06 09:14:28 +0200 | [diff] [blame] | 55 | |
| 56 | unsigned int video_fifo_depth; |
| 57 | unsigned int host_fifo_depth; |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 58 | |
| 59 | /* for ganged-mode support */ |
| 60 | struct tegra_dsi *master; |
| 61 | struct tegra_dsi *slave; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 62 | }; |
| 63 | |
| 64 | static inline struct tegra_dsi * |
| 65 | host1x_client_to_dsi(struct host1x_client *client) |
| 66 | { |
| 67 | return container_of(client, struct tegra_dsi, client); |
| 68 | } |
| 69 | |
| 70 | static inline struct tegra_dsi *host_to_tegra(struct mipi_dsi_host *host) |
| 71 | { |
| 72 | return container_of(host, struct tegra_dsi, host); |
| 73 | } |
| 74 | |
| 75 | static inline struct tegra_dsi *to_dsi(struct tegra_output *output) |
| 76 | { |
| 77 | return container_of(output, struct tegra_dsi, output); |
| 78 | } |
| 79 | |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 80 | static inline u32 tegra_dsi_readl(struct tegra_dsi *dsi, unsigned long reg) |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 81 | { |
| 82 | return readl(dsi->regs + (reg << 2)); |
| 83 | } |
| 84 | |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 85 | static inline void tegra_dsi_writel(struct tegra_dsi *dsi, u32 value, |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 86 | unsigned long reg) |
| 87 | { |
| 88 | writel(value, dsi->regs + (reg << 2)); |
| 89 | } |
| 90 | |
| 91 | static int tegra_dsi_show_regs(struct seq_file *s, void *data) |
| 92 | { |
| 93 | struct drm_info_node *node = s->private; |
| 94 | struct tegra_dsi *dsi = node->info_ent->data; |
| 95 | |
| 96 | #define DUMP_REG(name) \ |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 97 | seq_printf(s, "%-32s %#05x %08x\n", #name, name, \ |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 98 | tegra_dsi_readl(dsi, name)) |
| 99 | |
| 100 | DUMP_REG(DSI_INCR_SYNCPT); |
| 101 | DUMP_REG(DSI_INCR_SYNCPT_CONTROL); |
| 102 | DUMP_REG(DSI_INCR_SYNCPT_ERROR); |
| 103 | DUMP_REG(DSI_CTXSW); |
| 104 | DUMP_REG(DSI_RD_DATA); |
| 105 | DUMP_REG(DSI_WR_DATA); |
| 106 | DUMP_REG(DSI_POWER_CONTROL); |
| 107 | DUMP_REG(DSI_INT_ENABLE); |
| 108 | DUMP_REG(DSI_INT_STATUS); |
| 109 | DUMP_REG(DSI_INT_MASK); |
| 110 | DUMP_REG(DSI_HOST_CONTROL); |
| 111 | DUMP_REG(DSI_CONTROL); |
| 112 | DUMP_REG(DSI_SOL_DELAY); |
| 113 | DUMP_REG(DSI_MAX_THRESHOLD); |
| 114 | DUMP_REG(DSI_TRIGGER); |
| 115 | DUMP_REG(DSI_TX_CRC); |
| 116 | DUMP_REG(DSI_STATUS); |
| 117 | |
| 118 | DUMP_REG(DSI_INIT_SEQ_CONTROL); |
| 119 | DUMP_REG(DSI_INIT_SEQ_DATA_0); |
| 120 | DUMP_REG(DSI_INIT_SEQ_DATA_1); |
| 121 | DUMP_REG(DSI_INIT_SEQ_DATA_2); |
| 122 | DUMP_REG(DSI_INIT_SEQ_DATA_3); |
| 123 | DUMP_REG(DSI_INIT_SEQ_DATA_4); |
| 124 | DUMP_REG(DSI_INIT_SEQ_DATA_5); |
| 125 | DUMP_REG(DSI_INIT_SEQ_DATA_6); |
| 126 | DUMP_REG(DSI_INIT_SEQ_DATA_7); |
| 127 | |
| 128 | DUMP_REG(DSI_PKT_SEQ_0_LO); |
| 129 | DUMP_REG(DSI_PKT_SEQ_0_HI); |
| 130 | DUMP_REG(DSI_PKT_SEQ_1_LO); |
| 131 | DUMP_REG(DSI_PKT_SEQ_1_HI); |
| 132 | DUMP_REG(DSI_PKT_SEQ_2_LO); |
| 133 | DUMP_REG(DSI_PKT_SEQ_2_HI); |
| 134 | DUMP_REG(DSI_PKT_SEQ_3_LO); |
| 135 | DUMP_REG(DSI_PKT_SEQ_3_HI); |
| 136 | DUMP_REG(DSI_PKT_SEQ_4_LO); |
| 137 | DUMP_REG(DSI_PKT_SEQ_4_HI); |
| 138 | DUMP_REG(DSI_PKT_SEQ_5_LO); |
| 139 | DUMP_REG(DSI_PKT_SEQ_5_HI); |
| 140 | |
| 141 | DUMP_REG(DSI_DCS_CMDS); |
| 142 | |
| 143 | DUMP_REG(DSI_PKT_LEN_0_1); |
| 144 | DUMP_REG(DSI_PKT_LEN_2_3); |
| 145 | DUMP_REG(DSI_PKT_LEN_4_5); |
| 146 | DUMP_REG(DSI_PKT_LEN_6_7); |
| 147 | |
| 148 | DUMP_REG(DSI_PHY_TIMING_0); |
| 149 | DUMP_REG(DSI_PHY_TIMING_1); |
| 150 | DUMP_REG(DSI_PHY_TIMING_2); |
| 151 | DUMP_REG(DSI_BTA_TIMING); |
| 152 | |
| 153 | DUMP_REG(DSI_TIMEOUT_0); |
| 154 | DUMP_REG(DSI_TIMEOUT_1); |
| 155 | DUMP_REG(DSI_TO_TALLY); |
| 156 | |
| 157 | DUMP_REG(DSI_PAD_CONTROL_0); |
| 158 | DUMP_REG(DSI_PAD_CONTROL_CD); |
| 159 | DUMP_REG(DSI_PAD_CD_STATUS); |
| 160 | DUMP_REG(DSI_VIDEO_MODE_CONTROL); |
| 161 | DUMP_REG(DSI_PAD_CONTROL_1); |
| 162 | DUMP_REG(DSI_PAD_CONTROL_2); |
| 163 | DUMP_REG(DSI_PAD_CONTROL_3); |
| 164 | DUMP_REG(DSI_PAD_CONTROL_4); |
| 165 | |
| 166 | DUMP_REG(DSI_GANGED_MODE_CONTROL); |
| 167 | DUMP_REG(DSI_GANGED_MODE_START); |
| 168 | DUMP_REG(DSI_GANGED_MODE_SIZE); |
| 169 | |
| 170 | DUMP_REG(DSI_RAW_DATA_BYTE_COUNT); |
| 171 | DUMP_REG(DSI_ULTRA_LOW_POWER_CONTROL); |
| 172 | |
| 173 | DUMP_REG(DSI_INIT_SEQ_DATA_8); |
| 174 | DUMP_REG(DSI_INIT_SEQ_DATA_9); |
| 175 | DUMP_REG(DSI_INIT_SEQ_DATA_10); |
| 176 | DUMP_REG(DSI_INIT_SEQ_DATA_11); |
| 177 | DUMP_REG(DSI_INIT_SEQ_DATA_12); |
| 178 | DUMP_REG(DSI_INIT_SEQ_DATA_13); |
| 179 | DUMP_REG(DSI_INIT_SEQ_DATA_14); |
| 180 | DUMP_REG(DSI_INIT_SEQ_DATA_15); |
| 181 | |
| 182 | #undef DUMP_REG |
| 183 | |
| 184 | return 0; |
| 185 | } |
| 186 | |
| 187 | static struct drm_info_list debugfs_files[] = { |
| 188 | { "regs", tegra_dsi_show_regs, 0, NULL }, |
| 189 | }; |
| 190 | |
| 191 | static int tegra_dsi_debugfs_init(struct tegra_dsi *dsi, |
| 192 | struct drm_minor *minor) |
| 193 | { |
| 194 | const char *name = dev_name(dsi->dev); |
| 195 | unsigned int i; |
| 196 | int err; |
| 197 | |
| 198 | dsi->debugfs = debugfs_create_dir(name, minor->debugfs_root); |
| 199 | if (!dsi->debugfs) |
| 200 | return -ENOMEM; |
| 201 | |
| 202 | dsi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), |
| 203 | GFP_KERNEL); |
| 204 | if (!dsi->debugfs_files) { |
| 205 | err = -ENOMEM; |
| 206 | goto remove; |
| 207 | } |
| 208 | |
| 209 | for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) |
| 210 | dsi->debugfs_files[i].data = dsi; |
| 211 | |
| 212 | err = drm_debugfs_create_files(dsi->debugfs_files, |
| 213 | ARRAY_SIZE(debugfs_files), |
| 214 | dsi->debugfs, minor); |
| 215 | if (err < 0) |
| 216 | goto free; |
| 217 | |
| 218 | dsi->minor = minor; |
| 219 | |
| 220 | return 0; |
| 221 | |
| 222 | free: |
| 223 | kfree(dsi->debugfs_files); |
| 224 | dsi->debugfs_files = NULL; |
| 225 | remove: |
| 226 | debugfs_remove(dsi->debugfs); |
| 227 | dsi->debugfs = NULL; |
| 228 | |
| 229 | return err; |
| 230 | } |
| 231 | |
| 232 | static int tegra_dsi_debugfs_exit(struct tegra_dsi *dsi) |
| 233 | { |
| 234 | drm_debugfs_remove_files(dsi->debugfs_files, ARRAY_SIZE(debugfs_files), |
| 235 | dsi->minor); |
| 236 | dsi->minor = NULL; |
| 237 | |
| 238 | kfree(dsi->debugfs_files); |
| 239 | dsi->debugfs_files = NULL; |
| 240 | |
| 241 | debugfs_remove(dsi->debugfs); |
| 242 | dsi->debugfs = NULL; |
| 243 | |
| 244 | return 0; |
| 245 | } |
| 246 | |
| 247 | #define PKT_ID0(id) ((((id) & 0x3f) << 3) | (1 << 9)) |
| 248 | #define PKT_LEN0(len) (((len) & 0x07) << 0) |
| 249 | #define PKT_ID1(id) ((((id) & 0x3f) << 13) | (1 << 19)) |
| 250 | #define PKT_LEN1(len) (((len) & 0x07) << 10) |
| 251 | #define PKT_ID2(id) ((((id) & 0x3f) << 23) | (1 << 29)) |
| 252 | #define PKT_LEN2(len) (((len) & 0x07) << 20) |
| 253 | |
| 254 | #define PKT_LP (1 << 30) |
| 255 | #define NUM_PKT_SEQ 12 |
| 256 | |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 257 | /* |
| 258 | * non-burst mode with sync pulses |
| 259 | */ |
| 260 | static const u32 pkt_seq_video_non_burst_sync_pulses[NUM_PKT_SEQ] = { |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 261 | [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) | |
| 262 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 263 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) | |
| 264 | PKT_LP, |
| 265 | [ 1] = 0, |
| 266 | [ 2] = PKT_ID0(MIPI_DSI_V_SYNC_END) | PKT_LEN0(0) | |
| 267 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 268 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) | |
| 269 | PKT_LP, |
| 270 | [ 3] = 0, |
| 271 | [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 272 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 273 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) | |
| 274 | PKT_LP, |
| 275 | [ 5] = 0, |
| 276 | [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 277 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 278 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0), |
| 279 | [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) | |
| 280 | PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) | |
| 281 | PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4), |
| 282 | [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 283 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 284 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) | |
| 285 | PKT_LP, |
| 286 | [ 9] = 0, |
| 287 | [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 288 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) | |
| 289 | PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0), |
| 290 | [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) | |
| 291 | PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) | |
| 292 | PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4), |
| 293 | }; |
| 294 | |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 295 | /* |
| 296 | * non-burst mode with sync events |
| 297 | */ |
| 298 | static const u32 pkt_seq_video_non_burst_sync_events[NUM_PKT_SEQ] = { |
| 299 | [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) | |
| 300 | PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) | |
| 301 | PKT_LP, |
| 302 | [ 1] = 0, |
| 303 | [ 2] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 304 | PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) | |
| 305 | PKT_LP, |
| 306 | [ 3] = 0, |
| 307 | [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 308 | PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) | |
| 309 | PKT_LP, |
| 310 | [ 5] = 0, |
| 311 | [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 312 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) | |
| 313 | PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3), |
| 314 | [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4), |
| 315 | [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 316 | PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) | |
| 317 | PKT_LP, |
| 318 | [ 9] = 0, |
| 319 | [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) | |
| 320 | PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) | |
| 321 | PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3), |
| 322 | [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4), |
| 323 | }; |
| 324 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 325 | static const u32 pkt_seq_command_mode[NUM_PKT_SEQ] = { |
| 326 | [ 0] = 0, |
| 327 | [ 1] = 0, |
| 328 | [ 2] = 0, |
| 329 | [ 3] = 0, |
| 330 | [ 4] = 0, |
| 331 | [ 5] = 0, |
| 332 | [ 6] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(3) | PKT_LP, |
| 333 | [ 7] = 0, |
| 334 | [ 8] = 0, |
| 335 | [ 9] = 0, |
| 336 | [10] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(5) | PKT_LP, |
| 337 | [11] = 0, |
| 338 | }; |
| 339 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 340 | static int tegra_dsi_set_phy_timing(struct tegra_dsi *dsi) |
| 341 | { |
| 342 | struct mipi_dphy_timing timing; |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 343 | unsigned long period; |
| 344 | u32 value; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 345 | long rate; |
| 346 | int err; |
| 347 | |
| 348 | rate = clk_get_rate(dsi->clk); |
| 349 | if (rate < 0) |
| 350 | return rate; |
| 351 | |
Thierry Reding | 369bc65 | 2014-11-07 17:17:41 +0100 | [diff] [blame] | 352 | period = DIV_ROUND_CLOSEST(NSEC_PER_SEC, rate * 2); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 353 | |
| 354 | err = mipi_dphy_timing_get_default(&timing, period); |
| 355 | if (err < 0) |
| 356 | return err; |
| 357 | |
| 358 | err = mipi_dphy_timing_validate(&timing, period); |
| 359 | if (err < 0) { |
| 360 | dev_err(dsi->dev, "failed to validate D-PHY timing: %d\n", err); |
| 361 | return err; |
| 362 | } |
| 363 | |
| 364 | /* |
| 365 | * The D-PHY timing fields below are expressed in byte-clock cycles, |
| 366 | * so multiply the period by 8. |
| 367 | */ |
| 368 | period *= 8; |
| 369 | |
| 370 | value = DSI_TIMING_FIELD(timing.hsexit, period, 1) << 24 | |
| 371 | DSI_TIMING_FIELD(timing.hstrail, period, 0) << 16 | |
| 372 | DSI_TIMING_FIELD(timing.hszero, period, 3) << 8 | |
| 373 | DSI_TIMING_FIELD(timing.hsprepare, period, 1); |
| 374 | tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_0); |
| 375 | |
| 376 | value = DSI_TIMING_FIELD(timing.clktrail, period, 1) << 24 | |
| 377 | DSI_TIMING_FIELD(timing.clkpost, period, 1) << 16 | |
| 378 | DSI_TIMING_FIELD(timing.clkzero, period, 1) << 8 | |
| 379 | DSI_TIMING_FIELD(timing.lpx, period, 1); |
| 380 | tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_1); |
| 381 | |
| 382 | value = DSI_TIMING_FIELD(timing.clkprepare, period, 1) << 16 | |
| 383 | DSI_TIMING_FIELD(timing.clkpre, period, 1) << 8 | |
| 384 | DSI_TIMING_FIELD(0xff * period, period, 0) << 0; |
| 385 | tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_2); |
| 386 | |
| 387 | value = DSI_TIMING_FIELD(timing.taget, period, 1) << 16 | |
| 388 | DSI_TIMING_FIELD(timing.tasure, period, 1) << 8 | |
| 389 | DSI_TIMING_FIELD(timing.tago, period, 1); |
| 390 | tegra_dsi_writel(dsi, value, DSI_BTA_TIMING); |
| 391 | |
Sean Paul | 7e3bc3a | 2014-10-07 16:04:42 +0200 | [diff] [blame] | 392 | if (dsi->slave) |
| 393 | return tegra_dsi_set_phy_timing(dsi->slave); |
| 394 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 395 | return 0; |
| 396 | } |
| 397 | |
| 398 | static int tegra_dsi_get_muldiv(enum mipi_dsi_pixel_format format, |
| 399 | unsigned int *mulp, unsigned int *divp) |
| 400 | { |
| 401 | switch (format) { |
| 402 | case MIPI_DSI_FMT_RGB666_PACKED: |
| 403 | case MIPI_DSI_FMT_RGB888: |
| 404 | *mulp = 3; |
| 405 | *divp = 1; |
| 406 | break; |
| 407 | |
| 408 | case MIPI_DSI_FMT_RGB565: |
| 409 | *mulp = 2; |
| 410 | *divp = 1; |
| 411 | break; |
| 412 | |
| 413 | case MIPI_DSI_FMT_RGB666: |
| 414 | *mulp = 9; |
| 415 | *divp = 4; |
| 416 | break; |
| 417 | |
| 418 | default: |
| 419 | return -EINVAL; |
| 420 | } |
| 421 | |
| 422 | return 0; |
| 423 | } |
| 424 | |
Thierry Reding | f7d6889 | 2014-03-13 08:50:39 +0100 | [diff] [blame] | 425 | static int tegra_dsi_get_format(enum mipi_dsi_pixel_format format, |
| 426 | enum tegra_dsi_format *fmt) |
| 427 | { |
| 428 | switch (format) { |
| 429 | case MIPI_DSI_FMT_RGB888: |
| 430 | *fmt = TEGRA_DSI_FORMAT_24P; |
| 431 | break; |
| 432 | |
| 433 | case MIPI_DSI_FMT_RGB666: |
| 434 | *fmt = TEGRA_DSI_FORMAT_18NP; |
| 435 | break; |
| 436 | |
| 437 | case MIPI_DSI_FMT_RGB666_PACKED: |
| 438 | *fmt = TEGRA_DSI_FORMAT_18P; |
| 439 | break; |
| 440 | |
| 441 | case MIPI_DSI_FMT_RGB565: |
| 442 | *fmt = TEGRA_DSI_FORMAT_16P; |
| 443 | break; |
| 444 | |
| 445 | default: |
| 446 | return -EINVAL; |
| 447 | } |
| 448 | |
| 449 | return 0; |
| 450 | } |
| 451 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 452 | static void tegra_dsi_ganged_enable(struct tegra_dsi *dsi, unsigned int start, |
| 453 | unsigned int size) |
| 454 | { |
| 455 | u32 value; |
| 456 | |
| 457 | tegra_dsi_writel(dsi, start, DSI_GANGED_MODE_START); |
| 458 | tegra_dsi_writel(dsi, size << 16 | size, DSI_GANGED_MODE_SIZE); |
| 459 | |
| 460 | value = DSI_GANGED_MODE_CONTROL_ENABLE; |
| 461 | tegra_dsi_writel(dsi, value, DSI_GANGED_MODE_CONTROL); |
| 462 | } |
| 463 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 464 | static void tegra_dsi_enable(struct tegra_dsi *dsi) |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 465 | { |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 466 | u32 value; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 467 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 468 | value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL); |
| 469 | value |= DSI_POWER_CONTROL_ENABLE; |
| 470 | tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 471 | |
| 472 | if (dsi->slave) |
| 473 | tegra_dsi_enable(dsi->slave); |
| 474 | } |
| 475 | |
| 476 | static unsigned int tegra_dsi_get_lanes(struct tegra_dsi *dsi) |
| 477 | { |
| 478 | if (dsi->master) |
| 479 | return dsi->master->lanes + dsi->lanes; |
| 480 | |
| 481 | if (dsi->slave) |
| 482 | return dsi->lanes + dsi->slave->lanes; |
| 483 | |
| 484 | return dsi->lanes; |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | static int tegra_dsi_configure(struct tegra_dsi *dsi, unsigned int pipe, |
| 488 | const struct drm_display_mode *mode) |
| 489 | { |
| 490 | unsigned int hact, hsw, hbp, hfp, i, mul, div; |
| 491 | enum tegra_dsi_format format; |
| 492 | const u32 *pkt_seq; |
| 493 | u32 value; |
| 494 | int err; |
Thierry Reding | 334ae6b | 2014-03-14 14:15:10 +0100 | [diff] [blame] | 495 | |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 496 | if (dsi->flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) { |
| 497 | DRM_DEBUG_KMS("Non-burst video mode with sync pulses\n"); |
| 498 | pkt_seq = pkt_seq_video_non_burst_sync_pulses; |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 499 | } else if (dsi->flags & MIPI_DSI_MODE_VIDEO) { |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 500 | DRM_DEBUG_KMS("Non-burst video mode with sync events\n"); |
| 501 | pkt_seq = pkt_seq_video_non_burst_sync_events; |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 502 | } else { |
| 503 | DRM_DEBUG_KMS("Command mode\n"); |
| 504 | pkt_seq = pkt_seq_command_mode; |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 505 | } |
| 506 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 507 | err = tegra_dsi_get_muldiv(dsi->format, &mul, &div); |
| 508 | if (err < 0) |
| 509 | return err; |
| 510 | |
Thierry Reding | f7d6889 | 2014-03-13 08:50:39 +0100 | [diff] [blame] | 511 | err = tegra_dsi_get_format(dsi->format, &format); |
| 512 | if (err < 0) |
| 513 | return err; |
| 514 | |
Thierry Reding | f7d6889 | 2014-03-13 08:50:39 +0100 | [diff] [blame] | 515 | value = DSI_CONTROL_CHANNEL(0) | DSI_CONTROL_FORMAT(format) | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 516 | DSI_CONTROL_LANES(dsi->lanes - 1) | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 517 | DSI_CONTROL_SOURCE(pipe); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 518 | tegra_dsi_writel(dsi, value, DSI_CONTROL); |
| 519 | |
Thierry Reding | 976cebc | 2014-08-06 09:14:28 +0200 | [diff] [blame] | 520 | tegra_dsi_writel(dsi, dsi->video_fifo_depth, DSI_MAX_THRESHOLD); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 521 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 522 | value = DSI_HOST_CONTROL_HS; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 523 | tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL); |
| 524 | |
| 525 | value = tegra_dsi_readl(dsi, DSI_CONTROL); |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 526 | |
Alexandre Courbot | 0c6b1e4 | 2014-07-08 21:32:13 +0900 | [diff] [blame] | 527 | if (dsi->flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) |
| 528 | value |= DSI_CONTROL_HS_CLK_CTRL; |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 529 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 530 | value &= ~DSI_CONTROL_TX_TRIG(3); |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 531 | |
| 532 | /* enable DCS commands for command mode */ |
| 533 | if (dsi->flags & MIPI_DSI_MODE_VIDEO) |
| 534 | value &= ~DSI_CONTROL_DCS_ENABLE; |
| 535 | else |
| 536 | value |= DSI_CONTROL_DCS_ENABLE; |
| 537 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 538 | value |= DSI_CONTROL_VIDEO_ENABLE; |
| 539 | value &= ~DSI_CONTROL_HOST_ENABLE; |
| 540 | tegra_dsi_writel(dsi, value, DSI_CONTROL); |
| 541 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 542 | for (i = 0; i < NUM_PKT_SEQ; i++) |
| 543 | tegra_dsi_writel(dsi, pkt_seq[i], DSI_PKT_SEQ_0_LO + i); |
| 544 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 545 | if (dsi->flags & MIPI_DSI_MODE_VIDEO) { |
| 546 | /* horizontal active pixels */ |
| 547 | hact = mode->hdisplay * mul / div; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 548 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 549 | /* horizontal sync width */ |
| 550 | hsw = (mode->hsync_end - mode->hsync_start) * mul / div; |
| 551 | hsw -= 10; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 552 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 553 | /* horizontal back porch */ |
| 554 | hbp = (mode->htotal - mode->hsync_end) * mul / div; |
| 555 | hbp -= 14; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 556 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 557 | /* horizontal front porch */ |
| 558 | hfp = (mode->hsync_start - mode->hdisplay) * mul / div; |
| 559 | hfp -= 8; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 560 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 561 | tegra_dsi_writel(dsi, hsw << 16 | 0, DSI_PKT_LEN_0_1); |
| 562 | tegra_dsi_writel(dsi, hact << 16 | hbp, DSI_PKT_LEN_2_3); |
| 563 | tegra_dsi_writel(dsi, hfp, DSI_PKT_LEN_4_5); |
| 564 | tegra_dsi_writel(dsi, 0x0f0f << 16, DSI_PKT_LEN_6_7); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 565 | |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 566 | /* set SOL delay (for non-burst mode only) */ |
| 567 | tegra_dsi_writel(dsi, 8 * mul / div, DSI_SOL_DELAY); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 568 | |
| 569 | /* TODO: implement ganged mode */ |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 570 | } else { |
| 571 | u16 bytes; |
| 572 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 573 | if (dsi->master || dsi->slave) { |
| 574 | /* |
| 575 | * For ganged mode, assume symmetric left-right mode. |
| 576 | */ |
| 577 | bytes = 1 + (mode->hdisplay / 2) * mul / div; |
| 578 | } else { |
| 579 | /* 1 byte (DCS command) + pixel data */ |
| 580 | bytes = 1 + mode->hdisplay * mul / div; |
| 581 | } |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 582 | |
| 583 | tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_0_1); |
| 584 | tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_2_3); |
| 585 | tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_4_5); |
| 586 | tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_6_7); |
| 587 | |
| 588 | value = MIPI_DCS_WRITE_MEMORY_START << 8 | |
| 589 | MIPI_DCS_WRITE_MEMORY_CONTINUE; |
| 590 | tegra_dsi_writel(dsi, value, DSI_DCS_CMDS); |
| 591 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 592 | /* set SOL delay */ |
| 593 | if (dsi->master || dsi->slave) { |
| 594 | unsigned int lanes = tegra_dsi_get_lanes(dsi); |
| 595 | unsigned long delay, bclk, bclk_ganged; |
| 596 | |
| 597 | /* SOL to valid, valid to FIFO and FIFO write delay */ |
| 598 | delay = 4 + 4 + 2; |
| 599 | delay = DIV_ROUND_UP(delay * mul, div * lanes); |
| 600 | /* FIFO read delay */ |
| 601 | delay = delay + 6; |
| 602 | |
| 603 | bclk = DIV_ROUND_UP(mode->htotal * mul, div * lanes); |
| 604 | bclk_ganged = DIV_ROUND_UP(bclk * lanes / 2, lanes); |
| 605 | value = bclk - bclk_ganged + delay + 20; |
| 606 | } else { |
| 607 | /* TODO: revisit for non-ganged mode */ |
| 608 | value = 8 * mul / div; |
| 609 | } |
Thierry Reding | 337b443 | 2014-11-13 15:02:46 +0100 | [diff] [blame] | 610 | |
| 611 | tegra_dsi_writel(dsi, value, DSI_SOL_DELAY); |
| 612 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 613 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 614 | if (dsi->slave) { |
| 615 | err = tegra_dsi_configure(dsi->slave, pipe, mode); |
| 616 | if (err < 0) |
| 617 | return err; |
| 618 | |
| 619 | /* |
| 620 | * TODO: Support modes other than symmetrical left-right |
| 621 | * split. |
| 622 | */ |
| 623 | tegra_dsi_ganged_enable(dsi, 0, mode->hdisplay / 2); |
| 624 | tegra_dsi_ganged_enable(dsi->slave, mode->hdisplay / 2, |
| 625 | mode->hdisplay / 2); |
| 626 | } |
| 627 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 628 | return 0; |
| 629 | } |
| 630 | |
| 631 | static int tegra_output_dsi_enable(struct tegra_output *output) |
| 632 | { |
| 633 | struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc); |
| 634 | const struct drm_display_mode *mode = &dc->base.mode; |
| 635 | struct tegra_dsi *dsi = to_dsi(output); |
| 636 | u32 value; |
| 637 | int err; |
| 638 | |
| 639 | if (dsi->enabled) |
| 640 | return 0; |
| 641 | |
| 642 | err = tegra_dsi_configure(dsi, dc->pipe, mode); |
| 643 | if (err < 0) |
| 644 | return err; |
| 645 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 646 | /* enable display controller */ |
| 647 | value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); |
| 648 | value |= DSI_ENABLE; |
| 649 | tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); |
| 650 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 651 | value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); |
| 652 | value &= ~DISP_CTRL_MODE_MASK; |
| 653 | value |= DISP_CTRL_MODE_C_DISPLAY; |
| 654 | tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); |
| 655 | |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 656 | value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); |
| 657 | value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | |
| 658 | PW4_ENABLE | PM0_ENABLE | PM1_ENABLE; |
| 659 | tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); |
| 660 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 661 | tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); |
| 662 | tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); |
| 663 | |
| 664 | /* enable DSI controller */ |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 665 | tegra_dsi_enable(dsi); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 666 | |
Thierry Reding | 334ae6b | 2014-03-14 14:15:10 +0100 | [diff] [blame] | 667 | dsi->enabled = true; |
| 668 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 669 | return 0; |
| 670 | } |
| 671 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 672 | static int tegra_dsi_wait_idle(struct tegra_dsi *dsi, unsigned long timeout) |
| 673 | { |
| 674 | u32 value; |
| 675 | |
| 676 | timeout = jiffies + msecs_to_jiffies(timeout); |
| 677 | |
| 678 | while (time_before(jiffies, timeout)) { |
| 679 | value = tegra_dsi_readl(dsi, DSI_STATUS); |
| 680 | if (value & DSI_STATUS_IDLE) |
| 681 | return 0; |
| 682 | |
| 683 | usleep_range(1000, 2000); |
| 684 | } |
| 685 | |
| 686 | return -ETIMEDOUT; |
| 687 | } |
| 688 | |
| 689 | static void tegra_dsi_video_disable(struct tegra_dsi *dsi) |
| 690 | { |
| 691 | u32 value; |
| 692 | |
| 693 | value = tegra_dsi_readl(dsi, DSI_CONTROL); |
| 694 | value &= ~DSI_CONTROL_VIDEO_ENABLE; |
| 695 | tegra_dsi_writel(dsi, value, DSI_CONTROL); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 696 | |
| 697 | if (dsi->slave) |
| 698 | tegra_dsi_video_disable(dsi->slave); |
| 699 | } |
| 700 | |
| 701 | static void tegra_dsi_ganged_disable(struct tegra_dsi *dsi) |
| 702 | { |
| 703 | tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_START); |
| 704 | tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_SIZE); |
| 705 | tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_CONTROL); |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 706 | } |
| 707 | |
| 708 | static void tegra_dsi_disable(struct tegra_dsi *dsi) |
| 709 | { |
| 710 | u32 value; |
| 711 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 712 | if (dsi->slave) { |
| 713 | tegra_dsi_ganged_disable(dsi->slave); |
| 714 | tegra_dsi_ganged_disable(dsi); |
| 715 | } |
| 716 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 717 | value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL); |
| 718 | value &= ~DSI_POWER_CONTROL_ENABLE; |
| 719 | tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL); |
| 720 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 721 | if (dsi->slave) |
| 722 | tegra_dsi_disable(dsi->slave); |
| 723 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 724 | usleep_range(5000, 10000); |
| 725 | } |
| 726 | |
Thierry Reding | 92f0e07 | 2014-11-24 16:29:40 +0100 | [diff] [blame] | 727 | static void tegra_dsi_soft_reset(struct tegra_dsi *dsi) |
| 728 | { |
| 729 | u32 value; |
| 730 | |
| 731 | value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL); |
| 732 | value &= ~DSI_POWER_CONTROL_ENABLE; |
| 733 | tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL); |
| 734 | |
| 735 | usleep_range(300, 1000); |
| 736 | |
| 737 | value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL); |
| 738 | value |= DSI_POWER_CONTROL_ENABLE; |
| 739 | tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL); |
| 740 | |
| 741 | usleep_range(300, 1000); |
| 742 | |
| 743 | value = tegra_dsi_readl(dsi, DSI_TRIGGER); |
| 744 | if (value) |
| 745 | tegra_dsi_writel(dsi, 0, DSI_TRIGGER); |
| 746 | |
| 747 | if (dsi->slave) |
| 748 | tegra_dsi_soft_reset(dsi->slave); |
| 749 | } |
| 750 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 751 | static int tegra_output_dsi_disable(struct tegra_output *output) |
| 752 | { |
| 753 | struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc); |
| 754 | struct tegra_dsi *dsi = to_dsi(output); |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 755 | u32 value; |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 756 | int err; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 757 | |
Thierry Reding | 334ae6b | 2014-03-14 14:15:10 +0100 | [diff] [blame] | 758 | if (!dsi->enabled) |
| 759 | return 0; |
| 760 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 761 | tegra_dsi_video_disable(dsi); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 762 | |
| 763 | /* |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 764 | * The following accesses registers of the display controller, so make |
| 765 | * sure it's only executed when the output is attached to one. |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 766 | */ |
| 767 | if (dc) { |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 768 | value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); |
| 769 | value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | |
| 770 | PW4_ENABLE | PM0_ENABLE | PM1_ENABLE); |
| 771 | tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); |
| 772 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 773 | value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); |
| 774 | value &= ~DISP_CTRL_MODE_MASK; |
| 775 | tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); |
| 776 | |
| 777 | value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); |
| 778 | value &= ~DSI_ENABLE; |
| 779 | tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); |
Thierry Reding | 72d3028 | 2013-12-12 11:06:55 +0100 | [diff] [blame] | 780 | |
| 781 | tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); |
| 782 | tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 783 | } |
| 784 | |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 785 | err = tegra_dsi_wait_idle(dsi, 100); |
| 786 | if (err < 0) |
| 787 | dev_dbg(dsi->dev, "failed to idle DSI: %d\n", err); |
| 788 | |
Thierry Reding | 92f0e07 | 2014-11-24 16:29:40 +0100 | [diff] [blame] | 789 | tegra_dsi_soft_reset(dsi); |
Thierry Reding | 563eff1 | 2014-11-13 14:44:27 +0100 | [diff] [blame] | 790 | tegra_dsi_disable(dsi); |
| 791 | |
Thierry Reding | 334ae6b | 2014-03-14 14:15:10 +0100 | [diff] [blame] | 792 | dsi->enabled = false; |
| 793 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 794 | return 0; |
| 795 | } |
| 796 | |
Thierry Reding | 3f6b406 | 2014-11-13 14:50:33 +0100 | [diff] [blame] | 797 | static void tegra_dsi_set_timeout(struct tegra_dsi *dsi, unsigned long bclk, |
| 798 | unsigned int vrefresh) |
| 799 | { |
| 800 | unsigned int timeout; |
| 801 | u32 value; |
| 802 | |
| 803 | /* one frame high-speed transmission timeout */ |
| 804 | timeout = (bclk / vrefresh) / 512; |
| 805 | value = DSI_TIMEOUT_LRX(0x2000) | DSI_TIMEOUT_HTX(timeout); |
| 806 | tegra_dsi_writel(dsi, value, DSI_TIMEOUT_0); |
| 807 | |
| 808 | /* 2 ms peripheral timeout for panel */ |
| 809 | timeout = 2 * bclk / 512 * 1000; |
| 810 | value = DSI_TIMEOUT_PR(timeout) | DSI_TIMEOUT_TA(0x2000); |
| 811 | tegra_dsi_writel(dsi, value, DSI_TIMEOUT_1); |
| 812 | |
| 813 | value = DSI_TALLY_TA(0) | DSI_TALLY_LRX(0) | DSI_TALLY_HTX(0); |
| 814 | tegra_dsi_writel(dsi, value, DSI_TO_TALLY); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 815 | |
| 816 | if (dsi->slave) |
| 817 | tegra_dsi_set_timeout(dsi->slave, bclk, vrefresh); |
Thierry Reding | 3f6b406 | 2014-11-13 14:50:33 +0100 | [diff] [blame] | 818 | } |
| 819 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 820 | static int tegra_output_dsi_setup_clock(struct tegra_output *output, |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 821 | struct clk *clk, unsigned long pclk, |
| 822 | unsigned int *divp) |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 823 | { |
| 824 | struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc); |
| 825 | struct drm_display_mode *mode = &dc->base.mode; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 826 | struct tegra_dsi *dsi = to_dsi(output); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 827 | unsigned int mul, div, vrefresh, lanes; |
Thierry Reding | 3f6b406 | 2014-11-13 14:50:33 +0100 | [diff] [blame] | 828 | unsigned long bclk, plld; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 829 | int err; |
| 830 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 831 | lanes = tegra_dsi_get_lanes(dsi); |
| 832 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 833 | err = tegra_dsi_get_muldiv(dsi->format, &mul, &div); |
| 834 | if (err < 0) |
| 835 | return err; |
| 836 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 837 | DRM_DEBUG_KMS("mul: %u, div: %u, lanes: %u\n", mul, div, lanes); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 838 | vrefresh = drm_mode_vrefresh(mode); |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 839 | DRM_DEBUG_KMS("vrefresh: %u\n", vrefresh); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 840 | |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 841 | /* compute byte clock */ |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 842 | bclk = (pclk * mul) / (div * lanes); |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 843 | |
| 844 | /* |
| 845 | * Compute bit clock and round up to the next MHz. |
| 846 | */ |
Thierry Reding | 030611e | 2014-11-13 14:32:06 +0100 | [diff] [blame] | 847 | plld = DIV_ROUND_UP(bclk * 8, USEC_PER_SEC) * USEC_PER_SEC; |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 848 | |
| 849 | /* |
| 850 | * We divide the frequency by two here, but we make up for that by |
| 851 | * setting the shift clock divider (further below) to half of the |
| 852 | * correct value. |
| 853 | */ |
| 854 | plld /= 2; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 855 | |
| 856 | err = clk_set_parent(clk, dsi->clk_parent); |
| 857 | if (err < 0) { |
| 858 | dev_err(dsi->dev, "failed to set parent clock: %d\n", err); |
| 859 | return err; |
| 860 | } |
| 861 | |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 862 | err = clk_set_rate(dsi->clk_parent, plld); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 863 | if (err < 0) { |
| 864 | dev_err(dsi->dev, "failed to set base clock rate to %lu Hz\n", |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 865 | plld); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 866 | return err; |
| 867 | } |
| 868 | |
| 869 | /* |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 870 | * Derive pixel clock from bit clock using the shift clock divider. |
| 871 | * Note that this is only half of what we would expect, but we need |
| 872 | * that to make up for the fact that we divided the bit clock by a |
| 873 | * factor of two above. |
| 874 | * |
| 875 | * It's not clear exactly why this is necessary, but the display is |
| 876 | * not working properly otherwise. Perhaps the PLLs cannot generate |
| 877 | * frequencies sufficiently high. |
| 878 | */ |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 879 | *divp = ((8 * mul) / (div * lanes)) - 2; |
Thierry Reding | 91eded9 | 2014-03-26 13:32:21 +0100 | [diff] [blame] | 880 | |
| 881 | /* |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 882 | * XXX: Move the below somewhere else so that we don't need to have |
| 883 | * access to the vrefresh in this function? |
| 884 | */ |
Thierry Reding | 3f6b406 | 2014-11-13 14:50:33 +0100 | [diff] [blame] | 885 | tegra_dsi_set_timeout(dsi, bclk, vrefresh); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 886 | |
Sean Paul | 7e3bc3a | 2014-10-07 16:04:42 +0200 | [diff] [blame] | 887 | err = tegra_dsi_set_phy_timing(dsi); |
| 888 | if (err < 0) |
| 889 | return err; |
| 890 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 891 | return 0; |
| 892 | } |
| 893 | |
| 894 | static int tegra_output_dsi_check_mode(struct tegra_output *output, |
| 895 | struct drm_display_mode *mode, |
| 896 | enum drm_mode_status *status) |
| 897 | { |
| 898 | /* |
| 899 | * FIXME: For now, always assume that the mode is okay. |
| 900 | */ |
| 901 | |
| 902 | *status = MODE_OK; |
| 903 | |
| 904 | return 0; |
| 905 | } |
| 906 | |
| 907 | static const struct tegra_output_ops dsi_ops = { |
| 908 | .enable = tegra_output_dsi_enable, |
| 909 | .disable = tegra_output_dsi_disable, |
| 910 | .setup_clock = tegra_output_dsi_setup_clock, |
| 911 | .check_mode = tegra_output_dsi_check_mode, |
| 912 | }; |
| 913 | |
| 914 | static int tegra_dsi_pad_enable(struct tegra_dsi *dsi) |
| 915 | { |
Thierry Reding | 9c0b4ca | 2014-11-24 12:27:59 +0100 | [diff] [blame] | 916 | u32 value; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 917 | |
| 918 | value = DSI_PAD_CONTROL_VS1_PULLDN(0) | DSI_PAD_CONTROL_VS1_PDIO(0); |
| 919 | tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_0); |
| 920 | |
| 921 | return 0; |
| 922 | } |
| 923 | |
| 924 | static int tegra_dsi_pad_calibrate(struct tegra_dsi *dsi) |
| 925 | { |
Thierry Reding | 183ef28 | 2014-11-13 14:27:29 +0100 | [diff] [blame] | 926 | u32 value; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 927 | |
| 928 | tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_0); |
| 929 | tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_1); |
| 930 | tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_2); |
| 931 | tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_3); |
| 932 | tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_4); |
| 933 | |
| 934 | /* start calibration */ |
| 935 | tegra_dsi_pad_enable(dsi); |
| 936 | |
| 937 | value = DSI_PAD_SLEW_UP(0x7) | DSI_PAD_SLEW_DN(0x7) | |
| 938 | DSI_PAD_LP_UP(0x1) | DSI_PAD_LP_DN(0x1) | |
| 939 | DSI_PAD_OUT_CLK(0x0); |
| 940 | tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_2); |
| 941 | |
| 942 | return tegra_mipi_calibrate(dsi->mipi); |
| 943 | } |
| 944 | |
| 945 | static int tegra_dsi_init(struct host1x_client *client) |
| 946 | { |
Thierry Reding | 9910f5c | 2014-05-22 09:57:15 +0200 | [diff] [blame] | 947 | struct drm_device *drm = dev_get_drvdata(client->parent); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 948 | struct tegra_dsi *dsi = host1x_client_to_dsi(client); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 949 | int err; |
| 950 | |
Thierry Reding | 201106d | 2014-11-24 16:31:48 +0100 | [diff] [blame^] | 951 | reset_control_deassert(dsi->rst); |
| 952 | |
| 953 | err = tegra_dsi_pad_calibrate(dsi); |
| 954 | if (err < 0) { |
| 955 | dev_err(dsi->dev, "MIPI calibration failed: %d\n", err); |
| 956 | goto reset; |
| 957 | } |
| 958 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 959 | /* Gangsters must not register their own outputs. */ |
| 960 | if (!dsi->master) { |
| 961 | dsi->output.type = TEGRA_OUTPUT_DSI; |
| 962 | dsi->output.dev = client->dev; |
| 963 | dsi->output.ops = &dsi_ops; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 964 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 965 | err = tegra_output_init(drm, &dsi->output); |
| 966 | if (err < 0) { |
| 967 | dev_err(client->dev, "output setup failed: %d\n", err); |
| 968 | return err; |
| 969 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 970 | } |
| 971 | |
| 972 | if (IS_ENABLED(CONFIG_DEBUG_FS)) { |
Thierry Reding | 9910f5c | 2014-05-22 09:57:15 +0200 | [diff] [blame] | 973 | err = tegra_dsi_debugfs_init(dsi, drm->primary); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 974 | if (err < 0) |
| 975 | dev_err(dsi->dev, "debugfs setup failed: %d\n", err); |
| 976 | } |
| 977 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 978 | return 0; |
Thierry Reding | 201106d | 2014-11-24 16:31:48 +0100 | [diff] [blame^] | 979 | |
| 980 | reset: |
| 981 | reset_control_assert(dsi->rst); |
| 982 | return err; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 983 | } |
| 984 | |
| 985 | static int tegra_dsi_exit(struct host1x_client *client) |
| 986 | { |
| 987 | struct tegra_dsi *dsi = host1x_client_to_dsi(client); |
| 988 | int err; |
| 989 | |
| 990 | if (IS_ENABLED(CONFIG_DEBUG_FS)) { |
| 991 | err = tegra_dsi_debugfs_exit(dsi); |
| 992 | if (err < 0) |
| 993 | dev_err(dsi->dev, "debugfs cleanup failed: %d\n", err); |
| 994 | } |
| 995 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 996 | if (!dsi->master) { |
| 997 | err = tegra_output_disable(&dsi->output); |
| 998 | if (err < 0) { |
| 999 | dev_err(client->dev, "output failed to disable: %d\n", |
| 1000 | err); |
| 1001 | return err; |
| 1002 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1003 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1004 | err = tegra_output_exit(&dsi->output); |
| 1005 | if (err < 0) { |
| 1006 | dev_err(client->dev, "output cleanup failed: %d\n", |
| 1007 | err); |
| 1008 | return err; |
| 1009 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1010 | } |
| 1011 | |
Thierry Reding | 201106d | 2014-11-24 16:31:48 +0100 | [diff] [blame^] | 1012 | reset_control_assert(dsi->rst); |
| 1013 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1014 | return 0; |
| 1015 | } |
| 1016 | |
| 1017 | static const struct host1x_client_ops dsi_client_ops = { |
| 1018 | .init = tegra_dsi_init, |
| 1019 | .exit = tegra_dsi_exit, |
| 1020 | }; |
| 1021 | |
| 1022 | static int tegra_dsi_setup_clocks(struct tegra_dsi *dsi) |
| 1023 | { |
| 1024 | struct clk *parent; |
| 1025 | int err; |
| 1026 | |
| 1027 | parent = clk_get_parent(dsi->clk); |
| 1028 | if (!parent) |
| 1029 | return -EINVAL; |
| 1030 | |
| 1031 | err = clk_set_parent(parent, dsi->clk_parent); |
| 1032 | if (err < 0) |
| 1033 | return err; |
| 1034 | |
| 1035 | return 0; |
| 1036 | } |
| 1037 | |
Thierry Reding | 0fffdf6 | 2014-11-07 17:25:26 +0100 | [diff] [blame] | 1038 | static const char * const error_report[16] = { |
| 1039 | "SoT Error", |
| 1040 | "SoT Sync Error", |
| 1041 | "EoT Sync Error", |
| 1042 | "Escape Mode Entry Command Error", |
| 1043 | "Low-Power Transmit Sync Error", |
| 1044 | "Peripheral Timeout Error", |
| 1045 | "False Control Error", |
| 1046 | "Contention Detected", |
| 1047 | "ECC Error, single-bit", |
| 1048 | "ECC Error, multi-bit", |
| 1049 | "Checksum Error", |
| 1050 | "DSI Data Type Not Recognized", |
| 1051 | "DSI VC ID Invalid", |
| 1052 | "Invalid Transmission Length", |
| 1053 | "Reserved", |
| 1054 | "DSI Protocol Violation", |
| 1055 | }; |
| 1056 | |
| 1057 | static ssize_t tegra_dsi_read_response(struct tegra_dsi *dsi, |
| 1058 | const struct mipi_dsi_msg *msg, |
| 1059 | size_t count) |
| 1060 | { |
| 1061 | u8 *rx = msg->rx_buf; |
| 1062 | unsigned int i, j, k; |
| 1063 | size_t size = 0; |
| 1064 | u16 errors; |
| 1065 | u32 value; |
| 1066 | |
| 1067 | /* read and parse packet header */ |
| 1068 | value = tegra_dsi_readl(dsi, DSI_RD_DATA); |
| 1069 | |
| 1070 | switch (value & 0x3f) { |
| 1071 | case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT: |
| 1072 | errors = (value >> 8) & 0xffff; |
| 1073 | dev_dbg(dsi->dev, "Acknowledge and error report: %04x\n", |
| 1074 | errors); |
| 1075 | for (i = 0; i < ARRAY_SIZE(error_report); i++) |
| 1076 | if (errors & BIT(i)) |
| 1077 | dev_dbg(dsi->dev, " %2u: %s\n", i, |
| 1078 | error_report[i]); |
| 1079 | break; |
| 1080 | |
| 1081 | case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE: |
| 1082 | rx[0] = (value >> 8) & 0xff; |
| 1083 | size = 1; |
| 1084 | break; |
| 1085 | |
| 1086 | case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE: |
| 1087 | rx[0] = (value >> 8) & 0xff; |
| 1088 | rx[1] = (value >> 16) & 0xff; |
| 1089 | size = 2; |
| 1090 | break; |
| 1091 | |
| 1092 | case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE: |
| 1093 | size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff); |
| 1094 | break; |
| 1095 | |
| 1096 | case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE: |
| 1097 | size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff); |
| 1098 | break; |
| 1099 | |
| 1100 | default: |
| 1101 | dev_err(dsi->dev, "unhandled response type: %02x\n", |
| 1102 | value & 0x3f); |
| 1103 | return -EPROTO; |
| 1104 | } |
| 1105 | |
| 1106 | size = min(size, msg->rx_len); |
| 1107 | |
| 1108 | if (msg->rx_buf && size > 0) { |
| 1109 | for (i = 0, j = 0; i < count - 1; i++, j += 4) { |
| 1110 | u8 *rx = msg->rx_buf + j; |
| 1111 | |
| 1112 | value = tegra_dsi_readl(dsi, DSI_RD_DATA); |
| 1113 | |
| 1114 | for (k = 0; k < 4 && (j + k) < msg->rx_len; k++) |
| 1115 | rx[j + k] = (value >> (k << 3)) & 0xff; |
| 1116 | } |
| 1117 | } |
| 1118 | |
| 1119 | return size; |
| 1120 | } |
| 1121 | |
| 1122 | static int tegra_dsi_transmit(struct tegra_dsi *dsi, unsigned long timeout) |
| 1123 | { |
| 1124 | tegra_dsi_writel(dsi, DSI_TRIGGER_HOST, DSI_TRIGGER); |
| 1125 | |
| 1126 | timeout = jiffies + msecs_to_jiffies(timeout); |
| 1127 | |
| 1128 | while (time_before(jiffies, timeout)) { |
| 1129 | u32 value = tegra_dsi_readl(dsi, DSI_TRIGGER); |
| 1130 | if ((value & DSI_TRIGGER_HOST) == 0) |
| 1131 | return 0; |
| 1132 | |
| 1133 | usleep_range(1000, 2000); |
| 1134 | } |
| 1135 | |
| 1136 | DRM_DEBUG_KMS("timeout waiting for transmission to complete\n"); |
| 1137 | return -ETIMEDOUT; |
| 1138 | } |
| 1139 | |
| 1140 | static int tegra_dsi_wait_for_response(struct tegra_dsi *dsi, |
| 1141 | unsigned long timeout) |
| 1142 | { |
| 1143 | timeout = jiffies + msecs_to_jiffies(250); |
| 1144 | |
| 1145 | while (time_before(jiffies, timeout)) { |
| 1146 | u32 value = tegra_dsi_readl(dsi, DSI_STATUS); |
| 1147 | u8 count = value & 0x1f; |
| 1148 | |
| 1149 | if (count > 0) |
| 1150 | return count; |
| 1151 | |
| 1152 | usleep_range(1000, 2000); |
| 1153 | } |
| 1154 | |
| 1155 | DRM_DEBUG_KMS("peripheral returned no data\n"); |
| 1156 | return -ETIMEDOUT; |
| 1157 | } |
| 1158 | |
| 1159 | static void tegra_dsi_writesl(struct tegra_dsi *dsi, unsigned long offset, |
| 1160 | const void *buffer, size_t size) |
| 1161 | { |
| 1162 | const u8 *buf = buffer; |
| 1163 | size_t i, j; |
| 1164 | u32 value; |
| 1165 | |
| 1166 | for (j = 0; j < size; j += 4) { |
| 1167 | value = 0; |
| 1168 | |
| 1169 | for (i = 0; i < 4 && j + i < size; i++) |
| 1170 | value |= buf[j + i] << (i << 3); |
| 1171 | |
| 1172 | tegra_dsi_writel(dsi, value, DSI_WR_DATA); |
| 1173 | } |
| 1174 | } |
| 1175 | |
| 1176 | static ssize_t tegra_dsi_host_transfer(struct mipi_dsi_host *host, |
| 1177 | const struct mipi_dsi_msg *msg) |
| 1178 | { |
| 1179 | struct tegra_dsi *dsi = host_to_tegra(host); |
| 1180 | struct mipi_dsi_packet packet; |
| 1181 | const u8 *header; |
| 1182 | size_t count; |
| 1183 | ssize_t err; |
| 1184 | u32 value; |
| 1185 | |
| 1186 | err = mipi_dsi_create_packet(&packet, msg); |
| 1187 | if (err < 0) |
| 1188 | return err; |
| 1189 | |
| 1190 | header = packet.header; |
| 1191 | |
| 1192 | /* maximum FIFO depth is 1920 words */ |
| 1193 | if (packet.size > dsi->video_fifo_depth * 4) |
| 1194 | return -ENOSPC; |
| 1195 | |
| 1196 | /* reset underflow/overflow flags */ |
| 1197 | value = tegra_dsi_readl(dsi, DSI_STATUS); |
| 1198 | if (value & (DSI_STATUS_UNDERFLOW | DSI_STATUS_OVERFLOW)) { |
| 1199 | value = DSI_HOST_CONTROL_FIFO_RESET; |
| 1200 | tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL); |
| 1201 | usleep_range(10, 20); |
| 1202 | } |
| 1203 | |
| 1204 | value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL); |
| 1205 | value |= DSI_POWER_CONTROL_ENABLE; |
| 1206 | tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL); |
| 1207 | |
| 1208 | usleep_range(5000, 10000); |
| 1209 | |
| 1210 | value = DSI_HOST_CONTROL_CRC_RESET | DSI_HOST_CONTROL_TX_TRIG_HOST | |
| 1211 | DSI_HOST_CONTROL_CS | DSI_HOST_CONTROL_ECC; |
| 1212 | |
| 1213 | if ((msg->flags & MIPI_DSI_MSG_USE_LPM) == 0) |
| 1214 | value |= DSI_HOST_CONTROL_HS; |
| 1215 | |
| 1216 | /* |
| 1217 | * The host FIFO has a maximum of 64 words, so larger transmissions |
| 1218 | * need to use the video FIFO. |
| 1219 | */ |
| 1220 | if (packet.size > dsi->host_fifo_depth * 4) |
| 1221 | value |= DSI_HOST_CONTROL_FIFO_SEL; |
| 1222 | |
| 1223 | tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL); |
| 1224 | |
| 1225 | /* |
| 1226 | * For reads and messages with explicitly requested ACK, generate a |
| 1227 | * BTA sequence after the transmission of the packet. |
| 1228 | */ |
| 1229 | if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) || |
| 1230 | (msg->rx_buf && msg->rx_len > 0)) { |
| 1231 | value = tegra_dsi_readl(dsi, DSI_HOST_CONTROL); |
| 1232 | value |= DSI_HOST_CONTROL_PKT_BTA; |
| 1233 | tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL); |
| 1234 | } |
| 1235 | |
| 1236 | value = DSI_CONTROL_LANES(0) | DSI_CONTROL_HOST_ENABLE; |
| 1237 | tegra_dsi_writel(dsi, value, DSI_CONTROL); |
| 1238 | |
| 1239 | /* write packet header, ECC is generated by hardware */ |
| 1240 | value = header[2] << 16 | header[1] << 8 | header[0]; |
| 1241 | tegra_dsi_writel(dsi, value, DSI_WR_DATA); |
| 1242 | |
| 1243 | /* write payload (if any) */ |
| 1244 | if (packet.payload_length > 0) |
| 1245 | tegra_dsi_writesl(dsi, DSI_WR_DATA, packet.payload, |
| 1246 | packet.payload_length); |
| 1247 | |
| 1248 | err = tegra_dsi_transmit(dsi, 250); |
| 1249 | if (err < 0) |
| 1250 | return err; |
| 1251 | |
| 1252 | if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) || |
| 1253 | (msg->rx_buf && msg->rx_len > 0)) { |
| 1254 | err = tegra_dsi_wait_for_response(dsi, 250); |
| 1255 | if (err < 0) |
| 1256 | return err; |
| 1257 | |
| 1258 | count = err; |
| 1259 | |
| 1260 | value = tegra_dsi_readl(dsi, DSI_RD_DATA); |
| 1261 | switch (value) { |
| 1262 | case 0x84: |
| 1263 | /* |
| 1264 | dev_dbg(dsi->dev, "ACK\n"); |
| 1265 | */ |
| 1266 | break; |
| 1267 | |
| 1268 | case 0x87: |
| 1269 | /* |
| 1270 | dev_dbg(dsi->dev, "ESCAPE\n"); |
| 1271 | */ |
| 1272 | break; |
| 1273 | |
| 1274 | default: |
| 1275 | dev_err(dsi->dev, "unknown status: %08x\n", value); |
| 1276 | break; |
| 1277 | } |
| 1278 | |
| 1279 | if (count > 1) { |
| 1280 | err = tegra_dsi_read_response(dsi, msg, count); |
| 1281 | if (err < 0) |
| 1282 | dev_err(dsi->dev, |
| 1283 | "failed to parse response: %zd\n", |
| 1284 | err); |
| 1285 | else { |
| 1286 | /* |
| 1287 | * For read commands, return the number of |
| 1288 | * bytes returned by the peripheral. |
| 1289 | */ |
| 1290 | count = err; |
| 1291 | } |
| 1292 | } |
| 1293 | } else { |
| 1294 | /* |
| 1295 | * For write commands, we have transmitted the 4-byte header |
| 1296 | * plus the variable-length payload. |
| 1297 | */ |
| 1298 | count = 4 + packet.payload_length; |
| 1299 | } |
| 1300 | |
| 1301 | return count; |
| 1302 | } |
| 1303 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1304 | static int tegra_dsi_ganged_setup(struct tegra_dsi *dsi) |
| 1305 | { |
| 1306 | struct clk *parent; |
| 1307 | int err; |
| 1308 | |
| 1309 | /* make sure both DSI controllers share the same PLL */ |
| 1310 | parent = clk_get_parent(dsi->slave->clk); |
| 1311 | if (!parent) |
| 1312 | return -EINVAL; |
| 1313 | |
| 1314 | err = clk_set_parent(parent, dsi->clk_parent); |
| 1315 | if (err < 0) |
| 1316 | return err; |
| 1317 | |
| 1318 | return 0; |
| 1319 | } |
| 1320 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1321 | static int tegra_dsi_host_attach(struct mipi_dsi_host *host, |
| 1322 | struct mipi_dsi_device *device) |
| 1323 | { |
| 1324 | struct tegra_dsi *dsi = host_to_tegra(host); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1325 | |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 1326 | dsi->flags = device->mode_flags; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1327 | dsi->format = device->format; |
| 1328 | dsi->lanes = device->lanes; |
| 1329 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1330 | if (dsi->slave) { |
| 1331 | int err; |
| 1332 | |
| 1333 | dev_dbg(dsi->dev, "attaching dual-channel device %s\n", |
| 1334 | dev_name(&device->dev)); |
| 1335 | |
| 1336 | err = tegra_dsi_ganged_setup(dsi); |
| 1337 | if (err < 0) { |
| 1338 | dev_err(dsi->dev, "failed to set up ganged mode: %d\n", |
| 1339 | err); |
| 1340 | return err; |
| 1341 | } |
| 1342 | } |
| 1343 | |
| 1344 | /* |
| 1345 | * Slaves don't have a panel associated with them, so they provide |
| 1346 | * merely the second channel. |
| 1347 | */ |
| 1348 | if (!dsi->master) { |
| 1349 | struct tegra_output *output = &dsi->output; |
| 1350 | |
| 1351 | output->panel = of_drm_find_panel(device->dev.of_node); |
| 1352 | if (output->panel && output->connector.dev) { |
| 1353 | drm_panel_attach(output->panel, &output->connector); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1354 | drm_helper_hpd_irq_event(output->connector.dev); |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1355 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1356 | } |
| 1357 | |
| 1358 | return 0; |
| 1359 | } |
| 1360 | |
| 1361 | static int tegra_dsi_host_detach(struct mipi_dsi_host *host, |
| 1362 | struct mipi_dsi_device *device) |
| 1363 | { |
| 1364 | struct tegra_dsi *dsi = host_to_tegra(host); |
| 1365 | struct tegra_output *output = &dsi->output; |
| 1366 | |
| 1367 | if (output->panel && &device->dev == output->panel->dev) { |
Thierry Reding | ba3df97 | 2014-11-13 14:54:01 +0100 | [diff] [blame] | 1368 | output->panel = NULL; |
| 1369 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1370 | if (output->connector.dev) |
| 1371 | drm_helper_hpd_irq_event(output->connector.dev); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1372 | } |
| 1373 | |
| 1374 | return 0; |
| 1375 | } |
| 1376 | |
| 1377 | static const struct mipi_dsi_host_ops tegra_dsi_host_ops = { |
| 1378 | .attach = tegra_dsi_host_attach, |
| 1379 | .detach = tegra_dsi_host_detach, |
Thierry Reding | 0fffdf6 | 2014-11-07 17:25:26 +0100 | [diff] [blame] | 1380 | .transfer = tegra_dsi_host_transfer, |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1381 | }; |
| 1382 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1383 | static int tegra_dsi_ganged_probe(struct tegra_dsi *dsi) |
| 1384 | { |
| 1385 | struct device_node *np; |
| 1386 | |
| 1387 | np = of_parse_phandle(dsi->dev->of_node, "nvidia,ganged-mode", 0); |
| 1388 | if (np) { |
| 1389 | struct platform_device *gangster = of_find_device_by_node(np); |
| 1390 | |
| 1391 | dsi->slave = platform_get_drvdata(gangster); |
| 1392 | of_node_put(np); |
| 1393 | |
| 1394 | if (!dsi->slave) |
| 1395 | return -EPROBE_DEFER; |
| 1396 | |
| 1397 | dsi->slave->master = dsi; |
| 1398 | } |
| 1399 | |
| 1400 | return 0; |
| 1401 | } |
| 1402 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1403 | static int tegra_dsi_probe(struct platform_device *pdev) |
| 1404 | { |
| 1405 | struct tegra_dsi *dsi; |
| 1406 | struct resource *regs; |
| 1407 | int err; |
| 1408 | |
| 1409 | dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL); |
| 1410 | if (!dsi) |
| 1411 | return -ENOMEM; |
| 1412 | |
| 1413 | dsi->output.dev = dsi->dev = &pdev->dev; |
Thierry Reding | 976cebc | 2014-08-06 09:14:28 +0200 | [diff] [blame] | 1414 | dsi->video_fifo_depth = 1920; |
| 1415 | dsi->host_fifo_depth = 64; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1416 | |
Thierry Reding | e94236c | 2014-10-07 16:10:24 +0200 | [diff] [blame] | 1417 | err = tegra_dsi_ganged_probe(dsi); |
| 1418 | if (err < 0) |
| 1419 | return err; |
| 1420 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1421 | err = tegra_output_probe(&dsi->output); |
| 1422 | if (err < 0) |
| 1423 | return err; |
| 1424 | |
Thierry Reding | ba3df97 | 2014-11-13 14:54:01 +0100 | [diff] [blame] | 1425 | dsi->output.connector.polled = DRM_CONNECTOR_POLL_HPD; |
| 1426 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1427 | /* |
| 1428 | * Assume these values by default. When a DSI peripheral driver |
| 1429 | * attaches to the DSI host, the parameters will be taken from |
| 1430 | * the attached device. |
| 1431 | */ |
Thierry Reding | 17297a2 | 2014-03-14 14:13:15 +0100 | [diff] [blame] | 1432 | dsi->flags = MIPI_DSI_MODE_VIDEO; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1433 | dsi->format = MIPI_DSI_FMT_RGB888; |
| 1434 | dsi->lanes = 4; |
| 1435 | |
| 1436 | dsi->rst = devm_reset_control_get(&pdev->dev, "dsi"); |
| 1437 | if (IS_ERR(dsi->rst)) |
| 1438 | return PTR_ERR(dsi->rst); |
| 1439 | |
| 1440 | dsi->clk = devm_clk_get(&pdev->dev, NULL); |
| 1441 | if (IS_ERR(dsi->clk)) { |
| 1442 | dev_err(&pdev->dev, "cannot get DSI clock\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1443 | err = PTR_ERR(dsi->clk); |
| 1444 | goto reset; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1445 | } |
| 1446 | |
| 1447 | err = clk_prepare_enable(dsi->clk); |
| 1448 | if (err < 0) { |
| 1449 | dev_err(&pdev->dev, "cannot enable DSI clock\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1450 | goto reset; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1451 | } |
| 1452 | |
| 1453 | dsi->clk_lp = devm_clk_get(&pdev->dev, "lp"); |
| 1454 | if (IS_ERR(dsi->clk_lp)) { |
| 1455 | dev_err(&pdev->dev, "cannot get low-power clock\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1456 | err = PTR_ERR(dsi->clk_lp); |
| 1457 | goto disable_clk; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | err = clk_prepare_enable(dsi->clk_lp); |
| 1461 | if (err < 0) { |
| 1462 | dev_err(&pdev->dev, "cannot enable low-power clock\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1463 | goto disable_clk; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1464 | } |
| 1465 | |
| 1466 | dsi->clk_parent = devm_clk_get(&pdev->dev, "parent"); |
| 1467 | if (IS_ERR(dsi->clk_parent)) { |
| 1468 | dev_err(&pdev->dev, "cannot get parent clock\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1469 | err = PTR_ERR(dsi->clk_parent); |
| 1470 | goto disable_clk_lp; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1471 | } |
| 1472 | |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 1473 | dsi->vdd = devm_regulator_get(&pdev->dev, "avdd-dsi-csi"); |
| 1474 | if (IS_ERR(dsi->vdd)) { |
| 1475 | dev_err(&pdev->dev, "cannot get VDD supply\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1476 | err = PTR_ERR(dsi->vdd); |
| 1477 | goto disable_clk_lp; |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 1478 | } |
| 1479 | |
| 1480 | err = regulator_enable(dsi->vdd); |
| 1481 | if (err < 0) { |
| 1482 | dev_err(&pdev->dev, "cannot enable VDD supply\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1483 | goto disable_clk_lp; |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 1484 | } |
| 1485 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1486 | err = tegra_dsi_setup_clocks(dsi); |
| 1487 | if (err < 0) { |
| 1488 | dev_err(&pdev->dev, "cannot setup clocks\n"); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1489 | goto disable_vdd; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1490 | } |
| 1491 | |
| 1492 | regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1493 | dsi->regs = devm_ioremap_resource(&pdev->dev, regs); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1494 | if (IS_ERR(dsi->regs)) { |
| 1495 | err = PTR_ERR(dsi->regs); |
| 1496 | goto disable_vdd; |
| 1497 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1498 | |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1499 | dsi->mipi = tegra_mipi_request(&pdev->dev); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1500 | if (IS_ERR(dsi->mipi)) { |
| 1501 | err = PTR_ERR(dsi->mipi); |
| 1502 | goto disable_vdd; |
| 1503 | } |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1504 | |
| 1505 | dsi->host.ops = &tegra_dsi_host_ops; |
| 1506 | dsi->host.dev = &pdev->dev; |
| 1507 | |
| 1508 | err = mipi_dsi_host_register(&dsi->host); |
| 1509 | if (err < 0) { |
| 1510 | dev_err(&pdev->dev, "failed to register DSI host: %d\n", err); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1511 | goto mipi_free; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1512 | } |
| 1513 | |
| 1514 | INIT_LIST_HEAD(&dsi->client.list); |
| 1515 | dsi->client.ops = &dsi_client_ops; |
| 1516 | dsi->client.dev = &pdev->dev; |
| 1517 | |
| 1518 | err = host1x_client_register(&dsi->client); |
| 1519 | if (err < 0) { |
| 1520 | dev_err(&pdev->dev, "failed to register host1x client: %d\n", |
| 1521 | err); |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1522 | goto unregister; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1523 | } |
| 1524 | |
| 1525 | platform_set_drvdata(pdev, dsi); |
| 1526 | |
| 1527 | return 0; |
Thierry Reding | d2d0a9d | 2014-11-13 14:58:27 +0100 | [diff] [blame] | 1528 | |
| 1529 | unregister: |
| 1530 | mipi_dsi_host_unregister(&dsi->host); |
| 1531 | mipi_free: |
| 1532 | tegra_mipi_free(dsi->mipi); |
| 1533 | disable_vdd: |
| 1534 | regulator_disable(dsi->vdd); |
| 1535 | disable_clk_lp: |
| 1536 | clk_disable_unprepare(dsi->clk_lp); |
| 1537 | disable_clk: |
| 1538 | clk_disable_unprepare(dsi->clk); |
| 1539 | reset: |
| 1540 | reset_control_assert(dsi->rst); |
| 1541 | return err; |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1542 | } |
| 1543 | |
| 1544 | static int tegra_dsi_remove(struct platform_device *pdev) |
| 1545 | { |
| 1546 | struct tegra_dsi *dsi = platform_get_drvdata(pdev); |
| 1547 | int err; |
| 1548 | |
| 1549 | err = host1x_client_unregister(&dsi->client); |
| 1550 | if (err < 0) { |
| 1551 | dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", |
| 1552 | err); |
| 1553 | return err; |
| 1554 | } |
| 1555 | |
| 1556 | mipi_dsi_host_unregister(&dsi->host); |
| 1557 | tegra_mipi_free(dsi->mipi); |
| 1558 | |
Thierry Reding | 3b077af | 2014-03-14 14:07:50 +0100 | [diff] [blame] | 1559 | regulator_disable(dsi->vdd); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1560 | clk_disable_unprepare(dsi->clk_lp); |
| 1561 | clk_disable_unprepare(dsi->clk); |
Thierry Reding | cb825d8 | 2014-03-14 14:25:43 +0100 | [diff] [blame] | 1562 | reset_control_assert(dsi->rst); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1563 | |
| 1564 | err = tegra_output_remove(&dsi->output); |
| 1565 | if (err < 0) { |
| 1566 | dev_err(&pdev->dev, "failed to remove output: %d\n", err); |
| 1567 | return err; |
| 1568 | } |
| 1569 | |
| 1570 | return 0; |
| 1571 | } |
| 1572 | |
| 1573 | static const struct of_device_id tegra_dsi_of_match[] = { |
| 1574 | { .compatible = "nvidia,tegra114-dsi", }, |
| 1575 | { }, |
| 1576 | }; |
Stephen Warren | ef70728 | 2014-06-18 16:21:55 -0600 | [diff] [blame] | 1577 | MODULE_DEVICE_TABLE(of, tegra_dsi_of_match); |
Thierry Reding | dec7273 | 2013-09-03 08:45:46 +0200 | [diff] [blame] | 1578 | |
| 1579 | struct platform_driver tegra_dsi_driver = { |
| 1580 | .driver = { |
| 1581 | .name = "tegra-dsi", |
| 1582 | .of_match_table = tegra_dsi_of_match, |
| 1583 | }, |
| 1584 | .probe = tegra_dsi_probe, |
| 1585 | .remove = tegra_dsi_remove, |
| 1586 | }; |