blob: d47b08783110fdb3133008e2d097c73a4a409100 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Keith Busch42f61422014-03-24 10:46:25 -060019#include <linux/cpu.h>
Matthew Wilcoxfd63e9ce2011-05-06 08:37:54 -040020#include <linux/delay.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/genhd.h>
Keith Busch4cc09e22014-04-02 15:45:37 -060024#include <linux/hdreg.h>
Matthew Wilcox5aff9382011-05-06 08:45:47 -040025#include <linux/idr.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050026#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/kdev_t.h>
30#include <linux/kernel.h>
31#include <linux/mm.h>
32#include <linux/module.h>
33#include <linux/moduleparam.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010034#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050036#include <linux/poison.h>
Matthew Wilcoxc3bfe712013-07-08 17:26:25 -040037#include <linux/ptrace.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038#include <linux/sched.h>
39#include <linux/slab.h>
Keith Busche1e5e562015-02-19 13:39:03 -070040#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010041#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050042#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080043#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020044#include <asm/unaligned.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090045
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020046#include "nvme.h"
47
Keith Busch9d43cf62014-05-13 11:42:02 -060048#define NVME_Q_DEPTH 1024
Jens Axboed31af0a2015-03-06 12:56:13 -070049#define NVME_AQ_DEPTH 256
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050050#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
51#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Christoph Hellwigadf68f22015-11-28 15:42:28 +010052
53/*
54 * We handle AEN commands ourselves and don't even let the
55 * block layer know about them.
56 */
57#define NVME_NR_AEN_COMMANDS 1
58#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050059
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050060static int use_threaded_interrupts;
61module_param(use_threaded_interrupts, int, 0);
62
Jon Derrick8ffaadf2015-07-20 10:14:09 -060063static bool use_cmb_sqes = true;
64module_param(use_cmb_sqes, bool, 0644);
65MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
66
Keith Busch9a6b9452013-12-10 13:10:36 -070067static struct workqueue_struct *nvme_workq;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050068
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Busch4cc06522015-06-05 10:30:08 -060072static int nvme_reset(struct nvme_dev *dev);
Jens Axboea0fa9642015-11-03 20:37:26 -070073static void nvme_process_cq(struct nvme_queue *nvmeq);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010074static void nvme_remove_dead_ctrl(struct nvme_dev *dev);
Keith Buscha5cdb682016-01-12 14:41:18 -070075static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070076
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050077/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010078 * Represents an NVM Express device. Each nvme_dev is a PCI function.
79 */
80struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081 struct nvme_queue **queues;
82 struct blk_mq_tag_set tagset;
83 struct blk_mq_tag_set admin_tagset;
84 u32 __iomem *dbs;
85 struct device *dev;
86 struct dma_pool *prp_page_pool;
87 struct dma_pool *prp_small_pool;
88 unsigned queue_count;
89 unsigned online_queues;
90 unsigned max_qid;
91 int q_depth;
92 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010093 struct msix_entry *entry;
94 void __iomem *bar;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 struct work_struct reset_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010096 struct work_struct scan_work;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010097 struct work_struct remove_work;
Christoph Hellwig9396dec2016-02-29 15:59:44 +010098 struct work_struct async_work;
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010099 struct timer_list watchdog_timer;
Keith Busch77bf25e2015-11-26 12:21:29 +0100100 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100101 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 void __iomem *cmb;
103 dma_addr_t cmb_dma_addr;
104 u64 cmb_size;
105 u32 cmbsz;
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100106 unsigned long flags;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700107
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100108#define NVME_CTRL_RESETTING 0
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109
110 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700111 struct completion ioq_wait;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500112};
113
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
115{
116 return container_of(ctrl, struct nvme_dev, ctrl);
117}
118
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500119/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500120 * An NVM Express queue. Each device has at least two (one for admin
121 * commands and one for I/O commands).
122 */
123struct nvme_queue {
124 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500125 struct nvme_dev *dev;
Matthew Wilcox3193f072014-01-27 15:57:22 -0500126 char irqname[24]; /* nvme4294967295-65535\0 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500127 spinlock_t q_lock;
128 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600129 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500130 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600131 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500132 dma_addr_t sq_dma_addr;
133 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500134 u32 __iomem *q_db;
135 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700136 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500137 u16 sq_head;
138 u16 sq_tail;
139 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700140 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400141 u8 cq_phase;
142 u8 cqe_seen;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143};
144
145/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200146 * The nvme_iod describes the data in an I/O, including the list of PRP
147 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100148 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200149 * allocated to store the PRP list.
150 */
151struct nvme_iod {
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100152 struct nvme_queue *nvmeq;
153 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200154 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200155 int nents; /* Used in scatterlist */
156 int length; /* Of data, in bytes */
157 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900158 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100159 struct scatterlist *sg;
160 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500161};
162
163/*
164 * Check we didin't inadvertently grow the command struct
165 */
166static inline void _nvme_check_size(void)
167{
168 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
169 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
170 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
171 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
172 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400173 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700174 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500175 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
176 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
177 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
178 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600179 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500180}
181
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700182/*
183 * Max size of iod being embedded in the request payload
184 */
185#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100186#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700187
188/*
189 * Will slightly overestimate the number of pages needed. This is OK
190 * as it only leads to a small amount of wasted memory for the lifetime of
191 * the I/O.
192 */
193static int nvme_npages(unsigned size, struct nvme_dev *dev)
194{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100195 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
196 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700197 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
198}
199
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100200static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
201 unsigned int size, unsigned int nseg)
202{
203 return sizeof(__le64 *) * nvme_npages(size, dev) +
204 sizeof(struct scatterlist) * nseg;
205}
206
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700207static unsigned int nvme_cmd_size(struct nvme_dev *dev)
208{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100209 return sizeof(struct nvme_iod) +
210 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700211}
212
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700213static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
214 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500215{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700216 struct nvme_dev *dev = data;
217 struct nvme_queue *nvmeq = dev->queues[0];
218
Keith Busch42483222015-06-01 09:29:54 -0600219 WARN_ON(hctx_idx != 0);
220 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
221 WARN_ON(nvmeq->tags);
222
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700223 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600224 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700225 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500226}
227
Keith Busch4af0e212015-06-08 10:08:13 -0600228static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
229{
230 struct nvme_queue *nvmeq = hctx->driver_data;
231
232 nvmeq->tags = NULL;
233}
234
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700235static int nvme_admin_init_request(void *data, struct request *req,
236 unsigned int hctx_idx, unsigned int rq_idx,
237 unsigned int numa_node)
Keith Busch22404272013-07-15 15:02:20 -0600238{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700239 struct nvme_dev *dev = data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100240 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700241 struct nvme_queue *nvmeq = dev->queues[0];
242
243 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100244 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700245 return 0;
Keith Busch22404272013-07-15 15:02:20 -0600246}
247
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700248static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
249 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500250{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700251 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600252 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500253
Keith Busch42483222015-06-01 09:29:54 -0600254 if (!nvmeq->tags)
255 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500256
Keith Busch42483222015-06-01 09:29:54 -0600257 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700258 hctx->driver_data = nvmeq;
259 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500260}
261
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700262static int nvme_init_request(void *data, struct request *req,
263 unsigned int hctx_idx, unsigned int rq_idx,
264 unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500265{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700266 struct nvme_dev *dev = data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100267 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700268 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
269
270 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100271 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700272 return 0;
273}
274
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100275static void nvme_complete_async_event(struct nvme_dev *dev,
276 struct nvme_completion *cqe)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700277{
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100278 u16 status = le16_to_cpu(cqe->status) >> 1;
279 u32 result = le32_to_cpu(cqe->result);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700280
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100281 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ) {
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100282 ++dev->ctrl.event_limit;
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100283 queue_work(nvme_workq, &dev->async_work);
284 }
285
Keith Buscha5768aa2015-06-01 14:28:14 -0600286 if (status != NVME_SC_SUCCESS)
287 return;
288
289 switch (result & 0xff07) {
290 case NVME_AER_NOTICE_NS_CHANGED:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700291 dev_info(dev->ctrl.device, "rescanning\n");
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100292 queue_work(nvme_workq, &dev->scan_work);
Keith Buscha5768aa2015-06-01 14:28:14 -0600293 default:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700294 dev_warn(dev->ctrl.device, "async event result %08x\n", result);
Keith Buscha5768aa2015-06-01 14:28:14 -0600295 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700296}
297
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500298/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100299 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500300 * @nvmeq: The queue to use
301 * @cmd: The command to send
302 *
303 * Safe to use from interrupt context
304 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530305static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
306 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500307{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700308 u16 tail = nvmeq->sq_tail;
309
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600310 if (nvmeq->sq_cmds_io)
311 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
312 else
313 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
314
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500315 if (++tail == nvmeq->q_depth)
316 tail = 0;
Matthew Wilcox75478812011-02-16 09:59:59 -0500317 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500318 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500319}
320
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100321static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700322{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100323 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
324 return (__le64 **)(iod->sg + req->nr_phys_segments);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700325}
326
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100327static int nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500328{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100329 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
330 int nseg = rq->nr_phys_segments;
331 unsigned size;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500332
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100333 if (rq->cmd_flags & REQ_DISCARD)
334 size = sizeof(struct nvme_dsm_range);
335 else
336 size = blk_rq_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500337
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100338 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
339 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
340 if (!iod->sg)
341 return BLK_MQ_RQ_QUEUE_BUSY;
342 } else {
343 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700344 }
345
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100346 iod->aborted = 0;
347 iod->npages = -1;
348 iod->nents = 0;
349 iod->length = size;
350 return 0;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700351}
352
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100353static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500354{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100355 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100356 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500357 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100358 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500359 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500360
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500361 if (iod->npages == 0)
362 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
363 for (i = 0; i < iod->npages; i++) {
364 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500365 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500366 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500367 prp_dma = next_prp_dma;
368 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700369
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100370 if (iod->sg != iod->inline_sg)
371 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600372}
373
Keith Busch52b68d72015-02-23 09:16:21 -0700374#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700375static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
376{
377 if (be32_to_cpu(pi->ref_tag) == v)
378 pi->ref_tag = cpu_to_be32(p);
379}
380
381static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
382{
383 if (be32_to_cpu(pi->ref_tag) == p)
384 pi->ref_tag = cpu_to_be32(v);
385}
386
387/**
388 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
389 *
390 * The virtual start sector is the one that was originally submitted by the
391 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
392 * start sector may be different. Remap protection information to match the
393 * physical LBA on writes, and back to the original seed on reads.
394 *
395 * Type 0 and 3 do not have a ref tag, so no remapping required.
396 */
397static void nvme_dif_remap(struct request *req,
398 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
399{
400 struct nvme_ns *ns = req->rq_disk->private_data;
401 struct bio_integrity_payload *bip;
402 struct t10_pi_tuple *pi;
403 void *p, *pmap;
404 u32 i, nlb, ts, phys, virt;
405
406 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
407 return;
408
409 bip = bio_integrity(req->bio);
410 if (!bip)
411 return;
412
413 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700414
415 p = pmap;
416 virt = bip_get_seed(bip);
417 phys = nvme_block_nr(ns, blk_rq_pos(req));
418 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400419 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700420
421 for (i = 0; i < nlb; i++, virt++, phys++) {
422 pi = (struct t10_pi_tuple *)p;
423 dif_swap(phys, virt, pi);
424 p += ts;
425 }
426 kunmap_atomic(pmap);
427}
Keith Busch52b68d72015-02-23 09:16:21 -0700428#else /* CONFIG_BLK_DEV_INTEGRITY */
429static void nvme_dif_remap(struct request *req,
430 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
431{
432}
433static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
434{
435}
436static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
437{
438}
Keith Busch52b68d72015-02-23 09:16:21 -0700439#endif
440
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100441static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req,
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200442 int total_len)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500443{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100444 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500445 struct dma_pool *pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500446 int length = total_len;
447 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500448 int dma_len = sg_dma_len(sg);
449 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100450 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500451 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500452 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100453 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500454 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500455 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500456
Keith Busch1d090622014-06-23 11:34:01 -0600457 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500458 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200459 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500460
Keith Busch1d090622014-06-23 11:34:01 -0600461 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500462 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600463 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500464 } else {
465 sg = sg_next(sg);
466 dma_addr = sg_dma_address(sg);
467 dma_len = sg_dma_len(sg);
468 }
469
Keith Busch1d090622014-06-23 11:34:01 -0600470 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600471 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200472 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500473 }
474
Keith Busch1d090622014-06-23 11:34:01 -0600475 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500476 if (nprps <= (256 / 8)) {
477 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500478 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500479 } else {
480 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500481 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500482 }
483
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200484 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400485 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600486 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500487 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200488 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400489 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500490 list[0] = prp_list;
491 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500492 i = 0;
493 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600494 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500495 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200496 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500497 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200498 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500499 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400500 prp_list[0] = old_prp_list[i - 1];
501 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
502 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500503 }
504 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600505 dma_len -= page_size;
506 dma_addr += page_size;
507 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500508 if (length <= 0)
509 break;
510 if (dma_len > 0)
511 continue;
512 BUG_ON(dma_len < 0);
513 sg = sg_next(sg);
514 dma_addr = sg_dma_address(sg);
515 dma_len = sg_dma_len(sg);
516 }
517
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200518 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500519}
520
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100521static int nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200522 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200523{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100524 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200525 struct request_queue *q = req->q;
526 enum dma_data_direction dma_dir = rq_data_dir(req) ?
527 DMA_TO_DEVICE : DMA_FROM_DEVICE;
528 int ret = BLK_MQ_RQ_QUEUE_ERROR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200529
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200530 sg_init_table(iod->sg, req->nr_phys_segments);
531 iod->nents = blk_rq_map_sg(q, req, iod->sg);
532 if (!iod->nents)
533 goto out;
534
535 ret = BLK_MQ_RQ_QUEUE_BUSY;
536 if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
537 goto out;
538
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100539 if (!nvme_setup_prps(dev, req, blk_rq_bytes(req)))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200540 goto out_unmap;
541
542 ret = BLK_MQ_RQ_QUEUE_ERROR;
543 if (blk_integrity_rq(req)) {
544 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
545 goto out_unmap;
546
Christoph Hellwigbf684052015-10-26 17:12:51 +0900547 sg_init_table(&iod->meta_sg, 1);
548 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200549 goto out_unmap;
550
551 if (rq_data_dir(req))
552 nvme_dif_remap(req, nvme_dif_prep);
553
Christoph Hellwigbf684052015-10-26 17:12:51 +0900554 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200555 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200556 }
557
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200558 cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
559 cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
560 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900561 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200562 return BLK_MQ_RQ_QUEUE_OK;
563
564out_unmap:
565 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
566out:
567 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200568}
569
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100570static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100571{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100572 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100573 enum dma_data_direction dma_dir = rq_data_dir(req) ?
574 DMA_TO_DEVICE : DMA_FROM_DEVICE;
575
576 if (iod->nents) {
577 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
578 if (blk_integrity_rq(req)) {
579 if (!rq_data_dir(req))
580 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900581 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100582 }
583 }
584
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100585 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500586}
587
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700588/*
589 * We reuse the small pool to allocate the 16-byte range here as it is not
590 * worth having a special pool for these or additional cases to handle freeing
591 * the iod.
592 */
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200593static int nvme_setup_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100594 struct request *req, struct nvme_command *cmnd)
Keith Busch0e5e4f02012-11-09 16:33:05 -0700595{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100596 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200597 struct nvme_dsm_range *range;
598
599 range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
600 &iod->first_dma);
601 if (!range)
602 return BLK_MQ_RQ_QUEUE_BUSY;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100603 iod_list(req)[0] = (__le64 *)range;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200604 iod->npages = 0;
Keith Busch0e5e4f02012-11-09 16:33:05 -0700605
Keith Busch0e5e4f02012-11-09 16:33:05 -0700606 range->cattr = cpu_to_le32(0);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700607 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
608 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
Keith Busch0e5e4f02012-11-09 16:33:05 -0700609
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200610 memset(cmnd, 0, sizeof(*cmnd));
611 cmnd->dsm.opcode = nvme_cmd_dsm;
612 cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
613 cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
614 cmnd->dsm.nr = 0;
615 cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
616 return BLK_MQ_RQ_QUEUE_OK;
Keith Buschedd10d32014-04-03 16:45:23 -0600617}
Matthew Wilcox1974b1a2011-02-10 12:01:09 -0500618
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200619/*
620 * NOTE: ns is NULL when called on the admin queue.
621 */
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700622static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
623 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600624{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700625 struct nvme_ns *ns = hctx->queue->queuedata;
626 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200627 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700628 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200629 struct nvme_command cmnd;
630 int ret = BLK_MQ_RQ_QUEUE_OK;
Keith Buschedd10d32014-04-03 16:45:23 -0600631
Keith Busche1e5e562015-02-19 13:39:03 -0700632 /*
633 * If formated with metadata, require the block layer provide a buffer
634 * unless this namespace is formated such that the metadata can be
635 * stripped/generated by the controller with PRACT=1.
636 */
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200637 if (ns && ns->ms && !blk_integrity_rq(req)) {
Keith Busch71feb362015-06-19 11:07:30 -0600638 if (!(ns->pi_type && ns->ms == 8) &&
639 req->cmd_type != REQ_TYPE_DRV_PRIV) {
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100640 blk_mq_end_request(req, -EFAULT);
Keith Busche1e5e562015-02-19 13:39:03 -0700641 return BLK_MQ_RQ_QUEUE_OK;
642 }
643 }
644
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100645 ret = nvme_init_iod(req, dev);
646 if (ret)
647 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600648
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700649 if (req->cmd_flags & REQ_DISCARD) {
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100650 ret = nvme_setup_discard(nvmeq, ns, req, &cmnd);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200651 } else {
652 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
653 memcpy(&cmnd, req->cmd, sizeof(cmnd));
654 else if (req->cmd_flags & REQ_FLUSH)
655 nvme_setup_flush(ns, &cmnd);
656 else
657 nvme_setup_rw(ns, req, &cmnd);
Keith Buschedd10d32014-04-03 16:45:23 -0600658
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200659 if (req->nr_phys_segments)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100660 ret = nvme_map_data(dev, req, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700661 }
662
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200663 if (ret)
664 goto out;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700665
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200666 cmnd.common.command_id = req->tag;
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100667 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200668
669 spin_lock_irq(&nvmeq->q_lock);
670 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700671 nvme_process_cq(nvmeq);
672 spin_unlock_irq(&nvmeq->q_lock);
673 return BLK_MQ_RQ_QUEUE_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200674out:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100675 nvme_free_iod(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200676 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500677}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500678
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100679static void nvme_complete_rq(struct request *req)
680{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100681 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
682 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100683 int error = 0;
684
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100685 nvme_unmap_data(dev, req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100686
687 if (unlikely(req->errors)) {
688 if (nvme_req_needs_retry(req, req->errors)) {
689 nvme_requeue_req(req);
690 return;
691 }
692
693 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
694 error = req->errors;
695 else
696 error = nvme_error_status(req->errors);
697 }
698
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100699 if (unlikely(iod->aborted)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700700 dev_warn(dev->ctrl.device,
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100701 "completing aborted command with status: %04x\n",
702 req->errors);
703 }
704
705 blk_mq_end_request(req, error);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500706}
707
Jens Axboea0fa9642015-11-03 20:37:26 -0700708static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500709{
Matthew Wilcox82123462011-01-20 13:24:06 -0500710 u16 head, phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500711
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500712 head = nvmeq->cq_head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500713 phase = nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500714
715 for (;;) {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500716 struct nvme_completion cqe = nvmeq->cqes[head];
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100717 u16 status = le16_to_cpu(cqe.status);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100718 struct request *req;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100719
720 if ((status & 1) != phase)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500721 break;
722 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
723 if (++head == nvmeq->q_depth) {
724 head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -0500725 phase = !phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500726 }
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100727
Jens Axboea0fa9642015-11-03 20:37:26 -0700728 if (tag && *tag == cqe.command_id)
729 *tag = -1;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100730
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100731 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700732 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100733 "invalid id %d completed on queue %d\n",
734 cqe.command_id, le16_to_cpu(cqe.sq_id));
735 continue;
736 }
737
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100738 /*
739 * AEN requests are special as they don't time out and can
740 * survive any kind of queue freeze and often don't respond to
741 * aborts. We don't even bother to allocate a struct request
742 * for them but rather special case them here.
743 */
744 if (unlikely(nvmeq->qid == 0 &&
745 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
746 nvme_complete_async_event(nvmeq->dev, &cqe);
747 continue;
748 }
749
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100750 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
Christoph Hellwig1cb3cce2016-02-29 15:59:47 +0100751 if (req->cmd_type == REQ_TYPE_DRV_PRIV && req->special)
752 memcpy(req->special, &cqe, sizeof(cqe));
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100753 blk_mq_complete_request(req, status >> 1);
754
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500755 }
756
757 /* If the controller ignores the cq head doorbell and continuously
758 * writes to the queue, it is theoretically possible to wrap around
759 * the queue twice and mistakenly return IRQ_NONE. Linux only
760 * requires that 0.1% of your interrupts are handled, so this isn't
761 * a big problem.
762 */
Matthew Wilcox82123462011-01-20 13:24:06 -0500763 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
Jens Axboea0fa9642015-11-03 20:37:26 -0700764 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500765
Keith Busch604e8c82015-11-20 08:38:13 -0700766 if (likely(nvmeq->cq_vector >= 0))
767 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500768 nvmeq->cq_head = head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500769 nvmeq->cq_phase = phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500770
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400771 nvmeq->cqe_seen = 1;
Jens Axboea0fa9642015-11-03 20:37:26 -0700772}
773
774static void nvme_process_cq(struct nvme_queue *nvmeq)
775{
776 __nvme_process_cq(nvmeq, NULL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500777}
778
779static irqreturn_t nvme_irq(int irq, void *data)
780{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500781 irqreturn_t result;
782 struct nvme_queue *nvmeq = data;
783 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400784 nvme_process_cq(nvmeq);
785 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
786 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500787 spin_unlock(&nvmeq->q_lock);
788 return result;
789}
790
791static irqreturn_t nvme_irq_check(int irq, void *data)
792{
793 struct nvme_queue *nvmeq = data;
794 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
795 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
796 return IRQ_NONE;
797 return IRQ_WAKE_THREAD;
798}
799
Jens Axboea0fa9642015-11-03 20:37:26 -0700800static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
801{
802 struct nvme_queue *nvmeq = hctx->driver_data;
803
804 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
805 nvmeq->cq_phase) {
806 spin_lock_irq(&nvmeq->q_lock);
807 __nvme_process_cq(nvmeq, &tag);
808 spin_unlock_irq(&nvmeq->q_lock);
809
810 if (tag == -1)
811 return 1;
812 }
813
814 return 0;
815}
816
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100817static void nvme_async_event_work(struct work_struct *work)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500818{
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100819 struct nvme_dev *dev = container_of(work, struct nvme_dev, async_work);
820 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700821 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700822
823 memset(&c, 0, sizeof(c));
824 c.common.opcode = nvme_admin_async_event;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700825
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100826 spin_lock_irq(&nvmeq->q_lock);
827 while (dev->ctrl.event_limit > 0) {
828 c.common.command_id = NVME_AQ_BLKMQ_DEPTH +
829 --dev->ctrl.event_limit;
830 __nvme_submit_cmd(nvmeq, &c);
831 }
832 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700833}
834
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500835static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
836{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500837 struct nvme_command c;
838
839 memset(&c, 0, sizeof(c));
840 c.delete_queue.opcode = opcode;
841 c.delete_queue.qid = cpu_to_le16(id);
842
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100843 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500844}
845
846static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
847 struct nvme_queue *nvmeq)
848{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500849 struct nvme_command c;
850 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
851
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200852 /*
853 * Note: we (ab)use the fact the the prp fields survive if no data
854 * is attached to the request.
855 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500856 memset(&c, 0, sizeof(c));
857 c.create_cq.opcode = nvme_admin_create_cq;
858 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
859 c.create_cq.cqid = cpu_to_le16(qid);
860 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
861 c.create_cq.cq_flags = cpu_to_le16(flags);
862 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
863
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100864 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500865}
866
867static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
868 struct nvme_queue *nvmeq)
869{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500870 struct nvme_command c;
871 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
872
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200873 /*
874 * Note: we (ab)use the fact the the prp fields survive if no data
875 * is attached to the request.
876 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500877 memset(&c, 0, sizeof(c));
878 c.create_sq.opcode = nvme_admin_create_sq;
879 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
880 c.create_sq.sqid = cpu_to_le16(qid);
881 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
882 c.create_sq.sq_flags = cpu_to_le16(flags);
883 c.create_sq.cqid = cpu_to_le16(qid);
884
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100885 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500886}
887
888static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
889{
890 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
891}
892
893static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
894{
895 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
896}
897
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100898static void abort_endio(struct request *req, int error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400899{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100900 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
901 struct nvme_queue *nvmeq = iod->nvmeq;
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100902 u16 status = req->errors;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400903
Christoph Hellwig1cb3cce2016-02-29 15:59:47 +0100904 dev_warn(nvmeq->dev->ctrl.device, "Abort status: 0x%x", status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100905 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100906 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200907}
908
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200909static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200910{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
912 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700913 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700914 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700915 struct nvme_command cmd;
Keith Buschc30341d2013-12-10 13:10:38 -0700916
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200917 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100918 * Shutdown immediately if controller times out while starting. The
919 * reset work will see the pci device disabled when it gets the forced
920 * cancellation error. All outstanding requests are completed on
921 * shutdown, so we return BLK_EH_HANDLED.
922 */
923 if (test_bit(NVME_CTRL_RESETTING, &dev->flags)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700924 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100925 "I/O %d QID %d timeout, disable controller\n",
926 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -0700927 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100928 req->errors = NVME_SC_CANCELLED;
929 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -0700930 }
931
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100932 /*
933 * Shutdown the controller immediately and schedule a reset if the
934 * command was already aborted once before and still hasn't been
935 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200936 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100937 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700938 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +0100939 "I/O %d QID %d timeout, reset controller\n",
940 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -0700941 nvme_dev_disable(dev, false);
Keith Busche1569a12015-11-26 12:11:07 +0100942 queue_work(nvme_workq, &dev->reset_work);
Keith Buschc30341d2013-12-10 13:10:38 -0700943
Keith Busche1569a12015-11-26 12:11:07 +0100944 /*
945 * Mark the request as handled, since the inline shutdown
946 * forces all outstanding requests to complete.
947 */
948 req->errors = NVME_SC_CANCELLED;
949 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -0700950 }
Keith Buschc30341d2013-12-10 13:10:38 -0700951
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100952 iod->aborted = 1;
Keith Buschc30341d2013-12-10 13:10:38 -0700953
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100954 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
955 atomic_inc(&dev->ctrl.abort_limit);
956 return BLK_EH_RESET_TIMER;
957 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700958
Keith Buschc30341d2013-12-10 13:10:38 -0700959 memset(&cmd, 0, sizeof(cmd));
960 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700961 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -0700962 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -0700963
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700964 dev_warn(nvmeq->dev->ctrl.device,
965 "I/O %d QID %d timeout, aborting\n",
966 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -0700967
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100968 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwig6f3b0e82015-11-26 09:13:05 +0100969 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100970 if (IS_ERR(abort_req)) {
971 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200972 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100973 }
Keith Buschc30341d2013-12-10 13:10:38 -0700974
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100975 abort_req->timeout = ADMIN_TIMEOUT;
976 abort_req->end_io_data = NULL;
977 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -0700978
Keith Busch7a509a62015-01-07 18:55:53 -0700979 /*
980 * The aborted req will be completed on receiving the abort req.
981 * We enable the timer again. If hit twice, it'll cause a device reset,
982 * as the device then is in a faulty state.
983 */
Keith Busch07836e62015-02-19 10:34:48 -0700984 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -0400985}
986
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400987static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
Keith Buscha42cecc2012-07-25 16:06:38 -0600988{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500989 struct nvme_queue *nvmeq = data;
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100990 int status;
Keith Buscha42cecc2012-07-25 16:06:38 -0600991
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500992 if (!blk_mq_request_started(req))
993 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500994
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700995 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100996 "Cancelling I/O %d QID %d\n", req->tag, nvmeq->qid);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500997
Keith Busch1d49c382016-01-04 09:10:56 -0700998 status = NVME_SC_ABORT_REQ;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500999 if (blk_queue_dying(req->q))
Christoph Hellwigaae239e2015-11-26 12:59:50 +01001000 status |= NVME_SC_DNR;
1001 blk_mq_complete_request(req, status);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001002}
1003
Keith Buschf435c282014-07-07 09:14:42 -06001004static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001005{
1006 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1007 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001008 if (nvmeq->sq_cmds)
1009 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001010 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1011 kfree(nvmeq);
1012}
1013
Keith Buscha1a5ef92013-12-16 13:50:00 -05001014static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001015{
1016 int i;
1017
Keith Buscha1a5ef92013-12-16 13:50:00 -05001018 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001019 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -06001020 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001021 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001022 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001023 }
Keith Busch22404272013-07-15 15:02:20 -06001024}
1025
Keith Busch4d115422013-12-10 13:10:40 -07001026/**
1027 * nvme_suspend_queue - put queue into suspended state
1028 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001029 */
1030static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001031{
Keith Busch2b25d982014-12-22 12:59:04 -07001032 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001033
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001034 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001035 if (nvmeq->cq_vector == -1) {
1036 spin_unlock_irq(&nvmeq->q_lock);
1037 return 1;
1038 }
1039 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
Keith Busch42f61422014-03-24 10:46:25 -06001040 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001041 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001042 spin_unlock_irq(&nvmeq->q_lock);
1043
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001044 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001045 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001046
Matthew Wilcoxaba20802011-03-27 08:52:06 -04001047 irq_set_affinity_hint(vector, NULL);
1048 free_irq(vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001049
Keith Busch4d115422013-12-10 13:10:40 -07001050 return 0;
1051}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001052
Keith Busch4d115422013-12-10 13:10:40 -07001053static void nvme_clear_queue(struct nvme_queue *nvmeq)
1054{
Keith Busch22404272013-07-15 15:02:20 -06001055 spin_lock_irq(&nvmeq->q_lock);
Keith Busch42483222015-06-01 09:29:54 -06001056 if (nvmeq->tags && *nvmeq->tags)
1057 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
Keith Busch22404272013-07-15 15:02:20 -06001058 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059}
1060
Keith Buscha5cdb682016-01-12 14:41:18 -07001061static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001062{
Keith Buscha5cdb682016-01-12 14:41:18 -07001063 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001064
1065 if (!nvmeq)
1066 return;
1067 if (nvme_suspend_queue(nvmeq))
1068 return;
1069
Keith Buscha5cdb682016-01-12 14:41:18 -07001070 if (shutdown)
1071 nvme_shutdown_ctrl(&dev->ctrl);
1072 else
1073 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1074 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001075
1076 spin_lock_irq(&nvmeq->q_lock);
1077 nvme_process_cq(nvmeq);
1078 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001079}
1080
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001081static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1082 int entry_size)
1083{
1084 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001085 unsigned q_size_aligned = roundup(q_depth * entry_size,
1086 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001087
1088 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001089 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001090 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001091 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001092
1093 /*
1094 * Ensure the reduced q_depth is above some threshold where it
1095 * would be better to map queues in system memory with the
1096 * original depth
1097 */
1098 if (q_depth < 64)
1099 return -ENOMEM;
1100 }
1101
1102 return q_depth;
1103}
1104
1105static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1106 int qid, int depth)
1107{
1108 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001109 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1110 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001111 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1112 nvmeq->sq_cmds_io = dev->cmb + offset;
1113 } else {
1114 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1115 &nvmeq->sq_dma_addr, GFP_KERNEL);
1116 if (!nvmeq->sq_cmds)
1117 return -ENOMEM;
1118 }
1119
1120 return 0;
1121}
1122
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001123static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Keith Busch2b25d982014-12-22 12:59:04 -07001124 int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001125{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001126 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001127 if (!nvmeq)
1128 return NULL;
1129
Christoph Hellwige75ec752015-05-22 11:12:39 +02001130 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001131 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001132 if (!nvmeq->cqes)
1133 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001135 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001136 goto free_cqdma;
1137
Christoph Hellwige75ec752015-05-22 11:12:39 +02001138 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001139 nvmeq->dev = dev;
Matthew Wilcox3193f072014-01-27 15:57:22 -05001140 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001141 dev->ctrl.instance, qid);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001142 spin_lock_init(&nvmeq->q_lock);
1143 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001144 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001145 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001146 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001147 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001148 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001149 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001150 dev->queue_count++;
1151
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001152 return nvmeq;
1153
1154 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001155 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001156 nvmeq->cq_dma_addr);
1157 free_nvmeq:
1158 kfree(nvmeq);
1159 return NULL;
1160}
1161
Matthew Wilcox30010822011-01-20 09:10:15 -05001162static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1163 const char *name)
1164{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001165 if (use_threaded_interrupts)
1166 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
Michael Opdenacker481e5ba2013-10-12 06:23:29 +02001167 nvme_irq_check, nvme_irq, IRQF_SHARED,
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001168 name, nvmeq);
Matthew Wilcox30010822011-01-20 09:10:15 -05001169 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
Michael Opdenacker481e5ba2013-10-12 06:23:29 +02001170 IRQF_SHARED, name, nvmeq);
Matthew Wilcox30010822011-01-20 09:10:15 -05001171}
1172
Keith Busch22404272013-07-15 15:02:20 -06001173static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001174{
Keith Busch22404272013-07-15 15:02:20 -06001175 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001176
Keith Busch7be50e92014-09-10 15:48:47 -06001177 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001178 nvmeq->sq_tail = 0;
1179 nvmeq->cq_head = 0;
1180 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001181 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001182 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Keith Busch42f61422014-03-24 10:46:25 -06001183 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001184 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001185}
1186
1187static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1188{
1189 struct nvme_dev *dev = nvmeq->dev;
1190 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001191
Keith Busch2b25d982014-12-22 12:59:04 -07001192 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001193 result = adapter_alloc_cq(dev, qid, nvmeq);
1194 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001195 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001196
1197 result = adapter_alloc_sq(dev, qid, nvmeq);
1198 if (result < 0)
1199 goto release_cq;
1200
Matthew Wilcox3193f072014-01-27 15:57:22 -05001201 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001202 if (result < 0)
1203 goto release_sq;
1204
Keith Busch22404272013-07-15 15:02:20 -06001205 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001206 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001207
1208 release_sq:
1209 adapter_delete_sq(dev, qid);
1210 release_cq:
1211 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001212 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001213}
1214
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001215static struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001216 .queue_rq = nvme_queue_rq,
Christoph Hellwigeee417b2015-11-26 13:03:13 +01001217 .complete = nvme_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001218 .map_queue = blk_mq_map_queue,
1219 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001220 .exit_hctx = nvme_admin_exit_hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001221 .init_request = nvme_admin_init_request,
1222 .timeout = nvme_timeout,
1223};
1224
1225static struct blk_mq_ops nvme_mq_ops = {
1226 .queue_rq = nvme_queue_rq,
Christoph Hellwigeee417b2015-11-26 13:03:13 +01001227 .complete = nvme_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001228 .map_queue = blk_mq_map_queue,
1229 .init_hctx = nvme_init_hctx,
1230 .init_request = nvme_init_request,
1231 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001232 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001233};
1234
Keith Buschea191d22015-01-07 18:55:49 -07001235static void nvme_dev_remove_admin(struct nvme_dev *dev)
1236{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001237 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1238 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001239 blk_mq_free_tag_set(&dev->admin_tagset);
1240 }
1241}
1242
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001243static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1244{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001245 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001246 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1247 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001248
1249 /*
1250 * Subtract one to leave an empty queue entry for 'Full Queue'
1251 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1252 */
1253 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001254 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001255 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001256 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001257 dev->admin_tagset.driver_data = dev;
1258
1259 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1260 return -ENOMEM;
1261
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001262 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1263 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001264 blk_mq_free_tag_set(&dev->admin_tagset);
1265 return -ENOMEM;
1266 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001267 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001268 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001269 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001270 return -ENODEV;
1271 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001272 } else
Keith Busch25646262016-01-04 09:10:57 -07001273 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001274
1275 return 0;
1276}
1277
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001278static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001279{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001280 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001281 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001282 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001283 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001284
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001285 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001286 NVME_CAP_NSSRC(cap) : 0;
1287
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001288 if (dev->subsystem &&
1289 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1290 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001291
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001292 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001293 if (result < 0)
1294 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001295
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001296 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001297 if (!nvmeq) {
Keith Busch2b25d982014-12-22 12:59:04 -07001298 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Keith Buschcd638942013-07-15 15:02:23 -06001299 if (!nvmeq)
1300 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001301 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001302
1303 aqa = nvmeq->q_depth - 1;
1304 aqa |= aqa << 16;
1305
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001306 writel(aqa, dev->bar + NVME_REG_AQA);
1307 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1308 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001309
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001310 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001311 if (result)
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001312 goto free_nvmeq;
1313
Keith Busch2b25d982014-12-22 12:59:04 -07001314 nvmeq->cq_vector = 0;
Matthew Wilcox3193f072014-01-27 15:57:22 -05001315 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001316 if (result) {
1317 nvmeq->cq_vector = -1;
Keith Busch0fb59cb2015-01-07 18:55:50 -07001318 goto free_nvmeq;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001319 }
Keith Busch025c5572013-05-01 13:07:51 -06001320
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001321 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001322
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001323 free_nvmeq:
1324 nvme_free_queues(dev, 0);
1325 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001326}
1327
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001328static void nvme_watchdog_timer(unsigned long data)
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001329{
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001330 struct nvme_dev *dev = (struct nvme_dev *)data;
1331 u32 csts = readl(dev->bar + NVME_REG_CSTS);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001332
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001333 /*
1334 * Skip controllers currently under reset.
1335 */
1336 if (!work_pending(&dev->reset_work) && !work_busy(&dev->reset_work) &&
1337 ((csts & NVME_CSTS_CFS) ||
1338 (dev->subsystem && (csts & NVME_CSTS_NSSRO)))) {
1339 if (queue_work(nvme_workq, &dev->reset_work)) {
1340 dev_warn(dev->dev,
1341 "Failed status: 0x%x, reset controller.\n",
1342 csts);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001343 }
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001344 return;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001345 }
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001346
1347 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001348}
1349
Christoph Hellwig749941f2015-11-26 11:46:39 +01001350static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001351{
Keith Busch949928c2015-12-17 17:08:15 -07001352 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001353 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001354
Christoph Hellwig749941f2015-11-26 11:46:39 +01001355 for (i = dev->queue_count; i <= dev->max_qid; i++) {
1356 if (!nvme_alloc_queue(dev, i, dev->q_depth)) {
1357 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001358 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001359 }
1360 }
Keith Busch42f61422014-03-24 10:46:25 -06001361
Keith Busch949928c2015-12-17 17:08:15 -07001362 max = min(dev->max_qid, dev->queue_count - 1);
1363 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001364 ret = nvme_create_queue(dev->queues[i], i);
1365 if (ret) {
Christoph Hellwig2659e572015-10-02 18:51:31 +02001366 nvme_free_queues(dev, i);
Keith Busch42f61422014-03-24 10:46:25 -06001367 break;
Christoph Hellwig2659e572015-10-02 18:51:31 +02001368 }
Matthew Wilcox27e81662014-04-11 11:58:45 -04001369 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001370
1371 /*
1372 * Ignore failing Create SQ/CQ commands, we can continue with less
1373 * than the desired aount of queues, and even a controller without
1374 * I/O queues an still be used to issue admin commands. This might
1375 * be useful to upgrade a buggy firmware for example.
1376 */
1377 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001378}
1379
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001380static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1381{
1382 u64 szu, size, offset;
1383 u32 cmbloc;
1384 resource_size_t bar_size;
1385 struct pci_dev *pdev = to_pci_dev(dev->dev);
1386 void __iomem *cmb;
1387 dma_addr_t dma_addr;
1388
1389 if (!use_cmb_sqes)
1390 return NULL;
1391
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001392 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001393 if (!(NVME_CMB_SZ(dev->cmbsz)))
1394 return NULL;
1395
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001396 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001397
1398 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1399 size = szu * NVME_CMB_SZ(dev->cmbsz);
1400 offset = szu * NVME_CMB_OFST(cmbloc);
1401 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
1402
1403 if (offset > bar_size)
1404 return NULL;
1405
1406 /*
1407 * Controllers may support a CMB size larger than their BAR,
1408 * for example, due to being behind a bridge. Reduce the CMB to
1409 * the reported size of the BAR
1410 */
1411 if (size > bar_size - offset)
1412 size = bar_size - offset;
1413
1414 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
1415 cmb = ioremap_wc(dma_addr, size);
1416 if (!cmb)
1417 return NULL;
1418
1419 dev->cmb_dma_addr = dma_addr;
1420 dev->cmb_size = size;
1421 return cmb;
1422}
1423
1424static inline void nvme_release_cmb(struct nvme_dev *dev)
1425{
1426 if (dev->cmb) {
1427 iounmap(dev->cmb);
1428 dev->cmb = NULL;
1429 }
1430}
1431
Keith Busch9d713c22013-07-15 15:02:24 -06001432static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1433{
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001434 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
Keith Busch9d713c22013-07-15 15:02:24 -06001435}
1436
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001437static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001438{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001439 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001440 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch42f61422014-03-24 10:46:25 -06001441 int result, i, vecs, nr_io_queues, size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001442
Keith Busch42f61422014-03-24 10:46:25 -06001443 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001444 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1445 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001446 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001447
1448 /*
1449 * Degraded controllers might return an error when setting the queue
1450 * count. We still want to be able to bring them online and offer
1451 * access to the admin queue, as that might be only way to fix them up.
1452 */
1453 if (result > 0) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001454 dev_err(dev->ctrl.device,
1455 "Could not set queue count (%d)\n", result);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001456 nr_io_queues = 0;
1457 result = 0;
1458 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001459
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001460 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1461 result = nvme_cmb_qdepth(dev, nr_io_queues,
1462 sizeof(struct nvme_command));
1463 if (result > 0)
1464 dev->q_depth = result;
1465 else
1466 nvme_release_cmb(dev);
1467 }
1468
Keith Busch9d713c22013-07-15 15:02:24 -06001469 size = db_bar_size(dev, nr_io_queues);
1470 if (size > 8192) {
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001471 iounmap(dev->bar);
Keith Busch9d713c22013-07-15 15:02:24 -06001472 do {
1473 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1474 if (dev->bar)
1475 break;
1476 if (!--nr_io_queues)
1477 return -ENOMEM;
1478 size = db_bar_size(dev, nr_io_queues);
1479 } while (1);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001480 dev->dbs = dev->bar + 4096;
Keith Busch5a92e702014-02-21 14:13:44 -07001481 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001482 }
1483
Keith Busch9d713c22013-07-15 15:02:24 -06001484 /* Deregister the admin queue's interrupt */
Matthew Wilcox3193f072014-01-27 15:57:22 -05001485 free_irq(dev->entry[0].vector, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001486
Jens Axboee32efbf2014-11-14 09:49:26 -07001487 /*
1488 * If we enable msix early due to not intx, disable it again before
1489 * setting up the full range we need.
1490 */
1491 if (!pdev->irq)
1492 pci_disable_msix(pdev);
1493
Alexander Gordeevbe577fa2014-03-04 16:22:00 +01001494 for (i = 0; i < nr_io_queues; i++)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001495 dev->entry[i].entry = i;
Alexander Gordeevbe577fa2014-03-04 16:22:00 +01001496 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
1497 if (vecs < 0) {
1498 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
1499 if (vecs < 0) {
1500 vecs = 1;
1501 } else {
1502 for (i = 0; i < vecs; i++)
1503 dev->entry[i].vector = i + pdev->irq;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001504 }
1505 }
1506
Matthew Wilcox063a8092013-06-20 10:53:48 -04001507 /*
1508 * Should investigate if there's a performance win from allocating
1509 * more queues than interrupt vectors; it might allow the submission
1510 * path to scale better, even if the receive path is limited by the
1511 * number of interrupts.
1512 */
1513 nr_io_queues = vecs;
Keith Busch42f61422014-03-24 10:46:25 -06001514 dev->max_qid = nr_io_queues;
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001515
Matthew Wilcox3193f072014-01-27 15:57:22 -05001516 result = queue_request_irq(dev, adminq, adminq->irqname);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001517 if (result) {
1518 adminq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001519 goto free_queues;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001520 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001521 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001522
Keith Busch22404272013-07-15 15:02:20 -06001523 free_queues:
Keith Buscha1a5ef92013-12-16 13:50:00 -05001524 nvme_free_queues(dev, 1);
Keith Busch22404272013-07-15 15:02:20 -06001525 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001526}
1527
Keith Buschbda4e0f2015-09-03 08:18:17 -06001528static void nvme_set_irq_hints(struct nvme_dev *dev)
1529{
1530 struct nvme_queue *nvmeq;
1531 int i;
1532
1533 for (i = 0; i < dev->online_queues; i++) {
1534 nvmeq = dev->queues[i];
1535
1536 if (!nvmeq->tags || !(*nvmeq->tags))
1537 continue;
1538
1539 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
1540 blk_mq_tags_cpumask(*nvmeq->tags));
1541 }
1542}
1543
Keith Buscha5768aa2015-06-01 14:28:14 -06001544static void nvme_dev_scan(struct work_struct *work)
1545{
1546 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
Keith Buscha5768aa2015-06-01 14:28:14 -06001547
1548 if (!dev->tagset.tags)
1549 return;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001550 nvme_scan_namespaces(&dev->ctrl);
Keith Buschbda4e0f2015-09-03 08:18:17 -06001551 nvme_set_irq_hints(dev);
Keith Buscha5768aa2015-06-01 14:28:14 -06001552}
1553
Keith Buschdb3cbff2016-01-12 14:41:17 -07001554static void nvme_del_queue_end(struct request *req, int error)
1555{
1556 struct nvme_queue *nvmeq = req->end_io_data;
1557
1558 blk_mq_free_request(req);
1559 complete(&nvmeq->dev->ioq_wait);
1560}
1561
1562static void nvme_del_cq_end(struct request *req, int error)
1563{
1564 struct nvme_queue *nvmeq = req->end_io_data;
1565
1566 if (!error) {
1567 unsigned long flags;
1568
1569 spin_lock_irqsave(&nvmeq->q_lock, flags);
1570 nvme_process_cq(nvmeq);
1571 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1572 }
1573
1574 nvme_del_queue_end(req, error);
1575}
1576
1577static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1578{
1579 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1580 struct request *req;
1581 struct nvme_command cmd;
1582
1583 memset(&cmd, 0, sizeof(cmd));
1584 cmd.delete_queue.opcode = opcode;
1585 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1586
1587 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
1588 if (IS_ERR(req))
1589 return PTR_ERR(req);
1590
1591 req->timeout = ADMIN_TIMEOUT;
1592 req->end_io_data = nvmeq;
1593
1594 blk_execute_rq_nowait(q, NULL, req, false,
1595 opcode == nvme_admin_delete_cq ?
1596 nvme_del_cq_end : nvme_del_queue_end);
1597 return 0;
1598}
1599
1600static void nvme_disable_io_queues(struct nvme_dev *dev)
1601{
1602 int pass;
1603 unsigned long timeout;
1604 u8 opcode = nvme_admin_delete_sq;
1605
1606 for (pass = 0; pass < 2; pass++) {
1607 int sent = 0, i = dev->queue_count - 1;
1608
1609 reinit_completion(&dev->ioq_wait);
1610 retry:
1611 timeout = ADMIN_TIMEOUT;
1612 for (; i > 0; i--) {
1613 struct nvme_queue *nvmeq = dev->queues[i];
1614
1615 if (!pass)
1616 nvme_suspend_queue(nvmeq);
1617 if (nvme_delete_queue(nvmeq, opcode))
1618 break;
1619 ++sent;
1620 }
1621 while (sent--) {
1622 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1623 if (timeout == 0)
1624 return;
1625 if (i)
1626 goto retry;
1627 }
1628 opcode = nvme_admin_delete_cq;
1629 }
1630}
1631
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001632/*
1633 * Return: error value if an error occurred setting up the queues or calling
1634 * Identify Device. 0 if these succeeded, even if adding some of the
1635 * namespaces failed. At the moment, these failures are silent. TBD which
1636 * failures should be reported.
1637 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001638static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001639{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001640 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001641 dev->tagset.ops = &nvme_mq_ops;
1642 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1643 dev->tagset.timeout = NVME_IO_TIMEOUT;
1644 dev->tagset.numa_node = dev_to_node(dev->dev);
1645 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001646 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001647 dev->tagset.cmd_size = nvme_cmd_size(dev);
1648 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1649 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001650
Keith Buschffe77042015-06-08 10:08:15 -06001651 if (blk_mq_alloc_tag_set(&dev->tagset))
1652 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001653 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07001654 } else {
1655 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1656
1657 /* Free previously allocated queues that are no longer usable */
1658 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001659 }
Keith Busch949928c2015-12-17 17:08:15 -07001660
Keith Busch92f7a162015-10-23 11:42:02 -06001661 queue_work(nvme_workq, &dev->scan_work);
Keith Busche1e5e562015-02-19 13:39:03 -07001662 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001663}
1664
Keith Busch0877cb02013-07-15 15:02:19 -06001665static int nvme_dev_map(struct nvme_dev *dev)
1666{
Keith Busch42f61422014-03-24 10:46:25 -06001667 u64 cap;
Keith Busch0877cb02013-07-15 15:02:19 -06001668 int bars, result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001669 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001670
1671 if (pci_enable_device_mem(pdev))
1672 return result;
1673
1674 dev->entry[0].vector = pdev->irq;
1675 pci_set_master(pdev);
1676 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Jens Axboebe7837e2014-11-14 09:50:19 -07001677 if (!bars)
1678 goto disable_pci;
1679
Keith Busch0877cb02013-07-15 15:02:19 -06001680 if (pci_request_selected_regions(pdev, bars, "nvme"))
1681 goto disable_pci;
1682
Christoph Hellwige75ec752015-05-22 11:12:39 +02001683 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1684 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001685 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001686
Keith Busch0877cb02013-07-15 15:02:19 -06001687 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1688 if (!dev->bar)
1689 goto disable;
Jens Axboee32efbf2014-11-14 09:49:26 -07001690
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001691 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001692 result = -ENODEV;
1693 goto unmap;
1694 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001695
1696 /*
1697 * Some devices don't advertse INTx interrupts, pre-enable a single
1698 * MSIX vec for setup. We'll adjust this later.
1699 */
1700 if (!pdev->irq) {
1701 result = pci_enable_msix(pdev, dev->entry, 1);
1702 if (result < 0)
1703 goto unmap;
1704 }
1705
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001706 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1707
Keith Busch42f61422014-03-24 10:46:25 -06001708 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1709 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001710 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001711
1712 /*
1713 * Temporary fix for the Apple controller found in the MacBook8,1 and
1714 * some MacBook7,1 to avoid controller resets and data loss.
1715 */
1716 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1717 dev->q_depth = 2;
1718 dev_warn(dev->dev, "detected Apple NVMe controller, set "
1719 "queue depth=%u to work around controller resets\n",
1720 dev->q_depth);
1721 }
1722
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001723 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001724 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001725
Keith Buscha0a34082015-12-07 15:30:31 -07001726 pci_enable_pcie_error_reporting(pdev);
1727 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001728 return 0;
1729
Keith Busch0e53d182013-12-10 13:10:39 -07001730 unmap:
1731 iounmap(dev->bar);
1732 dev->bar = NULL;
Keith Busch0877cb02013-07-15 15:02:19 -06001733 disable:
1734 pci_release_regions(pdev);
1735 disable_pci:
1736 pci_disable_device(pdev);
1737 return result;
1738}
1739
1740static void nvme_dev_unmap(struct nvme_dev *dev)
1741{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001742 struct pci_dev *pdev = to_pci_dev(dev->dev);
1743
1744 if (pdev->msi_enabled)
1745 pci_disable_msi(pdev);
1746 else if (pdev->msix_enabled)
1747 pci_disable_msix(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001748
1749 if (dev->bar) {
1750 iounmap(dev->bar);
1751 dev->bar = NULL;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001752 pci_release_regions(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001753 }
1754
Keith Buscha0a34082015-12-07 15:30:31 -07001755 if (pci_is_enabled(pdev)) {
1756 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001757 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001758 }
Keith Busch4d115422013-12-10 13:10:40 -07001759}
1760
Keith Buscha5cdb682016-01-12 14:41:18 -07001761static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001762{
Keith Busch22404272013-07-15 15:02:20 -06001763 int i;
Keith Busch7c1b2452014-06-25 11:18:12 -06001764 u32 csts = -1;
Keith Busch22404272013-07-15 15:02:20 -06001765
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001766 del_timer_sync(&dev->watchdog_timer);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001767
Keith Busch77bf25e2015-11-26 12:21:29 +01001768 mutex_lock(&dev->shutdown_lock);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001769 if (dev->bar) {
Keith Busch25646262016-01-04 09:10:57 -07001770 nvme_stop_queues(&dev->ctrl);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001771 csts = readl(dev->bar + NVME_REG_CSTS);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001772 }
Keith Busch7c1b2452014-06-25 11:18:12 -06001773 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
Keith Busch4d115422013-12-10 13:10:40 -07001774 for (i = dev->queue_count - 1; i >= 0; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001775 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch4d115422013-12-10 13:10:40 -07001776 nvme_suspend_queue(nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001777 }
1778 } else {
1779 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07001780 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07001781 }
Keith Buschf0b50732013-07-15 15:02:21 -06001782 nvme_dev_unmap(dev);
Keith Busch07836e62015-02-19 10:34:48 -07001783
1784 for (i = dev->queue_count - 1; i >= 0; i--)
1785 nvme_clear_queue(dev->queues[i]);
Keith Busch77bf25e2015-11-26 12:21:29 +01001786 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001787}
1788
Matthew Wilcox091b6092011-02-10 09:56:01 -05001789static int nvme_setup_prp_pools(struct nvme_dev *dev)
1790{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001791 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05001792 PAGE_SIZE, PAGE_SIZE, 0);
1793 if (!dev->prp_page_pool)
1794 return -ENOMEM;
1795
Matthew Wilcox99802a72011-02-10 10:30:34 -05001796 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02001797 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05001798 256, 256, 0);
1799 if (!dev->prp_small_pool) {
1800 dma_pool_destroy(dev->prp_page_pool);
1801 return -ENOMEM;
1802 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05001803 return 0;
1804}
1805
1806static void nvme_release_prp_pools(struct nvme_dev *dev)
1807{
1808 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05001809 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05001810}
1811
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001812static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001813{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001814 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07001815
Christoph Hellwige75ec752015-05-22 11:12:39 +02001816 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06001817 if (dev->tagset.tags)
1818 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001819 if (dev->ctrl.admin_q)
1820 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07001821 kfree(dev->queues);
1822 kfree(dev->entry);
1823 kfree(dev);
1824}
1825
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001826static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07001827{
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001828 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001829 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06001830
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001831 if (WARN_ON(test_bit(NVME_CTRL_RESETTING, &dev->flags)))
1832 goto out;
1833
1834 /*
1835 * If we're called to reset a live controller first shut it down before
1836 * moving on.
1837 */
1838 if (dev->bar)
Keith Buscha5cdb682016-01-12 14:41:18 -07001839 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001840
1841 set_bit(NVME_CTRL_RESETTING, &dev->flags);
1842
Keith Buschf0b50732013-07-15 15:02:21 -06001843 result = nvme_dev_map(dev);
1844 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001845 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06001846
1847 result = nvme_configure_admin_queue(dev);
1848 if (result)
1849 goto unmap;
1850
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001851 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07001852 result = nvme_alloc_admin_tags(dev);
1853 if (result)
1854 goto disable;
Dan McLeranb9afca32014-04-07 17:10:11 -06001855
Christoph Hellwigce4541f2015-10-16 07:58:46 +02001856 result = nvme_init_identify(&dev->ctrl);
1857 if (result)
1858 goto free_tags;
1859
Keith Buschf0b50732013-07-15 15:02:21 -06001860 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06001861 if (result)
Keith Busch0fb59cb2015-01-07 18:55:50 -07001862 goto free_tags;
Keith Buschf0b50732013-07-15 15:02:21 -06001863
Christoph Hellwigadf68f22015-11-28 15:42:28 +01001864 dev->ctrl.event_limit = NVME_NR_AEN_COMMANDS;
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001865 queue_work(nvme_workq, &dev->async_work);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001866
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001867 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001868
Christoph Hellwig2659e572015-10-02 18:51:31 +02001869 /*
1870 * Keep the controller around but remove all namespaces if we don't have
1871 * any working I/O queue.
1872 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001873 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001874 dev_warn(dev->ctrl.device, "IO queues not created\n");
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001875 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001876 } else {
Keith Busch25646262016-01-04 09:10:57 -07001877 nvme_start_queues(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001878 nvme_dev_add(dev);
1879 }
1880
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001881 clear_bit(NVME_CTRL_RESETTING, &dev->flags);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001882 return;
Keith Buschf0b50732013-07-15 15:02:21 -06001883
Keith Busch0fb59cb2015-01-07 18:55:50 -07001884 free_tags:
1885 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001886 blk_put_queue(dev->ctrl.admin_q);
1887 dev->ctrl.admin_q = NULL;
Keith Busch4af0e212015-06-08 10:08:13 -06001888 dev->queues[0]->tags = NULL;
Keith Buschf0b50732013-07-15 15:02:21 -06001889 disable:
Keith Buscha5cdb682016-01-12 14:41:18 -07001890 nvme_disable_admin_queue(dev, false);
Keith Buschf0b50732013-07-15 15:02:21 -06001891 unmap:
1892 nvme_dev_unmap(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001893 out:
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001894 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06001895}
1896
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001897static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07001898{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001899 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001900 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07001901
1902 if (pci_get_drvdata(pdev))
Keith Buschc81f4972014-06-23 15:24:53 -06001903 pci_stop_and_remove_bus_device_locked(pdev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001904 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07001905}
1906
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001907static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschde3eff22015-06-18 13:36:39 -06001908{
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001909 dev_warn(dev->ctrl.device, "Removing after probe failure\n");
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001910 kref_get(&dev->ctrl.kref);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001911 if (!schedule_work(&dev->remove_work))
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001912 nvme_put_ctrl(&dev->ctrl);
Tejun Heo9ca97372014-03-07 10:24:49 -05001913}
1914
Keith Busch4cc06522015-06-05 10:30:08 -06001915static int nvme_reset(struct nvme_dev *dev)
1916{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001917 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
Keith Busch4cc06522015-06-05 10:30:08 -06001918 return -ENODEV;
1919
Christoph Hellwig846cc052015-11-26 12:10:29 +01001920 if (!queue_work(nvme_workq, &dev->reset_work))
1921 return -EBUSY;
Keith Busch4cc06522015-06-05 10:30:08 -06001922
Christoph Hellwig846cc052015-11-26 12:10:29 +01001923 flush_work(&dev->reset_work);
Christoph Hellwig846cc052015-11-26 12:10:29 +01001924 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06001925}
1926
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001927static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06001928{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001929 *val = readl(to_nvme_dev(ctrl)->bar + off);
1930 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06001931}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001932
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001933static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
1934{
1935 writel(val, to_nvme_dev(ctrl)->bar + off);
1936 return 0;
1937}
1938
Christoph Hellwig7fd89302015-11-28 15:37:52 +01001939static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
1940{
1941 *val = readq(to_nvme_dev(ctrl)->bar + off);
1942 return 0;
1943}
1944
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001945static bool nvme_pci_io_incapable(struct nvme_ctrl *ctrl)
1946{
1947 struct nvme_dev *dev = to_nvme_dev(ctrl);
1948
1949 return !dev->bar || dev->online_queues < 2;
1950}
1951
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001952static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
1953{
1954 return nvme_reset(to_nvme_dev(ctrl));
1955}
1956
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001957static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Sagi Grimberge439bb12016-02-10 10:03:29 -08001958 .module = THIS_MODULE,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001959 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001960 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01001961 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001962 .io_incapable = nvme_pci_io_incapable,
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001963 .reset_ctrl = nvme_pci_reset_ctrl,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001964 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001965};
Keith Busch4cc06522015-06-05 10:30:08 -06001966
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001967static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001968{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001969 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001970 struct nvme_dev *dev;
1971
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001972 node = dev_to_node(&pdev->dev);
1973 if (node == NUMA_NO_NODE)
1974 set_dev_node(&pdev->dev, 0);
1975
1976 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001977 if (!dev)
1978 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001979 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
1980 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001981 if (!dev->entry)
1982 goto free;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001983 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
1984 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001985 if (!dev->queues)
1986 goto free;
1987
Christoph Hellwige75ec752015-05-22 11:12:39 +02001988 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07001989 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07001990
Keith Buscha5768aa2015-06-01 14:28:14 -06001991 INIT_WORK(&dev->scan_work, nvme_dev_scan);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001992 INIT_WORK(&dev->reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001993 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001994 INIT_WORK(&dev->async_work, nvme_async_event_work);
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001995 setup_timer(&dev->watchdog_timer, nvme_watchdog_timer,
1996 (unsigned long)dev);
Keith Busch77bf25e2015-11-26 12:21:29 +01001997 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001998 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001999
2000 result = nvme_setup_prp_pools(dev);
2001 if (result)
2002 goto put_pci;
2003
2004 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2005 id->driver_data);
2006 if (result)
2007 goto release_pools;
2008
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002009 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2010
Keith Busch92f7a162015-10-23 11:42:02 -06002011 queue_work(nvme_workq, &dev->reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002012 return 0;
2013
Keith Busch0877cb02013-07-15 15:02:19 -06002014 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002015 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002016 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002017 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002018 free:
2019 kfree(dev->queues);
2020 kfree(dev->entry);
2021 kfree(dev);
2022 return result;
2023}
2024
Keith Buschf0d54a52014-05-02 10:40:43 -06002025static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2026{
Keith Buscha6739472014-06-23 16:03:21 -06002027 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002028
Keith Buscha6739472014-06-23 16:03:21 -06002029 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002030 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002031 else
Keith Busch92f7a162015-10-23 11:42:02 -06002032 queue_work(nvme_workq, &dev->reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002033}
2034
Keith Busch09ece142014-01-27 11:29:40 -05002035static void nvme_shutdown(struct pci_dev *pdev)
2036{
2037 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002038 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002039}
2040
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002041static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002042{
2043 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002044
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01002045 del_timer_sync(&dev->watchdog_timer);
Keith Busch9a6b9452013-12-10 13:10:36 -07002046
2047 pci_set_drvdata(pdev, NULL);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01002048 flush_work(&dev->async_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002049 flush_work(&dev->reset_work);
Keith Buscha5768aa2015-06-01 14:28:14 -06002050 flush_work(&dev->scan_work);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002051 nvme_remove_namespaces(&dev->ctrl);
Keith Busch53029b02015-11-28 15:41:02 +01002052 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002053 nvme_dev_disable(dev, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002054 nvme_dev_remove_admin(dev);
2055 nvme_free_queues(dev, 0);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002056 nvme_release_cmb(dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002057 nvme_release_prp_pools(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002058 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002059}
2060
Jingoo Han671a6012014-02-13 11:19:14 +09002061#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002062static int nvme_suspend(struct device *dev)
2063{
2064 struct pci_dev *pdev = to_pci_dev(dev);
2065 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2066
Keith Buscha5cdb682016-01-12 14:41:18 -07002067 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002068 return 0;
2069}
2070
2071static int nvme_resume(struct device *dev)
2072{
2073 struct pci_dev *pdev = to_pci_dev(dev);
2074 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002075
Keith Busch92f7a162015-10-23 11:42:02 -06002076 queue_work(nvme_workq, &ndev->reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002077 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002078}
Jingoo Han671a6012014-02-13 11:19:14 +09002079#endif
Keith Buschcd638942013-07-15 15:02:23 -06002080
2081static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002082
Keith Buscha0a34082015-12-07 15:30:31 -07002083static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2084 pci_channel_state_t state)
2085{
2086 struct nvme_dev *dev = pci_get_drvdata(pdev);
2087
2088 /*
2089 * A frozen channel requires a reset. When detected, this method will
2090 * shutdown the controller to quiesce. The controller will be restarted
2091 * after the slot reset through driver's slot_reset callback.
2092 */
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002093 dev_warn(dev->ctrl.device, "error detected: state:%d\n", state);
Keith Buscha0a34082015-12-07 15:30:31 -07002094 switch (state) {
2095 case pci_channel_io_normal:
2096 return PCI_ERS_RESULT_CAN_RECOVER;
2097 case pci_channel_io_frozen:
Keith Buscha5cdb682016-01-12 14:41:18 -07002098 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002099 return PCI_ERS_RESULT_NEED_RESET;
2100 case pci_channel_io_perm_failure:
2101 return PCI_ERS_RESULT_DISCONNECT;
2102 }
2103 return PCI_ERS_RESULT_NEED_RESET;
2104}
2105
2106static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2107{
2108 struct nvme_dev *dev = pci_get_drvdata(pdev);
2109
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002110 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002111 pci_restore_state(pdev);
2112 queue_work(nvme_workq, &dev->reset_work);
2113 return PCI_ERS_RESULT_RECOVERED;
2114}
2115
2116static void nvme_error_resume(struct pci_dev *pdev)
2117{
2118 pci_cleanup_aer_uncorrect_error_status(pdev);
2119}
2120
Stephen Hemminger1d352032012-09-07 09:33:17 -07002121static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002122 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002123 .slot_reset = nvme_slot_reset,
2124 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002125 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002126};
2127
2128/* Move to pci_ids.h later */
2129#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2130
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002131static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002132 { PCI_VDEVICE(INTEL, 0x0953),
2133 .driver_data = NVME_QUIRK_STRIPE_SIZE, },
Keith Busch540c8012015-10-22 15:45:06 -06002134 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2135 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002136 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002137 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002138 { 0, }
2139};
2140MODULE_DEVICE_TABLE(pci, nvme_id_table);
2141
2142static struct pci_driver nvme_driver = {
2143 .name = "nvme",
2144 .id_table = nvme_id_table,
2145 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002146 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002147 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002148 .driver = {
2149 .pm = &nvme_dev_pm_ops,
2150 },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002151 .err_handler = &nvme_err_handler,
2152};
2153
2154static int __init nvme_init(void)
2155{
Matthew Wilcox0ac13142012-07-31 13:31:15 -04002156 int result;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05002157
Keith Busch92f7a162015-10-23 11:42:02 -06002158 nvme_workq = alloc_workqueue("nvme", WQ_UNBOUND | WQ_MEM_RECLAIM, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002159 if (!nvme_workq)
Dan McLeranb9afca32014-04-07 17:10:11 -06002160 return -ENOMEM;
Keith Busch9a6b9452013-12-10 13:10:36 -07002161
Keith Buschf3db22f2014-06-11 11:51:35 -06002162 result = pci_register_driver(&nvme_driver);
2163 if (result)
Ming Lin576d55d2016-02-10 10:03:32 -08002164 destroy_workqueue(nvme_workq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002165 return result;
2166}
2167
2168static void __exit nvme_exit(void)
2169{
2170 pci_unregister_driver(&nvme_driver);
Keith Busch9a6b9452013-12-10 13:10:36 -07002171 destroy_workqueue(nvme_workq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002172 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002173}
2174
2175MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2176MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002177MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002178module_init(nvme_init);
2179module_exit(nvme_exit);