blob: b76c839223b5e40f9a36eaa7de76f03622c7af1b [file] [log] [blame]
Jiri Pirko9948a062018-08-09 11:59:11 +03001/* SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0 */
2/* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */
Ido Schimmel4ec14b72015-07-29 23:33:48 +02003
4#ifndef _MLXSW_REG_H
5#define _MLXSW_REG_H
6
Jiri Pirko33907872018-07-18 11:14:37 +03007#include <linux/kernel.h>
Ido Schimmel4ec14b72015-07-29 23:33:48 +02008#include <linux/string.h>
9#include <linux/bitops.h>
10#include <linux/if_vlan.h>
11
12#include "item.h"
13#include "port.h"
14
15struct mlxsw_reg_info {
16 u16 id;
17 u16 len; /* In u8 */
Jiri Pirko8e9658d2016-10-21 16:07:21 +020018 const char *name;
Ido Schimmel4ec14b72015-07-29 23:33:48 +020019};
20
Jiri Pirko21978dc2016-10-21 16:07:20 +020021#define MLXSW_REG_DEFINE(_name, _id, _len) \
22static const struct mlxsw_reg_info mlxsw_reg_##_name = { \
23 .id = _id, \
24 .len = _len, \
Jiri Pirko8e9658d2016-10-21 16:07:21 +020025 .name = #_name, \
Jiri Pirko21978dc2016-10-21 16:07:20 +020026}
27
Ido Schimmel4ec14b72015-07-29 23:33:48 +020028#define MLXSW_REG(type) (&mlxsw_reg_##type)
29#define MLXSW_REG_LEN(type) MLXSW_REG(type)->len
30#define MLXSW_REG_ZERO(type, payload) memset(payload, 0, MLXSW_REG(type)->len)
31
32/* SGCR - Switch General Configuration Register
33 * --------------------------------------------
34 * This register is used for configuration of the switch capabilities.
35 */
36#define MLXSW_REG_SGCR_ID 0x2000
37#define MLXSW_REG_SGCR_LEN 0x10
38
Jiri Pirko21978dc2016-10-21 16:07:20 +020039MLXSW_REG_DEFINE(sgcr, MLXSW_REG_SGCR_ID, MLXSW_REG_SGCR_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +020040
41/* reg_sgcr_llb
42 * Link Local Broadcast (Default=0)
43 * When set, all Link Local packets (224.0.0.X) will be treated as broadcast
44 * packets and ignore the IGMP snooping entries.
45 * Access: RW
46 */
47MLXSW_ITEM32(reg, sgcr, llb, 0x04, 0, 1);
48
49static inline void mlxsw_reg_sgcr_pack(char *payload, bool llb)
50{
51 MLXSW_REG_ZERO(sgcr, payload);
52 mlxsw_reg_sgcr_llb_set(payload, !!llb);
53}
54
55/* SPAD - Switch Physical Address Register
56 * ---------------------------------------
57 * The SPAD register configures the switch physical MAC address.
58 */
59#define MLXSW_REG_SPAD_ID 0x2002
60#define MLXSW_REG_SPAD_LEN 0x10
61
Jiri Pirko21978dc2016-10-21 16:07:20 +020062MLXSW_REG_DEFINE(spad, MLXSW_REG_SPAD_ID, MLXSW_REG_SPAD_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +020063
64/* reg_spad_base_mac
65 * Base MAC address for the switch partitions.
66 * Per switch partition MAC address is equal to:
67 * base_mac + swid
68 * Access: RW
69 */
70MLXSW_ITEM_BUF(reg, spad, base_mac, 0x02, 6);
71
Elad Razfabe5482016-01-10 21:06:25 +010072/* SMID - Switch Multicast ID
73 * --------------------------
74 * The MID record maps from a MID (Multicast ID), which is a unique identifier
75 * of the multicast group within the stacking domain, into a list of local
76 * ports into which the packet is replicated.
77 */
78#define MLXSW_REG_SMID_ID 0x2007
79#define MLXSW_REG_SMID_LEN 0x240
80
Jiri Pirko21978dc2016-10-21 16:07:20 +020081MLXSW_REG_DEFINE(smid, MLXSW_REG_SMID_ID, MLXSW_REG_SMID_LEN);
Elad Razfabe5482016-01-10 21:06:25 +010082
83/* reg_smid_swid
84 * Switch partition ID.
85 * Access: Index
86 */
87MLXSW_ITEM32(reg, smid, swid, 0x00, 24, 8);
88
89/* reg_smid_mid
90 * Multicast identifier - global identifier that represents the multicast group
91 * across all devices.
92 * Access: Index
93 */
94MLXSW_ITEM32(reg, smid, mid, 0x00, 0, 16);
95
96/* reg_smid_port
97 * Local port memebership (1 bit per port).
98 * Access: RW
99 */
100MLXSW_ITEM_BIT_ARRAY(reg, smid, port, 0x20, 0x20, 1);
101
102/* reg_smid_port_mask
103 * Local port mask (1 bit per port).
104 * Access: W
105 */
106MLXSW_ITEM_BIT_ARRAY(reg, smid, port_mask, 0x220, 0x20, 1);
107
108static inline void mlxsw_reg_smid_pack(char *payload, u16 mid,
109 u8 port, bool set)
110{
111 MLXSW_REG_ZERO(smid, payload);
112 mlxsw_reg_smid_swid_set(payload, 0);
113 mlxsw_reg_smid_mid_set(payload, mid);
114 mlxsw_reg_smid_port_set(payload, port, set);
115 mlxsw_reg_smid_port_mask_set(payload, port, 1);
116}
117
Ido Schimmele61011b2015-08-06 16:41:53 +0200118/* SSPR - Switch System Port Record Register
119 * -----------------------------------------
120 * Configures the system port to local port mapping.
121 */
122#define MLXSW_REG_SSPR_ID 0x2008
123#define MLXSW_REG_SSPR_LEN 0x8
124
Jiri Pirko21978dc2016-10-21 16:07:20 +0200125MLXSW_REG_DEFINE(sspr, MLXSW_REG_SSPR_ID, MLXSW_REG_SSPR_LEN);
Ido Schimmele61011b2015-08-06 16:41:53 +0200126
127/* reg_sspr_m
128 * Master - if set, then the record describes the master system port.
129 * This is needed in case a local port is mapped into several system ports
130 * (for multipathing). That number will be reported as the source system
131 * port when packets are forwarded to the CPU. Only one master port is allowed
132 * per local port.
133 *
134 * Note: Must be set for Spectrum.
135 * Access: RW
136 */
137MLXSW_ITEM32(reg, sspr, m, 0x00, 31, 1);
138
139/* reg_sspr_local_port
140 * Local port number.
141 *
142 * Access: RW
143 */
144MLXSW_ITEM32(reg, sspr, local_port, 0x00, 16, 8);
145
146/* reg_sspr_sub_port
147 * Virtual port within the physical port.
148 * Should be set to 0 when virtual ports are not enabled on the port.
149 *
150 * Access: RW
151 */
152MLXSW_ITEM32(reg, sspr, sub_port, 0x00, 8, 8);
153
154/* reg_sspr_system_port
155 * Unique identifier within the stacking domain that represents all the ports
156 * that are available in the system (external ports).
157 *
158 * Currently, only single-ASIC configurations are supported, so we default to
159 * 1:1 mapping between system ports and local ports.
160 * Access: Index
161 */
162MLXSW_ITEM32(reg, sspr, system_port, 0x04, 0, 16);
163
164static inline void mlxsw_reg_sspr_pack(char *payload, u8 local_port)
165{
166 MLXSW_REG_ZERO(sspr, payload);
167 mlxsw_reg_sspr_m_set(payload, 1);
168 mlxsw_reg_sspr_local_port_set(payload, local_port);
169 mlxsw_reg_sspr_sub_port_set(payload, 0);
170 mlxsw_reg_sspr_system_port_set(payload, local_port);
171}
172
Jiri Pirkoe534a56a2015-10-16 14:01:35 +0200173/* SFDAT - Switch Filtering Database Aging Time
174 * --------------------------------------------
175 * Controls the Switch aging time. Aging time is able to be set per Switch
176 * Partition.
177 */
178#define MLXSW_REG_SFDAT_ID 0x2009
179#define MLXSW_REG_SFDAT_LEN 0x8
180
Jiri Pirko21978dc2016-10-21 16:07:20 +0200181MLXSW_REG_DEFINE(sfdat, MLXSW_REG_SFDAT_ID, MLXSW_REG_SFDAT_LEN);
Jiri Pirkoe534a56a2015-10-16 14:01:35 +0200182
183/* reg_sfdat_swid
184 * Switch partition ID.
185 * Access: Index
186 */
187MLXSW_ITEM32(reg, sfdat, swid, 0x00, 24, 8);
188
189/* reg_sfdat_age_time
190 * Aging time in seconds
191 * Min - 10 seconds
192 * Max - 1,000,000 seconds
193 * Default is 300 seconds.
194 * Access: RW
195 */
196MLXSW_ITEM32(reg, sfdat, age_time, 0x04, 0, 20);
197
198static inline void mlxsw_reg_sfdat_pack(char *payload, u32 age_time)
199{
200 MLXSW_REG_ZERO(sfdat, payload);
201 mlxsw_reg_sfdat_swid_set(payload, 0);
202 mlxsw_reg_sfdat_age_time_set(payload, age_time);
203}
204
Jiri Pirko236033b2015-10-16 14:01:28 +0200205/* SFD - Switch Filtering Database
206 * -------------------------------
207 * The following register defines the access to the filtering database.
208 * The register supports querying, adding, removing and modifying the database.
209 * The access is optimized for bulk updates in which case more than one
210 * FDB record is present in the same command.
211 */
212#define MLXSW_REG_SFD_ID 0x200A
213#define MLXSW_REG_SFD_BASE_LEN 0x10 /* base length, without records */
214#define MLXSW_REG_SFD_REC_LEN 0x10 /* record length */
215#define MLXSW_REG_SFD_REC_MAX_COUNT 64
216#define MLXSW_REG_SFD_LEN (MLXSW_REG_SFD_BASE_LEN + \
217 MLXSW_REG_SFD_REC_LEN * MLXSW_REG_SFD_REC_MAX_COUNT)
218
Jiri Pirko21978dc2016-10-21 16:07:20 +0200219MLXSW_REG_DEFINE(sfd, MLXSW_REG_SFD_ID, MLXSW_REG_SFD_LEN);
Jiri Pirko236033b2015-10-16 14:01:28 +0200220
221/* reg_sfd_swid
222 * Switch partition ID for queries. Reserved on Write.
223 * Access: Index
224 */
225MLXSW_ITEM32(reg, sfd, swid, 0x00, 24, 8);
226
227enum mlxsw_reg_sfd_op {
228 /* Dump entire FDB a (process according to record_locator) */
229 MLXSW_REG_SFD_OP_QUERY_DUMP = 0,
230 /* Query records by {MAC, VID/FID} value */
231 MLXSW_REG_SFD_OP_QUERY_QUERY = 1,
232 /* Query and clear activity. Query records by {MAC, VID/FID} value */
233 MLXSW_REG_SFD_OP_QUERY_QUERY_AND_CLEAR_ACTIVITY = 2,
234 /* Test. Response indicates if each of the records could be
235 * added to the FDB.
236 */
237 MLXSW_REG_SFD_OP_WRITE_TEST = 0,
238 /* Add/modify. Aged-out records cannot be added. This command removes
239 * the learning notification of the {MAC, VID/FID}. Response includes
240 * the entries that were added to the FDB.
241 */
242 MLXSW_REG_SFD_OP_WRITE_EDIT = 1,
243 /* Remove record by {MAC, VID/FID}. This command also removes
244 * the learning notification and aged-out notifications
245 * of the {MAC, VID/FID}. The response provides current (pre-removal)
246 * entries as non-aged-out.
247 */
248 MLXSW_REG_SFD_OP_WRITE_REMOVE = 2,
249 /* Remove learned notification by {MAC, VID/FID}. The response provides
250 * the removed learning notification.
251 */
252 MLXSW_REG_SFD_OP_WRITE_REMOVE_NOTIFICATION = 2,
253};
254
255/* reg_sfd_op
256 * Operation.
257 * Access: OP
258 */
259MLXSW_ITEM32(reg, sfd, op, 0x04, 30, 2);
260
261/* reg_sfd_record_locator
262 * Used for querying the FDB. Use record_locator=0 to initiate the
263 * query. When a record is returned, a new record_locator is
264 * returned to be used in the subsequent query.
265 * Reserved for database update.
266 * Access: Index
267 */
268MLXSW_ITEM32(reg, sfd, record_locator, 0x04, 0, 30);
269
270/* reg_sfd_num_rec
271 * Request: Number of records to read/add/modify/remove
272 * Response: Number of records read/added/replaced/removed
273 * See above description for more details.
274 * Ranges 0..64
275 * Access: RW
276 */
277MLXSW_ITEM32(reg, sfd, num_rec, 0x08, 0, 8);
278
279static inline void mlxsw_reg_sfd_pack(char *payload, enum mlxsw_reg_sfd_op op,
280 u32 record_locator)
281{
282 MLXSW_REG_ZERO(sfd, payload);
283 mlxsw_reg_sfd_op_set(payload, op);
284 mlxsw_reg_sfd_record_locator_set(payload, record_locator);
285}
286
287/* reg_sfd_rec_swid
288 * Switch partition ID.
289 * Access: Index
290 */
291MLXSW_ITEM32_INDEXED(reg, sfd, rec_swid, MLXSW_REG_SFD_BASE_LEN, 24, 8,
292 MLXSW_REG_SFD_REC_LEN, 0x00, false);
293
294enum mlxsw_reg_sfd_rec_type {
295 MLXSW_REG_SFD_REC_TYPE_UNICAST = 0x0,
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100296 MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG = 0x1,
Elad Raz5230b252016-01-10 21:06:24 +0100297 MLXSW_REG_SFD_REC_TYPE_MULTICAST = 0x2,
Ido Schimmel09337812018-10-11 07:48:07 +0000298 MLXSW_REG_SFD_REC_TYPE_UNICAST_TUNNEL = 0xC,
Jiri Pirko236033b2015-10-16 14:01:28 +0200299};
300
301/* reg_sfd_rec_type
302 * FDB record type.
303 * Access: RW
304 */
305MLXSW_ITEM32_INDEXED(reg, sfd, rec_type, MLXSW_REG_SFD_BASE_LEN, 20, 4,
306 MLXSW_REG_SFD_REC_LEN, 0x00, false);
307
308enum mlxsw_reg_sfd_rec_policy {
309 /* Replacement disabled, aging disabled. */
310 MLXSW_REG_SFD_REC_POLICY_STATIC_ENTRY = 0,
311 /* (mlag remote): Replacement enabled, aging disabled,
312 * learning notification enabled on this port.
313 */
314 MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_MLAG = 1,
315 /* (ingress device): Replacement enabled, aging enabled. */
316 MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_INGRESS = 3,
317};
318
319/* reg_sfd_rec_policy
320 * Policy.
321 * Access: RW
322 */
323MLXSW_ITEM32_INDEXED(reg, sfd, rec_policy, MLXSW_REG_SFD_BASE_LEN, 18, 2,
324 MLXSW_REG_SFD_REC_LEN, 0x00, false);
325
326/* reg_sfd_rec_a
327 * Activity. Set for new static entries. Set for static entries if a frame SMAC
328 * lookup hits on the entry.
329 * To clear the a bit, use "query and clear activity" op.
330 * Access: RO
331 */
332MLXSW_ITEM32_INDEXED(reg, sfd, rec_a, MLXSW_REG_SFD_BASE_LEN, 16, 1,
333 MLXSW_REG_SFD_REC_LEN, 0x00, false);
334
335/* reg_sfd_rec_mac
336 * MAC address.
337 * Access: Index
338 */
339MLXSW_ITEM_BUF_INDEXED(reg, sfd, rec_mac, MLXSW_REG_SFD_BASE_LEN, 6,
340 MLXSW_REG_SFD_REC_LEN, 0x02);
341
342enum mlxsw_reg_sfd_rec_action {
343 /* forward */
344 MLXSW_REG_SFD_REC_ACTION_NOP = 0,
345 /* forward and trap, trap_id is FDB_TRAP */
346 MLXSW_REG_SFD_REC_ACTION_MIRROR_TO_CPU = 1,
347 /* trap and do not forward, trap_id is FDB_TRAP */
Ido Schimmeld82d8c02016-07-02 11:00:17 +0200348 MLXSW_REG_SFD_REC_ACTION_TRAP = 2,
349 /* forward to IP router */
350 MLXSW_REG_SFD_REC_ACTION_FORWARD_IP_ROUTER = 3,
Jiri Pirko236033b2015-10-16 14:01:28 +0200351 MLXSW_REG_SFD_REC_ACTION_DISCARD_ERROR = 15,
352};
353
354/* reg_sfd_rec_action
355 * Action to apply on the packet.
356 * Note: Dynamic entries can only be configured with NOP action.
357 * Access: RW
358 */
359MLXSW_ITEM32_INDEXED(reg, sfd, rec_action, MLXSW_REG_SFD_BASE_LEN, 28, 4,
360 MLXSW_REG_SFD_REC_LEN, 0x0C, false);
361
362/* reg_sfd_uc_sub_port
Jiri Pirko4e9ec082015-10-28 10:16:59 +0100363 * VEPA channel on local port.
364 * Valid only if local port is a non-stacking port. Must be 0 if multichannel
365 * VEPA is not enabled.
Jiri Pirko236033b2015-10-16 14:01:28 +0200366 * Access: RW
367 */
368MLXSW_ITEM32_INDEXED(reg, sfd, uc_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8,
369 MLXSW_REG_SFD_REC_LEN, 0x08, false);
370
371/* reg_sfd_uc_fid_vid
372 * Filtering ID or VLAN ID
373 * For SwitchX and SwitchX-2:
374 * - Dynamic entries (policy 2,3) use FID
375 * - Static entries (policy 0) use VID
376 * - When independent learning is configured, VID=FID
377 * For Spectrum: use FID for both Dynamic and Static entries.
378 * VID should not be used.
379 * Access: Index
380 */
381MLXSW_ITEM32_INDEXED(reg, sfd, uc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
382 MLXSW_REG_SFD_REC_LEN, 0x08, false);
383
384/* reg_sfd_uc_system_port
385 * Unique port identifier for the final destination of the packet.
386 * Access: RW
387 */
388MLXSW_ITEM32_INDEXED(reg, sfd, uc_system_port, MLXSW_REG_SFD_BASE_LEN, 0, 16,
389 MLXSW_REG_SFD_REC_LEN, 0x0C, false);
390
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100391static inline void mlxsw_reg_sfd_rec_pack(char *payload, int rec_index,
392 enum mlxsw_reg_sfd_rec_type rec_type,
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100393 const char *mac,
394 enum mlxsw_reg_sfd_rec_action action)
Jiri Pirko236033b2015-10-16 14:01:28 +0200395{
396 u8 num_rec = mlxsw_reg_sfd_num_rec_get(payload);
397
398 if (rec_index >= num_rec)
399 mlxsw_reg_sfd_num_rec_set(payload, rec_index + 1);
400 mlxsw_reg_sfd_rec_swid_set(payload, rec_index, 0);
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100401 mlxsw_reg_sfd_rec_type_set(payload, rec_index, rec_type);
Jiri Pirko236033b2015-10-16 14:01:28 +0200402 mlxsw_reg_sfd_rec_mac_memcpy_to(payload, rec_index, mac);
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100403 mlxsw_reg_sfd_rec_action_set(payload, rec_index, action);
404}
405
406static inline void mlxsw_reg_sfd_uc_pack(char *payload, int rec_index,
407 enum mlxsw_reg_sfd_rec_policy policy,
Ido Schimmel9de6a802015-12-15 16:03:40 +0100408 const char *mac, u16 fid_vid,
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100409 enum mlxsw_reg_sfd_rec_action action,
410 u8 local_port)
411{
412 mlxsw_reg_sfd_rec_pack(payload, rec_index,
Elad Raz5230b252016-01-10 21:06:24 +0100413 MLXSW_REG_SFD_REC_TYPE_UNICAST, mac, action);
414 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy);
Jiri Pirko236033b2015-10-16 14:01:28 +0200415 mlxsw_reg_sfd_uc_sub_port_set(payload, rec_index, 0);
Ido Schimmel9de6a802015-12-15 16:03:40 +0100416 mlxsw_reg_sfd_uc_fid_vid_set(payload, rec_index, fid_vid);
Jiri Pirko236033b2015-10-16 14:01:28 +0200417 mlxsw_reg_sfd_uc_system_port_set(payload, rec_index, local_port);
418}
419
Jiri Pirko75c09282015-10-28 10:17:01 +0100420static inline void mlxsw_reg_sfd_uc_unpack(char *payload, int rec_index,
Ido Schimmel9de6a802015-12-15 16:03:40 +0100421 char *mac, u16 *p_fid_vid,
Jiri Pirko75c09282015-10-28 10:17:01 +0100422 u8 *p_local_port)
Jiri Pirko236033b2015-10-16 14:01:28 +0200423{
424 mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac);
Ido Schimmel9de6a802015-12-15 16:03:40 +0100425 *p_fid_vid = mlxsw_reg_sfd_uc_fid_vid_get(payload, rec_index);
Jiri Pirko236033b2015-10-16 14:01:28 +0200426 *p_local_port = mlxsw_reg_sfd_uc_system_port_get(payload, rec_index);
427}
428
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100429/* reg_sfd_uc_lag_sub_port
430 * LAG sub port.
431 * Must be 0 if multichannel VEPA is not enabled.
432 * Access: RW
433 */
434MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8,
435 MLXSW_REG_SFD_REC_LEN, 0x08, false);
436
437/* reg_sfd_uc_lag_fid_vid
438 * Filtering ID or VLAN ID
439 * For SwitchX and SwitchX-2:
440 * - Dynamic entries (policy 2,3) use FID
441 * - Static entries (policy 0) use VID
442 * - When independent learning is configured, VID=FID
443 * For Spectrum: use FID for both Dynamic and Static entries.
444 * VID should not be used.
445 * Access: Index
446 */
447MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
448 MLXSW_REG_SFD_REC_LEN, 0x08, false);
449
Ido Schimmelafd7f972015-12-15 16:03:45 +0100450/* reg_sfd_uc_lag_lag_vid
451 * Indicates VID in case of vFIDs. Reserved for FIDs.
452 * Access: RW
453 */
454MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_vid, MLXSW_REG_SFD_BASE_LEN, 16, 12,
455 MLXSW_REG_SFD_REC_LEN, 0x0C, false);
456
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100457/* reg_sfd_uc_lag_lag_id
458 * LAG Identifier - pointer into the LAG descriptor table.
459 * Access: RW
460 */
461MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_id, MLXSW_REG_SFD_BASE_LEN, 0, 10,
462 MLXSW_REG_SFD_REC_LEN, 0x0C, false);
463
464static inline void
465mlxsw_reg_sfd_uc_lag_pack(char *payload, int rec_index,
466 enum mlxsw_reg_sfd_rec_policy policy,
Ido Schimmel9de6a802015-12-15 16:03:40 +0100467 const char *mac, u16 fid_vid,
Ido Schimmelafd7f972015-12-15 16:03:45 +0100468 enum mlxsw_reg_sfd_rec_action action, u16 lag_vid,
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100469 u16 lag_id)
470{
471 mlxsw_reg_sfd_rec_pack(payload, rec_index,
472 MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG,
Elad Raz5230b252016-01-10 21:06:24 +0100473 mac, action);
474 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy);
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100475 mlxsw_reg_sfd_uc_lag_sub_port_set(payload, rec_index, 0);
Ido Schimmel9de6a802015-12-15 16:03:40 +0100476 mlxsw_reg_sfd_uc_lag_fid_vid_set(payload, rec_index, fid_vid);
Ido Schimmelafd7f972015-12-15 16:03:45 +0100477 mlxsw_reg_sfd_uc_lag_lag_vid_set(payload, rec_index, lag_vid);
Jiri Pirkoe4bfbae2015-12-03 12:12:26 +0100478 mlxsw_reg_sfd_uc_lag_lag_id_set(payload, rec_index, lag_id);
479}
480
481static inline void mlxsw_reg_sfd_uc_lag_unpack(char *payload, int rec_index,
482 char *mac, u16 *p_vid,
483 u16 *p_lag_id)
484{
485 mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac);
486 *p_vid = mlxsw_reg_sfd_uc_lag_fid_vid_get(payload, rec_index);
487 *p_lag_id = mlxsw_reg_sfd_uc_lag_lag_id_get(payload, rec_index);
488}
489
Elad Raz5230b252016-01-10 21:06:24 +0100490/* reg_sfd_mc_pgi
491 *
492 * Multicast port group index - index into the port group table.
493 * Value 0x1FFF indicates the pgi should point to the MID entry.
494 * For Spectrum this value must be set to 0x1FFF
495 * Access: RW
496 */
497MLXSW_ITEM32_INDEXED(reg, sfd, mc_pgi, MLXSW_REG_SFD_BASE_LEN, 16, 13,
498 MLXSW_REG_SFD_REC_LEN, 0x08, false);
499
500/* reg_sfd_mc_fid_vid
501 *
502 * Filtering ID or VLAN ID
503 * Access: Index
504 */
505MLXSW_ITEM32_INDEXED(reg, sfd, mc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
506 MLXSW_REG_SFD_REC_LEN, 0x08, false);
507
508/* reg_sfd_mc_mid
509 *
510 * Multicast identifier - global identifier that represents the multicast
511 * group across all devices.
512 * Access: RW
513 */
514MLXSW_ITEM32_INDEXED(reg, sfd, mc_mid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
515 MLXSW_REG_SFD_REC_LEN, 0x0C, false);
516
517static inline void
518mlxsw_reg_sfd_mc_pack(char *payload, int rec_index,
519 const char *mac, u16 fid_vid,
520 enum mlxsw_reg_sfd_rec_action action, u16 mid)
521{
522 mlxsw_reg_sfd_rec_pack(payload, rec_index,
523 MLXSW_REG_SFD_REC_TYPE_MULTICAST, mac, action);
524 mlxsw_reg_sfd_mc_pgi_set(payload, rec_index, 0x1FFF);
525 mlxsw_reg_sfd_mc_fid_vid_set(payload, rec_index, fid_vid);
526 mlxsw_reg_sfd_mc_mid_set(payload, rec_index, mid);
527}
528
Ido Schimmel09337812018-10-11 07:48:07 +0000529/* reg_sfd_uc_tunnel_uip_msb
530 * When protocol is IPv4, the most significant byte of the underlay IPv4
531 * destination IP.
532 * When protocol is IPv6, reserved.
533 * Access: RW
534 */
535MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_uip_msb, MLXSW_REG_SFD_BASE_LEN, 24,
536 8, MLXSW_REG_SFD_REC_LEN, 0x08, false);
537
538/* reg_sfd_uc_tunnel_fid
539 * Filtering ID.
540 * Access: Index
541 */
542MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_fid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
543 MLXSW_REG_SFD_REC_LEN, 0x08, false);
544
545enum mlxsw_reg_sfd_uc_tunnel_protocol {
546 MLXSW_REG_SFD_UC_TUNNEL_PROTOCOL_IPV4,
547 MLXSW_REG_SFD_UC_TUNNEL_PROTOCOL_IPV6,
548};
549
550/* reg_sfd_uc_tunnel_protocol
551 * IP protocol.
552 * Access: RW
553 */
554MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_protocol, MLXSW_REG_SFD_BASE_LEN, 27,
555 1, MLXSW_REG_SFD_REC_LEN, 0x0C, false);
556
557/* reg_sfd_uc_tunnel_uip_lsb
558 * When protocol is IPv4, the least significant bytes of the underlay
559 * IPv4 destination IP.
560 * When protocol is IPv6, pointer to the underlay IPv6 destination IP
561 * which is configured by RIPS.
562 * Access: RW
563 */
564MLXSW_ITEM32_INDEXED(reg, sfd, uc_tunnel_uip_lsb, MLXSW_REG_SFD_BASE_LEN, 0,
565 24, MLXSW_REG_SFD_REC_LEN, 0x0C, false);
566
567static inline void
568mlxsw_reg_sfd_uc_tunnel_pack(char *payload, int rec_index,
569 enum mlxsw_reg_sfd_rec_policy policy,
570 const char *mac, u16 fid,
571 enum mlxsw_reg_sfd_rec_action action, u32 uip,
572 enum mlxsw_reg_sfd_uc_tunnel_protocol proto)
573{
574 mlxsw_reg_sfd_rec_pack(payload, rec_index,
575 MLXSW_REG_SFD_REC_TYPE_UNICAST_TUNNEL, mac,
576 action);
577 mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy);
578 mlxsw_reg_sfd_uc_tunnel_uip_msb_set(payload, rec_index, uip >> 24);
579 mlxsw_reg_sfd_uc_tunnel_uip_lsb_set(payload, rec_index, uip);
580 mlxsw_reg_sfd_uc_tunnel_fid_set(payload, rec_index, fid);
581 mlxsw_reg_sfd_uc_tunnel_protocol_set(payload, rec_index, proto);
582}
583
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200584/* SFN - Switch FDB Notification Register
585 * -------------------------------------------
586 * The switch provides notifications on newly learned FDB entries and
587 * aged out entries. The notifications can be polled by software.
588 */
589#define MLXSW_REG_SFN_ID 0x200B
590#define MLXSW_REG_SFN_BASE_LEN 0x10 /* base length, without records */
591#define MLXSW_REG_SFN_REC_LEN 0x10 /* record length */
592#define MLXSW_REG_SFN_REC_MAX_COUNT 64
593#define MLXSW_REG_SFN_LEN (MLXSW_REG_SFN_BASE_LEN + \
594 MLXSW_REG_SFN_REC_LEN * MLXSW_REG_SFN_REC_MAX_COUNT)
595
Jiri Pirko21978dc2016-10-21 16:07:20 +0200596MLXSW_REG_DEFINE(sfn, MLXSW_REG_SFN_ID, MLXSW_REG_SFN_LEN);
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200597
598/* reg_sfn_swid
599 * Switch partition ID.
600 * Access: Index
601 */
602MLXSW_ITEM32(reg, sfn, swid, 0x00, 24, 8);
603
Ido Schimmel1803e0f2016-08-24 12:00:23 +0200604/* reg_sfn_end
605 * Forces the current session to end.
606 * Access: OP
607 */
608MLXSW_ITEM32(reg, sfn, end, 0x04, 20, 1);
609
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200610/* reg_sfn_num_rec
611 * Request: Number of learned notifications and aged-out notification
612 * records requested.
613 * Response: Number of notification records returned (must be smaller
614 * than or equal to the value requested)
615 * Ranges 0..64
616 * Access: OP
617 */
618MLXSW_ITEM32(reg, sfn, num_rec, 0x04, 0, 8);
619
620static inline void mlxsw_reg_sfn_pack(char *payload)
621{
622 MLXSW_REG_ZERO(sfn, payload);
623 mlxsw_reg_sfn_swid_set(payload, 0);
Jiri Pirko648e53c2020-02-26 09:39:17 +0100624 mlxsw_reg_sfn_end_set(payload, 0);
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200625 mlxsw_reg_sfn_num_rec_set(payload, MLXSW_REG_SFN_REC_MAX_COUNT);
626}
627
628/* reg_sfn_rec_swid
629 * Switch partition ID.
630 * Access: RO
631 */
632MLXSW_ITEM32_INDEXED(reg, sfn, rec_swid, MLXSW_REG_SFN_BASE_LEN, 24, 8,
633 MLXSW_REG_SFN_REC_LEN, 0x00, false);
634
635enum mlxsw_reg_sfn_rec_type {
636 /* MAC addresses learned on a regular port. */
637 MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC = 0x5,
Jiri Pirko3b715712015-12-03 12:12:27 +0100638 /* MAC addresses learned on a LAG port. */
639 MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC_LAG = 0x6,
640 /* Aged-out MAC address on a regular port. */
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200641 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC = 0x7,
Jiri Pirko3b715712015-12-03 12:12:27 +0100642 /* Aged-out MAC address on a LAG port. */
643 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC_LAG = 0x8,
Ido Schimmel933b1ec2018-11-21 08:02:42 +0000644 /* Learned unicast tunnel record. */
645 MLXSW_REG_SFN_REC_TYPE_LEARNED_UNICAST_TUNNEL = 0xD,
646 /* Aged-out unicast tunnel record. */
647 MLXSW_REG_SFN_REC_TYPE_AGED_OUT_UNICAST_TUNNEL = 0xE,
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200648};
649
650/* reg_sfn_rec_type
651 * Notification record type.
652 * Access: RO
653 */
654MLXSW_ITEM32_INDEXED(reg, sfn, rec_type, MLXSW_REG_SFN_BASE_LEN, 20, 4,
655 MLXSW_REG_SFN_REC_LEN, 0x00, false);
656
657/* reg_sfn_rec_mac
658 * MAC address.
659 * Access: RO
660 */
661MLXSW_ITEM_BUF_INDEXED(reg, sfn, rec_mac, MLXSW_REG_SFN_BASE_LEN, 6,
662 MLXSW_REG_SFN_REC_LEN, 0x02);
663
Jiri Pirko8316f082015-10-28 10:17:00 +0100664/* reg_sfn_mac_sub_port
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200665 * VEPA channel on the local port.
666 * 0 if multichannel VEPA is not enabled.
667 * Access: RO
668 */
669MLXSW_ITEM32_INDEXED(reg, sfn, mac_sub_port, MLXSW_REG_SFN_BASE_LEN, 16, 8,
670 MLXSW_REG_SFN_REC_LEN, 0x08, false);
671
Jiri Pirko8316f082015-10-28 10:17:00 +0100672/* reg_sfn_mac_fid
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200673 * Filtering identifier.
674 * Access: RO
675 */
676MLXSW_ITEM32_INDEXED(reg, sfn, mac_fid, MLXSW_REG_SFN_BASE_LEN, 0, 16,
677 MLXSW_REG_SFN_REC_LEN, 0x08, false);
678
Jiri Pirko8316f082015-10-28 10:17:00 +0100679/* reg_sfn_mac_system_port
Jiri Pirkof5d88f52015-10-16 14:01:29 +0200680 * Unique port identifier for the final destination of the packet.
681 * Access: RO
682 */
683MLXSW_ITEM32_INDEXED(reg, sfn, mac_system_port, MLXSW_REG_SFN_BASE_LEN, 0, 16,
684 MLXSW_REG_SFN_REC_LEN, 0x0C, false);
685
686static inline void mlxsw_reg_sfn_mac_unpack(char *payload, int rec_index,
687 char *mac, u16 *p_vid,
688 u8 *p_local_port)
689{
690 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac);
691 *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index);
692 *p_local_port = mlxsw_reg_sfn_mac_system_port_get(payload, rec_index);
693}
694
Jiri Pirko3b715712015-12-03 12:12:27 +0100695/* reg_sfn_mac_lag_lag_id
696 * LAG ID (pointer into the LAG descriptor table).
697 * Access: RO
698 */
699MLXSW_ITEM32_INDEXED(reg, sfn, mac_lag_lag_id, MLXSW_REG_SFN_BASE_LEN, 0, 10,
700 MLXSW_REG_SFN_REC_LEN, 0x0C, false);
701
702static inline void mlxsw_reg_sfn_mac_lag_unpack(char *payload, int rec_index,
703 char *mac, u16 *p_vid,
704 u16 *p_lag_id)
705{
706 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac);
707 *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index);
708 *p_lag_id = mlxsw_reg_sfn_mac_lag_lag_id_get(payload, rec_index);
709}
710
Ido Schimmel933b1ec2018-11-21 08:02:42 +0000711/* reg_sfn_uc_tunnel_uip_msb
712 * When protocol is IPv4, the most significant byte of the underlay IPv4
713 * address of the remote VTEP.
714 * When protocol is IPv6, reserved.
715 * Access: RO
716 */
717MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_uip_msb, MLXSW_REG_SFN_BASE_LEN, 24,
718 8, MLXSW_REG_SFN_REC_LEN, 0x08, false);
719
720enum mlxsw_reg_sfn_uc_tunnel_protocol {
721 MLXSW_REG_SFN_UC_TUNNEL_PROTOCOL_IPV4,
722 MLXSW_REG_SFN_UC_TUNNEL_PROTOCOL_IPV6,
723};
724
725/* reg_sfn_uc_tunnel_protocol
726 * IP protocol.
727 * Access: RO
728 */
729MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_protocol, MLXSW_REG_SFN_BASE_LEN, 27,
730 1, MLXSW_REG_SFN_REC_LEN, 0x0C, false);
731
732/* reg_sfn_uc_tunnel_uip_lsb
733 * When protocol is IPv4, the least significant bytes of the underlay
734 * IPv4 address of the remote VTEP.
735 * When protocol is IPv6, ipv6_id to be queried from TNIPSD.
736 * Access: RO
737 */
738MLXSW_ITEM32_INDEXED(reg, sfn, uc_tunnel_uip_lsb, MLXSW_REG_SFN_BASE_LEN, 0,
739 24, MLXSW_REG_SFN_REC_LEN, 0x0C, false);
740
741enum mlxsw_reg_sfn_tunnel_port {
742 MLXSW_REG_SFN_TUNNEL_PORT_NVE,
743 MLXSW_REG_SFN_TUNNEL_PORT_VPLS,
744 MLXSW_REG_SFN_TUNNEL_FLEX_TUNNEL0,
745 MLXSW_REG_SFN_TUNNEL_FLEX_TUNNEL1,
746};
747
748/* reg_sfn_uc_tunnel_port
749 * Tunnel port.
750 * Reserved on Spectrum.
751 * Access: RO
752 */
753MLXSW_ITEM32_INDEXED(reg, sfn, tunnel_port, MLXSW_REG_SFN_BASE_LEN, 0, 4,
754 MLXSW_REG_SFN_REC_LEN, 0x10, false);
755
756static inline void
757mlxsw_reg_sfn_uc_tunnel_unpack(char *payload, int rec_index, char *mac,
758 u16 *p_fid, u32 *p_uip,
759 enum mlxsw_reg_sfn_uc_tunnel_protocol *p_proto)
760{
761 u32 uip_msb, uip_lsb;
762
763 mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac);
764 *p_fid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index);
765 uip_msb = mlxsw_reg_sfn_uc_tunnel_uip_msb_get(payload, rec_index);
766 uip_lsb = mlxsw_reg_sfn_uc_tunnel_uip_lsb_get(payload, rec_index);
767 *p_uip = uip_msb << 24 | uip_lsb;
768 *p_proto = mlxsw_reg_sfn_uc_tunnel_protocol_get(payload, rec_index);
769}
770
Ido Schimmel4ec14b72015-07-29 23:33:48 +0200771/* SPMS - Switch Port MSTP/RSTP State Register
772 * -------------------------------------------
773 * Configures the spanning tree state of a physical port.
774 */
Jiri Pirko3f0effd12015-10-15 17:43:23 +0200775#define MLXSW_REG_SPMS_ID 0x200D
Ido Schimmel4ec14b72015-07-29 23:33:48 +0200776#define MLXSW_REG_SPMS_LEN 0x404
777
Jiri Pirko21978dc2016-10-21 16:07:20 +0200778MLXSW_REG_DEFINE(spms, MLXSW_REG_SPMS_ID, MLXSW_REG_SPMS_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +0200779
780/* reg_spms_local_port
781 * Local port number.
782 * Access: Index
783 */
784MLXSW_ITEM32(reg, spms, local_port, 0x00, 16, 8);
785
786enum mlxsw_reg_spms_state {
787 MLXSW_REG_SPMS_STATE_NO_CHANGE,
788 MLXSW_REG_SPMS_STATE_DISCARDING,
789 MLXSW_REG_SPMS_STATE_LEARNING,
790 MLXSW_REG_SPMS_STATE_FORWARDING,
791};
792
793/* reg_spms_state
794 * Spanning tree state of each VLAN ID (VID) of the local port.
795 * 0 - Do not change spanning tree state (used only when writing).
796 * 1 - Discarding. No learning or forwarding to/from this port (default).
797 * 2 - Learning. Port is learning, but not forwarding.
798 * 3 - Forwarding. Port is learning and forwarding.
799 * Access: RW
800 */
801MLXSW_ITEM_BIT_ARRAY(reg, spms, state, 0x04, 0x400, 2);
802
Jiri Pirkoebb79632015-10-15 17:43:26 +0200803static inline void mlxsw_reg_spms_pack(char *payload, u8 local_port)
Ido Schimmel4ec14b72015-07-29 23:33:48 +0200804{
805 MLXSW_REG_ZERO(spms, payload);
806 mlxsw_reg_spms_local_port_set(payload, local_port);
Jiri Pirkoebb79632015-10-15 17:43:26 +0200807}
808
809static inline void mlxsw_reg_spms_vid_pack(char *payload, u16 vid,
810 enum mlxsw_reg_spms_state state)
811{
Ido Schimmel4ec14b72015-07-29 23:33:48 +0200812 mlxsw_reg_spms_state_set(payload, vid, state);
813}
814
Elad Razb2e345f2015-10-16 14:01:30 +0200815/* SPVID - Switch Port VID
816 * -----------------------
817 * The switch port VID configures the default VID for a port.
818 */
819#define MLXSW_REG_SPVID_ID 0x200E
820#define MLXSW_REG_SPVID_LEN 0x08
821
Jiri Pirko21978dc2016-10-21 16:07:20 +0200822MLXSW_REG_DEFINE(spvid, MLXSW_REG_SPVID_ID, MLXSW_REG_SPVID_LEN);
Elad Razb2e345f2015-10-16 14:01:30 +0200823
824/* reg_spvid_local_port
825 * Local port number.
826 * Access: Index
827 */
828MLXSW_ITEM32(reg, spvid, local_port, 0x00, 16, 8);
829
830/* reg_spvid_sub_port
831 * Virtual port within the physical port.
832 * Should be set to 0 when virtual ports are not enabled on the port.
833 * Access: Index
834 */
835MLXSW_ITEM32(reg, spvid, sub_port, 0x00, 8, 8);
836
837/* reg_spvid_pvid
838 * Port default VID
839 * Access: RW
840 */
841MLXSW_ITEM32(reg, spvid, pvid, 0x04, 0, 12);
842
843static inline void mlxsw_reg_spvid_pack(char *payload, u8 local_port, u16 pvid)
844{
845 MLXSW_REG_ZERO(spvid, payload);
846 mlxsw_reg_spvid_local_port_set(payload, local_port);
847 mlxsw_reg_spvid_pvid_set(payload, pvid);
848}
849
850/* SPVM - Switch Port VLAN Membership
851 * ----------------------------------
852 * The Switch Port VLAN Membership register configures the VLAN membership
853 * of a port in a VLAN denoted by VID. VLAN membership is managed per
854 * virtual port. The register can be used to add and remove VID(s) from a port.
855 */
856#define MLXSW_REG_SPVM_ID 0x200F
857#define MLXSW_REG_SPVM_BASE_LEN 0x04 /* base length, without records */
858#define MLXSW_REG_SPVM_REC_LEN 0x04 /* record length */
Jiri Pirkof004ec02017-03-14 14:00:00 +0100859#define MLXSW_REG_SPVM_REC_MAX_COUNT 255
Elad Razb2e345f2015-10-16 14:01:30 +0200860#define MLXSW_REG_SPVM_LEN (MLXSW_REG_SPVM_BASE_LEN + \
861 MLXSW_REG_SPVM_REC_LEN * MLXSW_REG_SPVM_REC_MAX_COUNT)
862
Jiri Pirko21978dc2016-10-21 16:07:20 +0200863MLXSW_REG_DEFINE(spvm, MLXSW_REG_SPVM_ID, MLXSW_REG_SPVM_LEN);
Elad Razb2e345f2015-10-16 14:01:30 +0200864
865/* reg_spvm_pt
866 * Priority tagged. If this bit is set, packets forwarded to the port with
867 * untagged VLAN membership (u bit is set) will be tagged with priority tag
868 * (VID=0)
869 * Access: RW
870 */
871MLXSW_ITEM32(reg, spvm, pt, 0x00, 31, 1);
872
873/* reg_spvm_pte
874 * Priority Tagged Update Enable. On Write operations, if this bit is cleared,
875 * the pt bit will NOT be updated. To update the pt bit, pte must be set.
876 * Access: WO
877 */
878MLXSW_ITEM32(reg, spvm, pte, 0x00, 30, 1);
879
880/* reg_spvm_local_port
881 * Local port number.
882 * Access: Index
883 */
884MLXSW_ITEM32(reg, spvm, local_port, 0x00, 16, 8);
885
886/* reg_spvm_sub_port
887 * Virtual port within the physical port.
888 * Should be set to 0 when virtual ports are not enabled on the port.
889 * Access: Index
890 */
891MLXSW_ITEM32(reg, spvm, sub_port, 0x00, 8, 8);
892
893/* reg_spvm_num_rec
894 * Number of records to update. Each record contains: i, e, u, vid.
895 * Access: OP
896 */
897MLXSW_ITEM32(reg, spvm, num_rec, 0x00, 0, 8);
898
899/* reg_spvm_rec_i
900 * Ingress membership in VLAN ID.
901 * Access: Index
902 */
903MLXSW_ITEM32_INDEXED(reg, spvm, rec_i,
904 MLXSW_REG_SPVM_BASE_LEN, 14, 1,
905 MLXSW_REG_SPVM_REC_LEN, 0, false);
906
907/* reg_spvm_rec_e
908 * Egress membership in VLAN ID.
909 * Access: Index
910 */
911MLXSW_ITEM32_INDEXED(reg, spvm, rec_e,
912 MLXSW_REG_SPVM_BASE_LEN, 13, 1,
913 MLXSW_REG_SPVM_REC_LEN, 0, false);
914
915/* reg_spvm_rec_u
916 * Untagged - port is an untagged member - egress transmission uses untagged
917 * frames on VID<n>
918 * Access: Index
919 */
920MLXSW_ITEM32_INDEXED(reg, spvm, rec_u,
921 MLXSW_REG_SPVM_BASE_LEN, 12, 1,
922 MLXSW_REG_SPVM_REC_LEN, 0, false);
923
924/* reg_spvm_rec_vid
925 * Egress membership in VLAN ID.
926 * Access: Index
927 */
928MLXSW_ITEM32_INDEXED(reg, spvm, rec_vid,
929 MLXSW_REG_SPVM_BASE_LEN, 0, 12,
930 MLXSW_REG_SPVM_REC_LEN, 0, false);
931
932static inline void mlxsw_reg_spvm_pack(char *payload, u8 local_port,
933 u16 vid_begin, u16 vid_end,
934 bool is_member, bool untagged)
935{
936 int size = vid_end - vid_begin + 1;
937 int i;
938
939 MLXSW_REG_ZERO(spvm, payload);
940 mlxsw_reg_spvm_local_port_set(payload, local_port);
941 mlxsw_reg_spvm_num_rec_set(payload, size);
942
943 for (i = 0; i < size; i++) {
944 mlxsw_reg_spvm_rec_i_set(payload, i, is_member);
945 mlxsw_reg_spvm_rec_e_set(payload, i, is_member);
946 mlxsw_reg_spvm_rec_u_set(payload, i, untagged);
947 mlxsw_reg_spvm_rec_vid_set(payload, i, vid_begin + i);
948 }
949}
950
Ido Schimmel148f4722016-02-18 11:30:01 +0100951/* SPAFT - Switch Port Acceptable Frame Types
952 * ------------------------------------------
953 * The Switch Port Acceptable Frame Types register configures the frame
954 * admittance of the port.
955 */
956#define MLXSW_REG_SPAFT_ID 0x2010
957#define MLXSW_REG_SPAFT_LEN 0x08
958
Jiri Pirko21978dc2016-10-21 16:07:20 +0200959MLXSW_REG_DEFINE(spaft, MLXSW_REG_SPAFT_ID, MLXSW_REG_SPAFT_LEN);
Ido Schimmel148f4722016-02-18 11:30:01 +0100960
961/* reg_spaft_local_port
962 * Local port number.
963 * Access: Index
964 *
965 * Note: CPU port is not supported (all tag types are allowed).
966 */
967MLXSW_ITEM32(reg, spaft, local_port, 0x00, 16, 8);
968
969/* reg_spaft_sub_port
970 * Virtual port within the physical port.
971 * Should be set to 0 when virtual ports are not enabled on the port.
972 * Access: RW
973 */
974MLXSW_ITEM32(reg, spaft, sub_port, 0x00, 8, 8);
975
976/* reg_spaft_allow_untagged
977 * When set, untagged frames on the ingress are allowed (default).
978 * Access: RW
979 */
980MLXSW_ITEM32(reg, spaft, allow_untagged, 0x04, 31, 1);
981
982/* reg_spaft_allow_prio_tagged
983 * When set, priority tagged frames on the ingress are allowed (default).
984 * Access: RW
985 */
986MLXSW_ITEM32(reg, spaft, allow_prio_tagged, 0x04, 30, 1);
987
988/* reg_spaft_allow_tagged
989 * When set, tagged frames on the ingress are allowed (default).
990 * Access: RW
991 */
992MLXSW_ITEM32(reg, spaft, allow_tagged, 0x04, 29, 1);
993
994static inline void mlxsw_reg_spaft_pack(char *payload, u8 local_port,
995 bool allow_untagged)
996{
997 MLXSW_REG_ZERO(spaft, payload);
998 mlxsw_reg_spaft_local_port_set(payload, local_port);
999 mlxsw_reg_spaft_allow_untagged_set(payload, allow_untagged);
Ido Schimmel4b14cc32019-06-11 10:19:46 +03001000 mlxsw_reg_spaft_allow_prio_tagged_set(payload, allow_untagged);
Ido Schimmel148f4722016-02-18 11:30:01 +01001001 mlxsw_reg_spaft_allow_tagged_set(payload, true);
1002}
1003
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001004/* SFGC - Switch Flooding Group Configuration
1005 * ------------------------------------------
1006 * The following register controls the association of flooding tables and MIDs
1007 * to packet types used for flooding.
1008 */
Jiri Pirko36b78e82015-10-15 17:43:24 +02001009#define MLXSW_REG_SFGC_ID 0x2011
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001010#define MLXSW_REG_SFGC_LEN 0x10
1011
Jiri Pirko21978dc2016-10-21 16:07:20 +02001012MLXSW_REG_DEFINE(sfgc, MLXSW_REG_SFGC_ID, MLXSW_REG_SFGC_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001013
1014enum mlxsw_reg_sfgc_type {
Ido Schimmelfa6ad052015-10-15 17:43:25 +02001015 MLXSW_REG_SFGC_TYPE_BROADCAST,
1016 MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST,
1017 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV4,
1018 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV6,
1019 MLXSW_REG_SFGC_TYPE_RESERVED,
1020 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_NON_IP,
1021 MLXSW_REG_SFGC_TYPE_IPV4_LINK_LOCAL,
1022 MLXSW_REG_SFGC_TYPE_IPV6_ALL_HOST,
1023 MLXSW_REG_SFGC_TYPE_MAX,
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001024};
1025
1026/* reg_sfgc_type
1027 * The traffic type to reach the flooding table.
1028 * Access: Index
1029 */
1030MLXSW_ITEM32(reg, sfgc, type, 0x00, 0, 4);
1031
1032enum mlxsw_reg_sfgc_bridge_type {
1033 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID = 0,
1034 MLXSW_REG_SFGC_BRIDGE_TYPE_VFID = 1,
1035};
1036
1037/* reg_sfgc_bridge_type
1038 * Access: Index
1039 *
1040 * Note: SwitchX-2 only supports 802.1Q mode.
1041 */
1042MLXSW_ITEM32(reg, sfgc, bridge_type, 0x04, 24, 3);
1043
1044enum mlxsw_flood_table_type {
1045 MLXSW_REG_SFGC_TABLE_TYPE_VID = 1,
1046 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE = 2,
1047 MLXSW_REG_SFGC_TABLE_TYPE_ANY = 0,
Ido Schimmelda0abcf2017-06-04 16:53:39 +02001048 MLXSW_REG_SFGC_TABLE_TYPE_FID_OFFSET = 3,
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001049 MLXSW_REG_SFGC_TABLE_TYPE_FID = 4,
1050};
1051
1052/* reg_sfgc_table_type
1053 * See mlxsw_flood_table_type
1054 * Access: RW
1055 *
1056 * Note: FID offset and FID types are not supported in SwitchX-2.
1057 */
1058MLXSW_ITEM32(reg, sfgc, table_type, 0x04, 16, 3);
1059
1060/* reg_sfgc_flood_table
1061 * Flooding table index to associate with the specific type on the specific
1062 * switch partition.
1063 * Access: RW
1064 */
1065MLXSW_ITEM32(reg, sfgc, flood_table, 0x04, 0, 6);
1066
1067/* reg_sfgc_mid
1068 * The multicast ID for the swid. Not supported for Spectrum
1069 * Access: RW
1070 */
1071MLXSW_ITEM32(reg, sfgc, mid, 0x08, 0, 16);
1072
1073/* reg_sfgc_counter_set_type
1074 * Counter Set Type for flow counters.
1075 * Access: RW
1076 */
1077MLXSW_ITEM32(reg, sfgc, counter_set_type, 0x0C, 24, 8);
1078
1079/* reg_sfgc_counter_index
1080 * Counter Index for flow counters.
1081 * Access: RW
1082 */
1083MLXSW_ITEM32(reg, sfgc, counter_index, 0x0C, 0, 24);
1084
1085static inline void
1086mlxsw_reg_sfgc_pack(char *payload, enum mlxsw_reg_sfgc_type type,
1087 enum mlxsw_reg_sfgc_bridge_type bridge_type,
1088 enum mlxsw_flood_table_type table_type,
1089 unsigned int flood_table)
1090{
1091 MLXSW_REG_ZERO(sfgc, payload);
1092 mlxsw_reg_sfgc_type_set(payload, type);
1093 mlxsw_reg_sfgc_bridge_type_set(payload, bridge_type);
1094 mlxsw_reg_sfgc_table_type_set(payload, table_type);
1095 mlxsw_reg_sfgc_flood_table_set(payload, flood_table);
1096 mlxsw_reg_sfgc_mid_set(payload, MLXSW_PORT_MID);
1097}
1098
1099/* SFTR - Switch Flooding Table Register
1100 * -------------------------------------
1101 * The switch flooding table is used for flooding packet replication. The table
1102 * defines a bit mask of ports for packet replication.
1103 */
1104#define MLXSW_REG_SFTR_ID 0x2012
1105#define MLXSW_REG_SFTR_LEN 0x420
1106
Jiri Pirko21978dc2016-10-21 16:07:20 +02001107MLXSW_REG_DEFINE(sftr, MLXSW_REG_SFTR_ID, MLXSW_REG_SFTR_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001108
1109/* reg_sftr_swid
1110 * Switch partition ID with which to associate the port.
1111 * Access: Index
1112 */
1113MLXSW_ITEM32(reg, sftr, swid, 0x00, 24, 8);
1114
1115/* reg_sftr_flood_table
1116 * Flooding table index to associate with the specific type on the specific
1117 * switch partition.
1118 * Access: Index
1119 */
1120MLXSW_ITEM32(reg, sftr, flood_table, 0x00, 16, 6);
1121
1122/* reg_sftr_index
1123 * Index. Used as an index into the Flooding Table in case the table is
1124 * configured to use VID / FID or FID Offset.
1125 * Access: Index
1126 */
1127MLXSW_ITEM32(reg, sftr, index, 0x00, 0, 16);
1128
1129/* reg_sftr_table_type
1130 * See mlxsw_flood_table_type
1131 * Access: RW
1132 */
1133MLXSW_ITEM32(reg, sftr, table_type, 0x04, 16, 3);
1134
1135/* reg_sftr_range
1136 * Range of entries to update
1137 * Access: Index
1138 */
1139MLXSW_ITEM32(reg, sftr, range, 0x04, 0, 16);
1140
1141/* reg_sftr_port
1142 * Local port membership (1 bit per port).
1143 * Access: RW
1144 */
1145MLXSW_ITEM_BIT_ARRAY(reg, sftr, port, 0x20, 0x20, 1);
1146
1147/* reg_sftr_cpu_port_mask
1148 * CPU port mask (1 bit per port).
1149 * Access: W
1150 */
1151MLXSW_ITEM_BIT_ARRAY(reg, sftr, port_mask, 0x220, 0x20, 1);
1152
1153static inline void mlxsw_reg_sftr_pack(char *payload,
1154 unsigned int flood_table,
1155 unsigned int index,
1156 enum mlxsw_flood_table_type table_type,
Ido Schimmelbc2055f2015-10-16 14:01:23 +02001157 unsigned int range, u8 port, bool set)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001158{
1159 MLXSW_REG_ZERO(sftr, payload);
1160 mlxsw_reg_sftr_swid_set(payload, 0);
1161 mlxsw_reg_sftr_flood_table_set(payload, flood_table);
1162 mlxsw_reg_sftr_index_set(payload, index);
1163 mlxsw_reg_sftr_table_type_set(payload, table_type);
1164 mlxsw_reg_sftr_range_set(payload, range);
Ido Schimmelbc2055f2015-10-16 14:01:23 +02001165 mlxsw_reg_sftr_port_set(payload, port, set);
1166 mlxsw_reg_sftr_port_mask_set(payload, port, 1);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001167}
1168
Ido Schimmel41933272016-01-27 15:20:17 +01001169/* SFDF - Switch Filtering DB Flush
1170 * --------------------------------
1171 * The switch filtering DB flush register is used to flush the FDB.
1172 * Note that FDB notifications are flushed as well.
1173 */
1174#define MLXSW_REG_SFDF_ID 0x2013
1175#define MLXSW_REG_SFDF_LEN 0x14
1176
Jiri Pirko21978dc2016-10-21 16:07:20 +02001177MLXSW_REG_DEFINE(sfdf, MLXSW_REG_SFDF_ID, MLXSW_REG_SFDF_LEN);
Ido Schimmel41933272016-01-27 15:20:17 +01001178
1179/* reg_sfdf_swid
1180 * Switch partition ID.
1181 * Access: Index
1182 */
1183MLXSW_ITEM32(reg, sfdf, swid, 0x00, 24, 8);
1184
1185enum mlxsw_reg_sfdf_flush_type {
1186 MLXSW_REG_SFDF_FLUSH_PER_SWID,
1187 MLXSW_REG_SFDF_FLUSH_PER_FID,
1188 MLXSW_REG_SFDF_FLUSH_PER_PORT,
1189 MLXSW_REG_SFDF_FLUSH_PER_PORT_AND_FID,
1190 MLXSW_REG_SFDF_FLUSH_PER_LAG,
1191 MLXSW_REG_SFDF_FLUSH_PER_LAG_AND_FID,
Ido Schimmela682a302018-10-11 07:47:56 +00001192 MLXSW_REG_SFDF_FLUSH_PER_NVE,
1193 MLXSW_REG_SFDF_FLUSH_PER_NVE_AND_FID,
Ido Schimmel41933272016-01-27 15:20:17 +01001194};
1195
1196/* reg_sfdf_flush_type
1197 * Flush type.
1198 * 0 - All SWID dynamic entries are flushed.
1199 * 1 - All FID dynamic entries are flushed.
1200 * 2 - All dynamic entries pointing to port are flushed.
1201 * 3 - All FID dynamic entries pointing to port are flushed.
1202 * 4 - All dynamic entries pointing to LAG are flushed.
1203 * 5 - All FID dynamic entries pointing to LAG are flushed.
Ido Schimmela682a302018-10-11 07:47:56 +00001204 * 6 - All entries of type "Unicast Tunnel" or "Multicast Tunnel" are
1205 * flushed.
1206 * 7 - All entries of type "Unicast Tunnel" or "Multicast Tunnel" are
1207 * flushed, per FID.
Ido Schimmel41933272016-01-27 15:20:17 +01001208 * Access: RW
1209 */
1210MLXSW_ITEM32(reg, sfdf, flush_type, 0x04, 28, 4);
1211
1212/* reg_sfdf_flush_static
1213 * Static.
1214 * 0 - Flush only dynamic entries.
1215 * 1 - Flush both dynamic and static entries.
1216 * Access: RW
1217 */
1218MLXSW_ITEM32(reg, sfdf, flush_static, 0x04, 24, 1);
1219
1220static inline void mlxsw_reg_sfdf_pack(char *payload,
1221 enum mlxsw_reg_sfdf_flush_type type)
1222{
1223 MLXSW_REG_ZERO(sfdf, payload);
1224 mlxsw_reg_sfdf_flush_type_set(payload, type);
1225 mlxsw_reg_sfdf_flush_static_set(payload, true);
1226}
1227
1228/* reg_sfdf_fid
1229 * FID to flush.
1230 * Access: RW
1231 */
1232MLXSW_ITEM32(reg, sfdf, fid, 0x0C, 0, 16);
1233
1234/* reg_sfdf_system_port
1235 * Port to flush.
1236 * Access: RW
1237 */
1238MLXSW_ITEM32(reg, sfdf, system_port, 0x0C, 0, 16);
1239
1240/* reg_sfdf_port_fid_system_port
1241 * Port to flush, pointed to by FID.
1242 * Access: RW
1243 */
1244MLXSW_ITEM32(reg, sfdf, port_fid_system_port, 0x08, 0, 16);
1245
1246/* reg_sfdf_lag_id
1247 * LAG ID to flush.
1248 * Access: RW
1249 */
1250MLXSW_ITEM32(reg, sfdf, lag_id, 0x0C, 0, 10);
1251
1252/* reg_sfdf_lag_fid_lag_id
1253 * LAG ID to flush, pointed to by FID.
1254 * Access: RW
1255 */
1256MLXSW_ITEM32(reg, sfdf, lag_fid_lag_id, 0x08, 0, 10);
1257
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001258/* SLDR - Switch LAG Descriptor Register
1259 * -----------------------------------------
1260 * The switch LAG descriptor register is populated by LAG descriptors.
1261 * Each LAG descriptor is indexed by lag_id. The LAG ID runs from 0 to
1262 * max_lag-1.
1263 */
1264#define MLXSW_REG_SLDR_ID 0x2014
1265#define MLXSW_REG_SLDR_LEN 0x0C /* counting in only one port in list */
1266
Jiri Pirko21978dc2016-10-21 16:07:20 +02001267MLXSW_REG_DEFINE(sldr, MLXSW_REG_SLDR_ID, MLXSW_REG_SLDR_LEN);
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001268
1269enum mlxsw_reg_sldr_op {
1270 /* Indicates a creation of a new LAG-ID, lag_id must be valid */
1271 MLXSW_REG_SLDR_OP_LAG_CREATE,
1272 MLXSW_REG_SLDR_OP_LAG_DESTROY,
1273 /* Ports that appear in the list have the Distributor enabled */
1274 MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST,
1275 /* Removes ports from the disributor list */
1276 MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST,
1277};
1278
1279/* reg_sldr_op
1280 * Operation.
1281 * Access: RW
1282 */
1283MLXSW_ITEM32(reg, sldr, op, 0x00, 29, 3);
1284
1285/* reg_sldr_lag_id
1286 * LAG identifier. The lag_id is the index into the LAG descriptor table.
1287 * Access: Index
1288 */
1289MLXSW_ITEM32(reg, sldr, lag_id, 0x00, 0, 10);
1290
1291static inline void mlxsw_reg_sldr_lag_create_pack(char *payload, u8 lag_id)
1292{
1293 MLXSW_REG_ZERO(sldr, payload);
1294 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_CREATE);
1295 mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1296}
1297
1298static inline void mlxsw_reg_sldr_lag_destroy_pack(char *payload, u8 lag_id)
1299{
1300 MLXSW_REG_ZERO(sldr, payload);
1301 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_DESTROY);
1302 mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1303}
1304
1305/* reg_sldr_num_ports
1306 * The number of member ports of the LAG.
1307 * Reserved for Create / Destroy operations
1308 * For Add / Remove operations - indicates the number of ports in the list.
1309 * Access: RW
1310 */
1311MLXSW_ITEM32(reg, sldr, num_ports, 0x04, 24, 8);
1312
1313/* reg_sldr_system_port
1314 * System port.
1315 * Access: RW
1316 */
1317MLXSW_ITEM32_INDEXED(reg, sldr, system_port, 0x08, 0, 16, 4, 0, false);
1318
1319static inline void mlxsw_reg_sldr_lag_add_port_pack(char *payload, u8 lag_id,
1320 u8 local_port)
1321{
1322 MLXSW_REG_ZERO(sldr, payload);
1323 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST);
1324 mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1325 mlxsw_reg_sldr_num_ports_set(payload, 1);
1326 mlxsw_reg_sldr_system_port_set(payload, 0, local_port);
1327}
1328
1329static inline void mlxsw_reg_sldr_lag_remove_port_pack(char *payload, u8 lag_id,
1330 u8 local_port)
1331{
1332 MLXSW_REG_ZERO(sldr, payload);
1333 mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST);
1334 mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1335 mlxsw_reg_sldr_num_ports_set(payload, 1);
1336 mlxsw_reg_sldr_system_port_set(payload, 0, local_port);
1337}
1338
1339/* SLCR - Switch LAG Configuration 2 Register
1340 * -------------------------------------------
1341 * The Switch LAG Configuration register is used for configuring the
1342 * LAG properties of the switch.
1343 */
1344#define MLXSW_REG_SLCR_ID 0x2015
1345#define MLXSW_REG_SLCR_LEN 0x10
1346
Jiri Pirko21978dc2016-10-21 16:07:20 +02001347MLXSW_REG_DEFINE(slcr, MLXSW_REG_SLCR_ID, MLXSW_REG_SLCR_LEN);
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001348
1349enum mlxsw_reg_slcr_pp {
1350 /* Global Configuration (for all ports) */
1351 MLXSW_REG_SLCR_PP_GLOBAL,
1352 /* Per port configuration, based on local_port field */
1353 MLXSW_REG_SLCR_PP_PER_PORT,
1354};
1355
1356/* reg_slcr_pp
1357 * Per Port Configuration
1358 * Note: Reading at Global mode results in reading port 1 configuration.
1359 * Access: Index
1360 */
1361MLXSW_ITEM32(reg, slcr, pp, 0x00, 24, 1);
1362
1363/* reg_slcr_local_port
1364 * Local port number
1365 * Supported from CPU port
1366 * Not supported from router port
1367 * Reserved when pp = Global Configuration
1368 * Access: Index
1369 */
1370MLXSW_ITEM32(reg, slcr, local_port, 0x00, 16, 8);
1371
1372enum mlxsw_reg_slcr_type {
1373 MLXSW_REG_SLCR_TYPE_CRC, /* default */
1374 MLXSW_REG_SLCR_TYPE_XOR,
1375 MLXSW_REG_SLCR_TYPE_RANDOM,
1376};
1377
1378/* reg_slcr_type
1379 * Hash type
1380 * Access: RW
1381 */
1382MLXSW_ITEM32(reg, slcr, type, 0x00, 0, 4);
1383
1384/* Ingress port */
1385#define MLXSW_REG_SLCR_LAG_HASH_IN_PORT BIT(0)
1386/* SMAC - for IPv4 and IPv6 packets */
1387#define MLXSW_REG_SLCR_LAG_HASH_SMAC_IP BIT(1)
1388/* SMAC - for non-IP packets */
1389#define MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP BIT(2)
1390#define MLXSW_REG_SLCR_LAG_HASH_SMAC \
1391 (MLXSW_REG_SLCR_LAG_HASH_SMAC_IP | \
1392 MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP)
1393/* DMAC - for IPv4 and IPv6 packets */
1394#define MLXSW_REG_SLCR_LAG_HASH_DMAC_IP BIT(3)
1395/* DMAC - for non-IP packets */
1396#define MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP BIT(4)
1397#define MLXSW_REG_SLCR_LAG_HASH_DMAC \
1398 (MLXSW_REG_SLCR_LAG_HASH_DMAC_IP | \
1399 MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP)
1400/* Ethertype - for IPv4 and IPv6 packets */
1401#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP BIT(5)
1402/* Ethertype - for non-IP packets */
1403#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP BIT(6)
1404#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE \
1405 (MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP | \
1406 MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP)
1407/* VLAN ID - for IPv4 and IPv6 packets */
1408#define MLXSW_REG_SLCR_LAG_HASH_VLANID_IP BIT(7)
1409/* VLAN ID - for non-IP packets */
1410#define MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP BIT(8)
1411#define MLXSW_REG_SLCR_LAG_HASH_VLANID \
1412 (MLXSW_REG_SLCR_LAG_HASH_VLANID_IP | \
1413 MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP)
1414/* Source IP address (can be IPv4 or IPv6) */
1415#define MLXSW_REG_SLCR_LAG_HASH_SIP BIT(9)
1416/* Destination IP address (can be IPv4 or IPv6) */
1417#define MLXSW_REG_SLCR_LAG_HASH_DIP BIT(10)
1418/* TCP/UDP source port */
1419#define MLXSW_REG_SLCR_LAG_HASH_SPORT BIT(11)
1420/* TCP/UDP destination port*/
1421#define MLXSW_REG_SLCR_LAG_HASH_DPORT BIT(12)
1422/* IPv4 Protocol/IPv6 Next Header */
1423#define MLXSW_REG_SLCR_LAG_HASH_IPPROTO BIT(13)
1424/* IPv6 Flow label */
1425#define MLXSW_REG_SLCR_LAG_HASH_FLOWLABEL BIT(14)
1426/* SID - FCoE source ID */
1427#define MLXSW_REG_SLCR_LAG_HASH_FCOE_SID BIT(15)
1428/* DID - FCoE destination ID */
1429#define MLXSW_REG_SLCR_LAG_HASH_FCOE_DID BIT(16)
1430/* OXID - FCoE originator exchange ID */
1431#define MLXSW_REG_SLCR_LAG_HASH_FCOE_OXID BIT(17)
1432/* Destination QP number - for RoCE packets */
1433#define MLXSW_REG_SLCR_LAG_HASH_ROCE_DQP BIT(19)
1434
1435/* reg_slcr_lag_hash
1436 * LAG hashing configuration. This is a bitmask, in which each set
1437 * bit includes the corresponding item in the LAG hash calculation.
1438 * The default lag_hash contains SMAC, DMAC, VLANID and
1439 * Ethertype (for all packet types).
1440 * Access: RW
1441 */
1442MLXSW_ITEM32(reg, slcr, lag_hash, 0x04, 0, 20);
1443
Ido Schimmelbeda7f72018-10-11 07:47:57 +00001444/* reg_slcr_seed
1445 * LAG seed value. The seed is the same for all ports.
1446 * Access: RW
1447 */
1448MLXSW_ITEM32(reg, slcr, seed, 0x08, 0, 32);
1449
1450static inline void mlxsw_reg_slcr_pack(char *payload, u16 lag_hash, u32 seed)
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001451{
1452 MLXSW_REG_ZERO(slcr, payload);
1453 mlxsw_reg_slcr_pp_set(payload, MLXSW_REG_SLCR_PP_GLOBAL);
Elad Raz18c2d2c2016-09-19 08:28:24 +02001454 mlxsw_reg_slcr_type_set(payload, MLXSW_REG_SLCR_TYPE_CRC);
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001455 mlxsw_reg_slcr_lag_hash_set(payload, lag_hash);
Ido Schimmelbeda7f72018-10-11 07:47:57 +00001456 mlxsw_reg_slcr_seed_set(payload, seed);
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001457}
1458
1459/* SLCOR - Switch LAG Collector Register
1460 * -------------------------------------
1461 * The Switch LAG Collector register controls the Local Port membership
1462 * in a LAG and enablement of the collector.
1463 */
1464#define MLXSW_REG_SLCOR_ID 0x2016
1465#define MLXSW_REG_SLCOR_LEN 0x10
1466
Jiri Pirko21978dc2016-10-21 16:07:20 +02001467MLXSW_REG_DEFINE(slcor, MLXSW_REG_SLCOR_ID, MLXSW_REG_SLCOR_LEN);
Jiri Pirkod1d40be2015-12-03 12:12:25 +01001468
1469enum mlxsw_reg_slcor_col {
1470 /* Port is added with collector disabled */
1471 MLXSW_REG_SLCOR_COL_LAG_ADD_PORT,
1472 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED,
1473 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_DISABLED,
1474 MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT,
1475};
1476
1477/* reg_slcor_col
1478 * Collector configuration
1479 * Access: RW
1480 */
1481MLXSW_ITEM32(reg, slcor, col, 0x00, 30, 2);
1482
1483/* reg_slcor_local_port
1484 * Local port number
1485 * Not supported for CPU port
1486 * Access: Index
1487 */
1488MLXSW_ITEM32(reg, slcor, local_port, 0x00, 16, 8);
1489
1490/* reg_slcor_lag_id
1491 * LAG Identifier. Index into the LAG descriptor table.
1492 * Access: Index
1493 */
1494MLXSW_ITEM32(reg, slcor, lag_id, 0x00, 0, 10);
1495
1496/* reg_slcor_port_index
1497 * Port index in the LAG list. Only valid on Add Port to LAG col.
1498 * Valid range is from 0 to cap_max_lag_members-1
1499 * Access: RW
1500 */
1501MLXSW_ITEM32(reg, slcor, port_index, 0x04, 0, 10);
1502
1503static inline void mlxsw_reg_slcor_pack(char *payload,
1504 u8 local_port, u16 lag_id,
1505 enum mlxsw_reg_slcor_col col)
1506{
1507 MLXSW_REG_ZERO(slcor, payload);
1508 mlxsw_reg_slcor_col_set(payload, col);
1509 mlxsw_reg_slcor_local_port_set(payload, local_port);
1510 mlxsw_reg_slcor_lag_id_set(payload, lag_id);
1511}
1512
1513static inline void mlxsw_reg_slcor_port_add_pack(char *payload,
1514 u8 local_port, u16 lag_id,
1515 u8 port_index)
1516{
1517 mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1518 MLXSW_REG_SLCOR_COL_LAG_ADD_PORT);
1519 mlxsw_reg_slcor_port_index_set(payload, port_index);
1520}
1521
1522static inline void mlxsw_reg_slcor_port_remove_pack(char *payload,
1523 u8 local_port, u16 lag_id)
1524{
1525 mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1526 MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT);
1527}
1528
1529static inline void mlxsw_reg_slcor_col_enable_pack(char *payload,
1530 u8 local_port, u16 lag_id)
1531{
1532 mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1533 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED);
1534}
1535
1536static inline void mlxsw_reg_slcor_col_disable_pack(char *payload,
1537 u8 local_port, u16 lag_id)
1538{
1539 mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1540 MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED);
1541}
1542
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001543/* SPMLR - Switch Port MAC Learning Register
1544 * -----------------------------------------
1545 * Controls the Switch MAC learning policy per port.
1546 */
1547#define MLXSW_REG_SPMLR_ID 0x2018
1548#define MLXSW_REG_SPMLR_LEN 0x8
1549
Jiri Pirko21978dc2016-10-21 16:07:20 +02001550MLXSW_REG_DEFINE(spmlr, MLXSW_REG_SPMLR_ID, MLXSW_REG_SPMLR_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02001551
1552/* reg_spmlr_local_port
1553 * Local port number.
1554 * Access: Index
1555 */
1556MLXSW_ITEM32(reg, spmlr, local_port, 0x00, 16, 8);
1557
1558/* reg_spmlr_sub_port
1559 * Virtual port within the physical port.
1560 * Should be set to 0 when virtual ports are not enabled on the port.
1561 * Access: Index
1562 */
1563MLXSW_ITEM32(reg, spmlr, sub_port, 0x00, 8, 8);
1564
1565enum mlxsw_reg_spmlr_learn_mode {
1566 MLXSW_REG_SPMLR_LEARN_MODE_DISABLE = 0,
1567 MLXSW_REG_SPMLR_LEARN_MODE_ENABLE = 2,
1568 MLXSW_REG_SPMLR_LEARN_MODE_SEC = 3,
1569};
1570
1571/* reg_spmlr_learn_mode
1572 * Learning mode on the port.
1573 * 0 - Learning disabled.
1574 * 2 - Learning enabled.
1575 * 3 - Security mode.
1576 *
1577 * In security mode the switch does not learn MACs on the port, but uses the
1578 * SMAC to see if it exists on another ingress port. If so, the packet is
1579 * classified as a bad packet and is discarded unless the software registers
1580 * to receive port security error packets usign HPKT.
1581 */
1582MLXSW_ITEM32(reg, spmlr, learn_mode, 0x04, 30, 2);
1583
1584static inline void mlxsw_reg_spmlr_pack(char *payload, u8 local_port,
1585 enum mlxsw_reg_spmlr_learn_mode mode)
1586{
1587 MLXSW_REG_ZERO(spmlr, payload);
1588 mlxsw_reg_spmlr_local_port_set(payload, local_port);
1589 mlxsw_reg_spmlr_sub_port_set(payload, 0);
1590 mlxsw_reg_spmlr_learn_mode_set(payload, mode);
1591}
1592
Ido Schimmel64790232015-10-16 14:01:33 +02001593/* SVFA - Switch VID to FID Allocation Register
1594 * --------------------------------------------
1595 * Controls the VID to FID mapping and {Port, VID} to FID mapping for
1596 * virtualized ports.
1597 */
1598#define MLXSW_REG_SVFA_ID 0x201C
1599#define MLXSW_REG_SVFA_LEN 0x10
1600
Jiri Pirko21978dc2016-10-21 16:07:20 +02001601MLXSW_REG_DEFINE(svfa, MLXSW_REG_SVFA_ID, MLXSW_REG_SVFA_LEN);
Ido Schimmel64790232015-10-16 14:01:33 +02001602
1603/* reg_svfa_swid
1604 * Switch partition ID.
1605 * Access: Index
1606 */
1607MLXSW_ITEM32(reg, svfa, swid, 0x00, 24, 8);
1608
1609/* reg_svfa_local_port
1610 * Local port number.
1611 * Access: Index
1612 *
1613 * Note: Reserved for 802.1Q FIDs.
1614 */
1615MLXSW_ITEM32(reg, svfa, local_port, 0x00, 16, 8);
1616
1617enum mlxsw_reg_svfa_mt {
1618 MLXSW_REG_SVFA_MT_VID_TO_FID,
1619 MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
1620};
1621
1622/* reg_svfa_mapping_table
1623 * Mapping table:
1624 * 0 - VID to FID
1625 * 1 - {Port, VID} to FID
1626 * Access: Index
1627 *
1628 * Note: Reserved for SwitchX-2.
1629 */
1630MLXSW_ITEM32(reg, svfa, mapping_table, 0x00, 8, 3);
1631
1632/* reg_svfa_v
1633 * Valid.
1634 * Valid if set.
1635 * Access: RW
1636 *
1637 * Note: Reserved for SwitchX-2.
1638 */
1639MLXSW_ITEM32(reg, svfa, v, 0x00, 0, 1);
1640
1641/* reg_svfa_fid
1642 * Filtering ID.
1643 * Access: RW
1644 */
1645MLXSW_ITEM32(reg, svfa, fid, 0x04, 16, 16);
1646
1647/* reg_svfa_vid
1648 * VLAN ID.
1649 * Access: Index
1650 */
1651MLXSW_ITEM32(reg, svfa, vid, 0x04, 0, 12);
1652
1653/* reg_svfa_counter_set_type
1654 * Counter set type for flow counters.
1655 * Access: RW
1656 *
1657 * Note: Reserved for SwitchX-2.
1658 */
1659MLXSW_ITEM32(reg, svfa, counter_set_type, 0x08, 24, 8);
1660
1661/* reg_svfa_counter_index
1662 * Counter index for flow counters.
1663 * Access: RW
1664 *
1665 * Note: Reserved for SwitchX-2.
1666 */
1667MLXSW_ITEM32(reg, svfa, counter_index, 0x08, 0, 24);
1668
1669static inline void mlxsw_reg_svfa_pack(char *payload, u8 local_port,
1670 enum mlxsw_reg_svfa_mt mt, bool valid,
1671 u16 fid, u16 vid)
1672{
1673 MLXSW_REG_ZERO(svfa, payload);
1674 local_port = mt == MLXSW_REG_SVFA_MT_VID_TO_FID ? 0 : local_port;
1675 mlxsw_reg_svfa_swid_set(payload, 0);
1676 mlxsw_reg_svfa_local_port_set(payload, local_port);
1677 mlxsw_reg_svfa_mapping_table_set(payload, mt);
1678 mlxsw_reg_svfa_v_set(payload, valid);
1679 mlxsw_reg_svfa_fid_set(payload, fid);
1680 mlxsw_reg_svfa_vid_set(payload, vid);
1681}
1682
Ido Schimmel1f65da72015-10-16 14:01:34 +02001683/* SVPE - Switch Virtual-Port Enabling Register
1684 * --------------------------------------------
1685 * Enables port virtualization.
1686 */
1687#define MLXSW_REG_SVPE_ID 0x201E
1688#define MLXSW_REG_SVPE_LEN 0x4
1689
Jiri Pirko21978dc2016-10-21 16:07:20 +02001690MLXSW_REG_DEFINE(svpe, MLXSW_REG_SVPE_ID, MLXSW_REG_SVPE_LEN);
Ido Schimmel1f65da72015-10-16 14:01:34 +02001691
1692/* reg_svpe_local_port
1693 * Local port number
1694 * Access: Index
1695 *
1696 * Note: CPU port is not supported (uses VLAN mode only).
1697 */
1698MLXSW_ITEM32(reg, svpe, local_port, 0x00, 16, 8);
1699
1700/* reg_svpe_vp_en
1701 * Virtual port enable.
1702 * 0 - Disable, VLAN mode (VID to FID).
1703 * 1 - Enable, Virtual port mode ({Port, VID} to FID).
1704 * Access: RW
1705 */
1706MLXSW_ITEM32(reg, svpe, vp_en, 0x00, 8, 1);
1707
1708static inline void mlxsw_reg_svpe_pack(char *payload, u8 local_port,
1709 bool enable)
1710{
1711 MLXSW_REG_ZERO(svpe, payload);
1712 mlxsw_reg_svpe_local_port_set(payload, local_port);
1713 mlxsw_reg_svpe_vp_en_set(payload, enable);
1714}
1715
Ido Schimmelf1fb6932015-10-16 14:01:32 +02001716/* SFMR - Switch FID Management Register
1717 * -------------------------------------
1718 * Creates and configures FIDs.
1719 */
1720#define MLXSW_REG_SFMR_ID 0x201F
1721#define MLXSW_REG_SFMR_LEN 0x18
1722
Jiri Pirko21978dc2016-10-21 16:07:20 +02001723MLXSW_REG_DEFINE(sfmr, MLXSW_REG_SFMR_ID, MLXSW_REG_SFMR_LEN);
Ido Schimmelf1fb6932015-10-16 14:01:32 +02001724
1725enum mlxsw_reg_sfmr_op {
1726 MLXSW_REG_SFMR_OP_CREATE_FID,
1727 MLXSW_REG_SFMR_OP_DESTROY_FID,
1728};
1729
1730/* reg_sfmr_op
1731 * Operation.
1732 * 0 - Create or edit FID.
1733 * 1 - Destroy FID.
1734 * Access: WO
1735 */
1736MLXSW_ITEM32(reg, sfmr, op, 0x00, 24, 4);
1737
1738/* reg_sfmr_fid
1739 * Filtering ID.
1740 * Access: Index
1741 */
1742MLXSW_ITEM32(reg, sfmr, fid, 0x00, 0, 16);
1743
1744/* reg_sfmr_fid_offset
1745 * FID offset.
1746 * Used to point into the flooding table selected by SFGC register if
1747 * the table is of type FID-Offset. Otherwise, this field is reserved.
1748 * Access: RW
1749 */
1750MLXSW_ITEM32(reg, sfmr, fid_offset, 0x08, 0, 16);
1751
1752/* reg_sfmr_vtfp
1753 * Valid Tunnel Flood Pointer.
1754 * If not set, then nve_tunnel_flood_ptr is reserved and considered NULL.
1755 * Access: RW
1756 *
1757 * Note: Reserved for 802.1Q FIDs.
1758 */
1759MLXSW_ITEM32(reg, sfmr, vtfp, 0x0C, 31, 1);
1760
1761/* reg_sfmr_nve_tunnel_flood_ptr
1762 * Underlay Flooding and BC Pointer.
1763 * Used as a pointer to the first entry of the group based link lists of
1764 * flooding or BC entries (for NVE tunnels).
1765 * Access: RW
1766 */
1767MLXSW_ITEM32(reg, sfmr, nve_tunnel_flood_ptr, 0x0C, 0, 24);
1768
1769/* reg_sfmr_vv
1770 * VNI Valid.
1771 * If not set, then vni is reserved.
1772 * Access: RW
1773 *
1774 * Note: Reserved for 802.1Q FIDs.
1775 */
1776MLXSW_ITEM32(reg, sfmr, vv, 0x10, 31, 1);
1777
1778/* reg_sfmr_vni
1779 * Virtual Network Identifier.
1780 * Access: RW
1781 *
1782 * Note: A given VNI can only be assigned to one FID.
1783 */
1784MLXSW_ITEM32(reg, sfmr, vni, 0x10, 0, 24);
1785
1786static inline void mlxsw_reg_sfmr_pack(char *payload,
1787 enum mlxsw_reg_sfmr_op op, u16 fid,
1788 u16 fid_offset)
1789{
1790 MLXSW_REG_ZERO(sfmr, payload);
1791 mlxsw_reg_sfmr_op_set(payload, op);
1792 mlxsw_reg_sfmr_fid_set(payload, fid);
1793 mlxsw_reg_sfmr_fid_offset_set(payload, fid_offset);
1794 mlxsw_reg_sfmr_vtfp_set(payload, false);
1795 mlxsw_reg_sfmr_vv_set(payload, false);
1796}
1797
Ido Schimmela4feea72015-10-16 14:01:36 +02001798/* SPVMLR - Switch Port VLAN MAC Learning Register
1799 * -----------------------------------------------
1800 * Controls the switch MAC learning policy per {Port, VID}.
1801 */
1802#define MLXSW_REG_SPVMLR_ID 0x2020
1803#define MLXSW_REG_SPVMLR_BASE_LEN 0x04 /* base length, without records */
1804#define MLXSW_REG_SPVMLR_REC_LEN 0x04 /* record length */
Jiri Pirkoe9093b12017-03-14 14:00:01 +01001805#define MLXSW_REG_SPVMLR_REC_MAX_COUNT 255
Ido Schimmela4feea72015-10-16 14:01:36 +02001806#define MLXSW_REG_SPVMLR_LEN (MLXSW_REG_SPVMLR_BASE_LEN + \
1807 MLXSW_REG_SPVMLR_REC_LEN * \
1808 MLXSW_REG_SPVMLR_REC_MAX_COUNT)
1809
Jiri Pirko21978dc2016-10-21 16:07:20 +02001810MLXSW_REG_DEFINE(spvmlr, MLXSW_REG_SPVMLR_ID, MLXSW_REG_SPVMLR_LEN);
Ido Schimmela4feea72015-10-16 14:01:36 +02001811
1812/* reg_spvmlr_local_port
1813 * Local ingress port.
1814 * Access: Index
1815 *
1816 * Note: CPU port is not supported.
1817 */
1818MLXSW_ITEM32(reg, spvmlr, local_port, 0x00, 16, 8);
1819
1820/* reg_spvmlr_num_rec
1821 * Number of records to update.
1822 * Access: OP
1823 */
1824MLXSW_ITEM32(reg, spvmlr, num_rec, 0x00, 0, 8);
1825
1826/* reg_spvmlr_rec_learn_enable
1827 * 0 - Disable learning for {Port, VID}.
1828 * 1 - Enable learning for {Port, VID}.
1829 * Access: RW
1830 */
1831MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_learn_enable, MLXSW_REG_SPVMLR_BASE_LEN,
1832 31, 1, MLXSW_REG_SPVMLR_REC_LEN, 0x00, false);
1833
1834/* reg_spvmlr_rec_vid
1835 * VLAN ID to be added/removed from port or for querying.
1836 * Access: Index
1837 */
1838MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_vid, MLXSW_REG_SPVMLR_BASE_LEN, 0, 12,
1839 MLXSW_REG_SPVMLR_REC_LEN, 0x00, false);
1840
1841static inline void mlxsw_reg_spvmlr_pack(char *payload, u8 local_port,
1842 u16 vid_begin, u16 vid_end,
1843 bool learn_enable)
1844{
1845 int num_rec = vid_end - vid_begin + 1;
1846 int i;
1847
1848 WARN_ON(num_rec < 1 || num_rec > MLXSW_REG_SPVMLR_REC_MAX_COUNT);
1849
1850 MLXSW_REG_ZERO(spvmlr, payload);
1851 mlxsw_reg_spvmlr_local_port_set(payload, local_port);
1852 mlxsw_reg_spvmlr_num_rec_set(payload, num_rec);
1853
1854 for (i = 0; i < num_rec; i++) {
1855 mlxsw_reg_spvmlr_rec_learn_enable_set(payload, i, learn_enable);
1856 mlxsw_reg_spvmlr_rec_vid_set(payload, i, vid_begin + i);
1857 }
1858}
1859
Nogah Frankelad53fa02017-11-06 07:23:44 +01001860/* CWTP - Congetion WRED ECN TClass Profile
1861 * ----------------------------------------
1862 * Configures the profiles for queues of egress port and traffic class
1863 */
1864#define MLXSW_REG_CWTP_ID 0x2802
1865#define MLXSW_REG_CWTP_BASE_LEN 0x28
1866#define MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN 0x08
1867#define MLXSW_REG_CWTP_LEN 0x40
1868
1869MLXSW_REG_DEFINE(cwtp, MLXSW_REG_CWTP_ID, MLXSW_REG_CWTP_LEN);
1870
1871/* reg_cwtp_local_port
1872 * Local port number
1873 * Not supported for CPU port
1874 * Access: Index
1875 */
1876MLXSW_ITEM32(reg, cwtp, local_port, 0, 16, 8);
1877
1878/* reg_cwtp_traffic_class
1879 * Traffic Class to configure
1880 * Access: Index
1881 */
1882MLXSW_ITEM32(reg, cwtp, traffic_class, 32, 0, 8);
1883
1884/* reg_cwtp_profile_min
1885 * Minimum Average Queue Size of the profile in cells.
1886 * Access: RW
1887 */
1888MLXSW_ITEM32_INDEXED(reg, cwtp, profile_min, MLXSW_REG_CWTP_BASE_LEN,
1889 0, 20, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 0, false);
1890
1891/* reg_cwtp_profile_percent
1892 * Percentage of WRED and ECN marking for maximum Average Queue size
1893 * Range is 0 to 100, units of integer percentage
1894 * Access: RW
1895 */
1896MLXSW_ITEM32_INDEXED(reg, cwtp, profile_percent, MLXSW_REG_CWTP_BASE_LEN,
1897 24, 7, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 4, false);
1898
1899/* reg_cwtp_profile_max
1900 * Maximum Average Queue size of the profile in cells
1901 * Access: RW
1902 */
1903MLXSW_ITEM32_INDEXED(reg, cwtp, profile_max, MLXSW_REG_CWTP_BASE_LEN,
1904 0, 20, MLXSW_REG_CWTP_PROFILE_DATA_REC_LEN, 4, false);
1905
1906#define MLXSW_REG_CWTP_MIN_VALUE 64
1907#define MLXSW_REG_CWTP_MAX_PROFILE 2
1908#define MLXSW_REG_CWTP_DEFAULT_PROFILE 1
1909
1910static inline void mlxsw_reg_cwtp_pack(char *payload, u8 local_port,
1911 u8 traffic_class)
1912{
1913 int i;
1914
1915 MLXSW_REG_ZERO(cwtp, payload);
1916 mlxsw_reg_cwtp_local_port_set(payload, local_port);
1917 mlxsw_reg_cwtp_traffic_class_set(payload, traffic_class);
1918
1919 for (i = 0; i <= MLXSW_REG_CWTP_MAX_PROFILE; i++) {
1920 mlxsw_reg_cwtp_profile_min_set(payload, i,
1921 MLXSW_REG_CWTP_MIN_VALUE);
1922 mlxsw_reg_cwtp_profile_max_set(payload, i,
1923 MLXSW_REG_CWTP_MIN_VALUE);
1924 }
1925}
1926
1927#define MLXSW_REG_CWTP_PROFILE_TO_INDEX(profile) (profile - 1)
1928
1929static inline void
1930mlxsw_reg_cwtp_profile_pack(char *payload, u8 profile, u32 min, u32 max,
1931 u32 probability)
1932{
1933 u8 index = MLXSW_REG_CWTP_PROFILE_TO_INDEX(profile);
1934
1935 mlxsw_reg_cwtp_profile_min_set(payload, index, min);
1936 mlxsw_reg_cwtp_profile_max_set(payload, index, max);
1937 mlxsw_reg_cwtp_profile_percent_set(payload, index, probability);
1938}
1939
1940/* CWTPM - Congestion WRED ECN TClass and Pool Mapping
1941 * ---------------------------------------------------
1942 * The CWTPM register maps each egress port and traffic class to profile num.
1943 */
1944#define MLXSW_REG_CWTPM_ID 0x2803
1945#define MLXSW_REG_CWTPM_LEN 0x44
1946
1947MLXSW_REG_DEFINE(cwtpm, MLXSW_REG_CWTPM_ID, MLXSW_REG_CWTPM_LEN);
1948
1949/* reg_cwtpm_local_port
1950 * Local port number
1951 * Not supported for CPU port
1952 * Access: Index
1953 */
1954MLXSW_ITEM32(reg, cwtpm, local_port, 0, 16, 8);
1955
1956/* reg_cwtpm_traffic_class
1957 * Traffic Class to configure
1958 * Access: Index
1959 */
1960MLXSW_ITEM32(reg, cwtpm, traffic_class, 32, 0, 8);
1961
1962/* reg_cwtpm_ew
1963 * Control enablement of WRED for traffic class:
1964 * 0 - Disable
1965 * 1 - Enable
1966 * Access: RW
1967 */
1968MLXSW_ITEM32(reg, cwtpm, ew, 36, 1, 1);
1969
1970/* reg_cwtpm_ee
1971 * Control enablement of ECN for traffic class:
1972 * 0 - Disable
1973 * 1 - Enable
1974 * Access: RW
1975 */
1976MLXSW_ITEM32(reg, cwtpm, ee, 36, 0, 1);
1977
1978/* reg_cwtpm_tcp_g
1979 * TCP Green Profile.
1980 * Index of the profile within {port, traffic class} to use.
1981 * 0 for disabling both WRED and ECN for this type of traffic.
1982 * Access: RW
1983 */
1984MLXSW_ITEM32(reg, cwtpm, tcp_g, 52, 0, 2);
1985
1986/* reg_cwtpm_tcp_y
1987 * TCP Yellow Profile.
1988 * Index of the profile within {port, traffic class} to use.
1989 * 0 for disabling both WRED and ECN for this type of traffic.
1990 * Access: RW
1991 */
1992MLXSW_ITEM32(reg, cwtpm, tcp_y, 56, 16, 2);
1993
1994/* reg_cwtpm_tcp_r
1995 * TCP Red Profile.
1996 * Index of the profile within {port, traffic class} to use.
1997 * 0 for disabling both WRED and ECN for this type of traffic.
1998 * Access: RW
1999 */
2000MLXSW_ITEM32(reg, cwtpm, tcp_r, 56, 0, 2);
2001
2002/* reg_cwtpm_ntcp_g
2003 * Non-TCP Green Profile.
2004 * Index of the profile within {port, traffic class} to use.
2005 * 0 for disabling both WRED and ECN for this type of traffic.
2006 * Access: RW
2007 */
2008MLXSW_ITEM32(reg, cwtpm, ntcp_g, 60, 0, 2);
2009
2010/* reg_cwtpm_ntcp_y
2011 * Non-TCP Yellow Profile.
2012 * Index of the profile within {port, traffic class} to use.
2013 * 0 for disabling both WRED and ECN for this type of traffic.
2014 * Access: RW
2015 */
2016MLXSW_ITEM32(reg, cwtpm, ntcp_y, 64, 16, 2);
2017
2018/* reg_cwtpm_ntcp_r
2019 * Non-TCP Red Profile.
2020 * Index of the profile within {port, traffic class} to use.
2021 * 0 for disabling both WRED and ECN for this type of traffic.
2022 * Access: RW
2023 */
2024MLXSW_ITEM32(reg, cwtpm, ntcp_r, 64, 0, 2);
2025
2026#define MLXSW_REG_CWTPM_RESET_PROFILE 0
2027
2028static inline void mlxsw_reg_cwtpm_pack(char *payload, u8 local_port,
2029 u8 traffic_class, u8 profile,
2030 bool wred, bool ecn)
2031{
2032 MLXSW_REG_ZERO(cwtpm, payload);
2033 mlxsw_reg_cwtpm_local_port_set(payload, local_port);
2034 mlxsw_reg_cwtpm_traffic_class_set(payload, traffic_class);
2035 mlxsw_reg_cwtpm_ew_set(payload, wred);
2036 mlxsw_reg_cwtpm_ee_set(payload, ecn);
2037 mlxsw_reg_cwtpm_tcp_g_set(payload, profile);
2038 mlxsw_reg_cwtpm_tcp_y_set(payload, profile);
2039 mlxsw_reg_cwtpm_tcp_r_set(payload, profile);
2040 mlxsw_reg_cwtpm_ntcp_g_set(payload, profile);
2041 mlxsw_reg_cwtpm_ntcp_y_set(payload, profile);
2042 mlxsw_reg_cwtpm_ntcp_r_set(payload, profile);
2043}
2044
Ido Schimmel7050f432018-07-18 11:14:40 +03002045/* PGCR - Policy-Engine General Configuration Register
2046 * ---------------------------------------------------
2047 * This register configures general Policy-Engine settings.
2048 */
2049#define MLXSW_REG_PGCR_ID 0x3001
2050#define MLXSW_REG_PGCR_LEN 0x20
2051
2052MLXSW_REG_DEFINE(pgcr, MLXSW_REG_PGCR_ID, MLXSW_REG_PGCR_LEN);
2053
2054/* reg_pgcr_default_action_pointer_base
2055 * Default action pointer base. Each region has a default action pointer
2056 * which is equal to default_action_pointer_base + region_id.
2057 * Access: RW
2058 */
2059MLXSW_ITEM32(reg, pgcr, default_action_pointer_base, 0x1C, 0, 24);
2060
2061static inline void mlxsw_reg_pgcr_pack(char *payload, u32 pointer_base)
2062{
2063 MLXSW_REG_ZERO(pgcr, payload);
2064 mlxsw_reg_pgcr_default_action_pointer_base_set(payload, pointer_base);
2065}
2066
Jiri Pirkoaf7170e2017-02-03 10:28:57 +01002067/* PPBT - Policy-Engine Port Binding Table
2068 * ---------------------------------------
2069 * This register is used for configuration of the Port Binding Table.
2070 */
2071#define MLXSW_REG_PPBT_ID 0x3002
2072#define MLXSW_REG_PPBT_LEN 0x14
2073
2074MLXSW_REG_DEFINE(ppbt, MLXSW_REG_PPBT_ID, MLXSW_REG_PPBT_LEN);
2075
2076enum mlxsw_reg_pxbt_e {
2077 MLXSW_REG_PXBT_E_IACL,
2078 MLXSW_REG_PXBT_E_EACL,
2079};
2080
2081/* reg_ppbt_e
2082 * Access: Index
2083 */
2084MLXSW_ITEM32(reg, ppbt, e, 0x00, 31, 1);
2085
2086enum mlxsw_reg_pxbt_op {
2087 MLXSW_REG_PXBT_OP_BIND,
2088 MLXSW_REG_PXBT_OP_UNBIND,
2089};
2090
2091/* reg_ppbt_op
2092 * Access: RW
2093 */
2094MLXSW_ITEM32(reg, ppbt, op, 0x00, 28, 3);
2095
2096/* reg_ppbt_local_port
2097 * Local port. Not including CPU port.
2098 * Access: Index
2099 */
2100MLXSW_ITEM32(reg, ppbt, local_port, 0x00, 16, 8);
2101
2102/* reg_ppbt_g
2103 * group - When set, the binding is of an ACL group. When cleared,
2104 * the binding is of an ACL.
2105 * Must be set to 1 for Spectrum.
2106 * Access: RW
2107 */
2108MLXSW_ITEM32(reg, ppbt, g, 0x10, 31, 1);
2109
2110/* reg_ppbt_acl_info
2111 * ACL/ACL group identifier. If the g bit is set, this field should hold
2112 * the acl_group_id, else it should hold the acl_id.
2113 * Access: RW
2114 */
2115MLXSW_ITEM32(reg, ppbt, acl_info, 0x10, 0, 16);
2116
2117static inline void mlxsw_reg_ppbt_pack(char *payload, enum mlxsw_reg_pxbt_e e,
2118 enum mlxsw_reg_pxbt_op op,
2119 u8 local_port, u16 acl_info)
2120{
2121 MLXSW_REG_ZERO(ppbt, payload);
2122 mlxsw_reg_ppbt_e_set(payload, e);
2123 mlxsw_reg_ppbt_op_set(payload, op);
2124 mlxsw_reg_ppbt_local_port_set(payload, local_port);
2125 mlxsw_reg_ppbt_g_set(payload, true);
2126 mlxsw_reg_ppbt_acl_info_set(payload, acl_info);
2127}
2128
Jiri Pirko3279da42017-02-03 10:28:53 +01002129/* PACL - Policy-Engine ACL Register
2130 * ---------------------------------
2131 * This register is used for configuration of the ACL.
2132 */
2133#define MLXSW_REG_PACL_ID 0x3004
2134#define MLXSW_REG_PACL_LEN 0x70
2135
2136MLXSW_REG_DEFINE(pacl, MLXSW_REG_PACL_ID, MLXSW_REG_PACL_LEN);
2137
2138/* reg_pacl_v
2139 * Valid. Setting the v bit makes the ACL valid. It should not be cleared
2140 * while the ACL is bounded to either a port, VLAN or ACL rule.
2141 * Access: RW
2142 */
2143MLXSW_ITEM32(reg, pacl, v, 0x00, 24, 1);
2144
2145/* reg_pacl_acl_id
2146 * An identifier representing the ACL (managed by software)
2147 * Range 0 .. cap_max_acl_regions - 1
2148 * Access: Index
2149 */
2150MLXSW_ITEM32(reg, pacl, acl_id, 0x08, 0, 16);
2151
2152#define MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN 16
2153
2154/* reg_pacl_tcam_region_info
2155 * Opaque object that represents a TCAM region.
2156 * Obtained through PTAR register.
2157 * Access: RW
2158 */
2159MLXSW_ITEM_BUF(reg, pacl, tcam_region_info, 0x30,
2160 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2161
2162static inline void mlxsw_reg_pacl_pack(char *payload, u16 acl_id,
2163 bool valid, const char *tcam_region_info)
2164{
2165 MLXSW_REG_ZERO(pacl, payload);
2166 mlxsw_reg_pacl_acl_id_set(payload, acl_id);
2167 mlxsw_reg_pacl_v_set(payload, valid);
2168 mlxsw_reg_pacl_tcam_region_info_memcpy_to(payload, tcam_region_info);
2169}
2170
Jiri Pirko10fabef2017-02-03 10:28:54 +01002171/* PAGT - Policy-Engine ACL Group Table
2172 * ------------------------------------
2173 * This register is used for configuration of the ACL Group Table.
2174 */
2175#define MLXSW_REG_PAGT_ID 0x3005
2176#define MLXSW_REG_PAGT_BASE_LEN 0x30
2177#define MLXSW_REG_PAGT_ACL_LEN 4
2178#define MLXSW_REG_PAGT_ACL_MAX_NUM 16
2179#define MLXSW_REG_PAGT_LEN (MLXSW_REG_PAGT_BASE_LEN + \
2180 MLXSW_REG_PAGT_ACL_MAX_NUM * MLXSW_REG_PAGT_ACL_LEN)
2181
2182MLXSW_REG_DEFINE(pagt, MLXSW_REG_PAGT_ID, MLXSW_REG_PAGT_LEN);
2183
2184/* reg_pagt_size
2185 * Number of ACLs in the group.
2186 * Size 0 invalidates a group.
2187 * Range 0 .. cap_max_acl_group_size (hard coded to 16 for now)
2188 * Total number of ACLs in all groups must be lower or equal
2189 * to cap_max_acl_tot_groups
2190 * Note: a group which is binded must not be invalidated
2191 * Access: Index
2192 */
2193MLXSW_ITEM32(reg, pagt, size, 0x00, 0, 8);
2194
2195/* reg_pagt_acl_group_id
2196 * An identifier (numbered from 0..cap_max_acl_groups-1) representing
2197 * the ACL Group identifier (managed by software).
2198 * Access: Index
2199 */
2200MLXSW_ITEM32(reg, pagt, acl_group_id, 0x08, 0, 16);
2201
Jiri Pirko5c661f12019-02-07 11:22:53 +00002202/* reg_pagt_multi
2203 * Multi-ACL
2204 * 0 - This ACL is the last ACL in the multi-ACL
2205 * 1 - This ACL is part of a multi-ACL
2206 * Access: RW
2207 */
2208MLXSW_ITEM32_INDEXED(reg, pagt, multi, 0x30, 31, 1, 0x04, 0x00, false);
2209
Jiri Pirko10fabef2017-02-03 10:28:54 +01002210/* reg_pagt_acl_id
2211 * ACL identifier
2212 * Access: RW
2213 */
2214MLXSW_ITEM32_INDEXED(reg, pagt, acl_id, 0x30, 0, 16, 0x04, 0x00, false);
2215
2216static inline void mlxsw_reg_pagt_pack(char *payload, u16 acl_group_id)
2217{
2218 MLXSW_REG_ZERO(pagt, payload);
2219 mlxsw_reg_pagt_acl_group_id_set(payload, acl_group_id);
2220}
2221
2222static inline void mlxsw_reg_pagt_acl_id_pack(char *payload, int index,
Jiri Pirko5c661f12019-02-07 11:22:53 +00002223 u16 acl_id, bool multi)
Jiri Pirko10fabef2017-02-03 10:28:54 +01002224{
2225 u8 size = mlxsw_reg_pagt_size_get(payload);
2226
2227 if (index >= size)
2228 mlxsw_reg_pagt_size_set(payload, index + 1);
Jiri Pirko5c661f12019-02-07 11:22:53 +00002229 mlxsw_reg_pagt_multi_set(payload, index, multi);
Jiri Pirko10fabef2017-02-03 10:28:54 +01002230 mlxsw_reg_pagt_acl_id_set(payload, index, acl_id);
2231}
2232
Jiri Pirkod9c26612017-02-03 10:28:55 +01002233/* PTAR - Policy-Engine TCAM Allocation Register
2234 * ---------------------------------------------
2235 * This register is used for allocation of regions in the TCAM.
2236 * Note: Query method is not supported on this register.
2237 */
2238#define MLXSW_REG_PTAR_ID 0x3006
2239#define MLXSW_REG_PTAR_BASE_LEN 0x20
2240#define MLXSW_REG_PTAR_KEY_ID_LEN 1
2241#define MLXSW_REG_PTAR_KEY_ID_MAX_NUM 16
2242#define MLXSW_REG_PTAR_LEN (MLXSW_REG_PTAR_BASE_LEN + \
2243 MLXSW_REG_PTAR_KEY_ID_MAX_NUM * MLXSW_REG_PTAR_KEY_ID_LEN)
2244
2245MLXSW_REG_DEFINE(ptar, MLXSW_REG_PTAR_ID, MLXSW_REG_PTAR_LEN);
2246
2247enum mlxsw_reg_ptar_op {
2248 /* allocate a TCAM region */
2249 MLXSW_REG_PTAR_OP_ALLOC,
2250 /* resize a TCAM region */
2251 MLXSW_REG_PTAR_OP_RESIZE,
2252 /* deallocate TCAM region */
2253 MLXSW_REG_PTAR_OP_FREE,
2254 /* test allocation */
2255 MLXSW_REG_PTAR_OP_TEST,
2256};
2257
2258/* reg_ptar_op
2259 * Access: OP
2260 */
2261MLXSW_ITEM32(reg, ptar, op, 0x00, 28, 4);
2262
2263/* reg_ptar_action_set_type
2264 * Type of action set to be used on this region.
Jiri Pirko45e0620d2018-07-08 10:00:15 +03002265 * For Spectrum and Spectrum-2, this is always type 2 - "flexible"
Jiri Pirkod9c26612017-02-03 10:28:55 +01002266 * Access: WO
2267 */
2268MLXSW_ITEM32(reg, ptar, action_set_type, 0x00, 16, 8);
2269
Jiri Pirko45e0620d2018-07-08 10:00:15 +03002270enum mlxsw_reg_ptar_key_type {
2271 MLXSW_REG_PTAR_KEY_TYPE_FLEX = 0x50, /* Spetrum */
2272 MLXSW_REG_PTAR_KEY_TYPE_FLEX2 = 0x51, /* Spectrum-2 */
2273};
2274
Jiri Pirkod9c26612017-02-03 10:28:55 +01002275/* reg_ptar_key_type
2276 * TCAM key type for the region.
Jiri Pirkod9c26612017-02-03 10:28:55 +01002277 * Access: WO
2278 */
2279MLXSW_ITEM32(reg, ptar, key_type, 0x00, 0, 8);
2280
2281/* reg_ptar_region_size
2282 * TCAM region size. When allocating/resizing this is the requested size,
2283 * the response is the actual size. Note that actual size may be
2284 * larger than requested.
2285 * Allowed range 1 .. cap_max_rules-1
2286 * Reserved during op deallocate.
2287 * Access: WO
2288 */
2289MLXSW_ITEM32(reg, ptar, region_size, 0x04, 0, 16);
2290
2291/* reg_ptar_region_id
2292 * Region identifier
2293 * Range 0 .. cap_max_regions-1
2294 * Access: Index
2295 */
2296MLXSW_ITEM32(reg, ptar, region_id, 0x08, 0, 16);
2297
2298/* reg_ptar_tcam_region_info
2299 * Opaque object that represents the TCAM region.
2300 * Returned when allocating a region.
2301 * Provided by software for ACL generation and region deallocation and resize.
2302 * Access: RW
2303 */
2304MLXSW_ITEM_BUF(reg, ptar, tcam_region_info, 0x10,
2305 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2306
2307/* reg_ptar_flexible_key_id
2308 * Identifier of the Flexible Key.
2309 * Only valid if key_type == "FLEX_KEY"
2310 * The key size will be rounded up to one of the following values:
2311 * 9B, 18B, 36B, 54B.
2312 * This field is reserved for in resize operation.
2313 * Access: WO
2314 */
2315MLXSW_ITEM8_INDEXED(reg, ptar, flexible_key_id, 0x20, 0, 8,
2316 MLXSW_REG_PTAR_KEY_ID_LEN, 0x00, false);
2317
2318static inline void mlxsw_reg_ptar_pack(char *payload, enum mlxsw_reg_ptar_op op,
Jiri Pirko45e0620d2018-07-08 10:00:15 +03002319 enum mlxsw_reg_ptar_key_type key_type,
Jiri Pirkod9c26612017-02-03 10:28:55 +01002320 u16 region_size, u16 region_id,
2321 const char *tcam_region_info)
2322{
2323 MLXSW_REG_ZERO(ptar, payload);
2324 mlxsw_reg_ptar_op_set(payload, op);
2325 mlxsw_reg_ptar_action_set_type_set(payload, 2); /* "flexible" */
Jiri Pirko45e0620d2018-07-08 10:00:15 +03002326 mlxsw_reg_ptar_key_type_set(payload, key_type);
Jiri Pirkod9c26612017-02-03 10:28:55 +01002327 mlxsw_reg_ptar_region_size_set(payload, region_size);
2328 mlxsw_reg_ptar_region_id_set(payload, region_id);
2329 mlxsw_reg_ptar_tcam_region_info_memcpy_to(payload, tcam_region_info);
2330}
2331
2332static inline void mlxsw_reg_ptar_key_id_pack(char *payload, int index,
2333 u16 key_id)
2334{
2335 mlxsw_reg_ptar_flexible_key_id_set(payload, index, key_id);
2336}
2337
2338static inline void mlxsw_reg_ptar_unpack(char *payload, char *tcam_region_info)
2339{
2340 mlxsw_reg_ptar_tcam_region_info_memcpy_from(payload, tcam_region_info);
2341}
2342
Jiri Pirkod1206492017-02-03 10:28:59 +01002343/* PPBS - Policy-Engine Policy Based Switching Register
2344 * ----------------------------------------------------
2345 * This register retrieves and sets Policy Based Switching Table entries.
2346 */
2347#define MLXSW_REG_PPBS_ID 0x300C
2348#define MLXSW_REG_PPBS_LEN 0x14
2349
2350MLXSW_REG_DEFINE(ppbs, MLXSW_REG_PPBS_ID, MLXSW_REG_PPBS_LEN);
2351
2352/* reg_ppbs_pbs_ptr
2353 * Index into the PBS table.
2354 * For Spectrum, the index points to the KVD Linear.
2355 * Access: Index
2356 */
2357MLXSW_ITEM32(reg, ppbs, pbs_ptr, 0x08, 0, 24);
2358
2359/* reg_ppbs_system_port
2360 * Unique port identifier for the final destination of the packet.
2361 * Access: RW
2362 */
2363MLXSW_ITEM32(reg, ppbs, system_port, 0x10, 0, 16);
2364
2365static inline void mlxsw_reg_ppbs_pack(char *payload, u32 pbs_ptr,
2366 u16 system_port)
2367{
2368 MLXSW_REG_ZERO(ppbs, payload);
2369 mlxsw_reg_ppbs_pbs_ptr_set(payload, pbs_ptr);
2370 mlxsw_reg_ppbs_system_port_set(payload, system_port);
2371}
2372
Jiri Pirko937b6822017-02-03 10:28:58 +01002373/* PRCR - Policy-Engine Rules Copy Register
2374 * ----------------------------------------
2375 * This register is used for accessing rules within a TCAM region.
2376 */
2377#define MLXSW_REG_PRCR_ID 0x300D
2378#define MLXSW_REG_PRCR_LEN 0x40
2379
2380MLXSW_REG_DEFINE(prcr, MLXSW_REG_PRCR_ID, MLXSW_REG_PRCR_LEN);
2381
2382enum mlxsw_reg_prcr_op {
2383 /* Move rules. Moves the rules from "tcam_region_info" starting
2384 * at offset "offset" to "dest_tcam_region_info"
2385 * at offset "dest_offset."
2386 */
2387 MLXSW_REG_PRCR_OP_MOVE,
2388 /* Copy rules. Copies the rules from "tcam_region_info" starting
2389 * at offset "offset" to "dest_tcam_region_info"
2390 * at offset "dest_offset."
2391 */
2392 MLXSW_REG_PRCR_OP_COPY,
2393};
2394
2395/* reg_prcr_op
2396 * Access: OP
2397 */
2398MLXSW_ITEM32(reg, prcr, op, 0x00, 28, 4);
2399
2400/* reg_prcr_offset
2401 * Offset within the source region to copy/move from.
2402 * Access: Index
2403 */
2404MLXSW_ITEM32(reg, prcr, offset, 0x00, 0, 16);
2405
2406/* reg_prcr_size
2407 * The number of rules to copy/move.
2408 * Access: WO
2409 */
2410MLXSW_ITEM32(reg, prcr, size, 0x04, 0, 16);
2411
2412/* reg_prcr_tcam_region_info
2413 * Opaque object that represents the source TCAM region.
2414 * Access: Index
2415 */
2416MLXSW_ITEM_BUF(reg, prcr, tcam_region_info, 0x10,
2417 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2418
2419/* reg_prcr_dest_offset
2420 * Offset within the source region to copy/move to.
2421 * Access: Index
2422 */
2423MLXSW_ITEM32(reg, prcr, dest_offset, 0x20, 0, 16);
2424
2425/* reg_prcr_dest_tcam_region_info
2426 * Opaque object that represents the destination TCAM region.
2427 * Access: Index
2428 */
2429MLXSW_ITEM_BUF(reg, prcr, dest_tcam_region_info, 0x30,
2430 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2431
2432static inline void mlxsw_reg_prcr_pack(char *payload, enum mlxsw_reg_prcr_op op,
2433 const char *src_tcam_region_info,
2434 u16 src_offset,
2435 const char *dest_tcam_region_info,
2436 u16 dest_offset, u16 size)
2437{
2438 MLXSW_REG_ZERO(prcr, payload);
2439 mlxsw_reg_prcr_op_set(payload, op);
2440 mlxsw_reg_prcr_offset_set(payload, src_offset);
2441 mlxsw_reg_prcr_size_set(payload, size);
2442 mlxsw_reg_prcr_tcam_region_info_memcpy_to(payload,
2443 src_tcam_region_info);
2444 mlxsw_reg_prcr_dest_offset_set(payload, dest_offset);
2445 mlxsw_reg_prcr_dest_tcam_region_info_memcpy_to(payload,
2446 dest_tcam_region_info);
2447}
2448
Jiri Pirkoe3426e12017-02-03 10:29:00 +01002449/* PEFA - Policy-Engine Extended Flexible Action Register
2450 * ------------------------------------------------------
2451 * This register is used for accessing an extended flexible action entry
2452 * in the central KVD Linear Database.
2453 */
2454#define MLXSW_REG_PEFA_ID 0x300F
2455#define MLXSW_REG_PEFA_LEN 0xB0
2456
2457MLXSW_REG_DEFINE(pefa, MLXSW_REG_PEFA_ID, MLXSW_REG_PEFA_LEN);
2458
2459/* reg_pefa_index
2460 * Index in the KVD Linear Centralized Database.
2461 * Access: Index
2462 */
2463MLXSW_ITEM32(reg, pefa, index, 0x00, 0, 24);
2464
Jiri Pirko2d186ed42018-07-18 11:14:35 +03002465/* reg_pefa_a
2466 * Index in the KVD Linear Centralized Database.
2467 * Activity
2468 * For a new entry: set if ca=0, clear if ca=1
2469 * Set if a packet lookup has hit on the specific entry
2470 * Access: RO
2471 */
2472MLXSW_ITEM32(reg, pefa, a, 0x04, 29, 1);
2473
2474/* reg_pefa_ca
2475 * Clear activity
2476 * When write: activity is according to this field
2477 * When read: after reading the activity is cleared according to ca
2478 * Access: OP
2479 */
2480MLXSW_ITEM32(reg, pefa, ca, 0x04, 24, 1);
2481
Yotam Gigi58726562017-09-19 10:00:12 +02002482#define MLXSW_REG_FLEX_ACTION_SET_LEN 0xA8
Jiri Pirkoe3426e12017-02-03 10:29:00 +01002483
2484/* reg_pefa_flex_action_set
2485 * Action-set to perform when rule is matched.
2486 * Must be zero padded if action set is shorter.
2487 * Access: RW
2488 */
Yotam Gigi58726562017-09-19 10:00:12 +02002489MLXSW_ITEM_BUF(reg, pefa, flex_action_set, 0x08, MLXSW_REG_FLEX_ACTION_SET_LEN);
Jiri Pirkoe3426e12017-02-03 10:29:00 +01002490
Jiri Pirko2d186ed42018-07-18 11:14:35 +03002491static inline void mlxsw_reg_pefa_pack(char *payload, u32 index, bool ca,
Jiri Pirkoe3426e12017-02-03 10:29:00 +01002492 const char *flex_action_set)
2493{
2494 MLXSW_REG_ZERO(pefa, payload);
2495 mlxsw_reg_pefa_index_set(payload, index);
Jiri Pirko2d186ed42018-07-18 11:14:35 +03002496 mlxsw_reg_pefa_ca_set(payload, ca);
2497 if (flex_action_set)
2498 mlxsw_reg_pefa_flex_action_set_memcpy_to(payload,
2499 flex_action_set);
2500}
2501
2502static inline void mlxsw_reg_pefa_unpack(char *payload, bool *p_a)
2503{
2504 *p_a = mlxsw_reg_pefa_a_get(payload);
Jiri Pirkoe3426e12017-02-03 10:29:00 +01002505}
2506
Nir Dotana75e41d2018-12-10 07:11:33 +00002507/* PEMRBT - Policy-Engine Multicast Router Binding Table Register
2508 * --------------------------------------------------------------
2509 * This register is used for binding Multicast router to an ACL group
2510 * that serves the MC router.
2511 * This register is not supported by SwitchX/-2 and Spectrum.
2512 */
2513#define MLXSW_REG_PEMRBT_ID 0x3014
2514#define MLXSW_REG_PEMRBT_LEN 0x14
2515
2516MLXSW_REG_DEFINE(pemrbt, MLXSW_REG_PEMRBT_ID, MLXSW_REG_PEMRBT_LEN);
2517
2518enum mlxsw_reg_pemrbt_protocol {
2519 MLXSW_REG_PEMRBT_PROTO_IPV4,
2520 MLXSW_REG_PEMRBT_PROTO_IPV6,
2521};
2522
2523/* reg_pemrbt_protocol
2524 * Access: Index
2525 */
2526MLXSW_ITEM32(reg, pemrbt, protocol, 0x00, 0, 1);
2527
2528/* reg_pemrbt_group_id
2529 * ACL group identifier.
2530 * Range 0..cap_max_acl_groups-1
2531 * Access: RW
2532 */
2533MLXSW_ITEM32(reg, pemrbt, group_id, 0x10, 0, 16);
2534
2535static inline void
2536mlxsw_reg_pemrbt_pack(char *payload, enum mlxsw_reg_pemrbt_protocol protocol,
2537 u16 group_id)
2538{
2539 MLXSW_REG_ZERO(pemrbt, payload);
2540 mlxsw_reg_pemrbt_protocol_set(payload, protocol);
2541 mlxsw_reg_pemrbt_group_id_set(payload, group_id);
2542}
2543
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002544/* PTCE-V2 - Policy-Engine TCAM Entry Register Version 2
2545 * -----------------------------------------------------
2546 * This register is used for accessing rules within a TCAM region.
2547 * It is a new version of PTCE in order to support wider key,
2548 * mask and action within a TCAM region. This register is not supported
2549 * by SwitchX and SwitchX-2.
2550 */
2551#define MLXSW_REG_PTCE2_ID 0x3017
2552#define MLXSW_REG_PTCE2_LEN 0x1D8
2553
2554MLXSW_REG_DEFINE(ptce2, MLXSW_REG_PTCE2_ID, MLXSW_REG_PTCE2_LEN);
2555
2556/* reg_ptce2_v
2557 * Valid.
2558 * Access: RW
2559 */
2560MLXSW_ITEM32(reg, ptce2, v, 0x00, 31, 1);
2561
2562/* reg_ptce2_a
2563 * Activity. Set if a packet lookup has hit on the specific entry.
2564 * To clear the "a" bit, use "clear activity" op or "clear on read" op.
2565 * Access: RO
2566 */
2567MLXSW_ITEM32(reg, ptce2, a, 0x00, 30, 1);
2568
2569enum mlxsw_reg_ptce2_op {
2570 /* Read operation. */
2571 MLXSW_REG_PTCE2_OP_QUERY_READ = 0,
2572 /* clear on read operation. Used to read entry
2573 * and clear Activity bit.
2574 */
2575 MLXSW_REG_PTCE2_OP_QUERY_CLEAR_ON_READ = 1,
2576 /* Write operation. Used to write a new entry to the table.
2577 * All R/W fields are relevant for new entry. Activity bit is set
2578 * for new entries - Note write with v = 0 will delete the entry.
2579 */
2580 MLXSW_REG_PTCE2_OP_WRITE_WRITE = 0,
2581 /* Update action. Only action set will be updated. */
2582 MLXSW_REG_PTCE2_OP_WRITE_UPDATE = 1,
2583 /* Clear activity. A bit is cleared for the entry. */
2584 MLXSW_REG_PTCE2_OP_WRITE_CLEAR_ACTIVITY = 2,
2585};
2586
2587/* reg_ptce2_op
2588 * Access: OP
2589 */
2590MLXSW_ITEM32(reg, ptce2, op, 0x00, 20, 3);
2591
2592/* reg_ptce2_offset
2593 * Access: Index
2594 */
2595MLXSW_ITEM32(reg, ptce2, offset, 0x00, 0, 16);
2596
Jiri Pirko42df8352018-07-08 23:51:24 +03002597/* reg_ptce2_priority
2598 * Priority of the rule, higher values win. The range is 1..cap_kvd_size-1.
2599 * Note: priority does not have to be unique per rule.
2600 * Within a region, higher priority should have lower offset (no limitation
2601 * between regions in a multi-region).
2602 * Access: RW
2603 */
2604MLXSW_ITEM32(reg, ptce2, priority, 0x04, 0, 24);
2605
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002606/* reg_ptce2_tcam_region_info
2607 * Opaque object that represents the TCAM region.
2608 * Access: Index
2609 */
2610MLXSW_ITEM_BUF(reg, ptce2, tcam_region_info, 0x10,
2611 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2612
Ido Schimmelaecefac2018-07-25 09:23:51 +03002613#define MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN 96
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002614
2615/* reg_ptce2_flex_key_blocks
2616 * ACL Key.
2617 * Access: RW
2618 */
2619MLXSW_ITEM_BUF(reg, ptce2, flex_key_blocks, 0x20,
Ido Schimmelaecefac2018-07-25 09:23:51 +03002620 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN);
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002621
2622/* reg_ptce2_mask
2623 * mask- in the same size as key. A bit that is set directs the TCAM
2624 * to compare the corresponding bit in key. A bit that is clear directs
2625 * the TCAM to ignore the corresponding bit in key.
2626 * Access: RW
2627 */
2628MLXSW_ITEM_BUF(reg, ptce2, mask, 0x80,
Ido Schimmelaecefac2018-07-25 09:23:51 +03002629 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN);
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002630
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002631/* reg_ptce2_flex_action_set
2632 * ACL action set.
2633 * Access: RW
2634 */
2635MLXSW_ITEM_BUF(reg, ptce2, flex_action_set, 0xE0,
Yotam Gigi58726562017-09-19 10:00:12 +02002636 MLXSW_REG_FLEX_ACTION_SET_LEN);
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002637
2638static inline void mlxsw_reg_ptce2_pack(char *payload, bool valid,
2639 enum mlxsw_reg_ptce2_op op,
2640 const char *tcam_region_info,
Jiri Pirko42df8352018-07-08 23:51:24 +03002641 u16 offset, u32 priority)
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002642{
2643 MLXSW_REG_ZERO(ptce2, payload);
2644 mlxsw_reg_ptce2_v_set(payload, valid);
2645 mlxsw_reg_ptce2_op_set(payload, op);
2646 mlxsw_reg_ptce2_offset_set(payload, offset);
Jiri Pirko42df8352018-07-08 23:51:24 +03002647 mlxsw_reg_ptce2_priority_set(payload, priority);
Jiri Pirko0171cdec2017-02-03 10:28:56 +01002648 mlxsw_reg_ptce2_tcam_region_info_memcpy_to(payload, tcam_region_info);
2649}
2650
Ido Schimmel8c0d1cd2018-07-25 09:23:52 +03002651/* PERPT - Policy-Engine ERP Table Register
2652 * ----------------------------------------
2653 * This register adds and removes eRPs from the eRP table.
2654 */
2655#define MLXSW_REG_PERPT_ID 0x3021
2656#define MLXSW_REG_PERPT_LEN 0x80
2657
2658MLXSW_REG_DEFINE(perpt, MLXSW_REG_PERPT_ID, MLXSW_REG_PERPT_LEN);
2659
2660/* reg_perpt_erpt_bank
2661 * eRP table bank.
2662 * Range 0 .. cap_max_erp_table_banks - 1
2663 * Access: Index
2664 */
2665MLXSW_ITEM32(reg, perpt, erpt_bank, 0x00, 16, 4);
2666
2667/* reg_perpt_erpt_index
2668 * Index to eRP table within the eRP bank.
2669 * Range is 0 .. cap_max_erp_table_bank_size - 1
2670 * Access: Index
2671 */
2672MLXSW_ITEM32(reg, perpt, erpt_index, 0x00, 0, 8);
2673
2674enum mlxsw_reg_perpt_key_size {
2675 MLXSW_REG_PERPT_KEY_SIZE_2KB,
2676 MLXSW_REG_PERPT_KEY_SIZE_4KB,
2677 MLXSW_REG_PERPT_KEY_SIZE_8KB,
2678 MLXSW_REG_PERPT_KEY_SIZE_12KB,
2679};
2680
2681/* reg_perpt_key_size
2682 * Access: OP
2683 */
2684MLXSW_ITEM32(reg, perpt, key_size, 0x04, 0, 4);
2685
2686/* reg_perpt_bf_bypass
2687 * 0 - The eRP is used only if bloom filter state is set for the given
2688 * rule.
2689 * 1 - The eRP is used regardless of bloom filter state.
2690 * The bypass is an OR condition of region_id or eRP. See PERCR.bf_bypass
2691 * Access: RW
2692 */
2693MLXSW_ITEM32(reg, perpt, bf_bypass, 0x08, 8, 1);
2694
2695/* reg_perpt_erp_id
2696 * eRP ID for use by the rules.
2697 * Access: RW
2698 */
2699MLXSW_ITEM32(reg, perpt, erp_id, 0x08, 0, 4);
2700
2701/* reg_perpt_erpt_base_bank
2702 * Base eRP table bank, points to head of erp_vector
2703 * Range is 0 .. cap_max_erp_table_banks - 1
2704 * Access: OP
2705 */
2706MLXSW_ITEM32(reg, perpt, erpt_base_bank, 0x0C, 16, 4);
2707
2708/* reg_perpt_erpt_base_index
2709 * Base index to eRP table within the eRP bank
2710 * Range is 0 .. cap_max_erp_table_bank_size - 1
2711 * Access: OP
2712 */
2713MLXSW_ITEM32(reg, perpt, erpt_base_index, 0x0C, 0, 8);
2714
2715/* reg_perpt_erp_index_in_vector
2716 * eRP index in the vector.
2717 * Access: OP
2718 */
2719MLXSW_ITEM32(reg, perpt, erp_index_in_vector, 0x10, 0, 4);
2720
2721/* reg_perpt_erp_vector
2722 * eRP vector.
2723 * Access: OP
2724 */
2725MLXSW_ITEM_BIT_ARRAY(reg, perpt, erp_vector, 0x14, 4, 1);
2726
2727/* reg_perpt_mask
2728 * Mask
2729 * 0 - A-TCAM will ignore the bit in key
2730 * 1 - A-TCAM will compare the bit in key
2731 * Access: RW
2732 */
2733MLXSW_ITEM_BUF(reg, perpt, mask, 0x20, MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN);
2734
2735static inline void mlxsw_reg_perpt_erp_vector_pack(char *payload,
2736 unsigned long *erp_vector,
2737 unsigned long size)
2738{
2739 unsigned long bit;
2740
2741 for_each_set_bit(bit, erp_vector, size)
2742 mlxsw_reg_perpt_erp_vector_set(payload, bit, true);
2743}
2744
2745static inline void
2746mlxsw_reg_perpt_pack(char *payload, u8 erpt_bank, u8 erpt_index,
2747 enum mlxsw_reg_perpt_key_size key_size, u8 erp_id,
2748 u8 erpt_base_bank, u8 erpt_base_index, u8 erp_index,
2749 char *mask)
2750{
2751 MLXSW_REG_ZERO(perpt, payload);
2752 mlxsw_reg_perpt_erpt_bank_set(payload, erpt_bank);
2753 mlxsw_reg_perpt_erpt_index_set(payload, erpt_index);
2754 mlxsw_reg_perpt_key_size_set(payload, key_size);
Nir Dotan03ce5bd2018-12-16 08:49:34 +00002755 mlxsw_reg_perpt_bf_bypass_set(payload, false);
Ido Schimmel8c0d1cd2018-07-25 09:23:52 +03002756 mlxsw_reg_perpt_erp_id_set(payload, erp_id);
2757 mlxsw_reg_perpt_erpt_base_bank_set(payload, erpt_base_bank);
2758 mlxsw_reg_perpt_erpt_base_index_set(payload, erpt_base_index);
2759 mlxsw_reg_perpt_erp_index_in_vector_set(payload, erp_index);
2760 mlxsw_reg_perpt_mask_memcpy_to(payload, mask);
2761}
2762
Jiri Pirko33907872018-07-18 11:14:37 +03002763/* PERAR - Policy-Engine Region Association Register
2764 * -------------------------------------------------
2765 * This register associates a hw region for region_id's. Changing on the fly
2766 * is supported by the device.
2767 */
2768#define MLXSW_REG_PERAR_ID 0x3026
2769#define MLXSW_REG_PERAR_LEN 0x08
2770
2771MLXSW_REG_DEFINE(perar, MLXSW_REG_PERAR_ID, MLXSW_REG_PERAR_LEN);
2772
2773/* reg_perar_region_id
2774 * Region identifier
2775 * Range 0 .. cap_max_regions-1
2776 * Access: Index
2777 */
2778MLXSW_ITEM32(reg, perar, region_id, 0x00, 0, 16);
2779
2780static inline unsigned int
2781mlxsw_reg_perar_hw_regions_needed(unsigned int block_num)
2782{
2783 return DIV_ROUND_UP(block_num, 4);
2784}
2785
2786/* reg_perar_hw_region
2787 * HW Region
2788 * Range 0 .. cap_max_regions-1
2789 * Default: hw_region = region_id
2790 * For a 8 key block region, 2 consecutive regions are used
2791 * For a 12 key block region, 3 consecutive regions are used
2792 * Access: RW
2793 */
2794MLXSW_ITEM32(reg, perar, hw_region, 0x04, 0, 16);
2795
2796static inline void mlxsw_reg_perar_pack(char *payload, u16 region_id,
2797 u16 hw_region)
2798{
2799 MLXSW_REG_ZERO(perar, payload);
2800 mlxsw_reg_perar_region_id_set(payload, region_id);
2801 mlxsw_reg_perar_hw_region_set(payload, hw_region);
2802}
2803
Ido Schimmelaecefac2018-07-25 09:23:51 +03002804/* PTCE-V3 - Policy-Engine TCAM Entry Register Version 3
2805 * -----------------------------------------------------
2806 * This register is a new version of PTCE-V2 in order to support the
2807 * A-TCAM. This register is not supported by SwitchX/-2 and Spectrum.
2808 */
2809#define MLXSW_REG_PTCE3_ID 0x3027
2810#define MLXSW_REG_PTCE3_LEN 0xF0
2811
2812MLXSW_REG_DEFINE(ptce3, MLXSW_REG_PTCE3_ID, MLXSW_REG_PTCE3_LEN);
2813
2814/* reg_ptce3_v
2815 * Valid.
2816 * Access: RW
2817 */
2818MLXSW_ITEM32(reg, ptce3, v, 0x00, 31, 1);
2819
2820enum mlxsw_reg_ptce3_op {
2821 /* Write operation. Used to write a new entry to the table.
2822 * All R/W fields are relevant for new entry. Activity bit is set
2823 * for new entries. Write with v = 0 will delete the entry. Must
2824 * not be used if an entry exists.
2825 */
2826 MLXSW_REG_PTCE3_OP_WRITE_WRITE = 0,
2827 /* Update operation */
2828 MLXSW_REG_PTCE3_OP_WRITE_UPDATE = 1,
2829 /* Read operation */
2830 MLXSW_REG_PTCE3_OP_QUERY_READ = 0,
2831};
2832
2833/* reg_ptce3_op
2834 * Access: OP
2835 */
2836MLXSW_ITEM32(reg, ptce3, op, 0x00, 20, 3);
2837
2838/* reg_ptce3_priority
2839 * Priority of the rule. Higher values win.
2840 * For Spectrum-2 range is 1..cap_kvd_size - 1
2841 * Note: Priority does not have to be unique per rule.
2842 * Access: RW
2843 */
2844MLXSW_ITEM32(reg, ptce3, priority, 0x04, 0, 24);
2845
2846/* reg_ptce3_tcam_region_info
2847 * Opaque object that represents the TCAM region.
2848 * Access: Index
2849 */
2850MLXSW_ITEM_BUF(reg, ptce3, tcam_region_info, 0x10,
2851 MLXSW_REG_PXXX_TCAM_REGION_INFO_LEN);
2852
2853/* reg_ptce3_flex2_key_blocks
2854 * ACL key. The key must be masked according to eRP (if exists) or
2855 * according to master mask.
2856 * Access: Index
2857 */
2858MLXSW_ITEM_BUF(reg, ptce3, flex2_key_blocks, 0x20,
2859 MLXSW_REG_PTCEX_FLEX_KEY_BLOCKS_LEN);
2860
2861/* reg_ptce3_erp_id
2862 * eRP ID.
2863 * Access: Index
2864 */
2865MLXSW_ITEM32(reg, ptce3, erp_id, 0x80, 0, 4);
2866
2867/* reg_ptce3_delta_start
2868 * Start point of delta_value and delta_mask, in bits. Must not exceed
2869 * num_key_blocks * 36 - 8. Reserved when delta_mask = 0.
2870 * Access: Index
2871 */
2872MLXSW_ITEM32(reg, ptce3, delta_start, 0x84, 0, 10);
2873
2874/* reg_ptce3_delta_mask
2875 * Delta mask.
2876 * 0 - Ignore relevant bit in delta_value
2877 * 1 - Compare relevant bit in delta_value
2878 * Delta mask must not be set for reserved fields in the key blocks.
2879 * Note: No delta when no eRPs. Thus, for regions with
2880 * PERERP.erpt_pointer_valid = 0 the delta mask must be 0.
2881 * Access: Index
2882 */
2883MLXSW_ITEM32(reg, ptce3, delta_mask, 0x88, 16, 8);
2884
2885/* reg_ptce3_delta_value
2886 * Delta value.
2887 * Bits which are masked by delta_mask must be 0.
2888 * Access: Index
2889 */
2890MLXSW_ITEM32(reg, ptce3, delta_value, 0x88, 0, 8);
2891
2892/* reg_ptce3_prune_vector
2893 * Pruning vector relative to the PERPT.erp_id.
2894 * Used for reducing lookups.
2895 * 0 - NEED: Do a lookup using the eRP.
2896 * 1 - PRUNE: Do not perform a lookup using the eRP.
2897 * Maybe be modified by PEAPBL and PEAPBM.
2898 * Note: In Spectrum-2, a region of 8 key blocks must be set to either
2899 * all 1's or all 0's.
2900 * Access: RW
2901 */
2902MLXSW_ITEM_BIT_ARRAY(reg, ptce3, prune_vector, 0x90, 4, 1);
2903
2904/* reg_ptce3_prune_ctcam
2905 * Pruning on C-TCAM. Used for reducing lookups.
2906 * 0 - NEED: Do a lookup in the C-TCAM.
2907 * 1 - PRUNE: Do not perform a lookup in the C-TCAM.
2908 * Access: RW
2909 */
2910MLXSW_ITEM32(reg, ptce3, prune_ctcam, 0x94, 31, 1);
2911
2912/* reg_ptce3_large_exists
2913 * Large entry key ID exists.
2914 * Within the region:
2915 * 0 - SINGLE: The large_entry_key_id is not currently in use.
2916 * For rule insert: The MSB of the key (blocks 6..11) will be added.
2917 * For rule delete: The MSB of the key will be removed.
2918 * 1 - NON_SINGLE: The large_entry_key_id is currently in use.
2919 * For rule insert: The MSB of the key (blocks 6..11) will not be added.
2920 * For rule delete: The MSB of the key will not be removed.
2921 * Access: WO
2922 */
2923MLXSW_ITEM32(reg, ptce3, large_exists, 0x98, 31, 1);
2924
2925/* reg_ptce3_large_entry_key_id
2926 * Large entry key ID.
2927 * A key for 12 key blocks rules. Reserved when region has less than 12 key
2928 * blocks. Must be different for different keys which have the same common
2929 * 6 key blocks (MSB, blocks 6..11) key within a region.
2930 * Range is 0..cap_max_pe_large_key_id - 1
2931 * Access: RW
2932 */
2933MLXSW_ITEM32(reg, ptce3, large_entry_key_id, 0x98, 0, 24);
2934
2935/* reg_ptce3_action_pointer
2936 * Pointer to action.
2937 * Range is 0..cap_max_kvd_action_sets - 1
2938 * Access: RW
2939 */
2940MLXSW_ITEM32(reg, ptce3, action_pointer, 0xA0, 0, 24);
2941
2942static inline void mlxsw_reg_ptce3_pack(char *payload, bool valid,
2943 enum mlxsw_reg_ptce3_op op,
2944 u32 priority,
2945 const char *tcam_region_info,
2946 const char *key, u8 erp_id,
Jiri Pirkoc22291f2018-11-14 08:22:35 +00002947 u16 delta_start, u8 delta_mask,
2948 u8 delta_value, bool large_exists,
2949 u32 lkey_id, u32 action_pointer)
Ido Schimmelaecefac2018-07-25 09:23:51 +03002950{
2951 MLXSW_REG_ZERO(ptce3, payload);
2952 mlxsw_reg_ptce3_v_set(payload, valid);
2953 mlxsw_reg_ptce3_op_set(payload, op);
2954 mlxsw_reg_ptce3_priority_set(payload, priority);
2955 mlxsw_reg_ptce3_tcam_region_info_memcpy_to(payload, tcam_region_info);
2956 mlxsw_reg_ptce3_flex2_key_blocks_memcpy_to(payload, key);
2957 mlxsw_reg_ptce3_erp_id_set(payload, erp_id);
Jiri Pirkoc22291f2018-11-14 08:22:35 +00002958 mlxsw_reg_ptce3_delta_start_set(payload, delta_start);
2959 mlxsw_reg_ptce3_delta_mask_set(payload, delta_mask);
2960 mlxsw_reg_ptce3_delta_value_set(payload, delta_value);
Ido Schimmelaecefac2018-07-25 09:23:51 +03002961 mlxsw_reg_ptce3_large_exists_set(payload, large_exists);
2962 mlxsw_reg_ptce3_large_entry_key_id_set(payload, lkey_id);
2963 mlxsw_reg_ptce3_action_pointer_set(payload, action_pointer);
2964}
2965
Ido Schimmel481662a2018-07-18 11:14:38 +03002966/* PERCR - Policy-Engine Region Configuration Register
2967 * ---------------------------------------------------
2968 * This register configures the region parameters. The region_id must be
2969 * allocated.
2970 */
2971#define MLXSW_REG_PERCR_ID 0x302A
2972#define MLXSW_REG_PERCR_LEN 0x80
2973
2974MLXSW_REG_DEFINE(percr, MLXSW_REG_PERCR_ID, MLXSW_REG_PERCR_LEN);
2975
2976/* reg_percr_region_id
2977 * Region identifier.
2978 * Range 0..cap_max_regions-1
2979 * Access: Index
2980 */
2981MLXSW_ITEM32(reg, percr, region_id, 0x00, 0, 16);
2982
2983/* reg_percr_atcam_ignore_prune
2984 * Ignore prune_vector by other A-TCAM rules. Used e.g., for a new rule.
2985 * Access: RW
2986 */
2987MLXSW_ITEM32(reg, percr, atcam_ignore_prune, 0x04, 25, 1);
2988
2989/* reg_percr_ctcam_ignore_prune
2990 * Ignore prune_ctcam by other A-TCAM rules. Used e.g., for a new rule.
2991 * Access: RW
2992 */
2993MLXSW_ITEM32(reg, percr, ctcam_ignore_prune, 0x04, 24, 1);
2994
2995/* reg_percr_bf_bypass
2996 * Bloom filter bypass.
2997 * 0 - Bloom filter is used (default)
2998 * 1 - Bloom filter is bypassed. The bypass is an OR condition of
2999 * region_id or eRP. See PERPT.bf_bypass
3000 * Access: RW
3001 */
3002MLXSW_ITEM32(reg, percr, bf_bypass, 0x04, 16, 1);
3003
3004/* reg_percr_master_mask
3005 * Master mask. Logical OR mask of all masks of all rules of a region
3006 * (both A-TCAM and C-TCAM). When there are no eRPs
3007 * (erpt_pointer_valid = 0), then this provides the mask.
3008 * Access: RW
3009 */
3010MLXSW_ITEM_BUF(reg, percr, master_mask, 0x20, 96);
3011
3012static inline void mlxsw_reg_percr_pack(char *payload, u16 region_id)
3013{
3014 MLXSW_REG_ZERO(percr, payload);
3015 mlxsw_reg_percr_region_id_set(payload, region_id);
3016 mlxsw_reg_percr_atcam_ignore_prune_set(payload, false);
3017 mlxsw_reg_percr_ctcam_ignore_prune_set(payload, false);
Nir Dotan03ce5bd2018-12-16 08:49:34 +00003018 mlxsw_reg_percr_bf_bypass_set(payload, false);
Ido Schimmel481662a2018-07-18 11:14:38 +03003019}
3020
Ido Schimmelf1c7d9c2018-07-18 11:14:39 +03003021/* PERERP - Policy-Engine Region eRP Register
3022 * ------------------------------------------
3023 * This register configures the region eRP. The region_id must be
3024 * allocated.
3025 */
3026#define MLXSW_REG_PERERP_ID 0x302B
3027#define MLXSW_REG_PERERP_LEN 0x1C
3028
3029MLXSW_REG_DEFINE(pererp, MLXSW_REG_PERERP_ID, MLXSW_REG_PERERP_LEN);
3030
3031/* reg_pererp_region_id
3032 * Region identifier.
3033 * Range 0..cap_max_regions-1
3034 * Access: Index
3035 */
3036MLXSW_ITEM32(reg, pererp, region_id, 0x00, 0, 16);
3037
3038/* reg_pererp_ctcam_le
3039 * C-TCAM lookup enable. Reserved when erpt_pointer_valid = 0.
3040 * Access: RW
3041 */
3042MLXSW_ITEM32(reg, pererp, ctcam_le, 0x04, 28, 1);
3043
3044/* reg_pererp_erpt_pointer_valid
3045 * erpt_pointer is valid.
3046 * Access: RW
3047 */
3048MLXSW_ITEM32(reg, pererp, erpt_pointer_valid, 0x10, 31, 1);
3049
3050/* reg_pererp_erpt_bank_pointer
3051 * Pointer to eRP table bank. May be modified at any time.
3052 * Range 0..cap_max_erp_table_banks-1
3053 * Reserved when erpt_pointer_valid = 0
3054 */
3055MLXSW_ITEM32(reg, pererp, erpt_bank_pointer, 0x10, 16, 4);
3056
3057/* reg_pererp_erpt_pointer
3058 * Pointer to eRP table within the eRP bank. Can be changed for an
3059 * existing region.
3060 * Range 0..cap_max_erp_table_size-1
3061 * Reserved when erpt_pointer_valid = 0
3062 * Access: RW
3063 */
3064MLXSW_ITEM32(reg, pererp, erpt_pointer, 0x10, 0, 8);
3065
3066/* reg_pererp_erpt_vector
3067 * Vector of allowed eRP indexes starting from erpt_pointer within the
3068 * erpt_bank_pointer. Next entries will be in next bank.
3069 * Note that eRP index is used and not eRP ID.
3070 * Reserved when erpt_pointer_valid = 0
3071 * Access: RW
3072 */
3073MLXSW_ITEM_BIT_ARRAY(reg, pererp, erpt_vector, 0x14, 4, 1);
3074
3075/* reg_pererp_master_rp_id
3076 * Master RP ID. When there are no eRPs, then this provides the eRP ID
3077 * for the lookup. Can be changed for an existing region.
3078 * Reserved when erpt_pointer_valid = 1
3079 * Access: RW
3080 */
3081MLXSW_ITEM32(reg, pererp, master_rp_id, 0x18, 0, 4);
3082
Ido Schimmel91329e22018-07-25 09:23:50 +03003083static inline void mlxsw_reg_pererp_erp_vector_pack(char *payload,
3084 unsigned long *erp_vector,
3085 unsigned long size)
3086{
3087 unsigned long bit;
3088
3089 for_each_set_bit(bit, erp_vector, size)
3090 mlxsw_reg_pererp_erpt_vector_set(payload, bit, true);
3091}
3092
3093static inline void mlxsw_reg_pererp_pack(char *payload, u16 region_id,
3094 bool ctcam_le, bool erpt_pointer_valid,
3095 u8 erpt_bank_pointer, u8 erpt_pointer,
3096 u8 master_rp_id)
Ido Schimmelf1c7d9c2018-07-18 11:14:39 +03003097{
3098 MLXSW_REG_ZERO(pererp, payload);
3099 mlxsw_reg_pererp_region_id_set(payload, region_id);
Ido Schimmel91329e22018-07-25 09:23:50 +03003100 mlxsw_reg_pererp_ctcam_le_set(payload, ctcam_le);
3101 mlxsw_reg_pererp_erpt_pointer_valid_set(payload, erpt_pointer_valid);
3102 mlxsw_reg_pererp_erpt_bank_pointer_set(payload, erpt_bank_pointer);
3103 mlxsw_reg_pererp_erpt_pointer_set(payload, erpt_pointer);
3104 mlxsw_reg_pererp_master_rp_id_set(payload, master_rp_id);
Ido Schimmelf1c7d9c2018-07-18 11:14:39 +03003105}
3106
Nir Dotan418089a2018-12-16 08:49:24 +00003107/* PEABFE - Policy-Engine Algorithmic Bloom Filter Entries Register
3108 * ----------------------------------------------------------------
3109 * This register configures the Bloom filter entries.
3110 */
3111#define MLXSW_REG_PEABFE_ID 0x3022
3112#define MLXSW_REG_PEABFE_BASE_LEN 0x10
3113#define MLXSW_REG_PEABFE_BF_REC_LEN 0x4
3114#define MLXSW_REG_PEABFE_BF_REC_MAX_COUNT 256
3115#define MLXSW_REG_PEABFE_LEN (MLXSW_REG_PEABFE_BASE_LEN + \
3116 MLXSW_REG_PEABFE_BF_REC_LEN * \
3117 MLXSW_REG_PEABFE_BF_REC_MAX_COUNT)
3118
3119MLXSW_REG_DEFINE(peabfe, MLXSW_REG_PEABFE_ID, MLXSW_REG_PEABFE_LEN);
3120
3121/* reg_peabfe_size
3122 * Number of BF entries to be updated.
3123 * Range 1..256
3124 * Access: Op
3125 */
3126MLXSW_ITEM32(reg, peabfe, size, 0x00, 0, 9);
3127
3128/* reg_peabfe_bf_entry_state
3129 * Bloom filter state
3130 * 0 - Clear
3131 * 1 - Set
3132 * Access: RW
3133 */
3134MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_state,
3135 MLXSW_REG_PEABFE_BASE_LEN, 31, 1,
3136 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false);
3137
3138/* reg_peabfe_bf_entry_bank
3139 * Bloom filter bank ID
3140 * Range 0..cap_max_erp_table_banks-1
3141 * Access: Index
3142 */
3143MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_bank,
3144 MLXSW_REG_PEABFE_BASE_LEN, 24, 4,
3145 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false);
3146
3147/* reg_peabfe_bf_entry_index
3148 * Bloom filter entry index
3149 * Range 0..2^cap_max_bf_log-1
3150 * Access: Index
3151 */
3152MLXSW_ITEM32_INDEXED(reg, peabfe, bf_entry_index,
3153 MLXSW_REG_PEABFE_BASE_LEN, 0, 24,
3154 MLXSW_REG_PEABFE_BF_REC_LEN, 0x00, false);
3155
3156static inline void mlxsw_reg_peabfe_pack(char *payload)
3157{
3158 MLXSW_REG_ZERO(peabfe, payload);
3159}
3160
3161static inline void mlxsw_reg_peabfe_rec_pack(char *payload, int rec_index,
3162 u8 state, u8 bank, u32 bf_index)
3163{
3164 u8 num_rec = mlxsw_reg_peabfe_size_get(payload);
3165
3166 if (rec_index >= num_rec)
3167 mlxsw_reg_peabfe_size_set(payload, rec_index + 1);
3168 mlxsw_reg_peabfe_bf_entry_state_set(payload, rec_index, state);
3169 mlxsw_reg_peabfe_bf_entry_bank_set(payload, rec_index, bank);
3170 mlxsw_reg_peabfe_bf_entry_index_set(payload, rec_index, bf_index);
3171}
3172
Jiri Pirkoc33d0cb2018-07-18 11:14:30 +03003173/* IEDR - Infrastructure Entry Delete Register
3174 * ----------------------------------------------------
3175 * This register is used for deleting entries from the entry tables.
3176 * It is legitimate to attempt to delete a nonexisting entry (the device will
3177 * respond as a good flow).
3178 */
3179#define MLXSW_REG_IEDR_ID 0x3804
3180#define MLXSW_REG_IEDR_BASE_LEN 0x10 /* base length, without records */
3181#define MLXSW_REG_IEDR_REC_LEN 0x8 /* record length */
3182#define MLXSW_REG_IEDR_REC_MAX_COUNT 64
3183#define MLXSW_REG_IEDR_LEN (MLXSW_REG_IEDR_BASE_LEN + \
3184 MLXSW_REG_IEDR_REC_LEN * \
3185 MLXSW_REG_IEDR_REC_MAX_COUNT)
3186
3187MLXSW_REG_DEFINE(iedr, MLXSW_REG_IEDR_ID, MLXSW_REG_IEDR_LEN);
3188
3189/* reg_iedr_num_rec
3190 * Number of records.
3191 * Access: OP
3192 */
3193MLXSW_ITEM32(reg, iedr, num_rec, 0x00, 0, 8);
3194
3195/* reg_iedr_rec_type
3196 * Resource type.
3197 * Access: OP
3198 */
3199MLXSW_ITEM32_INDEXED(reg, iedr, rec_type, MLXSW_REG_IEDR_BASE_LEN, 24, 8,
3200 MLXSW_REG_IEDR_REC_LEN, 0x00, false);
3201
3202/* reg_iedr_rec_size
3203 * Size of entries do be deleted. The unit is 1 entry, regardless of entry type.
3204 * Access: OP
3205 */
Ido Schimmelb7f03b02020-04-19 10:01:06 +03003206MLXSW_ITEM32_INDEXED(reg, iedr, rec_size, MLXSW_REG_IEDR_BASE_LEN, 0, 13,
Jiri Pirkoc33d0cb2018-07-18 11:14:30 +03003207 MLXSW_REG_IEDR_REC_LEN, 0x00, false);
3208
3209/* reg_iedr_rec_index_start
3210 * Resource index start.
3211 * Access: OP
3212 */
3213MLXSW_ITEM32_INDEXED(reg, iedr, rec_index_start, MLXSW_REG_IEDR_BASE_LEN, 0, 24,
3214 MLXSW_REG_IEDR_REC_LEN, 0x04, false);
3215
3216static inline void mlxsw_reg_iedr_pack(char *payload)
3217{
3218 MLXSW_REG_ZERO(iedr, payload);
3219}
3220
3221static inline void mlxsw_reg_iedr_rec_pack(char *payload, int rec_index,
3222 u8 rec_type, u16 rec_size,
3223 u32 rec_index_start)
3224{
3225 u8 num_rec = mlxsw_reg_iedr_num_rec_get(payload);
3226
3227 if (rec_index >= num_rec)
3228 mlxsw_reg_iedr_num_rec_set(payload, rec_index + 1);
3229 mlxsw_reg_iedr_rec_type_set(payload, rec_index, rec_type);
3230 mlxsw_reg_iedr_rec_size_set(payload, rec_index, rec_size);
3231 mlxsw_reg_iedr_rec_index_start_set(payload, rec_index, rec_index_start);
3232}
3233
Petr Machata746da422018-07-27 15:26:58 +03003234/* QPTS - QoS Priority Trust State Register
3235 * ----------------------------------------
3236 * This register controls the port policy to calculate the switch priority and
3237 * packet color based on incoming packet fields.
3238 */
3239#define MLXSW_REG_QPTS_ID 0x4002
3240#define MLXSW_REG_QPTS_LEN 0x8
3241
3242MLXSW_REG_DEFINE(qpts, MLXSW_REG_QPTS_ID, MLXSW_REG_QPTS_LEN);
3243
3244/* reg_qpts_local_port
3245 * Local port number.
3246 * Access: Index
3247 *
3248 * Note: CPU port is supported.
3249 */
3250MLXSW_ITEM32(reg, qpts, local_port, 0x00, 16, 8);
3251
3252enum mlxsw_reg_qpts_trust_state {
3253 MLXSW_REG_QPTS_TRUST_STATE_PCP = 1,
3254 MLXSW_REG_QPTS_TRUST_STATE_DSCP = 2, /* For MPLS, trust EXP. */
3255};
3256
3257/* reg_qpts_trust_state
3258 * Trust state for a given port.
3259 * Access: RW
3260 */
3261MLXSW_ITEM32(reg, qpts, trust_state, 0x04, 0, 3);
3262
3263static inline void mlxsw_reg_qpts_pack(char *payload, u8 local_port,
3264 enum mlxsw_reg_qpts_trust_state ts)
3265{
3266 MLXSW_REG_ZERO(qpts, payload);
3267
3268 mlxsw_reg_qpts_local_port_set(payload, local_port);
3269 mlxsw_reg_qpts_trust_state_set(payload, ts);
3270}
3271
Nogah Frankel76a4c7d2016-11-25 10:33:46 +01003272/* QPCR - QoS Policer Configuration Register
3273 * -----------------------------------------
3274 * The QPCR register is used to create policers - that limit
3275 * the rate of bytes or packets via some trap group.
3276 */
3277#define MLXSW_REG_QPCR_ID 0x4004
3278#define MLXSW_REG_QPCR_LEN 0x28
3279
3280MLXSW_REG_DEFINE(qpcr, MLXSW_REG_QPCR_ID, MLXSW_REG_QPCR_LEN);
3281
3282enum mlxsw_reg_qpcr_g {
3283 MLXSW_REG_QPCR_G_GLOBAL = 2,
3284 MLXSW_REG_QPCR_G_STORM_CONTROL = 3,
3285};
3286
3287/* reg_qpcr_g
3288 * The policer type.
3289 * Access: Index
3290 */
3291MLXSW_ITEM32(reg, qpcr, g, 0x00, 14, 2);
3292
3293/* reg_qpcr_pid
3294 * Policer ID.
3295 * Access: Index
3296 */
3297MLXSW_ITEM32(reg, qpcr, pid, 0x00, 0, 14);
3298
Ido Schimmel2b84d7c2020-03-30 22:38:25 +03003299/* reg_qpcr_clear_counter
3300 * Clear counters.
3301 * Access: OP
3302 */
3303MLXSW_ITEM32(reg, qpcr, clear_counter, 0x04, 31, 1);
3304
Nogah Frankel76a4c7d2016-11-25 10:33:46 +01003305/* reg_qpcr_color_aware
3306 * Is the policer aware of colors.
3307 * Must be 0 (unaware) for cpu port.
3308 * Access: RW for unbounded policer. RO for bounded policer.
3309 */
3310MLXSW_ITEM32(reg, qpcr, color_aware, 0x04, 15, 1);
3311
3312/* reg_qpcr_bytes
3313 * Is policer limit is for bytes per sec or packets per sec.
3314 * 0 - packets
3315 * 1 - bytes
3316 * Access: RW for unbounded policer. RO for bounded policer.
3317 */
3318MLXSW_ITEM32(reg, qpcr, bytes, 0x04, 14, 1);
3319
3320enum mlxsw_reg_qpcr_ir_units {
3321 MLXSW_REG_QPCR_IR_UNITS_M,
3322 MLXSW_REG_QPCR_IR_UNITS_K,
3323};
3324
3325/* reg_qpcr_ir_units
3326 * Policer's units for cir and eir fields (for bytes limits only)
3327 * 1 - 10^3
3328 * 0 - 10^6
3329 * Access: OP
3330 */
3331MLXSW_ITEM32(reg, qpcr, ir_units, 0x04, 12, 1);
3332
3333enum mlxsw_reg_qpcr_rate_type {
3334 MLXSW_REG_QPCR_RATE_TYPE_SINGLE = 1,
3335 MLXSW_REG_QPCR_RATE_TYPE_DOUBLE = 2,
3336};
3337
3338/* reg_qpcr_rate_type
3339 * Policer can have one limit (single rate) or 2 limits with specific operation
3340 * for packets that exceed the lower rate but not the upper one.
3341 * (For cpu port must be single rate)
3342 * Access: RW for unbounded policer. RO for bounded policer.
3343 */
3344MLXSW_ITEM32(reg, qpcr, rate_type, 0x04, 8, 2);
3345
3346/* reg_qpc_cbs
3347 * Policer's committed burst size.
3348 * The policer is working with time slices of 50 nano sec. By default every
3349 * slice is granted the proportionate share of the committed rate. If we want to
3350 * allow a slice to exceed that share (while still keeping the rate per sec) we
3351 * can allow burst. The burst size is between the default proportionate share
3352 * (and no lower than 8) to 32Gb. (Even though giving a number higher than the
3353 * committed rate will result in exceeding the rate). The burst size must be a
3354 * log of 2 and will be determined by 2^cbs.
3355 * Access: RW
3356 */
3357MLXSW_ITEM32(reg, qpcr, cbs, 0x08, 24, 6);
3358
3359/* reg_qpcr_cir
3360 * Policer's committed rate.
3361 * The rate used for sungle rate, the lower rate for double rate.
3362 * For bytes limits, the rate will be this value * the unit from ir_units.
3363 * (Resolution error is up to 1%).
3364 * Access: RW
3365 */
3366MLXSW_ITEM32(reg, qpcr, cir, 0x0C, 0, 32);
3367
3368/* reg_qpcr_eir
3369 * Policer's exceed rate.
3370 * The higher rate for double rate, reserved for single rate.
3371 * Lower rate for double rate policer.
3372 * For bytes limits, the rate will be this value * the unit from ir_units.
3373 * (Resolution error is up to 1%).
3374 * Access: RW
3375 */
3376MLXSW_ITEM32(reg, qpcr, eir, 0x10, 0, 32);
3377
3378#define MLXSW_REG_QPCR_DOUBLE_RATE_ACTION 2
3379
3380/* reg_qpcr_exceed_action.
3381 * What to do with packets between the 2 limits for double rate.
3382 * Access: RW for unbounded policer. RO for bounded policer.
3383 */
3384MLXSW_ITEM32(reg, qpcr, exceed_action, 0x14, 0, 4);
3385
3386enum mlxsw_reg_qpcr_action {
3387 /* Discard */
3388 MLXSW_REG_QPCR_ACTION_DISCARD = 1,
3389 /* Forward and set color to red.
3390 * If the packet is intended to cpu port, it will be dropped.
3391 */
3392 MLXSW_REG_QPCR_ACTION_FORWARD = 2,
3393};
3394
3395/* reg_qpcr_violate_action
3396 * What to do with packets that cross the cir limit (for single rate) or the eir
3397 * limit (for double rate).
3398 * Access: RW for unbounded policer. RO for bounded policer.
3399 */
3400MLXSW_ITEM32(reg, qpcr, violate_action, 0x18, 0, 4);
3401
Ido Schimmel2b84d7c2020-03-30 22:38:25 +03003402/* reg_qpcr_violate_count
3403 * Counts the number of times violate_action happened on this PID.
3404 * Access: RW
3405 */
3406MLXSW_ITEM64(reg, qpcr, violate_count, 0x20, 0, 64);
3407
3408#define MLXSW_REG_QPCR_LOWEST_CIR 1
3409#define MLXSW_REG_QPCR_HIGHEST_CIR (2 * 1000 * 1000 * 1000) /* 2Gpps */
3410#define MLXSW_REG_QPCR_LOWEST_CBS 4
3411#define MLXSW_REG_QPCR_HIGHEST_CBS 24
3412
Nogah Frankel76a4c7d2016-11-25 10:33:46 +01003413static inline void mlxsw_reg_qpcr_pack(char *payload, u16 pid,
3414 enum mlxsw_reg_qpcr_ir_units ir_units,
3415 bool bytes, u32 cir, u16 cbs)
3416{
3417 MLXSW_REG_ZERO(qpcr, payload);
3418 mlxsw_reg_qpcr_pid_set(payload, pid);
3419 mlxsw_reg_qpcr_g_set(payload, MLXSW_REG_QPCR_G_GLOBAL);
3420 mlxsw_reg_qpcr_rate_type_set(payload, MLXSW_REG_QPCR_RATE_TYPE_SINGLE);
3421 mlxsw_reg_qpcr_violate_action_set(payload,
3422 MLXSW_REG_QPCR_ACTION_DISCARD);
3423 mlxsw_reg_qpcr_cir_set(payload, cir);
3424 mlxsw_reg_qpcr_ir_units_set(payload, ir_units);
3425 mlxsw_reg_qpcr_bytes_set(payload, bytes);
3426 mlxsw_reg_qpcr_cbs_set(payload, cbs);
3427}
3428
Ido Schimmel2c63a552016-04-06 17:10:07 +02003429/* QTCT - QoS Switch Traffic Class Table
3430 * -------------------------------------
3431 * Configures the mapping between the packet switch priority and the
3432 * traffic class on the transmit port.
3433 */
3434#define MLXSW_REG_QTCT_ID 0x400A
3435#define MLXSW_REG_QTCT_LEN 0x08
3436
Jiri Pirko21978dc2016-10-21 16:07:20 +02003437MLXSW_REG_DEFINE(qtct, MLXSW_REG_QTCT_ID, MLXSW_REG_QTCT_LEN);
Ido Schimmel2c63a552016-04-06 17:10:07 +02003438
3439/* reg_qtct_local_port
3440 * Local port number.
3441 * Access: Index
3442 *
3443 * Note: CPU port is not supported.
3444 */
3445MLXSW_ITEM32(reg, qtct, local_port, 0x00, 16, 8);
3446
3447/* reg_qtct_sub_port
3448 * Virtual port within the physical port.
3449 * Should be set to 0 when virtual ports are not enabled on the port.
3450 * Access: Index
3451 */
3452MLXSW_ITEM32(reg, qtct, sub_port, 0x00, 8, 8);
3453
3454/* reg_qtct_switch_prio
3455 * Switch priority.
3456 * Access: Index
3457 */
3458MLXSW_ITEM32(reg, qtct, switch_prio, 0x00, 0, 4);
3459
3460/* reg_qtct_tclass
3461 * Traffic class.
3462 * Default values:
3463 * switch_prio 0 : tclass 1
3464 * switch_prio 1 : tclass 0
3465 * switch_prio i : tclass i, for i > 1
3466 * Access: RW
3467 */
3468MLXSW_ITEM32(reg, qtct, tclass, 0x04, 0, 4);
3469
3470static inline void mlxsw_reg_qtct_pack(char *payload, u8 local_port,
3471 u8 switch_prio, u8 tclass)
3472{
3473 MLXSW_REG_ZERO(qtct, payload);
3474 mlxsw_reg_qtct_local_port_set(payload, local_port);
3475 mlxsw_reg_qtct_switch_prio_set(payload, switch_prio);
3476 mlxsw_reg_qtct_tclass_set(payload, tclass);
3477}
3478
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003479/* QEEC - QoS ETS Element Configuration Register
3480 * ---------------------------------------------
3481 * Configures the ETS elements.
3482 */
3483#define MLXSW_REG_QEEC_ID 0x400D
Petr Machata8b931822018-10-31 09:56:42 +00003484#define MLXSW_REG_QEEC_LEN 0x20
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003485
Jiri Pirko21978dc2016-10-21 16:07:20 +02003486MLXSW_REG_DEFINE(qeec, MLXSW_REG_QEEC_ID, MLXSW_REG_QEEC_LEN);
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003487
3488/* reg_qeec_local_port
3489 * Local port number.
3490 * Access: Index
3491 *
3492 * Note: CPU port is supported.
3493 */
3494MLXSW_ITEM32(reg, qeec, local_port, 0x00, 16, 8);
3495
3496enum mlxsw_reg_qeec_hr {
Petr Machata9cf9b922019-12-18 14:55:11 +00003497 MLXSW_REG_QEEC_HR_PORT,
3498 MLXSW_REG_QEEC_HR_GROUP,
3499 MLXSW_REG_QEEC_HR_SUBGROUP,
3500 MLXSW_REG_QEEC_HR_TC,
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003501};
3502
3503/* reg_qeec_element_hierarchy
3504 * 0 - Port
3505 * 1 - Group
3506 * 2 - Subgroup
3507 * 3 - Traffic Class
3508 * Access: Index
3509 */
3510MLXSW_ITEM32(reg, qeec, element_hierarchy, 0x04, 16, 4);
3511
3512/* reg_qeec_element_index
3513 * The index of the element in the hierarchy.
3514 * Access: Index
3515 */
3516MLXSW_ITEM32(reg, qeec, element_index, 0x04, 0, 8);
3517
3518/* reg_qeec_next_element_index
3519 * The index of the next (lower) element in the hierarchy.
3520 * Access: RW
3521 *
3522 * Note: Reserved for element_hierarchy 0.
3523 */
3524MLXSW_ITEM32(reg, qeec, next_element_index, 0x08, 0, 8);
3525
Petr Machata8b931822018-10-31 09:56:42 +00003526/* reg_qeec_mise
3527 * Min shaper configuration enable. Enables configuration of the min
3528 * shaper on this ETS element
3529 * 0 - Disable
3530 * 1 - Enable
3531 * Access: RW
3532 */
3533MLXSW_ITEM32(reg, qeec, mise, 0x0C, 31, 1);
3534
Shalom Toledo12f0e2e2019-07-04 10:07:33 +03003535/* reg_qeec_ptps
3536 * PTP shaper
3537 * 0: regular shaper mode
3538 * 1: PTP oriented shaper
3539 * Allowed only for hierarchy 0
3540 * Not supported for CPU port
3541 * Note that ptps mode may affect the shaper rates of all hierarchies
3542 * Supported only on Spectrum-1
3543 * Access: RW
3544 */
3545MLXSW_ITEM32(reg, qeec, ptps, 0x0C, 29, 1);
3546
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003547enum {
3548 MLXSW_REG_QEEC_BYTES_MODE,
3549 MLXSW_REG_QEEC_PACKETS_MODE,
3550};
3551
3552/* reg_qeec_pb
3553 * Packets or bytes mode.
3554 * 0 - Bytes mode
3555 * 1 - Packets mode
3556 * Access: RW
3557 *
3558 * Note: Used for max shaper configuration. For Spectrum, packets mode
3559 * is supported only for traffic classes of CPU port.
3560 */
3561MLXSW_ITEM32(reg, qeec, pb, 0x0C, 28, 1);
3562
Petr Machata8b931822018-10-31 09:56:42 +00003563/* The smallest permitted min shaper rate. */
3564#define MLXSW_REG_QEEC_MIS_MIN 200000 /* Kbps */
3565
3566/* reg_qeec_min_shaper_rate
3567 * Min shaper information rate.
3568 * For CPU port, can only be configured for port hierarchy.
3569 * When in bytes mode, value is specified in units of 1000bps.
3570 * Access: RW
3571 */
3572MLXSW_ITEM32(reg, qeec, min_shaper_rate, 0x0C, 0, 28);
3573
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003574/* reg_qeec_mase
3575 * Max shaper configuration enable. Enables configuration of the max
3576 * shaper on this ETS element.
3577 * 0 - Disable
3578 * 1 - Enable
3579 * Access: RW
3580 */
3581MLXSW_ITEM32(reg, qeec, mase, 0x10, 31, 1);
3582
Petr Machata92afbfe2020-01-24 15:23:11 +02003583/* The largest max shaper value possible to disable the shaper. */
3584#define MLXSW_REG_QEEC_MAS_DIS ((1u << 31) - 1) /* Kbps */
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003585
3586/* reg_qeec_max_shaper_rate
3587 * Max shaper information rate.
3588 * For CPU port, can only be configured for port hierarchy.
3589 * When in bytes mode, value is specified in units of 1000bps.
3590 * Access: RW
3591 */
Ido Schimmelcb851c02020-03-15 10:07:35 +02003592MLXSW_ITEM32(reg, qeec, max_shaper_rate, 0x10, 0, 31);
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003593
3594/* reg_qeec_de
3595 * DWRR configuration enable. Enables configuration of the dwrr and
3596 * dwrr_weight.
3597 * 0 - Disable
3598 * 1 - Enable
3599 * Access: RW
3600 */
3601MLXSW_ITEM32(reg, qeec, de, 0x18, 31, 1);
3602
3603/* reg_qeec_dwrr
3604 * Transmission selection algorithm to use on the link going down from
3605 * the ETS element.
3606 * 0 - Strict priority
3607 * 1 - DWRR
3608 * Access: RW
3609 */
3610MLXSW_ITEM32(reg, qeec, dwrr, 0x18, 15, 1);
3611
3612/* reg_qeec_dwrr_weight
3613 * DWRR weight on the link going down from the ETS element. The
3614 * percentage of bandwidth guaranteed to an ETS element within
3615 * its hierarchy. The sum of all weights across all ETS elements
3616 * within one hierarchy should be equal to 100. Reserved when
3617 * transmission selection algorithm is strict priority.
3618 * Access: RW
3619 */
3620MLXSW_ITEM32(reg, qeec, dwrr_weight, 0x18, 0, 8);
3621
Petr Machata23effa22020-01-24 15:23:10 +02003622/* reg_qeec_max_shaper_bs
3623 * Max shaper burst size
3624 * Burst size is 2^max_shaper_bs * 512 bits
3625 * For Spectrum-1: Range is: 5..25
3626 * For Spectrum-2: Range is: 11..25
3627 * Reserved when ptps = 1
3628 * Access: RW
3629 */
3630MLXSW_ITEM32(reg, qeec, max_shaper_bs, 0x1C, 0, 6);
3631
3632#define MLXSW_REG_QEEC_HIGHEST_SHAPER_BS 25
3633#define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP1 5
3634#define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP2 11
3635#define MLXSW_REG_QEEC_LOWEST_SHAPER_BS_SP3 5
3636
Ido Schimmelb9b7cee2016-04-06 17:10:06 +02003637static inline void mlxsw_reg_qeec_pack(char *payload, u8 local_port,
3638 enum mlxsw_reg_qeec_hr hr, u8 index,
3639 u8 next_index)
3640{
3641 MLXSW_REG_ZERO(qeec, payload);
3642 mlxsw_reg_qeec_local_port_set(payload, local_port);
3643 mlxsw_reg_qeec_element_hierarchy_set(payload, hr);
3644 mlxsw_reg_qeec_element_index_set(payload, index);
3645 mlxsw_reg_qeec_next_element_index_set(payload, next_index);
3646}
3647
Shalom Toledo12f0e2e2019-07-04 10:07:33 +03003648static inline void mlxsw_reg_qeec_ptps_pack(char *payload, u8 local_port,
3649 bool ptps)
3650{
3651 MLXSW_REG_ZERO(qeec, payload);
3652 mlxsw_reg_qeec_local_port_set(payload, local_port);
Petr Machata9cf9b922019-12-18 14:55:11 +00003653 mlxsw_reg_qeec_element_hierarchy_set(payload, MLXSW_REG_QEEC_HR_PORT);
Shalom Toledo12f0e2e2019-07-04 10:07:33 +03003654 mlxsw_reg_qeec_ptps_set(payload, ptps);
3655}
3656
Petr Machatae67131d2018-07-27 15:26:59 +03003657/* QRWE - QoS ReWrite Enable
3658 * -------------------------
3659 * This register configures the rewrite enable per receive port.
3660 */
3661#define MLXSW_REG_QRWE_ID 0x400F
3662#define MLXSW_REG_QRWE_LEN 0x08
3663
3664MLXSW_REG_DEFINE(qrwe, MLXSW_REG_QRWE_ID, MLXSW_REG_QRWE_LEN);
3665
3666/* reg_qrwe_local_port
3667 * Local port number.
3668 * Access: Index
3669 *
3670 * Note: CPU port is supported. No support for router port.
3671 */
3672MLXSW_ITEM32(reg, qrwe, local_port, 0x00, 16, 8);
3673
3674/* reg_qrwe_dscp
3675 * Whether to enable DSCP rewrite (default is 0, don't rewrite).
3676 * Access: RW
3677 */
3678MLXSW_ITEM32(reg, qrwe, dscp, 0x04, 1, 1);
3679
3680/* reg_qrwe_pcp
3681 * Whether to enable PCP and DEI rewrite (default is 0, don't rewrite).
3682 * Access: RW
3683 */
3684MLXSW_ITEM32(reg, qrwe, pcp, 0x04, 0, 1);
3685
3686static inline void mlxsw_reg_qrwe_pack(char *payload, u8 local_port,
3687 bool rewrite_pcp, bool rewrite_dscp)
3688{
3689 MLXSW_REG_ZERO(qrwe, payload);
3690 mlxsw_reg_qrwe_local_port_set(payload, local_port);
3691 mlxsw_reg_qrwe_pcp_set(payload, rewrite_pcp);
3692 mlxsw_reg_qrwe_dscp_set(payload, rewrite_dscp);
3693}
3694
Petr Machata55fb71f2018-07-27 15:27:00 +03003695/* QPDSM - QoS Priority to DSCP Mapping
3696 * ------------------------------------
3697 * QoS Priority to DSCP Mapping Register
3698 */
3699#define MLXSW_REG_QPDSM_ID 0x4011
3700#define MLXSW_REG_QPDSM_BASE_LEN 0x04 /* base length, without records */
3701#define MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN 0x4 /* record length */
3702#define MLXSW_REG_QPDSM_PRIO_ENTRY_REC_MAX_COUNT 16
3703#define MLXSW_REG_QPDSM_LEN (MLXSW_REG_QPDSM_BASE_LEN + \
3704 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN * \
3705 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_MAX_COUNT)
3706
3707MLXSW_REG_DEFINE(qpdsm, MLXSW_REG_QPDSM_ID, MLXSW_REG_QPDSM_LEN);
3708
3709/* reg_qpdsm_local_port
3710 * Local Port. Supported for data packets from CPU port.
3711 * Access: Index
3712 */
3713MLXSW_ITEM32(reg, qpdsm, local_port, 0x00, 16, 8);
3714
3715/* reg_qpdsm_prio_entry_color0_e
3716 * Enable update of the entry for color 0 and a given port.
3717 * Access: WO
3718 */
3719MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color0_e,
3720 MLXSW_REG_QPDSM_BASE_LEN, 31, 1,
3721 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3722
3723/* reg_qpdsm_prio_entry_color0_dscp
3724 * DSCP field in the outer label of the packet for color 0 and a given port.
3725 * Reserved when e=0.
3726 * Access: RW
3727 */
3728MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color0_dscp,
3729 MLXSW_REG_QPDSM_BASE_LEN, 24, 6,
3730 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3731
3732/* reg_qpdsm_prio_entry_color1_e
3733 * Enable update of the entry for color 1 and a given port.
3734 * Access: WO
3735 */
3736MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color1_e,
3737 MLXSW_REG_QPDSM_BASE_LEN, 23, 1,
3738 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3739
3740/* reg_qpdsm_prio_entry_color1_dscp
3741 * DSCP field in the outer label of the packet for color 1 and a given port.
3742 * Reserved when e=0.
3743 * Access: RW
3744 */
3745MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color1_dscp,
3746 MLXSW_REG_QPDSM_BASE_LEN, 16, 6,
3747 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3748
3749/* reg_qpdsm_prio_entry_color2_e
3750 * Enable update of the entry for color 2 and a given port.
3751 * Access: WO
3752 */
3753MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color2_e,
3754 MLXSW_REG_QPDSM_BASE_LEN, 15, 1,
3755 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3756
3757/* reg_qpdsm_prio_entry_color2_dscp
3758 * DSCP field in the outer label of the packet for color 2 and a given port.
3759 * Reserved when e=0.
3760 * Access: RW
3761 */
3762MLXSW_ITEM32_INDEXED(reg, qpdsm, prio_entry_color2_dscp,
3763 MLXSW_REG_QPDSM_BASE_LEN, 8, 6,
3764 MLXSW_REG_QPDSM_PRIO_ENTRY_REC_LEN, 0x00, false);
3765
3766static inline void mlxsw_reg_qpdsm_pack(char *payload, u8 local_port)
3767{
3768 MLXSW_REG_ZERO(qpdsm, payload);
3769 mlxsw_reg_qpdsm_local_port_set(payload, local_port);
3770}
3771
3772static inline void
3773mlxsw_reg_qpdsm_prio_pack(char *payload, unsigned short prio, u8 dscp)
3774{
3775 mlxsw_reg_qpdsm_prio_entry_color0_e_set(payload, prio, 1);
3776 mlxsw_reg_qpdsm_prio_entry_color0_dscp_set(payload, prio, dscp);
3777 mlxsw_reg_qpdsm_prio_entry_color1_e_set(payload, prio, 1);
3778 mlxsw_reg_qpdsm_prio_entry_color1_dscp_set(payload, prio, dscp);
3779 mlxsw_reg_qpdsm_prio_entry_color2_e_set(payload, prio, 1);
3780 mlxsw_reg_qpdsm_prio_entry_color2_dscp_set(payload, prio, dscp);
3781}
3782
Petr Machatad8446882019-12-29 13:48:27 +02003783/* QPDP - QoS Port DSCP to Priority Mapping Register
3784 * -------------------------------------------------
3785 * This register controls the port default Switch Priority and Color. The
3786 * default Switch Priority and Color are used for frames where the trust state
3787 * uses default values. All member ports of a LAG should be configured with the
3788 * same default values.
3789 */
3790#define MLXSW_REG_QPDP_ID 0x4007
3791#define MLXSW_REG_QPDP_LEN 0x8
3792
3793MLXSW_REG_DEFINE(qpdp, MLXSW_REG_QPDP_ID, MLXSW_REG_QPDP_LEN);
3794
3795/* reg_qpdp_local_port
3796 * Local Port. Supported for data packets from CPU port.
3797 * Access: Index
3798 */
3799MLXSW_ITEM32(reg, qpdp, local_port, 0x00, 16, 8);
3800
3801/* reg_qpdp_switch_prio
3802 * Default port Switch Priority (default 0)
3803 * Access: RW
3804 */
3805MLXSW_ITEM32(reg, qpdp, switch_prio, 0x04, 0, 4);
3806
3807static inline void mlxsw_reg_qpdp_pack(char *payload, u8 local_port,
3808 u8 switch_prio)
3809{
3810 MLXSW_REG_ZERO(qpdp, payload);
3811 mlxsw_reg_qpdp_local_port_set(payload, local_port);
3812 mlxsw_reg_qpdp_switch_prio_set(payload, switch_prio);
3813}
3814
Petr Machata02837d72018-07-27 15:26:57 +03003815/* QPDPM - QoS Port DSCP to Priority Mapping Register
3816 * --------------------------------------------------
3817 * This register controls the mapping from DSCP field to
3818 * Switch Priority for IP packets.
3819 */
3820#define MLXSW_REG_QPDPM_ID 0x4013
3821#define MLXSW_REG_QPDPM_BASE_LEN 0x4 /* base length, without records */
3822#define MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN 0x2 /* record length */
3823#define MLXSW_REG_QPDPM_DSCP_ENTRY_REC_MAX_COUNT 64
3824#define MLXSW_REG_QPDPM_LEN (MLXSW_REG_QPDPM_BASE_LEN + \
3825 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN * \
3826 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_MAX_COUNT)
3827
3828MLXSW_REG_DEFINE(qpdpm, MLXSW_REG_QPDPM_ID, MLXSW_REG_QPDPM_LEN);
3829
3830/* reg_qpdpm_local_port
3831 * Local Port. Supported for data packets from CPU port.
3832 * Access: Index
3833 */
3834MLXSW_ITEM32(reg, qpdpm, local_port, 0x00, 16, 8);
3835
3836/* reg_qpdpm_dscp_e
3837 * Enable update of the specific entry. When cleared, the switch_prio and color
3838 * fields are ignored and the previous switch_prio and color values are
3839 * preserved.
3840 * Access: WO
3841 */
3842MLXSW_ITEM16_INDEXED(reg, qpdpm, dscp_entry_e, MLXSW_REG_QPDPM_BASE_LEN, 15, 1,
3843 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN, 0x00, false);
3844
3845/* reg_qpdpm_dscp_prio
3846 * The new Switch Priority value for the relevant DSCP value.
3847 * Access: RW
3848 */
3849MLXSW_ITEM16_INDEXED(reg, qpdpm, dscp_entry_prio,
3850 MLXSW_REG_QPDPM_BASE_LEN, 0, 4,
3851 MLXSW_REG_QPDPM_DSCP_ENTRY_REC_LEN, 0x00, false);
3852
3853static inline void mlxsw_reg_qpdpm_pack(char *payload, u8 local_port)
3854{
3855 MLXSW_REG_ZERO(qpdpm, payload);
3856 mlxsw_reg_qpdpm_local_port_set(payload, local_port);
3857}
3858
3859static inline void
3860mlxsw_reg_qpdpm_dscp_pack(char *payload, unsigned short dscp, u8 prio)
3861{
3862 mlxsw_reg_qpdpm_dscp_entry_e_set(payload, dscp, 1);
3863 mlxsw_reg_qpdpm_dscp_entry_prio_set(payload, dscp, prio);
3864}
3865
Petr Machata671ae8a2018-08-05 09:03:06 +03003866/* QTCTM - QoS Switch Traffic Class Table is Multicast-Aware Register
3867 * ------------------------------------------------------------------
3868 * This register configures if the Switch Priority to Traffic Class mapping is
3869 * based on Multicast packet indication. If so, then multicast packets will get
3870 * a Traffic Class that is plus (cap_max_tclass_data/2) the value configured by
3871 * QTCT.
3872 * By default, Switch Priority to Traffic Class mapping is not based on
3873 * Multicast packet indication.
3874 */
3875#define MLXSW_REG_QTCTM_ID 0x401A
3876#define MLXSW_REG_QTCTM_LEN 0x08
3877
3878MLXSW_REG_DEFINE(qtctm, MLXSW_REG_QTCTM_ID, MLXSW_REG_QTCTM_LEN);
3879
3880/* reg_qtctm_local_port
3881 * Local port number.
3882 * No support for CPU port.
3883 * Access: Index
3884 */
3885MLXSW_ITEM32(reg, qtctm, local_port, 0x00, 16, 8);
3886
3887/* reg_qtctm_mc
3888 * Multicast Mode
3889 * Whether Switch Priority to Traffic Class mapping is based on Multicast packet
3890 * indication (default is 0, not based on Multicast packet indication).
3891 */
3892MLXSW_ITEM32(reg, qtctm, mc, 0x04, 0, 1);
3893
3894static inline void
3895mlxsw_reg_qtctm_pack(char *payload, u8 local_port, bool mc)
3896{
3897 MLXSW_REG_ZERO(qtctm, payload);
3898 mlxsw_reg_qtctm_local_port_set(payload, local_port);
3899 mlxsw_reg_qtctm_mc_set(payload, mc);
3900}
3901
Shalom Toledo71147502019-07-04 10:07:35 +03003902/* QPSC - QoS PTP Shaper Configuration Register
3903 * --------------------------------------------
3904 * The QPSC allows advanced configuration of the shapers when QEEC.ptps=1.
3905 * Supported only on Spectrum-1.
3906 */
3907#define MLXSW_REG_QPSC_ID 0x401B
3908#define MLXSW_REG_QPSC_LEN 0x28
3909
3910MLXSW_REG_DEFINE(qpsc, MLXSW_REG_QPSC_ID, MLXSW_REG_QPSC_LEN);
3911
3912enum mlxsw_reg_qpsc_port_speed {
3913 MLXSW_REG_QPSC_PORT_SPEED_100M,
3914 MLXSW_REG_QPSC_PORT_SPEED_1G,
3915 MLXSW_REG_QPSC_PORT_SPEED_10G,
3916 MLXSW_REG_QPSC_PORT_SPEED_25G,
3917};
3918
3919/* reg_qpsc_port_speed
3920 * Port speed.
3921 * Access: Index
3922 */
3923MLXSW_ITEM32(reg, qpsc, port_speed, 0x00, 0, 4);
3924
3925/* reg_qpsc_shaper_time_exp
3926 * The base-time-interval for updating the shapers tokens (for all hierarchies).
3927 * shaper_update_rate = 2 ^ shaper_time_exp * (1 + shaper_time_mantissa) * 32nSec
3928 * shaper_rate = 64bit * shaper_inc / shaper_update_rate
3929 * Access: RW
3930 */
3931MLXSW_ITEM32(reg, qpsc, shaper_time_exp, 0x04, 16, 4);
3932
3933/* reg_qpsc_shaper_time_mantissa
3934 * The base-time-interval for updating the shapers tokens (for all hierarchies).
3935 * shaper_update_rate = 2 ^ shaper_time_exp * (1 + shaper_time_mantissa) * 32nSec
3936 * shaper_rate = 64bit * shaper_inc / shaper_update_rate
3937 * Access: RW
3938 */
3939MLXSW_ITEM32(reg, qpsc, shaper_time_mantissa, 0x04, 0, 5);
3940
3941/* reg_qpsc_shaper_inc
3942 * Number of tokens added to shaper on each update.
3943 * Units of 8B.
3944 * Access: RW
3945 */
3946MLXSW_ITEM32(reg, qpsc, shaper_inc, 0x08, 0, 5);
3947
3948/* reg_qpsc_shaper_bs
3949 * Max shaper Burst size.
3950 * Burst size is 2 ^ max_shaper_bs * 512 [bits]
3951 * Range is: 5..25 (from 2KB..2GB)
3952 * Access: RW
3953 */
3954MLXSW_ITEM32(reg, qpsc, shaper_bs, 0x0C, 0, 6);
3955
3956/* reg_qpsc_ptsc_we
3957 * Write enable to port_to_shaper_credits.
3958 * Access: WO
3959 */
3960MLXSW_ITEM32(reg, qpsc, ptsc_we, 0x10, 31, 1);
3961
3962/* reg_qpsc_port_to_shaper_credits
3963 * For split ports: range 1..57
3964 * For non-split ports: range 1..112
3965 * Written only when ptsc_we is set.
3966 * Access: RW
3967 */
3968MLXSW_ITEM32(reg, qpsc, port_to_shaper_credits, 0x10, 0, 8);
3969
3970/* reg_qpsc_ing_timestamp_inc
3971 * Ingress timestamp increment.
3972 * 2's complement.
3973 * The timestamp of MTPPTR at ingress will be incremented by this value. Global
3974 * value for all ports.
3975 * Same units as used by MTPPTR.
3976 * Access: RW
3977 */
3978MLXSW_ITEM32(reg, qpsc, ing_timestamp_inc, 0x20, 0, 32);
3979
3980/* reg_qpsc_egr_timestamp_inc
3981 * Egress timestamp increment.
3982 * 2's complement.
3983 * The timestamp of MTPPTR at egress will be incremented by this value. Global
3984 * value for all ports.
3985 * Same units as used by MTPPTR.
3986 * Access: RW
3987 */
3988MLXSW_ITEM32(reg, qpsc, egr_timestamp_inc, 0x24, 0, 32);
3989
3990static inline void
3991mlxsw_reg_qpsc_pack(char *payload, enum mlxsw_reg_qpsc_port_speed port_speed,
3992 u8 shaper_time_exp, u8 shaper_time_mantissa, u8 shaper_inc,
3993 u8 shaper_bs, u8 port_to_shaper_credits,
3994 int ing_timestamp_inc, int egr_timestamp_inc)
3995{
3996 MLXSW_REG_ZERO(qpsc, payload);
3997 mlxsw_reg_qpsc_port_speed_set(payload, port_speed);
3998 mlxsw_reg_qpsc_shaper_time_exp_set(payload, shaper_time_exp);
3999 mlxsw_reg_qpsc_shaper_time_mantissa_set(payload, shaper_time_mantissa);
4000 mlxsw_reg_qpsc_shaper_inc_set(payload, shaper_inc);
4001 mlxsw_reg_qpsc_shaper_bs_set(payload, shaper_bs);
4002 mlxsw_reg_qpsc_ptsc_we_set(payload, true);
4003 mlxsw_reg_qpsc_port_to_shaper_credits_set(payload, port_to_shaper_credits);
4004 mlxsw_reg_qpsc_ing_timestamp_inc_set(payload, ing_timestamp_inc);
4005 mlxsw_reg_qpsc_egr_timestamp_inc_set(payload, egr_timestamp_inc);
4006}
4007
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004008/* PMLP - Ports Module to Local Port Register
4009 * ------------------------------------------
4010 * Configures the assignment of modules to local ports.
4011 */
4012#define MLXSW_REG_PMLP_ID 0x5002
4013#define MLXSW_REG_PMLP_LEN 0x40
4014
Jiri Pirko21978dc2016-10-21 16:07:20 +02004015MLXSW_REG_DEFINE(pmlp, MLXSW_REG_PMLP_ID, MLXSW_REG_PMLP_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004016
4017/* reg_pmlp_rxtx
4018 * 0 - Tx value is used for both Tx and Rx.
4019 * 1 - Rx value is taken from a separte field.
4020 * Access: RW
4021 */
4022MLXSW_ITEM32(reg, pmlp, rxtx, 0x00, 31, 1);
4023
4024/* reg_pmlp_local_port
4025 * Local port number.
4026 * Access: Index
4027 */
4028MLXSW_ITEM32(reg, pmlp, local_port, 0x00, 16, 8);
4029
4030/* reg_pmlp_width
4031 * 0 - Unmap local port.
4032 * 1 - Lane 0 is used.
4033 * 2 - Lanes 0 and 1 are used.
4034 * 4 - Lanes 0, 1, 2 and 3 are used.
Jiri Pirko94e76832019-10-31 11:42:06 +02004035 * 8 - Lanes 0-7 are used.
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004036 * Access: RW
4037 */
4038MLXSW_ITEM32(reg, pmlp, width, 0x00, 0, 8);
4039
4040/* reg_pmlp_module
4041 * Module number.
4042 * Access: RW
4043 */
Ido Schimmelbbeeda22016-01-27 15:20:26 +01004044MLXSW_ITEM32_INDEXED(reg, pmlp, module, 0x04, 0, 8, 0x04, 0x00, false);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004045
4046/* reg_pmlp_tx_lane
4047 * Tx Lane. When rxtx field is cleared, this field is used for Rx as well.
4048 * Access: RW
4049 */
Jiri Pirko94e76832019-10-31 11:42:06 +02004050MLXSW_ITEM32_INDEXED(reg, pmlp, tx_lane, 0x04, 16, 4, 0x04, 0x00, false);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004051
4052/* reg_pmlp_rx_lane
4053 * Rx Lane. When rxtx field is cleared, this field is ignored and Rx lane is
4054 * equal to Tx lane.
4055 * Access: RW
4056 */
Jiri Pirko94e76832019-10-31 11:42:06 +02004057MLXSW_ITEM32_INDEXED(reg, pmlp, rx_lane, 0x04, 24, 4, 0x04, 0x00, false);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004058
4059static inline void mlxsw_reg_pmlp_pack(char *payload, u8 local_port)
4060{
4061 MLXSW_REG_ZERO(pmlp, payload);
4062 mlxsw_reg_pmlp_local_port_set(payload, local_port);
4063}
4064
4065/* PMTU - Port MTU Register
4066 * ------------------------
4067 * Configures and reports the port MTU.
4068 */
4069#define MLXSW_REG_PMTU_ID 0x5003
4070#define MLXSW_REG_PMTU_LEN 0x10
4071
Jiri Pirko21978dc2016-10-21 16:07:20 +02004072MLXSW_REG_DEFINE(pmtu, MLXSW_REG_PMTU_ID, MLXSW_REG_PMTU_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004073
4074/* reg_pmtu_local_port
4075 * Local port number.
4076 * Access: Index
4077 */
4078MLXSW_ITEM32(reg, pmtu, local_port, 0x00, 16, 8);
4079
4080/* reg_pmtu_max_mtu
4081 * Maximum MTU.
4082 * When port type (e.g. Ethernet) is configured, the relevant MTU is
4083 * reported, otherwise the minimum between the max_mtu of the different
4084 * types is reported.
4085 * Access: RO
4086 */
4087MLXSW_ITEM32(reg, pmtu, max_mtu, 0x04, 16, 16);
4088
4089/* reg_pmtu_admin_mtu
4090 * MTU value to set port to. Must be smaller or equal to max_mtu.
4091 * Note: If port type is Infiniband, then port must be disabled, when its
4092 * MTU is set.
4093 * Access: RW
4094 */
4095MLXSW_ITEM32(reg, pmtu, admin_mtu, 0x08, 16, 16);
4096
4097/* reg_pmtu_oper_mtu
4098 * The actual MTU configured on the port. Packets exceeding this size
4099 * will be dropped.
4100 * Note: In Ethernet and FC oper_mtu == admin_mtu, however, in Infiniband
4101 * oper_mtu might be smaller than admin_mtu.
4102 * Access: RO
4103 */
4104MLXSW_ITEM32(reg, pmtu, oper_mtu, 0x0C, 16, 16);
4105
4106static inline void mlxsw_reg_pmtu_pack(char *payload, u8 local_port,
4107 u16 new_mtu)
4108{
4109 MLXSW_REG_ZERO(pmtu, payload);
4110 mlxsw_reg_pmtu_local_port_set(payload, local_port);
4111 mlxsw_reg_pmtu_max_mtu_set(payload, 0);
4112 mlxsw_reg_pmtu_admin_mtu_set(payload, new_mtu);
4113 mlxsw_reg_pmtu_oper_mtu_set(payload, 0);
4114}
4115
4116/* PTYS - Port Type and Speed Register
4117 * -----------------------------------
4118 * Configures and reports the port speed type.
4119 *
4120 * Note: When set while the link is up, the changes will not take effect
4121 * until the port transitions from down to up state.
4122 */
4123#define MLXSW_REG_PTYS_ID 0x5004
4124#define MLXSW_REG_PTYS_LEN 0x40
4125
Jiri Pirko21978dc2016-10-21 16:07:20 +02004126MLXSW_REG_DEFINE(ptys, MLXSW_REG_PTYS_ID, MLXSW_REG_PTYS_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004127
Tal Bar8e1ed732018-03-21 09:34:06 +02004128/* an_disable_admin
4129 * Auto negotiation disable administrative configuration
4130 * 0 - Device doesn't support AN disable.
4131 * 1 - Device supports AN disable.
4132 * Access: RW
4133 */
4134MLXSW_ITEM32(reg, ptys, an_disable_admin, 0x00, 30, 1);
4135
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004136/* reg_ptys_local_port
4137 * Local port number.
4138 * Access: Index
4139 */
4140MLXSW_ITEM32(reg, ptys, local_port, 0x00, 16, 8);
4141
Elad Raz79417702016-10-28 21:35:53 +02004142#define MLXSW_REG_PTYS_PROTO_MASK_IB BIT(0)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004143#define MLXSW_REG_PTYS_PROTO_MASK_ETH BIT(2)
4144
4145/* reg_ptys_proto_mask
4146 * Protocol mask. Indicates which protocol is used.
4147 * 0 - Infiniband.
4148 * 1 - Fibre Channel.
4149 * 2 - Ethernet.
4150 * Access: Index
4151 */
4152MLXSW_ITEM32(reg, ptys, proto_mask, 0x00, 0, 3);
4153
Ido Schimmel4149b972016-09-12 13:26:24 +02004154enum {
4155 MLXSW_REG_PTYS_AN_STATUS_NA,
4156 MLXSW_REG_PTYS_AN_STATUS_OK,
4157 MLXSW_REG_PTYS_AN_STATUS_FAIL,
4158};
4159
4160/* reg_ptys_an_status
4161 * Autonegotiation status.
4162 * Access: RO
4163 */
4164MLXSW_ITEM32(reg, ptys, an_status, 0x04, 28, 4);
4165
Shalom Toledo9ce84392019-02-22 13:56:44 +00004166#define MLXSW_REG_PTYS_EXT_ETH_SPEED_SGMII_100M BIT(0)
4167#define MLXSW_REG_PTYS_EXT_ETH_SPEED_1000BASE_X_SGMII BIT(1)
4168#define MLXSW_REG_PTYS_EXT_ETH_SPEED_2_5GBASE_X_2_5GMII BIT(2)
4169#define MLXSW_REG_PTYS_EXT_ETH_SPEED_5GBASE_R BIT(3)
4170#define MLXSW_REG_PTYS_EXT_ETH_SPEED_XFI_XAUI_1_10G BIT(4)
4171#define MLXSW_REG_PTYS_EXT_ETH_SPEED_XLAUI_4_XLPPI_4_40G BIT(5)
4172#define MLXSW_REG_PTYS_EXT_ETH_SPEED_25GAUI_1_25GBASE_CR_KR BIT(6)
4173#define MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_2_LAUI_2_50GBASE_CR2_KR2 BIT(7)
4174#define MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_1_LAUI_1_50GBASE_CR_KR BIT(8)
4175#define MLXSW_REG_PTYS_EXT_ETH_SPEED_CAUI_4_100GBASE_CR4_KR4 BIT(9)
4176#define MLXSW_REG_PTYS_EXT_ETH_SPEED_100GAUI_2_100GBASE_CR2_KR2 BIT(10)
4177#define MLXSW_REG_PTYS_EXT_ETH_SPEED_200GAUI_4_200GBASE_CR4_KR4 BIT(12)
Jiri Pirko5bd29b92019-10-12 18:27:58 +02004178#define MLXSW_REG_PTYS_EXT_ETH_SPEED_400GAUI_8 BIT(15)
Shalom Toledo9ce84392019-02-22 13:56:44 +00004179
4180/* reg_ptys_ext_eth_proto_cap
4181 * Extended Ethernet port supported speeds and protocols.
4182 * Access: RO
4183 */
4184MLXSW_ITEM32(reg, ptys, ext_eth_proto_cap, 0x08, 0, 32);
4185
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004186#define MLXSW_REG_PTYS_ETH_SPEED_SGMII BIT(0)
4187#define MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX BIT(1)
4188#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 BIT(2)
4189#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 BIT(3)
4190#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR BIT(4)
4191#define MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2 BIT(5)
4192#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 BIT(6)
4193#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 BIT(7)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004194#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR BIT(12)
4195#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR BIT(13)
4196#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR BIT(14)
4197#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 BIT(15)
4198#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4 BIT(16)
Ido Schimmelb9d66a32016-09-12 13:26:27 +02004199#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_SR2 BIT(18)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004200#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 BIT(19)
4201#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 BIT(20)
4202#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 BIT(21)
4203#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 BIT(22)
4204#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4 BIT(23)
4205#define MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX BIT(24)
4206#define MLXSW_REG_PTYS_ETH_SPEED_100BASE_T BIT(25)
4207#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T BIT(26)
4208#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR BIT(27)
4209#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR BIT(28)
4210#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR BIT(29)
4211#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 BIT(30)
4212#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2 BIT(31)
4213
4214/* reg_ptys_eth_proto_cap
4215 * Ethernet port supported speeds and protocols.
4216 * Access: RO
4217 */
4218MLXSW_ITEM32(reg, ptys, eth_proto_cap, 0x0C, 0, 32);
4219
Elad Raz79417702016-10-28 21:35:53 +02004220/* reg_ptys_ib_link_width_cap
4221 * IB port supported widths.
4222 * Access: RO
4223 */
4224MLXSW_ITEM32(reg, ptys, ib_link_width_cap, 0x10, 16, 16);
4225
4226#define MLXSW_REG_PTYS_IB_SPEED_SDR BIT(0)
4227#define MLXSW_REG_PTYS_IB_SPEED_DDR BIT(1)
4228#define MLXSW_REG_PTYS_IB_SPEED_QDR BIT(2)
4229#define MLXSW_REG_PTYS_IB_SPEED_FDR10 BIT(3)
4230#define MLXSW_REG_PTYS_IB_SPEED_FDR BIT(4)
4231#define MLXSW_REG_PTYS_IB_SPEED_EDR BIT(5)
4232
4233/* reg_ptys_ib_proto_cap
4234 * IB port supported speeds and protocols.
4235 * Access: RO
4236 */
4237MLXSW_ITEM32(reg, ptys, ib_proto_cap, 0x10, 0, 16);
4238
Shalom Toledo9ce84392019-02-22 13:56:44 +00004239/* reg_ptys_ext_eth_proto_admin
4240 * Extended speed and protocol to set port to.
4241 * Access: RW
4242 */
4243MLXSW_ITEM32(reg, ptys, ext_eth_proto_admin, 0x14, 0, 32);
4244
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004245/* reg_ptys_eth_proto_admin
4246 * Speed and protocol to set port to.
4247 * Access: RW
4248 */
4249MLXSW_ITEM32(reg, ptys, eth_proto_admin, 0x18, 0, 32);
4250
Elad Raz79417702016-10-28 21:35:53 +02004251/* reg_ptys_ib_link_width_admin
4252 * IB width to set port to.
4253 * Access: RW
4254 */
4255MLXSW_ITEM32(reg, ptys, ib_link_width_admin, 0x1C, 16, 16);
4256
4257/* reg_ptys_ib_proto_admin
4258 * IB speeds and protocols to set port to.
4259 * Access: RW
4260 */
4261MLXSW_ITEM32(reg, ptys, ib_proto_admin, 0x1C, 0, 16);
4262
Shalom Toledo9ce84392019-02-22 13:56:44 +00004263/* reg_ptys_ext_eth_proto_oper
4264 * The extended current speed and protocol configured for the port.
4265 * Access: RO
4266 */
4267MLXSW_ITEM32(reg, ptys, ext_eth_proto_oper, 0x20, 0, 32);
4268
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004269/* reg_ptys_eth_proto_oper
4270 * The current speed and protocol configured for the port.
4271 * Access: RO
4272 */
4273MLXSW_ITEM32(reg, ptys, eth_proto_oper, 0x24, 0, 32);
4274
Elad Raz79417702016-10-28 21:35:53 +02004275/* reg_ptys_ib_link_width_oper
4276 * The current IB width to set port to.
4277 * Access: RO
4278 */
4279MLXSW_ITEM32(reg, ptys, ib_link_width_oper, 0x28, 16, 16);
4280
4281/* reg_ptys_ib_proto_oper
4282 * The current IB speed and protocol.
4283 * Access: RO
4284 */
4285MLXSW_ITEM32(reg, ptys, ib_proto_oper, 0x28, 0, 16);
4286
Shalom Toledo1e2f66e2019-02-22 13:56:38 +00004287enum mlxsw_reg_ptys_connector_type {
4288 MLXSW_REG_PTYS_CONNECTOR_TYPE_UNKNOWN_OR_NO_CONNECTOR,
4289 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_NONE,
4290 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_TP,
4291 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_AUI,
4292 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_BNC,
4293 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_MII,
4294 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_FIBRE,
4295 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_DA,
4296 MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_OTHER,
4297};
4298
4299/* reg_ptys_connector_type
4300 * Connector type indication.
4301 * Access: RO
4302 */
4303MLXSW_ITEM32(reg, ptys, connector_type, 0x2C, 0, 4);
4304
Elad Raz401c8b42016-10-28 21:35:52 +02004305static inline void mlxsw_reg_ptys_eth_pack(char *payload, u8 local_port,
Tal Bar8e1ed732018-03-21 09:34:06 +02004306 u32 proto_admin, bool autoneg)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004307{
4308 MLXSW_REG_ZERO(ptys, payload);
4309 mlxsw_reg_ptys_local_port_set(payload, local_port);
4310 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_ETH);
4311 mlxsw_reg_ptys_eth_proto_admin_set(payload, proto_admin);
Tal Bar8e1ed732018-03-21 09:34:06 +02004312 mlxsw_reg_ptys_an_disable_admin_set(payload, !autoneg);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004313}
4314
Shalom Toledo9ce84392019-02-22 13:56:44 +00004315static inline void mlxsw_reg_ptys_ext_eth_pack(char *payload, u8 local_port,
4316 u32 proto_admin, bool autoneg)
4317{
4318 MLXSW_REG_ZERO(ptys, payload);
4319 mlxsw_reg_ptys_local_port_set(payload, local_port);
4320 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_ETH);
4321 mlxsw_reg_ptys_ext_eth_proto_admin_set(payload, proto_admin);
4322 mlxsw_reg_ptys_an_disable_admin_set(payload, !autoneg);
4323}
4324
Elad Raz401c8b42016-10-28 21:35:52 +02004325static inline void mlxsw_reg_ptys_eth_unpack(char *payload,
4326 u32 *p_eth_proto_cap,
Shalom Toledoe6f66f52019-02-22 13:56:41 +00004327 u32 *p_eth_proto_admin,
Elad Raz401c8b42016-10-28 21:35:52 +02004328 u32 *p_eth_proto_oper)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004329{
4330 if (p_eth_proto_cap)
Shalom Toledo1dc3c0a2019-02-22 13:56:42 +00004331 *p_eth_proto_cap =
4332 mlxsw_reg_ptys_eth_proto_cap_get(payload);
Shalom Toledoe6f66f52019-02-22 13:56:41 +00004333 if (p_eth_proto_admin)
Shalom Toledo1dc3c0a2019-02-22 13:56:42 +00004334 *p_eth_proto_admin =
4335 mlxsw_reg_ptys_eth_proto_admin_get(payload);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004336 if (p_eth_proto_oper)
Shalom Toledo1dc3c0a2019-02-22 13:56:42 +00004337 *p_eth_proto_oper =
4338 mlxsw_reg_ptys_eth_proto_oper_get(payload);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004339}
4340
Shalom Toledo9ce84392019-02-22 13:56:44 +00004341static inline void mlxsw_reg_ptys_ext_eth_unpack(char *payload,
4342 u32 *p_eth_proto_cap,
4343 u32 *p_eth_proto_admin,
4344 u32 *p_eth_proto_oper)
4345{
4346 if (p_eth_proto_cap)
4347 *p_eth_proto_cap =
4348 mlxsw_reg_ptys_ext_eth_proto_cap_get(payload);
4349 if (p_eth_proto_admin)
4350 *p_eth_proto_admin =
4351 mlxsw_reg_ptys_ext_eth_proto_admin_get(payload);
4352 if (p_eth_proto_oper)
4353 *p_eth_proto_oper =
4354 mlxsw_reg_ptys_ext_eth_proto_oper_get(payload);
4355}
4356
Elad Raz79417702016-10-28 21:35:53 +02004357static inline void mlxsw_reg_ptys_ib_pack(char *payload, u8 local_port,
4358 u16 proto_admin, u16 link_width)
4359{
4360 MLXSW_REG_ZERO(ptys, payload);
4361 mlxsw_reg_ptys_local_port_set(payload, local_port);
4362 mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_IB);
4363 mlxsw_reg_ptys_ib_proto_admin_set(payload, proto_admin);
4364 mlxsw_reg_ptys_ib_link_width_admin_set(payload, link_width);
4365}
4366
4367static inline void mlxsw_reg_ptys_ib_unpack(char *payload, u16 *p_ib_proto_cap,
4368 u16 *p_ib_link_width_cap,
4369 u16 *p_ib_proto_oper,
4370 u16 *p_ib_link_width_oper)
4371{
4372 if (p_ib_proto_cap)
4373 *p_ib_proto_cap = mlxsw_reg_ptys_ib_proto_cap_get(payload);
4374 if (p_ib_link_width_cap)
4375 *p_ib_link_width_cap =
4376 mlxsw_reg_ptys_ib_link_width_cap_get(payload);
4377 if (p_ib_proto_oper)
4378 *p_ib_proto_oper = mlxsw_reg_ptys_ib_proto_oper_get(payload);
4379 if (p_ib_link_width_oper)
4380 *p_ib_link_width_oper =
4381 mlxsw_reg_ptys_ib_link_width_oper_get(payload);
4382}
4383
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004384/* PPAD - Port Physical Address Register
4385 * -------------------------------------
4386 * The PPAD register configures the per port physical MAC address.
4387 */
4388#define MLXSW_REG_PPAD_ID 0x5005
4389#define MLXSW_REG_PPAD_LEN 0x10
4390
Jiri Pirko21978dc2016-10-21 16:07:20 +02004391MLXSW_REG_DEFINE(ppad, MLXSW_REG_PPAD_ID, MLXSW_REG_PPAD_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004392
4393/* reg_ppad_single_base_mac
4394 * 0: base_mac, local port should be 0 and mac[7:0] is
4395 * reserved. HW will set incremental
4396 * 1: single_mac - mac of the local_port
4397 * Access: RW
4398 */
4399MLXSW_ITEM32(reg, ppad, single_base_mac, 0x00, 28, 1);
4400
4401/* reg_ppad_local_port
4402 * port number, if single_base_mac = 0 then local_port is reserved
4403 * Access: RW
4404 */
4405MLXSW_ITEM32(reg, ppad, local_port, 0x00, 16, 8);
4406
4407/* reg_ppad_mac
4408 * If single_base_mac = 0 - base MAC address, mac[7:0] is reserved.
4409 * If single_base_mac = 1 - the per port MAC address
4410 * Access: RW
4411 */
4412MLXSW_ITEM_BUF(reg, ppad, mac, 0x02, 6);
4413
4414static inline void mlxsw_reg_ppad_pack(char *payload, bool single_base_mac,
4415 u8 local_port)
4416{
4417 MLXSW_REG_ZERO(ppad, payload);
4418 mlxsw_reg_ppad_single_base_mac_set(payload, !!single_base_mac);
4419 mlxsw_reg_ppad_local_port_set(payload, local_port);
4420}
4421
4422/* PAOS - Ports Administrative and Operational Status Register
4423 * -----------------------------------------------------------
4424 * Configures and retrieves per port administrative and operational status.
4425 */
4426#define MLXSW_REG_PAOS_ID 0x5006
4427#define MLXSW_REG_PAOS_LEN 0x10
4428
Jiri Pirko21978dc2016-10-21 16:07:20 +02004429MLXSW_REG_DEFINE(paos, MLXSW_REG_PAOS_ID, MLXSW_REG_PAOS_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004430
4431/* reg_paos_swid
4432 * Switch partition ID with which to associate the port.
4433 * Note: while external ports uses unique local port numbers (and thus swid is
4434 * redundant), router ports use the same local port number where swid is the
4435 * only indication for the relevant port.
4436 * Access: Index
4437 */
4438MLXSW_ITEM32(reg, paos, swid, 0x00, 24, 8);
4439
4440/* reg_paos_local_port
4441 * Local port number.
4442 * Access: Index
4443 */
4444MLXSW_ITEM32(reg, paos, local_port, 0x00, 16, 8);
4445
4446/* reg_paos_admin_status
4447 * Port administrative state (the desired state of the port):
4448 * 1 - Up.
4449 * 2 - Down.
4450 * 3 - Up once. This means that in case of link failure, the port won't go
4451 * into polling mode, but will wait to be re-enabled by software.
4452 * 4 - Disabled by system. Can only be set by hardware.
4453 * Access: RW
4454 */
4455MLXSW_ITEM32(reg, paos, admin_status, 0x00, 8, 4);
4456
4457/* reg_paos_oper_status
4458 * Port operational state (the current state):
4459 * 1 - Up.
4460 * 2 - Down.
4461 * 3 - Down by port failure. This means that the device will not let the
4462 * port up again until explicitly specified by software.
4463 * Access: RO
4464 */
4465MLXSW_ITEM32(reg, paos, oper_status, 0x00, 0, 4);
4466
4467/* reg_paos_ase
4468 * Admin state update enabled.
4469 * Access: WO
4470 */
4471MLXSW_ITEM32(reg, paos, ase, 0x04, 31, 1);
4472
4473/* reg_paos_ee
4474 * Event update enable. If this bit is set, event generation will be
4475 * updated based on the e field.
4476 * Access: WO
4477 */
4478MLXSW_ITEM32(reg, paos, ee, 0x04, 30, 1);
4479
4480/* reg_paos_e
4481 * Event generation on operational state change:
4482 * 0 - Do not generate event.
4483 * 1 - Generate Event.
4484 * 2 - Generate Single Event.
4485 * Access: RW
4486 */
4487MLXSW_ITEM32(reg, paos, e, 0x04, 0, 2);
4488
4489static inline void mlxsw_reg_paos_pack(char *payload, u8 local_port,
4490 enum mlxsw_port_admin_status status)
4491{
4492 MLXSW_REG_ZERO(paos, payload);
4493 mlxsw_reg_paos_swid_set(payload, 0);
4494 mlxsw_reg_paos_local_port_set(payload, local_port);
4495 mlxsw_reg_paos_admin_status_set(payload, status);
4496 mlxsw_reg_paos_oper_status_set(payload, 0);
4497 mlxsw_reg_paos_ase_set(payload, 1);
4498 mlxsw_reg_paos_ee_set(payload, 1);
4499 mlxsw_reg_paos_e_set(payload, 1);
4500}
4501
Ido Schimmel6f253d82016-04-06 17:10:12 +02004502/* PFCC - Ports Flow Control Configuration Register
4503 * ------------------------------------------------
4504 * Configures and retrieves the per port flow control configuration.
4505 */
4506#define MLXSW_REG_PFCC_ID 0x5007
4507#define MLXSW_REG_PFCC_LEN 0x20
4508
Jiri Pirko21978dc2016-10-21 16:07:20 +02004509MLXSW_REG_DEFINE(pfcc, MLXSW_REG_PFCC_ID, MLXSW_REG_PFCC_LEN);
Ido Schimmel6f253d82016-04-06 17:10:12 +02004510
4511/* reg_pfcc_local_port
4512 * Local port number.
4513 * Access: Index
4514 */
4515MLXSW_ITEM32(reg, pfcc, local_port, 0x00, 16, 8);
4516
4517/* reg_pfcc_pnat
4518 * Port number access type. Determines the way local_port is interpreted:
4519 * 0 - Local port number.
4520 * 1 - IB / label port number.
4521 * Access: Index
4522 */
4523MLXSW_ITEM32(reg, pfcc, pnat, 0x00, 14, 2);
4524
4525/* reg_pfcc_shl_cap
4526 * Send to higher layers capabilities:
4527 * 0 - No capability of sending Pause and PFC frames to higher layers.
4528 * 1 - Device has capability of sending Pause and PFC frames to higher
4529 * layers.
4530 * Access: RO
4531 */
4532MLXSW_ITEM32(reg, pfcc, shl_cap, 0x00, 1, 1);
4533
4534/* reg_pfcc_shl_opr
4535 * Send to higher layers operation:
4536 * 0 - Pause and PFC frames are handled by the port (default).
4537 * 1 - Pause and PFC frames are handled by the port and also sent to
4538 * higher layers. Only valid if shl_cap = 1.
4539 * Access: RW
4540 */
4541MLXSW_ITEM32(reg, pfcc, shl_opr, 0x00, 0, 1);
4542
4543/* reg_pfcc_ppan
4544 * Pause policy auto negotiation.
4545 * 0 - Disabled. Generate / ignore Pause frames based on pptx / pprtx.
4546 * 1 - Enabled. When auto-negotiation is performed, set the Pause policy
4547 * based on the auto-negotiation resolution.
4548 * Access: RW
4549 *
4550 * Note: The auto-negotiation advertisement is set according to pptx and
4551 * pprtx. When PFC is set on Tx / Rx, ppan must be set to 0.
4552 */
4553MLXSW_ITEM32(reg, pfcc, ppan, 0x04, 28, 4);
4554
4555/* reg_pfcc_prio_mask_tx
4556 * Bit per priority indicating if Tx flow control policy should be
4557 * updated based on bit pfctx.
4558 * Access: WO
4559 */
4560MLXSW_ITEM32(reg, pfcc, prio_mask_tx, 0x04, 16, 8);
4561
4562/* reg_pfcc_prio_mask_rx
4563 * Bit per priority indicating if Rx flow control policy should be
4564 * updated based on bit pfcrx.
4565 * Access: WO
4566 */
4567MLXSW_ITEM32(reg, pfcc, prio_mask_rx, 0x04, 0, 8);
4568
4569/* reg_pfcc_pptx
4570 * Admin Pause policy on Tx.
4571 * 0 - Never generate Pause frames (default).
4572 * 1 - Generate Pause frames according to Rx buffer threshold.
4573 * Access: RW
4574 */
4575MLXSW_ITEM32(reg, pfcc, pptx, 0x08, 31, 1);
4576
4577/* reg_pfcc_aptx
4578 * Active (operational) Pause policy on Tx.
4579 * 0 - Never generate Pause frames.
4580 * 1 - Generate Pause frames according to Rx buffer threshold.
4581 * Access: RO
4582 */
4583MLXSW_ITEM32(reg, pfcc, aptx, 0x08, 30, 1);
4584
4585/* reg_pfcc_pfctx
4586 * Priority based flow control policy on Tx[7:0]. Per-priority bit mask:
4587 * 0 - Never generate priority Pause frames on the specified priority
4588 * (default).
4589 * 1 - Generate priority Pause frames according to Rx buffer threshold on
4590 * the specified priority.
4591 * Access: RW
4592 *
4593 * Note: pfctx and pptx must be mutually exclusive.
4594 */
4595MLXSW_ITEM32(reg, pfcc, pfctx, 0x08, 16, 8);
4596
4597/* reg_pfcc_pprx
4598 * Admin Pause policy on Rx.
4599 * 0 - Ignore received Pause frames (default).
4600 * 1 - Respect received Pause frames.
4601 * Access: RW
4602 */
4603MLXSW_ITEM32(reg, pfcc, pprx, 0x0C, 31, 1);
4604
4605/* reg_pfcc_aprx
4606 * Active (operational) Pause policy on Rx.
4607 * 0 - Ignore received Pause frames.
4608 * 1 - Respect received Pause frames.
4609 * Access: RO
4610 */
4611MLXSW_ITEM32(reg, pfcc, aprx, 0x0C, 30, 1);
4612
4613/* reg_pfcc_pfcrx
4614 * Priority based flow control policy on Rx[7:0]. Per-priority bit mask:
4615 * 0 - Ignore incoming priority Pause frames on the specified priority
4616 * (default).
4617 * 1 - Respect incoming priority Pause frames on the specified priority.
4618 * Access: RW
4619 */
4620MLXSW_ITEM32(reg, pfcc, pfcrx, 0x0C, 16, 8);
4621
Ido Schimmeld81a6bd2016-04-06 17:10:16 +02004622#define MLXSW_REG_PFCC_ALL_PRIO 0xFF
4623
4624static inline void mlxsw_reg_pfcc_prio_pack(char *payload, u8 pfc_en)
4625{
4626 mlxsw_reg_pfcc_prio_mask_tx_set(payload, MLXSW_REG_PFCC_ALL_PRIO);
4627 mlxsw_reg_pfcc_prio_mask_rx_set(payload, MLXSW_REG_PFCC_ALL_PRIO);
4628 mlxsw_reg_pfcc_pfctx_set(payload, pfc_en);
4629 mlxsw_reg_pfcc_pfcrx_set(payload, pfc_en);
4630}
4631
Ido Schimmel6f253d82016-04-06 17:10:12 +02004632static inline void mlxsw_reg_pfcc_pack(char *payload, u8 local_port)
4633{
4634 MLXSW_REG_ZERO(pfcc, payload);
4635 mlxsw_reg_pfcc_local_port_set(payload, local_port);
4636}
4637
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004638/* PPCNT - Ports Performance Counters Register
4639 * -------------------------------------------
4640 * The PPCNT register retrieves per port performance counters.
4641 */
4642#define MLXSW_REG_PPCNT_ID 0x5008
4643#define MLXSW_REG_PPCNT_LEN 0x100
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004644#define MLXSW_REG_PPCNT_COUNTERS_OFFSET 0x08
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004645
Jiri Pirko21978dc2016-10-21 16:07:20 +02004646MLXSW_REG_DEFINE(ppcnt, MLXSW_REG_PPCNT_ID, MLXSW_REG_PPCNT_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004647
4648/* reg_ppcnt_swid
4649 * For HCA: must be always 0.
4650 * Switch partition ID to associate port with.
4651 * Switch partitions are numbered from 0 to 7 inclusively.
4652 * Switch partition 254 indicates stacking ports.
4653 * Switch partition 255 indicates all switch partitions.
4654 * Only valid on Set() operation with local_port=255.
4655 * Access: Index
4656 */
4657MLXSW_ITEM32(reg, ppcnt, swid, 0x00, 24, 8);
4658
4659/* reg_ppcnt_local_port
4660 * Local port number.
4661 * 255 indicates all ports on the device, and is only allowed
4662 * for Set() operation.
4663 * Access: Index
4664 */
4665MLXSW_ITEM32(reg, ppcnt, local_port, 0x00, 16, 8);
4666
4667/* reg_ppcnt_pnat
4668 * Port number access type:
4669 * 0 - Local port number
4670 * 1 - IB port number
4671 * Access: Index
4672 */
4673MLXSW_ITEM32(reg, ppcnt, pnat, 0x00, 14, 2);
4674
Ido Schimmel34dba0a2016-04-06 17:10:15 +02004675enum mlxsw_reg_ppcnt_grp {
4676 MLXSW_REG_PPCNT_IEEE_8023_CNT = 0x0,
Shalom Toledobae4e102018-11-18 16:43:03 +00004677 MLXSW_REG_PPCNT_RFC_2863_CNT = 0x1,
Jiri Pirko1222d152018-07-15 10:45:42 +03004678 MLXSW_REG_PPCNT_RFC_2819_CNT = 0x2,
Shalom Toledobae4e102018-11-18 16:43:03 +00004679 MLXSW_REG_PPCNT_RFC_3635_CNT = 0x3,
Yuval Mintz0afc1222017-11-06 07:23:46 +01004680 MLXSW_REG_PPCNT_EXT_CNT = 0x5,
Shalom Toledobae4e102018-11-18 16:43:03 +00004681 MLXSW_REG_PPCNT_DISCARD_CNT = 0x6,
Ido Schimmel34dba0a2016-04-06 17:10:15 +02004682 MLXSW_REG_PPCNT_PRIO_CNT = 0x10,
Ido Schimmeldf4750e2016-07-19 15:35:54 +02004683 MLXSW_REG_PPCNT_TC_CNT = 0x11,
Yuval Mintz0afc1222017-11-06 07:23:46 +01004684 MLXSW_REG_PPCNT_TC_CONG_TC = 0x13,
Ido Schimmel34dba0a2016-04-06 17:10:15 +02004685};
4686
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004687/* reg_ppcnt_grp
4688 * Performance counter group.
4689 * Group 63 indicates all groups. Only valid on Set() operation with
4690 * clr bit set.
4691 * 0x0: IEEE 802.3 Counters
4692 * 0x1: RFC 2863 Counters
4693 * 0x2: RFC 2819 Counters
4694 * 0x3: RFC 3635 Counters
4695 * 0x5: Ethernet Extended Counters
Shalom Toledobae4e102018-11-18 16:43:03 +00004696 * 0x6: Ethernet Discard Counters
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004697 * 0x8: Link Level Retransmission Counters
4698 * 0x10: Per Priority Counters
4699 * 0x11: Per Traffic Class Counters
4700 * 0x12: Physical Layer Counters
Yuval Mintz0afc1222017-11-06 07:23:46 +01004701 * 0x13: Per Traffic Class Congestion Counters
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004702 * Access: Index
4703 */
4704MLXSW_ITEM32(reg, ppcnt, grp, 0x00, 0, 6);
4705
4706/* reg_ppcnt_clr
4707 * Clear counters. Setting the clr bit will reset the counter value
4708 * for all counters in the counter group. This bit can be set
4709 * for both Set() and Get() operation.
4710 * Access: OP
4711 */
4712MLXSW_ITEM32(reg, ppcnt, clr, 0x04, 31, 1);
4713
4714/* reg_ppcnt_prio_tc
4715 * Priority for counter set that support per priority, valid values: 0-7.
4716 * Traffic class for counter set that support per traffic class,
4717 * valid values: 0- cap_max_tclass-1 .
4718 * For HCA: cap_max_tclass is always 8.
4719 * Otherwise must be 0.
4720 * Access: Index
4721 */
4722MLXSW_ITEM32(reg, ppcnt, prio_tc, 0x04, 0, 5);
4723
Ido Schimmel34dba0a2016-04-06 17:10:15 +02004724/* Ethernet IEEE 802.3 Counter Group */
4725
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004726/* reg_ppcnt_a_frames_transmitted_ok
4727 * Access: RO
4728 */
4729MLXSW_ITEM64(reg, ppcnt, a_frames_transmitted_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004730 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004731
4732/* reg_ppcnt_a_frames_received_ok
4733 * Access: RO
4734 */
4735MLXSW_ITEM64(reg, ppcnt, a_frames_received_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004736 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004737
4738/* reg_ppcnt_a_frame_check_sequence_errors
4739 * Access: RO
4740 */
4741MLXSW_ITEM64(reg, ppcnt, a_frame_check_sequence_errors,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004742 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004743
4744/* reg_ppcnt_a_alignment_errors
4745 * Access: RO
4746 */
4747MLXSW_ITEM64(reg, ppcnt, a_alignment_errors,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004748 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x18, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004749
4750/* reg_ppcnt_a_octets_transmitted_ok
4751 * Access: RO
4752 */
4753MLXSW_ITEM64(reg, ppcnt, a_octets_transmitted_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004754 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004755
4756/* reg_ppcnt_a_octets_received_ok
4757 * Access: RO
4758 */
4759MLXSW_ITEM64(reg, ppcnt, a_octets_received_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004760 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004761
4762/* reg_ppcnt_a_multicast_frames_xmitted_ok
4763 * Access: RO
4764 */
4765MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_xmitted_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004766 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004767
4768/* reg_ppcnt_a_broadcast_frames_xmitted_ok
4769 * Access: RO
4770 */
4771MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_xmitted_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004772 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004773
4774/* reg_ppcnt_a_multicast_frames_received_ok
4775 * Access: RO
4776 */
4777MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_received_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004778 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004779
4780/* reg_ppcnt_a_broadcast_frames_received_ok
4781 * Access: RO
4782 */
4783MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_received_ok,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004784 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x48, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004785
4786/* reg_ppcnt_a_in_range_length_errors
4787 * Access: RO
4788 */
4789MLXSW_ITEM64(reg, ppcnt, a_in_range_length_errors,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004790 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004791
4792/* reg_ppcnt_a_out_of_range_length_field
4793 * Access: RO
4794 */
4795MLXSW_ITEM64(reg, ppcnt, a_out_of_range_length_field,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004796 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004797
4798/* reg_ppcnt_a_frame_too_long_errors
4799 * Access: RO
4800 */
4801MLXSW_ITEM64(reg, ppcnt, a_frame_too_long_errors,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004802 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004803
4804/* reg_ppcnt_a_symbol_error_during_carrier
4805 * Access: RO
4806 */
4807MLXSW_ITEM64(reg, ppcnt, a_symbol_error_during_carrier,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004808 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004809
4810/* reg_ppcnt_a_mac_control_frames_transmitted
4811 * Access: RO
4812 */
4813MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_transmitted,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004814 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004815
4816/* reg_ppcnt_a_mac_control_frames_received
4817 * Access: RO
4818 */
4819MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_received,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004820 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x78, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004821
4822/* reg_ppcnt_a_unsupported_opcodes_received
4823 * Access: RO
4824 */
4825MLXSW_ITEM64(reg, ppcnt, a_unsupported_opcodes_received,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004826 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x80, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004827
4828/* reg_ppcnt_a_pause_mac_ctrl_frames_received
4829 * Access: RO
4830 */
4831MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_received,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004832 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x88, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004833
4834/* reg_ppcnt_a_pause_mac_ctrl_frames_transmitted
4835 * Access: RO
4836 */
4837MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_transmitted,
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02004838 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x90, 0, 64);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02004839
Shalom Toledobae4e102018-11-18 16:43:03 +00004840/* Ethernet RFC 2863 Counter Group */
4841
4842/* reg_ppcnt_if_in_discards
4843 * Access: RO
4844 */
4845MLXSW_ITEM64(reg, ppcnt, if_in_discards,
4846 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64);
4847
4848/* reg_ppcnt_if_out_discards
4849 * Access: RO
4850 */
4851MLXSW_ITEM64(reg, ppcnt, if_out_discards,
4852 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64);
4853
4854/* reg_ppcnt_if_out_errors
4855 * Access: RO
4856 */
4857MLXSW_ITEM64(reg, ppcnt, if_out_errors,
4858 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64);
4859
Jiri Pirko1222d152018-07-15 10:45:42 +03004860/* Ethernet RFC 2819 Counter Group */
4861
Shalom Toledobae4e102018-11-18 16:43:03 +00004862/* reg_ppcnt_ether_stats_undersize_pkts
4863 * Access: RO
4864 */
4865MLXSW_ITEM64(reg, ppcnt, ether_stats_undersize_pkts,
4866 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64);
4867
4868/* reg_ppcnt_ether_stats_oversize_pkts
4869 * Access: RO
4870 */
4871MLXSW_ITEM64(reg, ppcnt, ether_stats_oversize_pkts,
4872 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x38, 0, 64);
4873
4874/* reg_ppcnt_ether_stats_fragments
4875 * Access: RO
4876 */
4877MLXSW_ITEM64(reg, ppcnt, ether_stats_fragments,
4878 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64);
4879
Jiri Pirko1222d152018-07-15 10:45:42 +03004880/* reg_ppcnt_ether_stats_pkts64octets
4881 * Access: RO
4882 */
4883MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts64octets,
4884 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64);
4885
4886/* reg_ppcnt_ether_stats_pkts65to127octets
4887 * Access: RO
4888 */
4889MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts65to127octets,
4890 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64);
4891
4892/* reg_ppcnt_ether_stats_pkts128to255octets
4893 * Access: RO
4894 */
4895MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts128to255octets,
4896 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64);
4897
4898/* reg_ppcnt_ether_stats_pkts256to511octets
4899 * Access: RO
4900 */
4901MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts256to511octets,
4902 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64);
4903
4904/* reg_ppcnt_ether_stats_pkts512to1023octets
4905 * Access: RO
4906 */
4907MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts512to1023octets,
4908 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x78, 0, 64);
4909
4910/* reg_ppcnt_ether_stats_pkts1024to1518octets
4911 * Access: RO
4912 */
4913MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts1024to1518octets,
4914 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x80, 0, 64);
4915
4916/* reg_ppcnt_ether_stats_pkts1519to2047octets
4917 * Access: RO
4918 */
4919MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts1519to2047octets,
4920 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x88, 0, 64);
4921
4922/* reg_ppcnt_ether_stats_pkts2048to4095octets
4923 * Access: RO
4924 */
4925MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts2048to4095octets,
4926 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x90, 0, 64);
4927
4928/* reg_ppcnt_ether_stats_pkts4096to8191octets
4929 * Access: RO
4930 */
4931MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts4096to8191octets,
4932 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x98, 0, 64);
4933
4934/* reg_ppcnt_ether_stats_pkts8192to10239octets
4935 * Access: RO
4936 */
4937MLXSW_ITEM64(reg, ppcnt, ether_stats_pkts8192to10239octets,
4938 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0xA0, 0, 64);
4939
Shalom Toledobae4e102018-11-18 16:43:03 +00004940/* Ethernet RFC 3635 Counter Group */
4941
4942/* reg_ppcnt_dot3stats_fcs_errors
4943 * Access: RO
4944 */
4945MLXSW_ITEM64(reg, ppcnt, dot3stats_fcs_errors,
4946 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64);
4947
4948/* reg_ppcnt_dot3stats_symbol_errors
4949 * Access: RO
4950 */
4951MLXSW_ITEM64(reg, ppcnt, dot3stats_symbol_errors,
4952 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64);
4953
4954/* reg_ppcnt_dot3control_in_unknown_opcodes
4955 * Access: RO
4956 */
4957MLXSW_ITEM64(reg, ppcnt, dot3control_in_unknown_opcodes,
4958 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64);
4959
4960/* reg_ppcnt_dot3in_pause_frames
4961 * Access: RO
4962 */
4963MLXSW_ITEM64(reg, ppcnt, dot3in_pause_frames,
4964 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64);
4965
Yuval Mintz0afc1222017-11-06 07:23:46 +01004966/* Ethernet Extended Counter Group Counters */
4967
4968/* reg_ppcnt_ecn_marked
4969 * Access: RO
4970 */
4971MLXSW_ITEM64(reg, ppcnt, ecn_marked,
4972 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64);
4973
Shalom Toledobae4e102018-11-18 16:43:03 +00004974/* Ethernet Discard Counter Group Counters */
4975
4976/* reg_ppcnt_ingress_general
4977 * Access: RO
4978 */
4979MLXSW_ITEM64(reg, ppcnt, ingress_general,
4980 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64);
4981
4982/* reg_ppcnt_ingress_policy_engine
4983 * Access: RO
4984 */
4985MLXSW_ITEM64(reg, ppcnt, ingress_policy_engine,
4986 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64);
4987
4988/* reg_ppcnt_ingress_vlan_membership
4989 * Access: RO
4990 */
4991MLXSW_ITEM64(reg, ppcnt, ingress_vlan_membership,
4992 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x10, 0, 64);
4993
4994/* reg_ppcnt_ingress_tag_frame_type
4995 * Access: RO
4996 */
4997MLXSW_ITEM64(reg, ppcnt, ingress_tag_frame_type,
4998 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x18, 0, 64);
4999
5000/* reg_ppcnt_egress_vlan_membership
5001 * Access: RO
5002 */
5003MLXSW_ITEM64(reg, ppcnt, egress_vlan_membership,
5004 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64);
5005
5006/* reg_ppcnt_loopback_filter
5007 * Access: RO
5008 */
5009MLXSW_ITEM64(reg, ppcnt, loopback_filter,
5010 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64);
5011
5012/* reg_ppcnt_egress_general
5013 * Access: RO
5014 */
5015MLXSW_ITEM64(reg, ppcnt, egress_general,
5016 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x30, 0, 64);
5017
5018/* reg_ppcnt_egress_hoq
5019 * Access: RO
5020 */
5021MLXSW_ITEM64(reg, ppcnt, egress_hoq,
5022 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x40, 0, 64);
5023
5024/* reg_ppcnt_egress_policy_engine
5025 * Access: RO
5026 */
5027MLXSW_ITEM64(reg, ppcnt, egress_policy_engine,
5028 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64);
5029
5030/* reg_ppcnt_ingress_tx_link_down
5031 * Access: RO
5032 */
5033MLXSW_ITEM64(reg, ppcnt, ingress_tx_link_down,
5034 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64);
5035
5036/* reg_ppcnt_egress_stp_filter
5037 * Access: RO
5038 */
5039MLXSW_ITEM64(reg, ppcnt, egress_stp_filter,
5040 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64);
5041
5042/* reg_ppcnt_egress_sll
5043 * Access: RO
5044 */
5045MLXSW_ITEM64(reg, ppcnt, egress_sll,
5046 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64);
5047
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005048/* Ethernet Per Priority Group Counters */
5049
5050/* reg_ppcnt_rx_octets
5051 * Access: RO
5052 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005053MLXSW_ITEM64(reg, ppcnt, rx_octets,
5054 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005055
5056/* reg_ppcnt_rx_frames
5057 * Access: RO
5058 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005059MLXSW_ITEM64(reg, ppcnt, rx_frames,
5060 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x20, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005061
5062/* reg_ppcnt_tx_octets
5063 * Access: RO
5064 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005065MLXSW_ITEM64(reg, ppcnt, tx_octets,
5066 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x28, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005067
5068/* reg_ppcnt_tx_frames
5069 * Access: RO
5070 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005071MLXSW_ITEM64(reg, ppcnt, tx_frames,
5072 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x48, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005073
5074/* reg_ppcnt_rx_pause
5075 * Access: RO
5076 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005077MLXSW_ITEM64(reg, ppcnt, rx_pause,
5078 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x50, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005079
5080/* reg_ppcnt_rx_pause_duration
5081 * Access: RO
5082 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005083MLXSW_ITEM64(reg, ppcnt, rx_pause_duration,
5084 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x58, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005085
5086/* reg_ppcnt_tx_pause
5087 * Access: RO
5088 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005089MLXSW_ITEM64(reg, ppcnt, tx_pause,
5090 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x60, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005091
5092/* reg_ppcnt_tx_pause_duration
5093 * Access: RO
5094 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005095MLXSW_ITEM64(reg, ppcnt, tx_pause_duration,
5096 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x68, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005097
5098/* reg_ppcnt_rx_pause_transition
5099 * Access: RO
5100 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005101MLXSW_ITEM64(reg, ppcnt, tx_pause_transition,
5102 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x70, 0, 64);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005103
Ido Schimmeldf4750e2016-07-19 15:35:54 +02005104/* Ethernet Per Traffic Group Counters */
5105
5106/* reg_ppcnt_tc_transmit_queue
5107 * Contains the transmit queue depth in cells of traffic class
5108 * selected by prio_tc and the port selected by local_port.
5109 * The field cannot be cleared.
5110 * Access: RO
5111 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005112MLXSW_ITEM64(reg, ppcnt, tc_transmit_queue,
5113 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64);
Ido Schimmeldf4750e2016-07-19 15:35:54 +02005114
5115/* reg_ppcnt_tc_no_buffer_discard_uc
5116 * The number of unicast packets dropped due to lack of shared
5117 * buffer resources.
5118 * Access: RO
5119 */
Nogah Frankel3e8c1fd2017-10-26 10:55:33 +02005120MLXSW_ITEM64(reg, ppcnt, tc_no_buffer_discard_uc,
5121 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x08, 0, 64);
Ido Schimmeldf4750e2016-07-19 15:35:54 +02005122
Yuval Mintz0afc1222017-11-06 07:23:46 +01005123/* Ethernet Per Traffic Class Congestion Group Counters */
5124
5125/* reg_ppcnt_wred_discard
5126 * Access: RO
5127 */
5128MLXSW_ITEM64(reg, ppcnt, wred_discard,
5129 MLXSW_REG_PPCNT_COUNTERS_OFFSET + 0x00, 0, 64);
5130
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005131static inline void mlxsw_reg_ppcnt_pack(char *payload, u8 local_port,
5132 enum mlxsw_reg_ppcnt_grp grp,
5133 u8 prio_tc)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005134{
5135 MLXSW_REG_ZERO(ppcnt, payload);
5136 mlxsw_reg_ppcnt_swid_set(payload, 0);
5137 mlxsw_reg_ppcnt_local_port_set(payload, local_port);
5138 mlxsw_reg_ppcnt_pnat_set(payload, 0);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005139 mlxsw_reg_ppcnt_grp_set(payload, grp);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005140 mlxsw_reg_ppcnt_clr_set(payload, 0);
Ido Schimmel34dba0a2016-04-06 17:10:15 +02005141 mlxsw_reg_ppcnt_prio_tc_set(payload, prio_tc);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005142}
5143
Elad Raz71367932016-10-28 21:35:54 +02005144/* PLIB - Port Local to InfiniBand Port
5145 * ------------------------------------
5146 * The PLIB register performs mapping from Local Port into InfiniBand Port.
5147 */
5148#define MLXSW_REG_PLIB_ID 0x500A
5149#define MLXSW_REG_PLIB_LEN 0x10
5150
5151MLXSW_REG_DEFINE(plib, MLXSW_REG_PLIB_ID, MLXSW_REG_PLIB_LEN);
5152
5153/* reg_plib_local_port
5154 * Local port number.
5155 * Access: Index
5156 */
5157MLXSW_ITEM32(reg, plib, local_port, 0x00, 16, 8);
5158
5159/* reg_plib_ib_port
5160 * InfiniBand port remapping for local_port.
5161 * Access: RW
5162 */
5163MLXSW_ITEM32(reg, plib, ib_port, 0x00, 0, 8);
5164
Ido Schimmelb98ff152016-04-06 17:10:00 +02005165/* PPTB - Port Prio To Buffer Register
5166 * -----------------------------------
5167 * Configures the switch priority to buffer table.
5168 */
5169#define MLXSW_REG_PPTB_ID 0x500B
Ido Schimmel11719a52016-07-15 11:15:02 +02005170#define MLXSW_REG_PPTB_LEN 0x10
Ido Schimmelb98ff152016-04-06 17:10:00 +02005171
Jiri Pirko21978dc2016-10-21 16:07:20 +02005172MLXSW_REG_DEFINE(pptb, MLXSW_REG_PPTB_ID, MLXSW_REG_PPTB_LEN);
Ido Schimmelb98ff152016-04-06 17:10:00 +02005173
5174enum {
5175 MLXSW_REG_PPTB_MM_UM,
5176 MLXSW_REG_PPTB_MM_UNICAST,
5177 MLXSW_REG_PPTB_MM_MULTICAST,
5178};
5179
5180/* reg_pptb_mm
5181 * Mapping mode.
5182 * 0 - Map both unicast and multicast packets to the same buffer.
5183 * 1 - Map only unicast packets.
5184 * 2 - Map only multicast packets.
5185 * Access: Index
5186 *
5187 * Note: SwitchX-2 only supports the first option.
5188 */
5189MLXSW_ITEM32(reg, pptb, mm, 0x00, 28, 2);
5190
5191/* reg_pptb_local_port
5192 * Local port number.
5193 * Access: Index
5194 */
5195MLXSW_ITEM32(reg, pptb, local_port, 0x00, 16, 8);
5196
5197/* reg_pptb_um
5198 * Enables the update of the untagged_buf field.
5199 * Access: RW
5200 */
5201MLXSW_ITEM32(reg, pptb, um, 0x00, 8, 1);
5202
5203/* reg_pptb_pm
5204 * Enables the update of the prio_to_buff field.
5205 * Bit <i> is a flag for updating the mapping for switch priority <i>.
5206 * Access: RW
5207 */
5208MLXSW_ITEM32(reg, pptb, pm, 0x00, 0, 8);
5209
5210/* reg_pptb_prio_to_buff
5211 * Mapping of switch priority <i> to one of the allocated receive port
5212 * buffers.
5213 * Access: RW
5214 */
5215MLXSW_ITEM_BIT_ARRAY(reg, pptb, prio_to_buff, 0x04, 0x04, 4);
5216
5217/* reg_pptb_pm_msb
5218 * Enables the update of the prio_to_buff field.
5219 * Bit <i> is a flag for updating the mapping for switch priority <i+8>.
5220 * Access: RW
5221 */
5222MLXSW_ITEM32(reg, pptb, pm_msb, 0x08, 24, 8);
5223
5224/* reg_pptb_untagged_buff
5225 * Mapping of untagged frames to one of the allocated receive port buffers.
5226 * Access: RW
5227 *
5228 * Note: In SwitchX-2 this field must be mapped to buffer 8. Reserved for
5229 * Spectrum, as it maps untagged packets based on the default switch priority.
5230 */
5231MLXSW_ITEM32(reg, pptb, untagged_buff, 0x08, 0, 4);
5232
Ido Schimmel11719a52016-07-15 11:15:02 +02005233/* reg_pptb_prio_to_buff_msb
5234 * Mapping of switch priority <i+8> to one of the allocated receive port
5235 * buffers.
5236 * Access: RW
5237 */
5238MLXSW_ITEM_BIT_ARRAY(reg, pptb, prio_to_buff_msb, 0x0C, 0x04, 4);
5239
Ido Schimmelb98ff152016-04-06 17:10:00 +02005240#define MLXSW_REG_PPTB_ALL_PRIO 0xFF
5241
5242static inline void mlxsw_reg_pptb_pack(char *payload, u8 local_port)
5243{
5244 MLXSW_REG_ZERO(pptb, payload);
5245 mlxsw_reg_pptb_mm_set(payload, MLXSW_REG_PPTB_MM_UM);
5246 mlxsw_reg_pptb_local_port_set(payload, local_port);
5247 mlxsw_reg_pptb_pm_set(payload, MLXSW_REG_PPTB_ALL_PRIO);
Ido Schimmel11719a52016-07-15 11:15:02 +02005248 mlxsw_reg_pptb_pm_msb_set(payload, MLXSW_REG_PPTB_ALL_PRIO);
5249}
5250
5251static inline void mlxsw_reg_pptb_prio_to_buff_pack(char *payload, u8 prio,
5252 u8 buff)
5253{
5254 mlxsw_reg_pptb_prio_to_buff_set(payload, prio, buff);
5255 mlxsw_reg_pptb_prio_to_buff_msb_set(payload, prio, buff);
Ido Schimmelb98ff152016-04-06 17:10:00 +02005256}
5257
Jiri Pirkoe0594362015-10-16 14:01:31 +02005258/* PBMC - Port Buffer Management Control Register
5259 * ----------------------------------------------
5260 * The PBMC register configures and retrieves the port packet buffer
5261 * allocation for different Prios, and the Pause threshold management.
5262 */
5263#define MLXSW_REG_PBMC_ID 0x500C
Ido Schimmel7ad7cd62016-04-06 17:10:04 +02005264#define MLXSW_REG_PBMC_LEN 0x6C
Jiri Pirkoe0594362015-10-16 14:01:31 +02005265
Jiri Pirko21978dc2016-10-21 16:07:20 +02005266MLXSW_REG_DEFINE(pbmc, MLXSW_REG_PBMC_ID, MLXSW_REG_PBMC_LEN);
Jiri Pirkoe0594362015-10-16 14:01:31 +02005267
5268/* reg_pbmc_local_port
5269 * Local port number.
5270 * Access: Index
5271 */
5272MLXSW_ITEM32(reg, pbmc, local_port, 0x00, 16, 8);
5273
5274/* reg_pbmc_xoff_timer_value
5275 * When device generates a pause frame, it uses this value as the pause
5276 * timer (time for the peer port to pause in quota-512 bit time).
5277 * Access: RW
5278 */
5279MLXSW_ITEM32(reg, pbmc, xoff_timer_value, 0x04, 16, 16);
5280
5281/* reg_pbmc_xoff_refresh
5282 * The time before a new pause frame should be sent to refresh the pause RW
5283 * state. Using the same units as xoff_timer_value above (in quota-512 bit
5284 * time).
5285 * Access: RW
5286 */
5287MLXSW_ITEM32(reg, pbmc, xoff_refresh, 0x04, 0, 16);
5288
Ido Schimmeld6b7c132016-04-06 17:10:05 +02005289#define MLXSW_REG_PBMC_PORT_SHARED_BUF_IDX 11
5290
Jiri Pirkoe0594362015-10-16 14:01:31 +02005291/* reg_pbmc_buf_lossy
5292 * The field indicates if the buffer is lossy.
5293 * 0 - Lossless
5294 * 1 - Lossy
5295 * Access: RW
5296 */
5297MLXSW_ITEM32_INDEXED(reg, pbmc, buf_lossy, 0x0C, 25, 1, 0x08, 0x00, false);
5298
5299/* reg_pbmc_buf_epsb
5300 * Eligible for Port Shared buffer.
5301 * If epsb is set, packets assigned to buffer are allowed to insert the port
5302 * shared buffer.
5303 * When buf_lossy is MLXSW_REG_PBMC_LOSSY_LOSSY this field is reserved.
5304 * Access: RW
5305 */
5306MLXSW_ITEM32_INDEXED(reg, pbmc, buf_epsb, 0x0C, 24, 1, 0x08, 0x00, false);
5307
5308/* reg_pbmc_buf_size
5309 * The part of the packet buffer array is allocated for the specific buffer.
5310 * Units are represented in cells.
5311 * Access: RW
5312 */
5313MLXSW_ITEM32_INDEXED(reg, pbmc, buf_size, 0x0C, 0, 16, 0x08, 0x00, false);
5314
Ido Schimmel155f9de2016-04-06 17:10:13 +02005315/* reg_pbmc_buf_xoff_threshold
5316 * Once the amount of data in the buffer goes above this value, device
5317 * starts sending PFC frames for all priorities associated with the
5318 * buffer. Units are represented in cells. Reserved in case of lossy
5319 * buffer.
5320 * Access: RW
5321 *
5322 * Note: In Spectrum, reserved for buffer[9].
5323 */
5324MLXSW_ITEM32_INDEXED(reg, pbmc, buf_xoff_threshold, 0x0C, 16, 16,
5325 0x08, 0x04, false);
5326
5327/* reg_pbmc_buf_xon_threshold
5328 * When the amount of data in the buffer goes below this value, device
5329 * stops sending PFC frames for the priorities associated with the
5330 * buffer. Units are represented in cells. Reserved in case of lossy
5331 * buffer.
5332 * Access: RW
5333 *
5334 * Note: In Spectrum, reserved for buffer[9].
5335 */
5336MLXSW_ITEM32_INDEXED(reg, pbmc, buf_xon_threshold, 0x0C, 0, 16,
5337 0x08, 0x04, false);
5338
Jiri Pirkoe0594362015-10-16 14:01:31 +02005339static inline void mlxsw_reg_pbmc_pack(char *payload, u8 local_port,
5340 u16 xoff_timer_value, u16 xoff_refresh)
5341{
5342 MLXSW_REG_ZERO(pbmc, payload);
5343 mlxsw_reg_pbmc_local_port_set(payload, local_port);
5344 mlxsw_reg_pbmc_xoff_timer_value_set(payload, xoff_timer_value);
5345 mlxsw_reg_pbmc_xoff_refresh_set(payload, xoff_refresh);
5346}
5347
5348static inline void mlxsw_reg_pbmc_lossy_buffer_pack(char *payload,
5349 int buf_index,
5350 u16 size)
5351{
5352 mlxsw_reg_pbmc_buf_lossy_set(payload, buf_index, 1);
5353 mlxsw_reg_pbmc_buf_epsb_set(payload, buf_index, 0);
5354 mlxsw_reg_pbmc_buf_size_set(payload, buf_index, size);
5355}
5356
Ido Schimmel155f9de2016-04-06 17:10:13 +02005357static inline void mlxsw_reg_pbmc_lossless_buffer_pack(char *payload,
5358 int buf_index, u16 size,
5359 u16 threshold)
5360{
5361 mlxsw_reg_pbmc_buf_lossy_set(payload, buf_index, 0);
5362 mlxsw_reg_pbmc_buf_epsb_set(payload, buf_index, 0);
5363 mlxsw_reg_pbmc_buf_size_set(payload, buf_index, size);
5364 mlxsw_reg_pbmc_buf_xoff_threshold_set(payload, buf_index, threshold);
5365 mlxsw_reg_pbmc_buf_xon_threshold_set(payload, buf_index, threshold);
5366}
5367
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005368/* PSPA - Port Switch Partition Allocation
5369 * ---------------------------------------
5370 * Controls the association of a port with a switch partition and enables
5371 * configuring ports as stacking ports.
5372 */
Jiri Pirko3f0effd12015-10-15 17:43:23 +02005373#define MLXSW_REG_PSPA_ID 0x500D
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005374#define MLXSW_REG_PSPA_LEN 0x8
5375
Jiri Pirko21978dc2016-10-21 16:07:20 +02005376MLXSW_REG_DEFINE(pspa, MLXSW_REG_PSPA_ID, MLXSW_REG_PSPA_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005377
5378/* reg_pspa_swid
5379 * Switch partition ID.
5380 * Access: RW
5381 */
5382MLXSW_ITEM32(reg, pspa, swid, 0x00, 24, 8);
5383
5384/* reg_pspa_local_port
5385 * Local port number.
5386 * Access: Index
5387 */
5388MLXSW_ITEM32(reg, pspa, local_port, 0x00, 16, 8);
5389
5390/* reg_pspa_sub_port
5391 * Virtual port within the local port. Set to 0 when virtual ports are
5392 * disabled on the local port.
5393 * Access: Index
5394 */
5395MLXSW_ITEM32(reg, pspa, sub_port, 0x00, 8, 8);
5396
5397static inline void mlxsw_reg_pspa_pack(char *payload, u8 swid, u8 local_port)
5398{
5399 MLXSW_REG_ZERO(pspa, payload);
5400 mlxsw_reg_pspa_swid_set(payload, swid);
5401 mlxsw_reg_pspa_local_port_set(payload, local_port);
5402 mlxsw_reg_pspa_sub_port_set(payload, 0);
5403}
5404
Jiri Pirkoa0c25382019-05-05 09:48:05 +03005405/* PPLR - Port Physical Loopback Register
5406 * --------------------------------------
5407 * This register allows configuration of the port's loopback mode.
5408 */
5409#define MLXSW_REG_PPLR_ID 0x5018
5410#define MLXSW_REG_PPLR_LEN 0x8
5411
5412MLXSW_REG_DEFINE(pplr, MLXSW_REG_PPLR_ID, MLXSW_REG_PPLR_LEN);
5413
5414/* reg_pplr_local_port
5415 * Local port number.
5416 * Access: Index
5417 */
5418MLXSW_ITEM32(reg, pplr, local_port, 0x00, 16, 8);
5419
5420/* Phy local loopback. When set the port's egress traffic is looped back
5421 * to the receiver and the port transmitter is disabled.
5422 */
5423#define MLXSW_REG_PPLR_LB_TYPE_BIT_PHY_LOCAL BIT(1)
5424
5425/* reg_pplr_lb_en
5426 * Loopback enable.
5427 * Access: RW
5428 */
5429MLXSW_ITEM32(reg, pplr, lb_en, 0x04, 0, 8);
5430
5431static inline void mlxsw_reg_pplr_pack(char *payload, u8 local_port,
5432 bool phy_local)
5433{
5434 MLXSW_REG_ZERO(pplr, payload);
5435 mlxsw_reg_pplr_local_port_set(payload, local_port);
5436 mlxsw_reg_pplr_lb_en_set(payload,
5437 phy_local ?
5438 MLXSW_REG_PPLR_LB_TYPE_BIT_PHY_LOCAL : 0);
5439}
5440
Amit Cohen1bd06932020-06-29 23:46:17 +03005441/* PDDR - Port Diagnostics Database Register
5442 * -----------------------------------------
5443 * The PDDR enables to read the Phy debug database
5444 */
5445#define MLXSW_REG_PDDR_ID 0x5031
5446#define MLXSW_REG_PDDR_LEN 0x100
5447
5448MLXSW_REG_DEFINE(pddr, MLXSW_REG_PDDR_ID, MLXSW_REG_PDDR_LEN);
5449
5450/* reg_pddr_local_port
5451 * Local port number.
5452 * Access: Index
5453 */
5454MLXSW_ITEM32(reg, pddr, local_port, 0x00, 16, 8);
5455
5456enum mlxsw_reg_pddr_page_select {
5457 MLXSW_REG_PDDR_PAGE_SELECT_TROUBLESHOOTING_INFO = 1,
5458};
5459
5460/* reg_pddr_page_select
5461 * Page select index.
5462 * Access: Index
5463 */
5464MLXSW_ITEM32(reg, pddr, page_select, 0x04, 0, 8);
5465
5466enum mlxsw_reg_pddr_trblsh_group_opcode {
5467 /* Monitor opcodes */
5468 MLXSW_REG_PDDR_TRBLSH_GROUP_OPCODE_MONITOR,
5469};
5470
5471/* reg_pddr_group_opcode
5472 * Group selector.
5473 * Access: Index
5474 */
5475MLXSW_ITEM32(reg, pddr, trblsh_group_opcode, 0x08, 0, 16);
5476
5477/* reg_pddr_status_opcode
5478 * Group selector.
5479 * Access: RO
5480 */
5481MLXSW_ITEM32(reg, pddr, trblsh_status_opcode, 0x0C, 0, 16);
5482
5483static inline void mlxsw_reg_pddr_pack(char *payload, u8 local_port,
5484 u8 page_select)
5485{
5486 MLXSW_REG_ZERO(pddr, payload);
5487 mlxsw_reg_pddr_local_port_set(payload, local_port);
5488 mlxsw_reg_pddr_page_select_set(payload, page_select);
5489}
5490
Jiri Pirkoa513b1a2019-10-31 11:42:07 +02005491/* PMTM - Port Module Type Mapping Register
5492 * ----------------------------------------
5493 * The PMTM allows query or configuration of module types.
5494 */
5495#define MLXSW_REG_PMTM_ID 0x5067
5496#define MLXSW_REG_PMTM_LEN 0x10
5497
5498MLXSW_REG_DEFINE(pmtm, MLXSW_REG_PMTM_ID, MLXSW_REG_PMTM_LEN);
5499
5500/* reg_pmtm_module
5501 * Module number.
5502 * Access: Index
5503 */
5504MLXSW_ITEM32(reg, pmtm, module, 0x00, 16, 8);
5505
5506enum mlxsw_reg_pmtm_module_type {
5507 /* Backplane with 4 lanes */
5508 MLXSW_REG_PMTM_MODULE_TYPE_BP_4X,
5509 /* QSFP */
Jiri Pirkoec4a5142020-02-27 20:59:26 +01005510 MLXSW_REG_PMTM_MODULE_TYPE_QSFP,
Jiri Pirkoa513b1a2019-10-31 11:42:07 +02005511 /* SFP */
Jiri Pirkoec4a5142020-02-27 20:59:26 +01005512 MLXSW_REG_PMTM_MODULE_TYPE_SFP,
Jiri Pirkoa513b1a2019-10-31 11:42:07 +02005513 /* Backplane with single lane */
5514 MLXSW_REG_PMTM_MODULE_TYPE_BP_1X = 4,
5515 /* Backplane with two lane */
5516 MLXSW_REG_PMTM_MODULE_TYPE_BP_2X = 8,
Jiri Pirkoec4a5142020-02-27 20:59:26 +01005517 /* Chip2Chip4x */
5518 MLXSW_REG_PMTM_MODULE_TYPE_C2C4X = 10,
5519 /* Chip2Chip2x */
5520 MLXSW_REG_PMTM_MODULE_TYPE_C2C2X,
5521 /* Chip2Chip1x */
5522 MLXSW_REG_PMTM_MODULE_TYPE_C2C1X,
5523 /* QSFP-DD */
5524 MLXSW_REG_PMTM_MODULE_TYPE_QSFP_DD = 14,
5525 /* OSFP */
5526 MLXSW_REG_PMTM_MODULE_TYPE_OSFP,
5527 /* SFP-DD */
5528 MLXSW_REG_PMTM_MODULE_TYPE_SFP_DD,
5529 /* DSFP */
5530 MLXSW_REG_PMTM_MODULE_TYPE_DSFP,
5531 /* Chip2Chip8x */
5532 MLXSW_REG_PMTM_MODULE_TYPE_C2C8X,
Jiri Pirkoa513b1a2019-10-31 11:42:07 +02005533};
5534
5535/* reg_pmtm_module_type
5536 * Module type.
5537 * Access: RW
5538 */
5539MLXSW_ITEM32(reg, pmtm, module_type, 0x04, 0, 4);
5540
5541static inline void mlxsw_reg_pmtm_pack(char *payload, u8 module)
5542{
5543 MLXSW_REG_ZERO(pmtm, payload);
5544 mlxsw_reg_pmtm_module_set(payload, module);
5545}
5546
5547static inline void
5548mlxsw_reg_pmtm_unpack(char *payload,
5549 enum mlxsw_reg_pmtm_module_type *module_type)
5550{
5551 *module_type = mlxsw_reg_pmtm_module_type_get(payload);
5552}
5553
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005554/* HTGT - Host Trap Group Table
5555 * ----------------------------
5556 * Configures the properties for forwarding to CPU.
5557 */
5558#define MLXSW_REG_HTGT_ID 0x7002
Elad Raze158e5e2017-02-06 13:56:27 +01005559#define MLXSW_REG_HTGT_LEN 0x20
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005560
Jiri Pirko21978dc2016-10-21 16:07:20 +02005561MLXSW_REG_DEFINE(htgt, MLXSW_REG_HTGT_ID, MLXSW_REG_HTGT_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005562
5563/* reg_htgt_swid
5564 * Switch partition ID.
5565 * Access: Index
5566 */
5567MLXSW_ITEM32(reg, htgt, swid, 0x00, 24, 8);
5568
5569#define MLXSW_REG_HTGT_PATH_TYPE_LOCAL 0x0 /* For locally attached CPU */
5570
5571/* reg_htgt_type
5572 * CPU path type.
5573 * Access: RW
5574 */
5575MLXSW_ITEM32(reg, htgt, type, 0x00, 8, 4);
5576
Ido Schimmel801bd3d2015-10-15 17:43:28 +02005577enum mlxsw_reg_htgt_trap_group {
5578 MLXSW_REG_HTGT_TRAP_GROUP_EMAD,
Nogah Frankel117b0da2016-11-25 10:33:44 +01005579 MLXSW_REG_HTGT_TRAP_GROUP_SP_STP,
5580 MLXSW_REG_HTGT_TRAP_GROUP_SP_LACP,
5581 MLXSW_REG_HTGT_TRAP_GROUP_SP_LLDP,
Ido Schimmeldebb7af2020-05-25 00:50:57 +03005582 MLXSW_REG_HTGT_TRAP_GROUP_SP_MC_SNOOPING,
Arkadi Sharshevsky8d548142017-07-18 10:10:11 +02005583 MLXSW_REG_HTGT_TRAP_GROUP_SP_BGP,
Nogah Frankel117b0da2016-11-25 10:33:44 +01005584 MLXSW_REG_HTGT_TRAP_GROUP_SP_OSPF,
Yotam Gigib48cfc82017-09-19 10:00:20 +02005585 MLXSW_REG_HTGT_TRAP_GROUP_SP_PIM,
5586 MLXSW_REG_HTGT_TRAP_GROUP_SP_MULTICAST,
Ido Schimmel32446432020-05-25 00:51:04 +03005587 MLXSW_REG_HTGT_TRAP_GROUP_SP_NEIGH_DISCOVERY,
Nogah Frankel117b0da2016-11-25 10:33:44 +01005588 MLXSW_REG_HTGT_TRAP_GROUP_SP_ROUTER_EXP,
Nogah Frankel117b0da2016-11-25 10:33:44 +01005589 MLXSW_REG_HTGT_TRAP_GROUP_SP_IP2ME,
5590 MLXSW_REG_HTGT_TRAP_GROUP_SP_DHCP,
5591 MLXSW_REG_HTGT_TRAP_GROUP_SP_EVENT,
Ido Schimmel412df3d2020-05-26 02:05:45 +03005592 MLXSW_REG_HTGT_TRAP_GROUP_SP_IPV6,
Ido Schimmel2f4f4492018-12-04 08:15:12 +00005593 MLXSW_REG_HTGT_TRAP_GROUP_SP_LBERROR,
Petr Machataaed4b572019-06-30 09:04:51 +03005594 MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP0,
5595 MLXSW_REG_HTGT_TRAP_GROUP_SP_PTP1,
Ido Schimmelacca7892019-12-29 13:40:23 +02005596 MLXSW_REG_HTGT_TRAP_GROUP_SP_VRRP,
Ido Schimmelce3c3bf2020-05-25 00:51:06 +03005597 MLXSW_REG_HTGT_TRAP_GROUP_SP_PKT_SAMPLE,
Ido Schimmel3c2d8a042020-05-26 02:05:43 +03005598 MLXSW_REG_HTGT_TRAP_GROUP_SP_FLOW_LOGGING,
Ido Schimmeld3223092020-05-26 02:05:47 +03005599 MLXSW_REG_HTGT_TRAP_GROUP_SP_FID_MISS,
Ido Schimmel9785b922020-05-26 02:05:55 +03005600 MLXSW_REG_HTGT_TRAP_GROUP_SP_BFD,
Jiri Pirkoe6125232020-02-24 08:35:54 +01005601 MLXSW_REG_HTGT_TRAP_GROUP_SP_DUMMY,
Ido Schimmel9e6290c2019-08-21 10:19:34 +03005602 MLXSW_REG_HTGT_TRAP_GROUP_SP_L2_DISCARDS,
Amit Cohendbc684f2019-11-07 18:42:10 +02005603 MLXSW_REG_HTGT_TRAP_GROUP_SP_L3_DISCARDS,
Ido Schimmel1e292f52020-05-29 21:36:37 +03005604 MLXSW_REG_HTGT_TRAP_GROUP_SP_L3_EXCEPTIONS,
Amit Cohena318bf62020-01-19 15:00:55 +02005605 MLXSW_REG_HTGT_TRAP_GROUP_SP_TUNNEL_DISCARDS,
Jiri Pirko45dbee02020-02-24 08:35:55 +01005606 MLXSW_REG_HTGT_TRAP_GROUP_SP_ACL_DISCARDS,
Ido Schimmel500769b2020-05-26 02:05:52 +03005607
5608 __MLXSW_REG_HTGT_TRAP_GROUP_MAX,
5609 MLXSW_REG_HTGT_TRAP_GROUP_MAX = __MLXSW_REG_HTGT_TRAP_GROUP_MAX - 1
Ido Schimmel801bd3d2015-10-15 17:43:28 +02005610};
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005611
5612/* reg_htgt_trap_group
5613 * Trap group number. User defined number specifying which trap groups
5614 * should be forwarded to the CPU. The mapping between trap IDs and trap
5615 * groups is configured using HPKT register.
5616 * Access: Index
5617 */
5618MLXSW_ITEM32(reg, htgt, trap_group, 0x00, 0, 8);
5619
5620enum {
5621 MLXSW_REG_HTGT_POLICER_DISABLE,
5622 MLXSW_REG_HTGT_POLICER_ENABLE,
5623};
5624
5625/* reg_htgt_pide
5626 * Enable policer ID specified using 'pid' field.
5627 * Access: RW
5628 */
5629MLXSW_ITEM32(reg, htgt, pide, 0x04, 15, 1);
5630
Nogah Frankel579c82e2016-11-25 10:33:42 +01005631#define MLXSW_REG_HTGT_INVALID_POLICER 0xff
5632
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005633/* reg_htgt_pid
5634 * Policer ID for the trap group.
5635 * Access: RW
5636 */
5637MLXSW_ITEM32(reg, htgt, pid, 0x04, 0, 8);
5638
5639#define MLXSW_REG_HTGT_TRAP_TO_CPU 0x0
5640
5641/* reg_htgt_mirror_action
5642 * Mirror action to use.
5643 * 0 - Trap to CPU.
5644 * 1 - Trap to CPU and mirror to a mirroring agent.
5645 * 2 - Mirror to a mirroring agent and do not trap to CPU.
5646 * Access: RW
5647 *
5648 * Note: Mirroring to a mirroring agent is only supported in Spectrum.
5649 */
5650MLXSW_ITEM32(reg, htgt, mirror_action, 0x08, 8, 2);
5651
5652/* reg_htgt_mirroring_agent
5653 * Mirroring agent.
5654 * Access: RW
5655 */
5656MLXSW_ITEM32(reg, htgt, mirroring_agent, 0x08, 0, 3);
5657
Nogah Frankel579c82e2016-11-25 10:33:42 +01005658#define MLXSW_REG_HTGT_DEFAULT_PRIORITY 0
5659
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005660/* reg_htgt_priority
5661 * Trap group priority.
5662 * In case a packet matches multiple classification rules, the packet will
5663 * only be trapped once, based on the trap ID associated with the group (via
5664 * register HPKT) with the highest priority.
5665 * Supported values are 0-7, with 7 represnting the highest priority.
5666 * Access: RW
5667 *
5668 * Note: In SwitchX-2 this field is ignored and the priority value is replaced
5669 * by the 'trap_group' field.
5670 */
5671MLXSW_ITEM32(reg, htgt, priority, 0x0C, 0, 4);
5672
Nogah Frankel579c82e2016-11-25 10:33:42 +01005673#define MLXSW_REG_HTGT_DEFAULT_TC 7
5674
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005675/* reg_htgt_local_path_cpu_tclass
5676 * CPU ingress traffic class for the trap group.
5677 * Access: RW
5678 */
5679MLXSW_ITEM32(reg, htgt, local_path_cpu_tclass, 0x10, 16, 6);
5680
Nogah Frankel579c82e2016-11-25 10:33:42 +01005681enum mlxsw_reg_htgt_local_path_rdq {
5682 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_CTRL = 0x13,
5683 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_RX = 0x14,
5684 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SX2_EMAD = 0x15,
5685 MLXSW_REG_HTGT_LOCAL_PATH_RDQ_SIB_EMAD = 0x15,
5686};
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005687/* reg_htgt_local_path_rdq
5688 * Receive descriptor queue (RDQ) to use for the trap group.
5689 * Access: RW
5690 */
5691MLXSW_ITEM32(reg, htgt, local_path_rdq, 0x10, 0, 6);
5692
Nogah Frankel579c82e2016-11-25 10:33:42 +01005693static inline void mlxsw_reg_htgt_pack(char *payload, u8 group, u8 policer_id,
5694 u8 priority, u8 tc)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005695{
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005696 MLXSW_REG_ZERO(htgt, payload);
Nogah Frankel579c82e2016-11-25 10:33:42 +01005697
5698 if (policer_id == MLXSW_REG_HTGT_INVALID_POLICER) {
5699 mlxsw_reg_htgt_pide_set(payload,
5700 MLXSW_REG_HTGT_POLICER_DISABLE);
5701 } else {
5702 mlxsw_reg_htgt_pide_set(payload,
5703 MLXSW_REG_HTGT_POLICER_ENABLE);
5704 mlxsw_reg_htgt_pid_set(payload, policer_id);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005705 }
Nogah Frankel579c82e2016-11-25 10:33:42 +01005706
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005707 mlxsw_reg_htgt_type_set(payload, MLXSW_REG_HTGT_PATH_TYPE_LOCAL);
Ido Schimmel801bd3d2015-10-15 17:43:28 +02005708 mlxsw_reg_htgt_trap_group_set(payload, group);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005709 mlxsw_reg_htgt_mirror_action_set(payload, MLXSW_REG_HTGT_TRAP_TO_CPU);
5710 mlxsw_reg_htgt_mirroring_agent_set(payload, 0);
Nogah Frankel579c82e2016-11-25 10:33:42 +01005711 mlxsw_reg_htgt_priority_set(payload, priority);
5712 mlxsw_reg_htgt_local_path_cpu_tclass_set(payload, tc);
5713 mlxsw_reg_htgt_local_path_rdq_set(payload, group);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005714}
5715
5716/* HPKT - Host Packet Trap
5717 * -----------------------
5718 * Configures trap IDs inside trap groups.
5719 */
5720#define MLXSW_REG_HPKT_ID 0x7003
5721#define MLXSW_REG_HPKT_LEN 0x10
5722
Jiri Pirko21978dc2016-10-21 16:07:20 +02005723MLXSW_REG_DEFINE(hpkt, MLXSW_REG_HPKT_ID, MLXSW_REG_HPKT_LEN);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005724
5725enum {
5726 MLXSW_REG_HPKT_ACK_NOT_REQUIRED,
5727 MLXSW_REG_HPKT_ACK_REQUIRED,
5728};
5729
5730/* reg_hpkt_ack
5731 * Require acknowledgements from the host for events.
5732 * If set, then the device will wait for the event it sent to be acknowledged
5733 * by the host. This option is only relevant for event trap IDs.
5734 * Access: RW
5735 *
5736 * Note: Currently not supported by firmware.
5737 */
5738MLXSW_ITEM32(reg, hpkt, ack, 0x00, 24, 1);
5739
5740enum mlxsw_reg_hpkt_action {
5741 MLXSW_REG_HPKT_ACTION_FORWARD,
5742 MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU,
5743 MLXSW_REG_HPKT_ACTION_MIRROR_TO_CPU,
5744 MLXSW_REG_HPKT_ACTION_DISCARD,
5745 MLXSW_REG_HPKT_ACTION_SOFT_DISCARD,
5746 MLXSW_REG_HPKT_ACTION_TRAP_AND_SOFT_DISCARD,
Ido Schimmel6a44bae2019-08-21 10:19:32 +03005747 MLXSW_REG_HPKT_ACTION_TRAP_EXCEPTION_TO_CPU,
5748 MLXSW_REG_HPKT_ACTION_SET_FW_DEFAULT = 15,
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005749};
5750
5751/* reg_hpkt_action
5752 * Action to perform on packet when trapped.
5753 * 0 - No action. Forward to CPU based on switching rules.
5754 * 1 - Trap to CPU (CPU receives sole copy).
5755 * 2 - Mirror to CPU (CPU receives a replica of the packet).
5756 * 3 - Discard.
5757 * 4 - Soft discard (allow other traps to act on the packet).
5758 * 5 - Trap and soft discard (allow other traps to overwrite this trap).
Ido Schimmel6a44bae2019-08-21 10:19:32 +03005759 * 6 - Trap to CPU (CPU receives sole copy) and count it as error.
5760 * 15 - Restore the firmware's default action.
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005761 * Access: RW
5762 *
5763 * Note: Must be set to 0 (forward) for event trap IDs, as they are already
5764 * addressed to the CPU.
5765 */
5766MLXSW_ITEM32(reg, hpkt, action, 0x00, 20, 3);
5767
5768/* reg_hpkt_trap_group
5769 * Trap group to associate the trap with.
5770 * Access: RW
5771 */
5772MLXSW_ITEM32(reg, hpkt, trap_group, 0x00, 12, 6);
5773
5774/* reg_hpkt_trap_id
5775 * Trap ID.
5776 * Access: Index
5777 *
5778 * Note: A trap ID can only be associated with a single trap group. The device
5779 * will associate the trap ID with the last trap group configured.
5780 */
5781MLXSW_ITEM32(reg, hpkt, trap_id, 0x00, 0, 9);
5782
5783enum {
5784 MLXSW_REG_HPKT_CTRL_PACKET_DEFAULT,
5785 MLXSW_REG_HPKT_CTRL_PACKET_NO_BUFFER,
5786 MLXSW_REG_HPKT_CTRL_PACKET_USE_BUFFER,
5787};
5788
5789/* reg_hpkt_ctrl
5790 * Configure dedicated buffer resources for control packets.
Nogah Frankeld570b7e2016-11-25 10:33:38 +01005791 * Ignored by SwitchX-2.
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005792 * 0 - Keep factory defaults.
5793 * 1 - Do not use control buffer for this trap ID.
5794 * 2 - Use control buffer for this trap ID.
5795 * Access: RW
5796 */
5797MLXSW_ITEM32(reg, hpkt, ctrl, 0x04, 16, 2);
5798
Nogah Frankeld570b7e2016-11-25 10:33:38 +01005799static inline void mlxsw_reg_hpkt_pack(char *payload, u8 action, u16 trap_id,
5800 enum mlxsw_reg_htgt_trap_group trap_group,
5801 bool is_ctrl)
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005802{
5803 MLXSW_REG_ZERO(hpkt, payload);
5804 mlxsw_reg_hpkt_ack_set(payload, MLXSW_REG_HPKT_ACK_NOT_REQUIRED);
5805 mlxsw_reg_hpkt_action_set(payload, action);
5806 mlxsw_reg_hpkt_trap_group_set(payload, trap_group);
5807 mlxsw_reg_hpkt_trap_id_set(payload, trap_id);
Nogah Frankeld570b7e2016-11-25 10:33:38 +01005808 mlxsw_reg_hpkt_ctrl_set(payload, is_ctrl ?
5809 MLXSW_REG_HPKT_CTRL_PACKET_USE_BUFFER :
5810 MLXSW_REG_HPKT_CTRL_PACKET_NO_BUFFER);
Ido Schimmel4ec14b72015-07-29 23:33:48 +02005811}
5812
Ido Schimmel69c407a2016-07-02 11:00:13 +02005813/* RGCR - Router General Configuration Register
5814 * --------------------------------------------
5815 * The register is used for setting up the router configuration.
5816 */
5817#define MLXSW_REG_RGCR_ID 0x8001
5818#define MLXSW_REG_RGCR_LEN 0x28
5819
Jiri Pirko21978dc2016-10-21 16:07:20 +02005820MLXSW_REG_DEFINE(rgcr, MLXSW_REG_RGCR_ID, MLXSW_REG_RGCR_LEN);
Ido Schimmel69c407a2016-07-02 11:00:13 +02005821
5822/* reg_rgcr_ipv4_en
5823 * IPv4 router enable.
5824 * Access: RW
5825 */
5826MLXSW_ITEM32(reg, rgcr, ipv4_en, 0x00, 31, 1);
5827
5828/* reg_rgcr_ipv6_en
5829 * IPv6 router enable.
5830 * Access: RW
5831 */
5832MLXSW_ITEM32(reg, rgcr, ipv6_en, 0x00, 30, 1);
5833
5834/* reg_rgcr_max_router_interfaces
5835 * Defines the maximum number of active router interfaces for all virtual
5836 * routers.
5837 * Access: RW
5838 */
5839MLXSW_ITEM32(reg, rgcr, max_router_interfaces, 0x10, 0, 16);
5840
5841/* reg_rgcr_usp
5842 * Update switch priority and packet color.
5843 * 0 - Preserve the value of Switch Priority and packet color.
5844 * 1 - Recalculate the value of Switch Priority and packet color.
5845 * Access: RW
5846 *
5847 * Note: Not supported by SwitchX and SwitchX-2.
5848 */
5849MLXSW_ITEM32(reg, rgcr, usp, 0x18, 20, 1);
5850
5851/* reg_rgcr_pcp_rw
5852 * Indicates how to handle the pcp_rewrite_en value:
5853 * 0 - Preserve the value of pcp_rewrite_en.
5854 * 2 - Disable PCP rewrite.
5855 * 3 - Enable PCP rewrite.
5856 * Access: RW
5857 *
5858 * Note: Not supported by SwitchX and SwitchX-2.
5859 */
5860MLXSW_ITEM32(reg, rgcr, pcp_rw, 0x18, 16, 2);
5861
5862/* reg_rgcr_activity_dis
5863 * Activity disable:
5864 * 0 - Activity will be set when an entry is hit (default).
5865 * 1 - Activity will not be set when an entry is hit.
5866 *
5867 * Bit 0 - Disable activity bit in Router Algorithmic LPM Unicast Entry
5868 * (RALUE).
5869 * Bit 1 - Disable activity bit in Router Algorithmic LPM Unicast Host
5870 * Entry (RAUHT).
5871 * Bits 2:7 are reserved.
5872 * Access: RW
5873 *
5874 * Note: Not supported by SwitchX, SwitchX-2 and Switch-IB.
5875 */
5876MLXSW_ITEM32(reg, rgcr, activity_dis, 0x20, 0, 8);
5877
Arkadi Sharshevskye29237e2017-07-18 10:10:09 +02005878static inline void mlxsw_reg_rgcr_pack(char *payload, bool ipv4_en,
5879 bool ipv6_en)
Ido Schimmel69c407a2016-07-02 11:00:13 +02005880{
5881 MLXSW_REG_ZERO(rgcr, payload);
5882 mlxsw_reg_rgcr_ipv4_en_set(payload, ipv4_en);
Arkadi Sharshevskye29237e2017-07-18 10:10:09 +02005883 mlxsw_reg_rgcr_ipv6_en_set(payload, ipv6_en);
Ido Schimmel69c407a2016-07-02 11:00:13 +02005884}
5885
Ido Schimmel3dc26682016-07-02 11:00:18 +02005886/* RITR - Router Interface Table Register
5887 * --------------------------------------
5888 * The register is used to configure the router interface table.
5889 */
5890#define MLXSW_REG_RITR_ID 0x8002
5891#define MLXSW_REG_RITR_LEN 0x40
5892
Jiri Pirko21978dc2016-10-21 16:07:20 +02005893MLXSW_REG_DEFINE(ritr, MLXSW_REG_RITR_ID, MLXSW_REG_RITR_LEN);
Ido Schimmel3dc26682016-07-02 11:00:18 +02005894
5895/* reg_ritr_enable
5896 * Enables routing on the router interface.
5897 * Access: RW
5898 */
5899MLXSW_ITEM32(reg, ritr, enable, 0x00, 31, 1);
5900
5901/* reg_ritr_ipv4
5902 * IPv4 routing enable. Enables routing of IPv4 traffic on the router
5903 * interface.
5904 * Access: RW
5905 */
5906MLXSW_ITEM32(reg, ritr, ipv4, 0x00, 29, 1);
5907
5908/* reg_ritr_ipv6
5909 * IPv6 routing enable. Enables routing of IPv6 traffic on the router
5910 * interface.
5911 * Access: RW
5912 */
5913MLXSW_ITEM32(reg, ritr, ipv6, 0x00, 28, 1);
5914
Yotam Gigi4af59642017-09-19 10:00:18 +02005915/* reg_ritr_ipv4_mc
5916 * IPv4 multicast routing enable.
5917 * Access: RW
5918 */
5919MLXSW_ITEM32(reg, ritr, ipv4_mc, 0x00, 27, 1);
5920
Yuval Mintz9a3d1832018-03-26 15:01:37 +03005921/* reg_ritr_ipv6_mc
5922 * IPv6 multicast routing enable.
5923 * Access: RW
5924 */
5925MLXSW_ITEM32(reg, ritr, ipv6_mc, 0x00, 26, 1);
5926
Ido Schimmel3dc26682016-07-02 11:00:18 +02005927enum mlxsw_reg_ritr_if_type {
Petr Machata78676ad2017-07-31 09:27:26 +02005928 /* VLAN interface. */
Ido Schimmel3dc26682016-07-02 11:00:18 +02005929 MLXSW_REG_RITR_VLAN_IF,
Petr Machata78676ad2017-07-31 09:27:26 +02005930 /* FID interface. */
Ido Schimmel3dc26682016-07-02 11:00:18 +02005931 MLXSW_REG_RITR_FID_IF,
Petr Machata78676ad2017-07-31 09:27:26 +02005932 /* Sub-port interface. */
Ido Schimmel3dc26682016-07-02 11:00:18 +02005933 MLXSW_REG_RITR_SP_IF,
Petr Machata99ae8e32017-09-02 23:49:09 +02005934 /* Loopback Interface. */
5935 MLXSW_REG_RITR_LOOPBACK_IF,
Ido Schimmel3dc26682016-07-02 11:00:18 +02005936};
5937
5938/* reg_ritr_type
Petr Machata78676ad2017-07-31 09:27:26 +02005939 * Router interface type as per enum mlxsw_reg_ritr_if_type.
Ido Schimmel3dc26682016-07-02 11:00:18 +02005940 * Access: RW
5941 */
5942MLXSW_ITEM32(reg, ritr, type, 0x00, 23, 3);
5943
5944enum {
5945 MLXSW_REG_RITR_RIF_CREATE,
5946 MLXSW_REG_RITR_RIF_DEL,
5947};
5948
5949/* reg_ritr_op
5950 * Opcode:
5951 * 0 - Create or edit RIF.
5952 * 1 - Delete RIF.
5953 * Reserved for SwitchX-2. For Spectrum, editing of interface properties
5954 * is not supported. An interface must be deleted and re-created in order
5955 * to update properties.
5956 * Access: WO
5957 */
5958MLXSW_ITEM32(reg, ritr, op, 0x00, 20, 2);
5959
5960/* reg_ritr_rif
5961 * Router interface index. A pointer to the Router Interface Table.
5962 * Access: Index
5963 */
5964MLXSW_ITEM32(reg, ritr, rif, 0x00, 0, 16);
5965
5966/* reg_ritr_ipv4_fe
5967 * IPv4 Forwarding Enable.
5968 * Enables routing of IPv4 traffic on the router interface. When disabled,
5969 * forwarding is blocked but local traffic (traps and IP2ME) will be enabled.
5970 * Not supported in SwitchX-2.
5971 * Access: RW
5972 */
5973MLXSW_ITEM32(reg, ritr, ipv4_fe, 0x04, 29, 1);
5974
5975/* reg_ritr_ipv6_fe
5976 * IPv6 Forwarding Enable.
5977 * Enables routing of IPv6 traffic on the router interface. When disabled,
5978 * forwarding is blocked but local traffic (traps and IP2ME) will be enabled.
5979 * Not supported in SwitchX-2.
5980 * Access: RW
5981 */
5982MLXSW_ITEM32(reg, ritr, ipv6_fe, 0x04, 28, 1);
5983
Yotam Gigi4af59642017-09-19 10:00:18 +02005984/* reg_ritr_ipv4_mc_fe
5985 * IPv4 Multicast Forwarding Enable.
5986 * When disabled, forwarding is blocked but local traffic (traps and IP to me)
5987 * will be enabled.
5988 * Access: RW
5989 */
5990MLXSW_ITEM32(reg, ritr, ipv4_mc_fe, 0x04, 27, 1);
5991
Yuval Mintz9a3d1832018-03-26 15:01:37 +03005992/* reg_ritr_ipv6_mc_fe
5993 * IPv6 Multicast Forwarding Enable.
5994 * When disabled, forwarding is blocked but local traffic (traps and IP to me)
5995 * will be enabled.
5996 * Access: RW
5997 */
5998MLXSW_ITEM32(reg, ritr, ipv6_mc_fe, 0x04, 26, 1);
5999
Ido Schimmela94a6142016-08-17 16:39:33 +02006000/* reg_ritr_lb_en
6001 * Loop-back filter enable for unicast packets.
6002 * If the flag is set then loop-back filter for unicast packets is
6003 * implemented on the RIF. Multicast packets are always subject to
6004 * loop-back filtering.
6005 * Access: RW
6006 */
6007MLXSW_ITEM32(reg, ritr, lb_en, 0x04, 24, 1);
6008
Ido Schimmel3dc26682016-07-02 11:00:18 +02006009/* reg_ritr_virtual_router
6010 * Virtual router ID associated with the router interface.
6011 * Access: RW
6012 */
6013MLXSW_ITEM32(reg, ritr, virtual_router, 0x04, 0, 16);
6014
6015/* reg_ritr_mtu
6016 * Router interface MTU.
6017 * Access: RW
6018 */
6019MLXSW_ITEM32(reg, ritr, mtu, 0x34, 0, 16);
6020
6021/* reg_ritr_if_swid
6022 * Switch partition ID.
6023 * Access: RW
6024 */
6025MLXSW_ITEM32(reg, ritr, if_swid, 0x08, 24, 8);
6026
6027/* reg_ritr_if_mac
6028 * Router interface MAC address.
6029 * In Spectrum, all MAC addresses must have the same 38 MSBits.
6030 * Access: RW
6031 */
6032MLXSW_ITEM_BUF(reg, ritr, if_mac, 0x12, 6);
6033
Ido Schimmelc3a49542018-07-14 11:39:54 +03006034/* reg_ritr_if_vrrp_id_ipv6
6035 * VRRP ID for IPv6
6036 * Note: Reserved for RIF types other than VLAN, FID and Sub-port.
6037 * Access: RW
6038 */
6039MLXSW_ITEM32(reg, ritr, if_vrrp_id_ipv6, 0x1C, 8, 8);
6040
6041/* reg_ritr_if_vrrp_id_ipv4
6042 * VRRP ID for IPv4
6043 * Note: Reserved for RIF types other than VLAN, FID and Sub-port.
6044 * Access: RW
6045 */
6046MLXSW_ITEM32(reg, ritr, if_vrrp_id_ipv4, 0x1C, 0, 8);
6047
Ido Schimmel3dc26682016-07-02 11:00:18 +02006048/* VLAN Interface */
6049
6050/* reg_ritr_vlan_if_vid
6051 * VLAN ID.
6052 * Access: RW
6053 */
6054MLXSW_ITEM32(reg, ritr, vlan_if_vid, 0x08, 0, 12);
6055
6056/* FID Interface */
6057
6058/* reg_ritr_fid_if_fid
6059 * Filtering ID. Used to connect a bridge to the router. Only FIDs from
6060 * the vFID range are supported.
6061 * Access: RW
6062 */
6063MLXSW_ITEM32(reg, ritr, fid_if_fid, 0x08, 0, 16);
6064
6065static inline void mlxsw_reg_ritr_fid_set(char *payload,
6066 enum mlxsw_reg_ritr_if_type rif_type,
6067 u16 fid)
6068{
6069 if (rif_type == MLXSW_REG_RITR_FID_IF)
6070 mlxsw_reg_ritr_fid_if_fid_set(payload, fid);
6071 else
6072 mlxsw_reg_ritr_vlan_if_vid_set(payload, fid);
6073}
6074
6075/* Sub-port Interface */
6076
6077/* reg_ritr_sp_if_lag
6078 * LAG indication. When this bit is set the system_port field holds the
6079 * LAG identifier.
6080 * Access: RW
6081 */
6082MLXSW_ITEM32(reg, ritr, sp_if_lag, 0x08, 24, 1);
6083
6084/* reg_ritr_sp_system_port
6085 * Port unique indentifier. When lag bit is set, this field holds the
6086 * lag_id in bits 0:9.
6087 * Access: RW
6088 */
6089MLXSW_ITEM32(reg, ritr, sp_if_system_port, 0x08, 0, 16);
6090
6091/* reg_ritr_sp_if_vid
6092 * VLAN ID.
6093 * Access: RW
6094 */
6095MLXSW_ITEM32(reg, ritr, sp_if_vid, 0x18, 0, 12);
6096
Petr Machata99ae8e32017-09-02 23:49:09 +02006097/* Loopback Interface */
6098
6099enum mlxsw_reg_ritr_loopback_protocol {
6100 /* IPinIP IPv4 underlay Unicast */
6101 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV4,
6102 /* IPinIP IPv6 underlay Unicast */
6103 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV6,
Nir Dotanafba3e12019-01-20 06:50:39 +00006104 /* IPinIP generic - used for Spectrum-2 underlay RIF */
6105 MLXSW_REG_RITR_LOOPBACK_GENERIC,
Petr Machata99ae8e32017-09-02 23:49:09 +02006106};
6107
6108/* reg_ritr_loopback_protocol
6109 * Access: RW
6110 */
6111MLXSW_ITEM32(reg, ritr, loopback_protocol, 0x08, 28, 4);
6112
6113enum mlxsw_reg_ritr_loopback_ipip_type {
6114 /* Tunnel is IPinIP. */
6115 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_IP,
6116 /* Tunnel is GRE, no key. */
6117 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_GRE_IN_IP,
6118 /* Tunnel is GRE, with a key. */
6119 MLXSW_REG_RITR_LOOPBACK_IPIP_TYPE_IP_IN_GRE_KEY_IN_IP,
6120};
6121
6122/* reg_ritr_loopback_ipip_type
6123 * Encapsulation type.
6124 * Access: RW
6125 */
6126MLXSW_ITEM32(reg, ritr, loopback_ipip_type, 0x10, 24, 4);
6127
6128enum mlxsw_reg_ritr_loopback_ipip_options {
6129 /* The key is defined by gre_key. */
6130 MLXSW_REG_RITR_LOOPBACK_IPIP_OPTIONS_GRE_KEY_PRESET,
6131};
6132
6133/* reg_ritr_loopback_ipip_options
6134 * Access: RW
6135 */
6136MLXSW_ITEM32(reg, ritr, loopback_ipip_options, 0x10, 20, 4);
6137
6138/* reg_ritr_loopback_ipip_uvr
6139 * Underlay Virtual Router ID.
6140 * Range is 0..cap_max_virtual_routers-1.
6141 * Reserved for Spectrum-2.
6142 * Access: RW
6143 */
6144MLXSW_ITEM32(reg, ritr, loopback_ipip_uvr, 0x10, 0, 16);
6145
Nir Dotanafba3e12019-01-20 06:50:39 +00006146/* reg_ritr_loopback_ipip_underlay_rif
6147 * Underlay ingress router interface.
6148 * Reserved for Spectrum.
6149 * Access: RW
6150 */
6151MLXSW_ITEM32(reg, ritr, loopback_ipip_underlay_rif, 0x14, 0, 16);
6152
Petr Machata99ae8e32017-09-02 23:49:09 +02006153/* reg_ritr_loopback_ipip_usip*
6154 * Encapsulation Underlay source IP.
6155 * Access: RW
6156 */
6157MLXSW_ITEM_BUF(reg, ritr, loopback_ipip_usip6, 0x18, 16);
6158MLXSW_ITEM32(reg, ritr, loopback_ipip_usip4, 0x24, 0, 32);
6159
6160/* reg_ritr_loopback_ipip_gre_key
6161 * GRE Key.
6162 * Reserved when ipip_type is not IP_IN_GRE_KEY_IN_IP.
6163 * Access: RW
6164 */
6165MLXSW_ITEM32(reg, ritr, loopback_ipip_gre_key, 0x28, 0, 32);
6166
Arkadi Sharshevsky0f630fc2017-03-28 17:24:11 +02006167/* Shared between ingress/egress */
6168enum mlxsw_reg_ritr_counter_set_type {
6169 /* No Count. */
6170 MLXSW_REG_RITR_COUNTER_SET_TYPE_NO_COUNT = 0x0,
6171 /* Basic. Used for router interfaces, counting the following:
6172 * - Error and Discard counters.
6173 * - Unicast, Multicast and Broadcast counters. Sharing the
6174 * same set of counters for the different type of traffic
6175 * (IPv4, IPv6 and mpls).
6176 */
6177 MLXSW_REG_RITR_COUNTER_SET_TYPE_BASIC = 0x9,
6178};
6179
6180/* reg_ritr_ingress_counter_index
6181 * Counter Index for flow counter.
6182 * Access: RW
6183 */
6184MLXSW_ITEM32(reg, ritr, ingress_counter_index, 0x38, 0, 24);
6185
6186/* reg_ritr_ingress_counter_set_type
6187 * Igress Counter Set Type for router interface counter.
6188 * Access: RW
6189 */
6190MLXSW_ITEM32(reg, ritr, ingress_counter_set_type, 0x38, 24, 8);
6191
6192/* reg_ritr_egress_counter_index
6193 * Counter Index for flow counter.
6194 * Access: RW
6195 */
6196MLXSW_ITEM32(reg, ritr, egress_counter_index, 0x3C, 0, 24);
6197
6198/* reg_ritr_egress_counter_set_type
6199 * Egress Counter Set Type for router interface counter.
6200 * Access: RW
6201 */
6202MLXSW_ITEM32(reg, ritr, egress_counter_set_type, 0x3C, 24, 8);
6203
6204static inline void mlxsw_reg_ritr_counter_pack(char *payload, u32 index,
6205 bool enable, bool egress)
6206{
6207 enum mlxsw_reg_ritr_counter_set_type set_type;
6208
6209 if (enable)
6210 set_type = MLXSW_REG_RITR_COUNTER_SET_TYPE_BASIC;
6211 else
6212 set_type = MLXSW_REG_RITR_COUNTER_SET_TYPE_NO_COUNT;
6213 mlxsw_reg_ritr_egress_counter_set_type_set(payload, set_type);
6214
6215 if (egress)
6216 mlxsw_reg_ritr_egress_counter_index_set(payload, index);
6217 else
6218 mlxsw_reg_ritr_ingress_counter_index_set(payload, index);
6219}
6220
Ido Schimmel3dc26682016-07-02 11:00:18 +02006221static inline void mlxsw_reg_ritr_rif_pack(char *payload, u16 rif)
6222{
6223 MLXSW_REG_ZERO(ritr, payload);
6224 mlxsw_reg_ritr_rif_set(payload, rif);
6225}
6226
6227static inline void mlxsw_reg_ritr_sp_if_pack(char *payload, bool lag,
6228 u16 system_port, u16 vid)
6229{
6230 mlxsw_reg_ritr_sp_if_lag_set(payload, lag);
6231 mlxsw_reg_ritr_sp_if_system_port_set(payload, system_port);
6232 mlxsw_reg_ritr_sp_if_vid_set(payload, vid);
6233}
6234
6235static inline void mlxsw_reg_ritr_pack(char *payload, bool enable,
6236 enum mlxsw_reg_ritr_if_type type,
Petr Machata9571e822017-09-02 23:49:14 +02006237 u16 rif, u16 vr_id, u16 mtu)
Ido Schimmel3dc26682016-07-02 11:00:18 +02006238{
6239 bool op = enable ? MLXSW_REG_RITR_RIF_CREATE : MLXSW_REG_RITR_RIF_DEL;
6240
6241 MLXSW_REG_ZERO(ritr, payload);
6242 mlxsw_reg_ritr_enable_set(payload, enable);
6243 mlxsw_reg_ritr_ipv4_set(payload, 1);
Arkadi Sharshevskye717e012017-07-18 10:10:10 +02006244 mlxsw_reg_ritr_ipv6_set(payload, 1);
Yotam Gigi4af59642017-09-19 10:00:18 +02006245 mlxsw_reg_ritr_ipv4_mc_set(payload, 1);
Yuval Mintz9a3d1832018-03-26 15:01:37 +03006246 mlxsw_reg_ritr_ipv6_mc_set(payload, 1);
Ido Schimmel3dc26682016-07-02 11:00:18 +02006247 mlxsw_reg_ritr_type_set(payload, type);
6248 mlxsw_reg_ritr_op_set(payload, op);
6249 mlxsw_reg_ritr_rif_set(payload, rif);
6250 mlxsw_reg_ritr_ipv4_fe_set(payload, 1);
Arkadi Sharshevskye717e012017-07-18 10:10:10 +02006251 mlxsw_reg_ritr_ipv6_fe_set(payload, 1);
Yotam Gigi4af59642017-09-19 10:00:18 +02006252 mlxsw_reg_ritr_ipv4_mc_fe_set(payload, 1);
Yuval Mintz9a3d1832018-03-26 15:01:37 +03006253 mlxsw_reg_ritr_ipv6_mc_fe_set(payload, 1);
Ido Schimmela94a6142016-08-17 16:39:33 +02006254 mlxsw_reg_ritr_lb_en_set(payload, 1);
Ido Schimmel69132292017-03-10 08:53:42 +01006255 mlxsw_reg_ritr_virtual_router_set(payload, vr_id);
Ido Schimmel3dc26682016-07-02 11:00:18 +02006256 mlxsw_reg_ritr_mtu_set(payload, mtu);
Petr Machata9571e822017-09-02 23:49:14 +02006257}
6258
6259static inline void mlxsw_reg_ritr_mac_pack(char *payload, const char *mac)
6260{
Ido Schimmel3dc26682016-07-02 11:00:18 +02006261 mlxsw_reg_ritr_if_mac_memcpy_to(payload, mac);
6262}
6263
Petr Machata99ae8e32017-09-02 23:49:09 +02006264static inline void
6265mlxsw_reg_ritr_loopback_ipip_common_pack(char *payload,
6266 enum mlxsw_reg_ritr_loopback_ipip_type ipip_type,
6267 enum mlxsw_reg_ritr_loopback_ipip_options options,
Nir Dotanafba3e12019-01-20 06:50:39 +00006268 u16 uvr_id, u16 underlay_rif, u32 gre_key)
Petr Machata99ae8e32017-09-02 23:49:09 +02006269{
6270 mlxsw_reg_ritr_loopback_ipip_type_set(payload, ipip_type);
6271 mlxsw_reg_ritr_loopback_ipip_options_set(payload, options);
6272 mlxsw_reg_ritr_loopback_ipip_uvr_set(payload, uvr_id);
Nir Dotanafba3e12019-01-20 06:50:39 +00006273 mlxsw_reg_ritr_loopback_ipip_underlay_rif_set(payload, underlay_rif);
Petr Machata99ae8e32017-09-02 23:49:09 +02006274 mlxsw_reg_ritr_loopback_ipip_gre_key_set(payload, gre_key);
6275}
6276
6277static inline void
6278mlxsw_reg_ritr_loopback_ipip4_pack(char *payload,
6279 enum mlxsw_reg_ritr_loopback_ipip_type ipip_type,
6280 enum mlxsw_reg_ritr_loopback_ipip_options options,
Nir Dotanafba3e12019-01-20 06:50:39 +00006281 u16 uvr_id, u16 underlay_rif, u32 usip, u32 gre_key)
Petr Machata99ae8e32017-09-02 23:49:09 +02006282{
6283 mlxsw_reg_ritr_loopback_protocol_set(payload,
6284 MLXSW_REG_RITR_LOOPBACK_PROTOCOL_IPIP_IPV4);
6285 mlxsw_reg_ritr_loopback_ipip_common_pack(payload, ipip_type, options,
Nir Dotanafba3e12019-01-20 06:50:39 +00006286 uvr_id, underlay_rif, gre_key);
Petr Machata99ae8e32017-09-02 23:49:09 +02006287 mlxsw_reg_ritr_loopback_ipip_usip4_set(payload, usip);
6288}
6289
Yotam Gigi46a70542017-09-19 10:00:13 +02006290/* RTAR - Router TCAM Allocation Register
6291 * --------------------------------------
6292 * This register is used for allocation of regions in the TCAM table.
6293 */
6294#define MLXSW_REG_RTAR_ID 0x8004
6295#define MLXSW_REG_RTAR_LEN 0x20
6296
6297MLXSW_REG_DEFINE(rtar, MLXSW_REG_RTAR_ID, MLXSW_REG_RTAR_LEN);
6298
6299enum mlxsw_reg_rtar_op {
6300 MLXSW_REG_RTAR_OP_ALLOCATE,
6301 MLXSW_REG_RTAR_OP_RESIZE,
6302 MLXSW_REG_RTAR_OP_DEALLOCATE,
6303};
6304
6305/* reg_rtar_op
6306 * Access: WO
6307 */
6308MLXSW_ITEM32(reg, rtar, op, 0x00, 28, 4);
6309
6310enum mlxsw_reg_rtar_key_type {
6311 MLXSW_REG_RTAR_KEY_TYPE_IPV4_MULTICAST = 1,
6312 MLXSW_REG_RTAR_KEY_TYPE_IPV6_MULTICAST = 3
6313};
6314
6315/* reg_rtar_key_type
6316 * TCAM key type for the region.
6317 * Access: WO
6318 */
6319MLXSW_ITEM32(reg, rtar, key_type, 0x00, 0, 8);
6320
6321/* reg_rtar_region_size
6322 * TCAM region size. When allocating/resizing this is the requested
6323 * size, the response is the actual size.
6324 * Note: Actual size may be larger than requested.
6325 * Reserved for op = Deallocate
6326 * Access: WO
6327 */
6328MLXSW_ITEM32(reg, rtar, region_size, 0x04, 0, 16);
6329
6330static inline void mlxsw_reg_rtar_pack(char *payload,
6331 enum mlxsw_reg_rtar_op op,
6332 enum mlxsw_reg_rtar_key_type key_type,
6333 u16 region_size)
6334{
6335 MLXSW_REG_ZERO(rtar, payload);
6336 mlxsw_reg_rtar_op_set(payload, op);
6337 mlxsw_reg_rtar_key_type_set(payload, key_type);
6338 mlxsw_reg_rtar_region_size_set(payload, region_size);
6339}
6340
Yotam Gigi089f9812016-07-05 11:27:48 +02006341/* RATR - Router Adjacency Table Register
6342 * --------------------------------------
6343 * The RATR register is used to configure the Router Adjacency (next-hop)
6344 * Table.
6345 */
6346#define MLXSW_REG_RATR_ID 0x8008
6347#define MLXSW_REG_RATR_LEN 0x2C
6348
Jiri Pirko21978dc2016-10-21 16:07:20 +02006349MLXSW_REG_DEFINE(ratr, MLXSW_REG_RATR_ID, MLXSW_REG_RATR_LEN);
Yotam Gigi089f9812016-07-05 11:27:48 +02006350
6351enum mlxsw_reg_ratr_op {
6352 /* Read */
6353 MLXSW_REG_RATR_OP_QUERY_READ = 0,
6354 /* Read and clear activity */
6355 MLXSW_REG_RATR_OP_QUERY_READ_CLEAR = 2,
6356 /* Write Adjacency entry */
6357 MLXSW_REG_RATR_OP_WRITE_WRITE_ENTRY = 1,
6358 /* Write Adjacency entry only if the activity is cleared.
6359 * The write may not succeed if the activity is set. There is not
6360 * direct feedback if the write has succeeded or not, however
6361 * the get will reveal the actual entry (SW can compare the get
6362 * response to the set command).
6363 */
6364 MLXSW_REG_RATR_OP_WRITE_WRITE_ENTRY_ON_ACTIVITY = 3,
6365};
6366
6367/* reg_ratr_op
6368 * Note that Write operation may also be used for updating
6369 * counter_set_type and counter_index. In this case all other
6370 * fields must not be updated.
6371 * Access: OP
6372 */
6373MLXSW_ITEM32(reg, ratr, op, 0x00, 28, 4);
6374
6375/* reg_ratr_v
6376 * Valid bit. Indicates if the adjacency entry is valid.
6377 * Note: the device may need some time before reusing an invalidated
6378 * entry. During this time the entry can not be reused. It is
6379 * recommended to use another entry before reusing an invalidated
6380 * entry (e.g. software can put it at the end of the list for
6381 * reusing). Trying to access an invalidated entry not yet cleared
6382 * by the device results with failure indicating "Try Again" status.
6383 * When valid is '0' then egress_router_interface,trap_action,
6384 * adjacency_parameters and counters are reserved
6385 * Access: RW
6386 */
6387MLXSW_ITEM32(reg, ratr, v, 0x00, 24, 1);
6388
6389/* reg_ratr_a
6390 * Activity. Set for new entries. Set if a packet lookup has hit on
6391 * the specific entry. To clear the a bit, use "clear activity".
6392 * Access: RO
6393 */
6394MLXSW_ITEM32(reg, ratr, a, 0x00, 16, 1);
6395
Petr Machata7c819de2017-09-02 23:49:10 +02006396enum mlxsw_reg_ratr_type {
6397 /* Ethernet */
6398 MLXSW_REG_RATR_TYPE_ETHERNET,
6399 /* IPoIB Unicast without GRH.
6400 * Reserved for Spectrum.
6401 */
6402 MLXSW_REG_RATR_TYPE_IPOIB_UC,
6403 /* IPoIB Unicast with GRH. Supported only in table 0 (Ethernet unicast
6404 * adjacency).
6405 * Reserved for Spectrum.
6406 */
6407 MLXSW_REG_RATR_TYPE_IPOIB_UC_W_GRH,
6408 /* IPoIB Multicast.
6409 * Reserved for Spectrum.
6410 */
6411 MLXSW_REG_RATR_TYPE_IPOIB_MC,
6412 /* MPLS.
6413 * Reserved for SwitchX/-2.
6414 */
6415 MLXSW_REG_RATR_TYPE_MPLS,
6416 /* IPinIP Encap.
6417 * Reserved for SwitchX/-2.
6418 */
6419 MLXSW_REG_RATR_TYPE_IPIP,
6420};
6421
6422/* reg_ratr_type
6423 * Adjacency entry type.
6424 * Access: RW
6425 */
6426MLXSW_ITEM32(reg, ratr, type, 0x04, 28, 4);
6427
Yotam Gigi089f9812016-07-05 11:27:48 +02006428/* reg_ratr_adjacency_index_low
6429 * Bits 15:0 of index into the adjacency table.
6430 * For SwitchX and SwitchX-2, the adjacency table is linear and
6431 * used for adjacency entries only.
6432 * For Spectrum, the index is to the KVD linear.
6433 * Access: Index
6434 */
6435MLXSW_ITEM32(reg, ratr, adjacency_index_low, 0x04, 0, 16);
6436
6437/* reg_ratr_egress_router_interface
6438 * Range is 0 .. cap_max_router_interfaces - 1
6439 * Access: RW
6440 */
6441MLXSW_ITEM32(reg, ratr, egress_router_interface, 0x08, 0, 16);
6442
6443enum mlxsw_reg_ratr_trap_action {
6444 MLXSW_REG_RATR_TRAP_ACTION_NOP,
6445 MLXSW_REG_RATR_TRAP_ACTION_TRAP,
6446 MLXSW_REG_RATR_TRAP_ACTION_MIRROR_TO_CPU,
6447 MLXSW_REG_RATR_TRAP_ACTION_MIRROR,
6448 MLXSW_REG_RATR_TRAP_ACTION_DISCARD_ERRORS,
6449};
6450
6451/* reg_ratr_trap_action
6452 * see mlxsw_reg_ratr_trap_action
6453 * Access: RW
6454 */
6455MLXSW_ITEM32(reg, ratr, trap_action, 0x0C, 28, 4);
6456
Yotam Gigi089f9812016-07-05 11:27:48 +02006457/* reg_ratr_adjacency_index_high
6458 * Bits 23:16 of the adjacency_index.
6459 * Access: Index
6460 */
6461MLXSW_ITEM32(reg, ratr, adjacency_index_high, 0x0C, 16, 8);
6462
Petr Machata6c4153b2017-09-02 23:49:11 +02006463enum mlxsw_reg_ratr_trap_id {
6464 MLXSW_REG_RATR_TRAP_ID_RTR_EGRESS0,
6465 MLXSW_REG_RATR_TRAP_ID_RTR_EGRESS1,
6466};
6467
Yotam Gigi089f9812016-07-05 11:27:48 +02006468/* reg_ratr_trap_id
6469 * Trap ID to be reported to CPU.
6470 * Trap-ID is RTR_EGRESS0 or RTR_EGRESS1.
6471 * For trap_action of NOP, MIRROR and DISCARD_ERROR
6472 * Access: RW
6473 */
6474MLXSW_ITEM32(reg, ratr, trap_id, 0x0C, 0, 8);
6475
6476/* reg_ratr_eth_destination_mac
6477 * MAC address of the destination next-hop.
6478 * Access: RW
6479 */
6480MLXSW_ITEM_BUF(reg, ratr, eth_destination_mac, 0x12, 6);
6481
Petr Machata7c819de2017-09-02 23:49:10 +02006482enum mlxsw_reg_ratr_ipip_type {
6483 /* IPv4, address set by mlxsw_reg_ratr_ipip_ipv4_udip. */
6484 MLXSW_REG_RATR_IPIP_TYPE_IPV4,
6485 /* IPv6, address set by mlxsw_reg_ratr_ipip_ipv6_ptr. */
6486 MLXSW_REG_RATR_IPIP_TYPE_IPV6,
6487};
6488
6489/* reg_ratr_ipip_type
6490 * Underlay destination ip type.
6491 * Note: the type field must match the protocol of the router interface.
6492 * Access: RW
6493 */
6494MLXSW_ITEM32(reg, ratr, ipip_type, 0x10, 16, 4);
6495
6496/* reg_ratr_ipip_ipv4_udip
6497 * Underlay ipv4 dip.
6498 * Reserved when ipip_type is IPv6.
6499 * Access: RW
6500 */
6501MLXSW_ITEM32(reg, ratr, ipip_ipv4_udip, 0x18, 0, 32);
6502
6503/* reg_ratr_ipip_ipv6_ptr
6504 * Pointer to IPv6 underlay destination ip address.
6505 * For Spectrum: Pointer to KVD linear space.
6506 * Access: RW
6507 */
6508MLXSW_ITEM32(reg, ratr, ipip_ipv6_ptr, 0x1C, 0, 24);
6509
Arkadi Sharshevskyf4de25f2017-09-25 10:32:27 +02006510enum mlxsw_reg_flow_counter_set_type {
6511 /* No count */
6512 MLXSW_REG_FLOW_COUNTER_SET_TYPE_NO_COUNT = 0x00,
6513 /* Count packets and bytes */
6514 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES = 0x03,
6515 /* Count only packets */
6516 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS = 0x05,
6517};
6518
6519/* reg_ratr_counter_set_type
6520 * Counter set type for flow counters
6521 * Access: RW
6522 */
6523MLXSW_ITEM32(reg, ratr, counter_set_type, 0x28, 24, 8);
6524
6525/* reg_ratr_counter_index
6526 * Counter index for flow counters
6527 * Access: RW
6528 */
6529MLXSW_ITEM32(reg, ratr, counter_index, 0x28, 0, 24);
6530
Yotam Gigi089f9812016-07-05 11:27:48 +02006531static inline void
6532mlxsw_reg_ratr_pack(char *payload,
6533 enum mlxsw_reg_ratr_op op, bool valid,
Petr Machata89e41982017-09-02 23:49:15 +02006534 enum mlxsw_reg_ratr_type type,
Yotam Gigi089f9812016-07-05 11:27:48 +02006535 u32 adjacency_index, u16 egress_rif)
6536{
6537 MLXSW_REG_ZERO(ratr, payload);
6538 mlxsw_reg_ratr_op_set(payload, op);
6539 mlxsw_reg_ratr_v_set(payload, valid);
Petr Machata89e41982017-09-02 23:49:15 +02006540 mlxsw_reg_ratr_type_set(payload, type);
Yotam Gigi089f9812016-07-05 11:27:48 +02006541 mlxsw_reg_ratr_adjacency_index_low_set(payload, adjacency_index);
6542 mlxsw_reg_ratr_adjacency_index_high_set(payload, adjacency_index >> 16);
6543 mlxsw_reg_ratr_egress_router_interface_set(payload, egress_rif);
6544}
6545
6546static inline void mlxsw_reg_ratr_eth_entry_pack(char *payload,
6547 const char *dest_mac)
6548{
6549 mlxsw_reg_ratr_eth_destination_mac_memcpy_to(payload, dest_mac);
6550}
6551
Petr Machata7c819de2017-09-02 23:49:10 +02006552static inline void mlxsw_reg_ratr_ipip4_entry_pack(char *payload, u32 ipv4_udip)
6553{
6554 mlxsw_reg_ratr_ipip_type_set(payload, MLXSW_REG_RATR_IPIP_TYPE_IPV4);
6555 mlxsw_reg_ratr_ipip_ipv4_udip_set(payload, ipv4_udip);
6556}
6557
Arkadi Sharshevskyf4de25f2017-09-25 10:32:27 +02006558static inline void mlxsw_reg_ratr_counter_pack(char *payload, u64 counter_index,
6559 bool counter_enable)
6560{
6561 enum mlxsw_reg_flow_counter_set_type set_type;
6562
6563 if (counter_enable)
6564 set_type = MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES;
6565 else
6566 set_type = MLXSW_REG_FLOW_COUNTER_SET_TYPE_NO_COUNT;
6567
6568 mlxsw_reg_ratr_counter_index_set(payload, counter_index);
6569 mlxsw_reg_ratr_counter_set_type_set(payload, set_type);
6570}
6571
Yuval Mintzddb362c2018-01-14 12:33:13 +01006572/* RDPM - Router DSCP to Priority Mapping
6573 * --------------------------------------
6574 * Controls the mapping from DSCP field to switch priority on routed packets
6575 */
6576#define MLXSW_REG_RDPM_ID 0x8009
6577#define MLXSW_REG_RDPM_BASE_LEN 0x00
6578#define MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN 0x01
6579#define MLXSW_REG_RDPM_DSCP_ENTRY_REC_MAX_COUNT 64
6580#define MLXSW_REG_RDPM_LEN 0x40
6581#define MLXSW_REG_RDPM_LAST_ENTRY (MLXSW_REG_RDPM_BASE_LEN + \
6582 MLXSW_REG_RDPM_LEN - \
6583 MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN)
6584
6585MLXSW_REG_DEFINE(rdpm, MLXSW_REG_RDPM_ID, MLXSW_REG_RDPM_LEN);
6586
6587/* reg_dscp_entry_e
6588 * Enable update of the specific entry
6589 * Access: Index
6590 */
6591MLXSW_ITEM8_INDEXED(reg, rdpm, dscp_entry_e, MLXSW_REG_RDPM_LAST_ENTRY, 7, 1,
6592 -MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN, 0x00, false);
6593
6594/* reg_dscp_entry_prio
6595 * Switch Priority
6596 * Access: RW
6597 */
6598MLXSW_ITEM8_INDEXED(reg, rdpm, dscp_entry_prio, MLXSW_REG_RDPM_LAST_ENTRY, 0, 4,
6599 -MLXSW_REG_RDPM_DSCP_ENTRY_REC_LEN, 0x00, false);
6600
6601static inline void mlxsw_reg_rdpm_pack(char *payload, unsigned short index,
6602 u8 prio)
6603{
6604 mlxsw_reg_rdpm_dscp_entry_e_set(payload, index, 1);
6605 mlxsw_reg_rdpm_dscp_entry_prio_set(payload, index, prio);
6606}
6607
Arkadi Sharshevskyba73e972017-03-28 17:24:14 +02006608/* RICNT - Router Interface Counter Register
6609 * -----------------------------------------
6610 * The RICNT register retrieves per port performance counters
6611 */
6612#define MLXSW_REG_RICNT_ID 0x800B
6613#define MLXSW_REG_RICNT_LEN 0x100
6614
6615MLXSW_REG_DEFINE(ricnt, MLXSW_REG_RICNT_ID, MLXSW_REG_RICNT_LEN);
6616
6617/* reg_ricnt_counter_index
6618 * Counter index
6619 * Access: RW
6620 */
6621MLXSW_ITEM32(reg, ricnt, counter_index, 0x04, 0, 24);
6622
6623enum mlxsw_reg_ricnt_counter_set_type {
6624 /* No Count. */
6625 MLXSW_REG_RICNT_COUNTER_SET_TYPE_NO_COUNT = 0x00,
6626 /* Basic. Used for router interfaces, counting the following:
6627 * - Error and Discard counters.
6628 * - Unicast, Multicast and Broadcast counters. Sharing the
6629 * same set of counters for the different type of traffic
6630 * (IPv4, IPv6 and mpls).
6631 */
6632 MLXSW_REG_RICNT_COUNTER_SET_TYPE_BASIC = 0x09,
6633};
6634
6635/* reg_ricnt_counter_set_type
6636 * Counter Set Type for router interface counter
6637 * Access: RW
6638 */
6639MLXSW_ITEM32(reg, ricnt, counter_set_type, 0x04, 24, 8);
6640
6641enum mlxsw_reg_ricnt_opcode {
6642 /* Nop. Supported only for read access*/
6643 MLXSW_REG_RICNT_OPCODE_NOP = 0x00,
6644 /* Clear. Setting the clr bit will reset the counter value for
6645 * all counters of the specified Router Interface.
6646 */
6647 MLXSW_REG_RICNT_OPCODE_CLEAR = 0x08,
6648};
6649
6650/* reg_ricnt_opcode
6651 * Opcode
6652 * Access: RW
6653 */
6654MLXSW_ITEM32(reg, ricnt, op, 0x00, 28, 4);
6655
6656/* reg_ricnt_good_unicast_packets
6657 * good unicast packets.
6658 * Access: RW
6659 */
6660MLXSW_ITEM64(reg, ricnt, good_unicast_packets, 0x08, 0, 64);
6661
6662/* reg_ricnt_good_multicast_packets
6663 * good multicast packets.
6664 * Access: RW
6665 */
6666MLXSW_ITEM64(reg, ricnt, good_multicast_packets, 0x10, 0, 64);
6667
6668/* reg_ricnt_good_broadcast_packets
6669 * good broadcast packets
6670 * Access: RW
6671 */
6672MLXSW_ITEM64(reg, ricnt, good_broadcast_packets, 0x18, 0, 64);
6673
6674/* reg_ricnt_good_unicast_bytes
6675 * A count of L3 data and padding octets not including L2 headers
6676 * for good unicast frames.
6677 * Access: RW
6678 */
6679MLXSW_ITEM64(reg, ricnt, good_unicast_bytes, 0x20, 0, 64);
6680
6681/* reg_ricnt_good_multicast_bytes
6682 * A count of L3 data and padding octets not including L2 headers
6683 * for good multicast frames.
6684 * Access: RW
6685 */
6686MLXSW_ITEM64(reg, ricnt, good_multicast_bytes, 0x28, 0, 64);
6687
6688/* reg_ritr_good_broadcast_bytes
6689 * A count of L3 data and padding octets not including L2 headers
6690 * for good broadcast frames.
6691 * Access: RW
6692 */
6693MLXSW_ITEM64(reg, ricnt, good_broadcast_bytes, 0x30, 0, 64);
6694
6695/* reg_ricnt_error_packets
6696 * A count of errored frames that do not pass the router checks.
6697 * Access: RW
6698 */
6699MLXSW_ITEM64(reg, ricnt, error_packets, 0x38, 0, 64);
6700
6701/* reg_ricnt_discrad_packets
6702 * A count of non-errored frames that do not pass the router checks.
6703 * Access: RW
6704 */
6705MLXSW_ITEM64(reg, ricnt, discard_packets, 0x40, 0, 64);
6706
6707/* reg_ricnt_error_bytes
6708 * A count of L3 data and padding octets not including L2 headers
6709 * for errored frames.
6710 * Access: RW
6711 */
6712MLXSW_ITEM64(reg, ricnt, error_bytes, 0x48, 0, 64);
6713
6714/* reg_ricnt_discard_bytes
6715 * A count of L3 data and padding octets not including L2 headers
6716 * for non-errored frames that do not pass the router checks.
6717 * Access: RW
6718 */
6719MLXSW_ITEM64(reg, ricnt, discard_bytes, 0x50, 0, 64);
6720
6721static inline void mlxsw_reg_ricnt_pack(char *payload, u32 index,
6722 enum mlxsw_reg_ricnt_opcode op)
6723{
6724 MLXSW_REG_ZERO(ricnt, payload);
6725 mlxsw_reg_ricnt_op_set(payload, op);
6726 mlxsw_reg_ricnt_counter_index_set(payload, index);
6727 mlxsw_reg_ricnt_counter_set_type_set(payload,
6728 MLXSW_REG_RICNT_COUNTER_SET_TYPE_BASIC);
6729}
6730
Yotam Gigi4fc92842017-09-19 10:00:17 +02006731/* RRCR - Router Rules Copy Register Layout
6732 * ----------------------------------------
6733 * This register is used for moving and copying route entry rules.
6734 */
6735#define MLXSW_REG_RRCR_ID 0x800F
6736#define MLXSW_REG_RRCR_LEN 0x24
6737
6738MLXSW_REG_DEFINE(rrcr, MLXSW_REG_RRCR_ID, MLXSW_REG_RRCR_LEN);
6739
6740enum mlxsw_reg_rrcr_op {
6741 /* Move rules */
6742 MLXSW_REG_RRCR_OP_MOVE,
6743 /* Copy rules */
6744 MLXSW_REG_RRCR_OP_COPY,
6745};
6746
6747/* reg_rrcr_op
6748 * Access: WO
6749 */
6750MLXSW_ITEM32(reg, rrcr, op, 0x00, 28, 4);
6751
6752/* reg_rrcr_offset
6753 * Offset within the region from which to copy/move.
6754 * Access: Index
6755 */
6756MLXSW_ITEM32(reg, rrcr, offset, 0x00, 0, 16);
6757
6758/* reg_rrcr_size
6759 * The number of rules to copy/move.
6760 * Access: WO
6761 */
6762MLXSW_ITEM32(reg, rrcr, size, 0x04, 0, 16);
6763
6764/* reg_rrcr_table_id
6765 * Identifier of the table on which to perform the operation. Encoding is the
6766 * same as in RTAR.key_type
6767 * Access: Index
6768 */
6769MLXSW_ITEM32(reg, rrcr, table_id, 0x10, 0, 4);
6770
6771/* reg_rrcr_dest_offset
6772 * Offset within the region to which to copy/move
6773 * Access: Index
6774 */
6775MLXSW_ITEM32(reg, rrcr, dest_offset, 0x20, 0, 16);
6776
6777static inline void mlxsw_reg_rrcr_pack(char *payload, enum mlxsw_reg_rrcr_op op,
6778 u16 offset, u16 size,
6779 enum mlxsw_reg_rtar_key_type table_id,
6780 u16 dest_offset)
6781{
6782 MLXSW_REG_ZERO(rrcr, payload);
6783 mlxsw_reg_rrcr_op_set(payload, op);
6784 mlxsw_reg_rrcr_offset_set(payload, offset);
6785 mlxsw_reg_rrcr_size_set(payload, size);
6786 mlxsw_reg_rrcr_table_id_set(payload, table_id);
6787 mlxsw_reg_rrcr_dest_offset_set(payload, dest_offset);
6788}
6789
Jiri Pirko6f9fc3c2016-07-04 08:23:05 +02006790/* RALTA - Router Algorithmic LPM Tree Allocation Register
6791 * -------------------------------------------------------
6792 * RALTA is used to allocate the LPM trees of the SHSPM method.
6793 */
6794#define MLXSW_REG_RALTA_ID 0x8010
6795#define MLXSW_REG_RALTA_LEN 0x04
6796
Jiri Pirko21978dc2016-10-21 16:07:20 +02006797MLXSW_REG_DEFINE(ralta, MLXSW_REG_RALTA_ID, MLXSW_REG_RALTA_LEN);
Jiri Pirko6f9fc3c2016-07-04 08:23:05 +02006798
6799/* reg_ralta_op
6800 * opcode (valid for Write, must be 0 on Read)
6801 * 0 - allocate a tree
6802 * 1 - deallocate a tree
6803 * Access: OP
6804 */
6805MLXSW_ITEM32(reg, ralta, op, 0x00, 28, 2);
6806
6807enum mlxsw_reg_ralxx_protocol {
6808 MLXSW_REG_RALXX_PROTOCOL_IPV4,
6809 MLXSW_REG_RALXX_PROTOCOL_IPV6,
6810};
6811
6812/* reg_ralta_protocol
6813 * Protocol.
6814 * Deallocation opcode: Reserved.
6815 * Access: RW
6816 */
6817MLXSW_ITEM32(reg, ralta, protocol, 0x00, 24, 4);
6818
6819/* reg_ralta_tree_id
6820 * An identifier (numbered from 1..cap_shspm_max_trees-1) representing
6821 * the tree identifier (managed by software).
6822 * Note that tree_id 0 is allocated for a default-route tree.
6823 * Access: Index
6824 */
6825MLXSW_ITEM32(reg, ralta, tree_id, 0x00, 0, 8);
6826
6827static inline void mlxsw_reg_ralta_pack(char *payload, bool alloc,
6828 enum mlxsw_reg_ralxx_protocol protocol,
6829 u8 tree_id)
6830{
6831 MLXSW_REG_ZERO(ralta, payload);
6832 mlxsw_reg_ralta_op_set(payload, !alloc);
6833 mlxsw_reg_ralta_protocol_set(payload, protocol);
6834 mlxsw_reg_ralta_tree_id_set(payload, tree_id);
6835}
6836
Jiri Pirkoa9823352016-07-04 08:23:06 +02006837/* RALST - Router Algorithmic LPM Structure Tree Register
6838 * ------------------------------------------------------
6839 * RALST is used to set and query the structure of an LPM tree.
6840 * The structure of the tree must be sorted as a sorted binary tree, while
6841 * each node is a bin that is tagged as the length of the prefixes the lookup
6842 * will refer to. Therefore, bin X refers to a set of entries with prefixes
6843 * of X bits to match with the destination address. The bin 0 indicates
6844 * the default action, when there is no match of any prefix.
6845 */
6846#define MLXSW_REG_RALST_ID 0x8011
6847#define MLXSW_REG_RALST_LEN 0x104
6848
Jiri Pirko21978dc2016-10-21 16:07:20 +02006849MLXSW_REG_DEFINE(ralst, MLXSW_REG_RALST_ID, MLXSW_REG_RALST_LEN);
Jiri Pirkoa9823352016-07-04 08:23:06 +02006850
6851/* reg_ralst_root_bin
6852 * The bin number of the root bin.
6853 * 0<root_bin=<(length of IP address)
6854 * For a default-route tree configure 0xff
6855 * Access: RW
6856 */
6857MLXSW_ITEM32(reg, ralst, root_bin, 0x00, 16, 8);
6858
6859/* reg_ralst_tree_id
6860 * Tree identifier numbered from 1..(cap_shspm_max_trees-1).
6861 * Access: Index
6862 */
6863MLXSW_ITEM32(reg, ralst, tree_id, 0x00, 0, 8);
6864
6865#define MLXSW_REG_RALST_BIN_NO_CHILD 0xff
6866#define MLXSW_REG_RALST_BIN_OFFSET 0x04
6867#define MLXSW_REG_RALST_BIN_COUNT 128
6868
6869/* reg_ralst_left_child_bin
6870 * Holding the children of the bin according to the stored tree's structure.
6871 * For trees composed of less than 4 blocks, the bins in excess are reserved.
6872 * Note that tree_id 0 is allocated for a default-route tree, bins are 0xff
6873 * Access: RW
6874 */
6875MLXSW_ITEM16_INDEXED(reg, ralst, left_child_bin, 0x04, 8, 8, 0x02, 0x00, false);
6876
6877/* reg_ralst_right_child_bin
6878 * Holding the children of the bin according to the stored tree's structure.
6879 * For trees composed of less than 4 blocks, the bins in excess are reserved.
6880 * Note that tree_id 0 is allocated for a default-route tree, bins are 0xff
6881 * Access: RW
6882 */
6883MLXSW_ITEM16_INDEXED(reg, ralst, right_child_bin, 0x04, 0, 8, 0x02, 0x00,
6884 false);
6885
6886static inline void mlxsw_reg_ralst_pack(char *payload, u8 root_bin, u8 tree_id)
6887{
6888 MLXSW_REG_ZERO(ralst, payload);
6889
6890 /* Initialize all bins to have no left or right child */
6891 memset(payload + MLXSW_REG_RALST_BIN_OFFSET,
6892 MLXSW_REG_RALST_BIN_NO_CHILD, MLXSW_REG_RALST_BIN_COUNT * 2);
6893
6894 mlxsw_reg_ralst_root_bin_set(payload, root_bin);
6895 mlxsw_reg_ralst_tree_id_set(payload, tree_id);
6896}
6897
6898static inline void mlxsw_reg_ralst_bin_pack(char *payload, u8 bin_number,
6899 u8 left_child_bin,
6900 u8 right_child_bin)
6901{
6902 int bin_index = bin_number - 1;
6903
6904 mlxsw_reg_ralst_left_child_bin_set(payload, bin_index, left_child_bin);
6905 mlxsw_reg_ralst_right_child_bin_set(payload, bin_index,
6906 right_child_bin);
6907}
6908
Jiri Pirko20ae4052016-07-04 08:23:07 +02006909/* RALTB - Router Algorithmic LPM Tree Binding Register
6910 * ----------------------------------------------------
6911 * RALTB is used to bind virtual router and protocol to an allocated LPM tree.
6912 */
6913#define MLXSW_REG_RALTB_ID 0x8012
6914#define MLXSW_REG_RALTB_LEN 0x04
6915
Jiri Pirko21978dc2016-10-21 16:07:20 +02006916MLXSW_REG_DEFINE(raltb, MLXSW_REG_RALTB_ID, MLXSW_REG_RALTB_LEN);
Jiri Pirko20ae4052016-07-04 08:23:07 +02006917
6918/* reg_raltb_virtual_router
6919 * Virtual Router ID
6920 * Range is 0..cap_max_virtual_routers-1
6921 * Access: Index
6922 */
6923MLXSW_ITEM32(reg, raltb, virtual_router, 0x00, 16, 16);
6924
6925/* reg_raltb_protocol
6926 * Protocol.
6927 * Access: Index
6928 */
6929MLXSW_ITEM32(reg, raltb, protocol, 0x00, 12, 4);
6930
6931/* reg_raltb_tree_id
6932 * Tree to be used for the {virtual_router, protocol}
6933 * Tree identifier numbered from 1..(cap_shspm_max_trees-1).
6934 * By default, all Unicast IPv4 and IPv6 are bound to tree_id 0.
6935 * Access: RW
6936 */
6937MLXSW_ITEM32(reg, raltb, tree_id, 0x00, 0, 8);
6938
6939static inline void mlxsw_reg_raltb_pack(char *payload, u16 virtual_router,
6940 enum mlxsw_reg_ralxx_protocol protocol,
6941 u8 tree_id)
6942{
6943 MLXSW_REG_ZERO(raltb, payload);
6944 mlxsw_reg_raltb_virtual_router_set(payload, virtual_router);
6945 mlxsw_reg_raltb_protocol_set(payload, protocol);
6946 mlxsw_reg_raltb_tree_id_set(payload, tree_id);
6947}
6948
Jiri Pirkod5a1c742016-07-04 08:23:10 +02006949/* RALUE - Router Algorithmic LPM Unicast Entry Register
6950 * -----------------------------------------------------
6951 * RALUE is used to configure and query LPM entries that serve
6952 * the Unicast protocols.
6953 */
6954#define MLXSW_REG_RALUE_ID 0x8013
6955#define MLXSW_REG_RALUE_LEN 0x38
6956
Jiri Pirko21978dc2016-10-21 16:07:20 +02006957MLXSW_REG_DEFINE(ralue, MLXSW_REG_RALUE_ID, MLXSW_REG_RALUE_LEN);
Jiri Pirkod5a1c742016-07-04 08:23:10 +02006958
6959/* reg_ralue_protocol
6960 * Protocol.
6961 * Access: Index
6962 */
6963MLXSW_ITEM32(reg, ralue, protocol, 0x00, 24, 4);
6964
6965enum mlxsw_reg_ralue_op {
6966 /* Read operation. If entry doesn't exist, the operation fails. */
6967 MLXSW_REG_RALUE_OP_QUERY_READ = 0,
6968 /* Clear on read operation. Used to read entry and
6969 * clear Activity bit.
6970 */
6971 MLXSW_REG_RALUE_OP_QUERY_CLEAR = 1,
6972 /* Write operation. Used to write a new entry to the table. All RW
6973 * fields are written for new entry. Activity bit is set
6974 * for new entries.
6975 */
6976 MLXSW_REG_RALUE_OP_WRITE_WRITE = 0,
6977 /* Update operation. Used to update an existing route entry and
6978 * only update the RW fields that are detailed in the field
6979 * op_u_mask. If entry doesn't exist, the operation fails.
6980 */
6981 MLXSW_REG_RALUE_OP_WRITE_UPDATE = 1,
6982 /* Clear activity. The Activity bit (the field a) is cleared
6983 * for the entry.
6984 */
6985 MLXSW_REG_RALUE_OP_WRITE_CLEAR = 2,
6986 /* Delete operation. Used to delete an existing entry. If entry
6987 * doesn't exist, the operation fails.
6988 */
6989 MLXSW_REG_RALUE_OP_WRITE_DELETE = 3,
6990};
6991
6992/* reg_ralue_op
6993 * Operation.
6994 * Access: OP
6995 */
6996MLXSW_ITEM32(reg, ralue, op, 0x00, 20, 3);
6997
6998/* reg_ralue_a
6999 * Activity. Set for new entries. Set if a packet lookup has hit on the
7000 * specific entry, only if the entry is a route. To clear the a bit, use
7001 * "clear activity" op.
7002 * Enabled by activity_dis in RGCR
7003 * Access: RO
7004 */
7005MLXSW_ITEM32(reg, ralue, a, 0x00, 16, 1);
7006
7007/* reg_ralue_virtual_router
7008 * Virtual Router ID
7009 * Range is 0..cap_max_virtual_routers-1
7010 * Access: Index
7011 */
7012MLXSW_ITEM32(reg, ralue, virtual_router, 0x04, 16, 16);
7013
7014#define MLXSW_REG_RALUE_OP_U_MASK_ENTRY_TYPE BIT(0)
7015#define MLXSW_REG_RALUE_OP_U_MASK_BMP_LEN BIT(1)
7016#define MLXSW_REG_RALUE_OP_U_MASK_ACTION BIT(2)
7017
7018/* reg_ralue_op_u_mask
7019 * opcode update mask.
7020 * On read operation, this field is reserved.
7021 * This field is valid for update opcode, otherwise - reserved.
7022 * This field is a bitmask of the fields that should be updated.
7023 * Access: WO
7024 */
7025MLXSW_ITEM32(reg, ralue, op_u_mask, 0x04, 8, 3);
7026
7027/* reg_ralue_prefix_len
7028 * Number of bits in the prefix of the LPM route.
7029 * Note that for IPv6 prefixes, if prefix_len>64 the entry consumes
7030 * two entries in the physical HW table.
7031 * Access: Index
7032 */
7033MLXSW_ITEM32(reg, ralue, prefix_len, 0x08, 0, 8);
7034
7035/* reg_ralue_dip*
7036 * The prefix of the route or of the marker that the object of the LPM
7037 * is compared with. The most significant bits of the dip are the prefix.
Petr Machata806a1c1a2017-07-31 09:27:24 +02007038 * The least significant bits must be '0' if the prefix_len is smaller
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007039 * than 128 for IPv6 or smaller than 32 for IPv4.
7040 * IPv4 address uses bits dip[31:0] and bits dip[127:32] are reserved.
7041 * Access: Index
7042 */
7043MLXSW_ITEM32(reg, ralue, dip4, 0x18, 0, 32);
Ido Schimmel62547f42017-07-18 10:10:23 +02007044MLXSW_ITEM_BUF(reg, ralue, dip6, 0x0C, 16);
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007045
7046enum mlxsw_reg_ralue_entry_type {
7047 MLXSW_REG_RALUE_ENTRY_TYPE_MARKER_ENTRY = 1,
7048 MLXSW_REG_RALUE_ENTRY_TYPE_ROUTE_ENTRY = 2,
7049 MLXSW_REG_RALUE_ENTRY_TYPE_MARKER_AND_ROUTE_ENTRY = 3,
7050};
7051
7052/* reg_ralue_entry_type
7053 * Entry type.
7054 * Note - for Marker entries, the action_type and action fields are reserved.
7055 * Access: RW
7056 */
7057MLXSW_ITEM32(reg, ralue, entry_type, 0x1C, 30, 2);
7058
7059/* reg_ralue_bmp_len
7060 * The best match prefix length in the case that there is no match for
7061 * longer prefixes.
7062 * If (entry_type != MARKER_ENTRY), bmp_len must be equal to prefix_len
7063 * Note for any update operation with entry_type modification this
7064 * field must be set.
7065 * Access: RW
7066 */
7067MLXSW_ITEM32(reg, ralue, bmp_len, 0x1C, 16, 8);
7068
7069enum mlxsw_reg_ralue_action_type {
7070 MLXSW_REG_RALUE_ACTION_TYPE_REMOTE,
7071 MLXSW_REG_RALUE_ACTION_TYPE_LOCAL,
7072 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME,
7073};
7074
7075/* reg_ralue_action_type
7076 * Action Type
7077 * Indicates how the IP address is connected.
7078 * It can be connected to a local subnet through local_erif or can be
7079 * on a remote subnet connected through a next-hop router,
7080 * or transmitted to the CPU.
7081 * Reserved when entry_type = MARKER_ENTRY
7082 * Access: RW
7083 */
7084MLXSW_ITEM32(reg, ralue, action_type, 0x1C, 0, 2);
7085
7086enum mlxsw_reg_ralue_trap_action {
7087 MLXSW_REG_RALUE_TRAP_ACTION_NOP,
7088 MLXSW_REG_RALUE_TRAP_ACTION_TRAP,
7089 MLXSW_REG_RALUE_TRAP_ACTION_MIRROR_TO_CPU,
7090 MLXSW_REG_RALUE_TRAP_ACTION_MIRROR,
7091 MLXSW_REG_RALUE_TRAP_ACTION_DISCARD_ERROR,
7092};
7093
7094/* reg_ralue_trap_action
7095 * Trap action.
7096 * For IP2ME action, only NOP and MIRROR are possible.
7097 * Access: RW
7098 */
7099MLXSW_ITEM32(reg, ralue, trap_action, 0x20, 28, 4);
7100
7101/* reg_ralue_trap_id
7102 * Trap ID to be reported to CPU.
7103 * Trap ID is RTR_INGRESS0 or RTR_INGRESS1.
7104 * For trap_action of NOP, MIRROR and DISCARD_ERROR, trap_id is reserved.
7105 * Access: RW
7106 */
7107MLXSW_ITEM32(reg, ralue, trap_id, 0x20, 0, 9);
7108
7109/* reg_ralue_adjacency_index
7110 * Points to the first entry of the group-based ECMP.
7111 * Only relevant in case of REMOTE action.
7112 * Access: RW
7113 */
7114MLXSW_ITEM32(reg, ralue, adjacency_index, 0x24, 0, 24);
7115
7116/* reg_ralue_ecmp_size
7117 * Amount of sequential entries starting
7118 * from the adjacency_index (the number of ECMPs).
7119 * The valid range is 1-64, 512, 1024, 2048 and 4096.
7120 * Reserved when trap_action is TRAP or DISCARD_ERROR.
7121 * Only relevant in case of REMOTE action.
7122 * Access: RW
7123 */
7124MLXSW_ITEM32(reg, ralue, ecmp_size, 0x28, 0, 13);
7125
7126/* reg_ralue_local_erif
7127 * Egress Router Interface.
7128 * Only relevant in case of LOCAL action.
7129 * Access: RW
7130 */
7131MLXSW_ITEM32(reg, ralue, local_erif, 0x24, 0, 16);
7132
Petr Machata83930cd2017-07-31 09:27:27 +02007133/* reg_ralue_ip2me_v
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007134 * Valid bit for the tunnel_ptr field.
7135 * If valid = 0 then trap to CPU as IP2ME trap ID.
7136 * If valid = 1 and the packet format allows NVE or IPinIP tunnel
7137 * decapsulation then tunnel decapsulation is done.
7138 * If valid = 1 and packet format does not allow NVE or IPinIP tunnel
7139 * decapsulation then trap as IP2ME trap ID.
7140 * Only relevant in case of IP2ME action.
7141 * Access: RW
7142 */
Petr Machata83930cd2017-07-31 09:27:27 +02007143MLXSW_ITEM32(reg, ralue, ip2me_v, 0x24, 31, 1);
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007144
Petr Machata83930cd2017-07-31 09:27:27 +02007145/* reg_ralue_ip2me_tunnel_ptr
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007146 * Tunnel Pointer for NVE or IPinIP tunnel decapsulation.
7147 * For Spectrum, pointer to KVD Linear.
7148 * Only relevant in case of IP2ME action.
7149 * Access: RW
7150 */
Petr Machata83930cd2017-07-31 09:27:27 +02007151MLXSW_ITEM32(reg, ralue, ip2me_tunnel_ptr, 0x24, 0, 24);
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007152
7153static inline void mlxsw_reg_ralue_pack(char *payload,
7154 enum mlxsw_reg_ralxx_protocol protocol,
7155 enum mlxsw_reg_ralue_op op,
7156 u16 virtual_router, u8 prefix_len)
7157{
7158 MLXSW_REG_ZERO(ralue, payload);
7159 mlxsw_reg_ralue_protocol_set(payload, protocol);
Jiri Pirko0e7df1a2016-08-17 16:39:34 +02007160 mlxsw_reg_ralue_op_set(payload, op);
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007161 mlxsw_reg_ralue_virtual_router_set(payload, virtual_router);
7162 mlxsw_reg_ralue_prefix_len_set(payload, prefix_len);
7163 mlxsw_reg_ralue_entry_type_set(payload,
7164 MLXSW_REG_RALUE_ENTRY_TYPE_ROUTE_ENTRY);
7165 mlxsw_reg_ralue_bmp_len_set(payload, prefix_len);
7166}
7167
7168static inline void mlxsw_reg_ralue_pack4(char *payload,
7169 enum mlxsw_reg_ralxx_protocol protocol,
7170 enum mlxsw_reg_ralue_op op,
7171 u16 virtual_router, u8 prefix_len,
7172 u32 dip)
7173{
7174 mlxsw_reg_ralue_pack(payload, protocol, op, virtual_router, prefix_len);
7175 mlxsw_reg_ralue_dip4_set(payload, dip);
7176}
7177
Ido Schimmel62547f42017-07-18 10:10:23 +02007178static inline void mlxsw_reg_ralue_pack6(char *payload,
7179 enum mlxsw_reg_ralxx_protocol protocol,
7180 enum mlxsw_reg_ralue_op op,
7181 u16 virtual_router, u8 prefix_len,
7182 const void *dip)
7183{
7184 mlxsw_reg_ralue_pack(payload, protocol, op, virtual_router, prefix_len);
7185 mlxsw_reg_ralue_dip6_memcpy_to(payload, dip);
7186}
7187
Jiri Pirkod5a1c742016-07-04 08:23:10 +02007188static inline void
7189mlxsw_reg_ralue_act_remote_pack(char *payload,
7190 enum mlxsw_reg_ralue_trap_action trap_action,
7191 u16 trap_id, u32 adjacency_index, u16 ecmp_size)
7192{
7193 mlxsw_reg_ralue_action_type_set(payload,
7194 MLXSW_REG_RALUE_ACTION_TYPE_REMOTE);
7195 mlxsw_reg_ralue_trap_action_set(payload, trap_action);
7196 mlxsw_reg_ralue_trap_id_set(payload, trap_id);
7197 mlxsw_reg_ralue_adjacency_index_set(payload, adjacency_index);
7198 mlxsw_reg_ralue_ecmp_size_set(payload, ecmp_size);
7199}
7200
7201static inline void
7202mlxsw_reg_ralue_act_local_pack(char *payload,
7203 enum mlxsw_reg_ralue_trap_action trap_action,
7204 u16 trap_id, u16 local_erif)
7205{
7206 mlxsw_reg_ralue_action_type_set(payload,
7207 MLXSW_REG_RALUE_ACTION_TYPE_LOCAL);
7208 mlxsw_reg_ralue_trap_action_set(payload, trap_action);
7209 mlxsw_reg_ralue_trap_id_set(payload, trap_id);
7210 mlxsw_reg_ralue_local_erif_set(payload, local_erif);
7211}
7212
7213static inline void
7214mlxsw_reg_ralue_act_ip2me_pack(char *payload)
7215{
7216 mlxsw_reg_ralue_action_type_set(payload,
7217 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME);
7218}
7219
Petr Machataa43da822017-09-02 23:49:12 +02007220static inline void
7221mlxsw_reg_ralue_act_ip2me_tun_pack(char *payload, u32 tunnel_ptr)
7222{
7223 mlxsw_reg_ralue_action_type_set(payload,
7224 MLXSW_REG_RALUE_ACTION_TYPE_IP2ME);
7225 mlxsw_reg_ralue_ip2me_v_set(payload, 1);
7226 mlxsw_reg_ralue_ip2me_tunnel_ptr_set(payload, tunnel_ptr);
7227}
7228
Yotam Gigi4457b3df2016-07-05 11:27:40 +02007229/* RAUHT - Router Algorithmic LPM Unicast Host Table Register
7230 * ----------------------------------------------------------
7231 * The RAUHT register is used to configure and query the Unicast Host table in
7232 * devices that implement the Algorithmic LPM.
7233 */
7234#define MLXSW_REG_RAUHT_ID 0x8014
7235#define MLXSW_REG_RAUHT_LEN 0x74
7236
Jiri Pirko21978dc2016-10-21 16:07:20 +02007237MLXSW_REG_DEFINE(rauht, MLXSW_REG_RAUHT_ID, MLXSW_REG_RAUHT_LEN);
Yotam Gigi4457b3df2016-07-05 11:27:40 +02007238
7239enum mlxsw_reg_rauht_type {
7240 MLXSW_REG_RAUHT_TYPE_IPV4,
7241 MLXSW_REG_RAUHT_TYPE_IPV6,
7242};
7243
7244/* reg_rauht_type
7245 * Access: Index
7246 */
7247MLXSW_ITEM32(reg, rauht, type, 0x00, 24, 2);
7248
7249enum mlxsw_reg_rauht_op {
7250 MLXSW_REG_RAUHT_OP_QUERY_READ = 0,
7251 /* Read operation */
7252 MLXSW_REG_RAUHT_OP_QUERY_CLEAR_ON_READ = 1,
7253 /* Clear on read operation. Used to read entry and clear
7254 * activity bit.
7255 */
7256 MLXSW_REG_RAUHT_OP_WRITE_ADD = 0,
7257 /* Add. Used to write a new entry to the table. All R/W fields are
7258 * relevant for new entry. Activity bit is set for new entries.
7259 */
7260 MLXSW_REG_RAUHT_OP_WRITE_UPDATE = 1,
7261 /* Update action. Used to update an existing route entry and
7262 * only update the following fields:
7263 * trap_action, trap_id, mac, counter_set_type, counter_index
7264 */
7265 MLXSW_REG_RAUHT_OP_WRITE_CLEAR_ACTIVITY = 2,
7266 /* Clear activity. A bit is cleared for the entry. */
7267 MLXSW_REG_RAUHT_OP_WRITE_DELETE = 3,
7268 /* Delete entry */
7269 MLXSW_REG_RAUHT_OP_WRITE_DELETE_ALL = 4,
7270 /* Delete all host entries on a RIF. In this command, dip
7271 * field is reserved.
7272 */
7273};
7274
7275/* reg_rauht_op
7276 * Access: OP
7277 */
7278MLXSW_ITEM32(reg, rauht, op, 0x00, 20, 3);
7279
7280/* reg_rauht_a
7281 * Activity. Set for new entries. Set if a packet lookup has hit on
7282 * the specific entry.
7283 * To clear the a bit, use "clear activity" op.
7284 * Enabled by activity_dis in RGCR
7285 * Access: RO
7286 */
7287MLXSW_ITEM32(reg, rauht, a, 0x00, 16, 1);
7288
7289/* reg_rauht_rif
7290 * Router Interface
7291 * Access: Index
7292 */
7293MLXSW_ITEM32(reg, rauht, rif, 0x00, 0, 16);
7294
7295/* reg_rauht_dip*
7296 * Destination address.
7297 * Access: Index
7298 */
7299MLXSW_ITEM32(reg, rauht, dip4, 0x1C, 0x0, 32);
Arkadi Sharshevsky6929e502017-07-18 10:10:14 +02007300MLXSW_ITEM_BUF(reg, rauht, dip6, 0x10, 16);
Yotam Gigi4457b3df2016-07-05 11:27:40 +02007301
7302enum mlxsw_reg_rauht_trap_action {
7303 MLXSW_REG_RAUHT_TRAP_ACTION_NOP,
7304 MLXSW_REG_RAUHT_TRAP_ACTION_TRAP,
7305 MLXSW_REG_RAUHT_TRAP_ACTION_MIRROR_TO_CPU,
7306 MLXSW_REG_RAUHT_TRAP_ACTION_MIRROR,
7307 MLXSW_REG_RAUHT_TRAP_ACTION_DISCARD_ERRORS,
7308};
7309
7310/* reg_rauht_trap_action
7311 * Access: RW
7312 */
7313MLXSW_ITEM32(reg, rauht, trap_action, 0x60, 28, 4);
7314
7315enum mlxsw_reg_rauht_trap_id {
7316 MLXSW_REG_RAUHT_TRAP_ID_RTR_EGRESS0,
7317 MLXSW_REG_RAUHT_TRAP_ID_RTR_EGRESS1,
7318};
7319
7320/* reg_rauht_trap_id
7321 * Trap ID to be reported to CPU.
7322 * Trap-ID is RTR_EGRESS0 or RTR_EGRESS1.
7323 * For trap_action of NOP, MIRROR and DISCARD_ERROR,
7324 * trap_id is reserved.
7325 * Access: RW
7326 */
7327MLXSW_ITEM32(reg, rauht, trap_id, 0x60, 0, 9);
7328
7329/* reg_rauht_counter_set_type
7330 * Counter set type for flow counters
7331 * Access: RW
7332 */
7333MLXSW_ITEM32(reg, rauht, counter_set_type, 0x68, 24, 8);
7334
7335/* reg_rauht_counter_index
7336 * Counter index for flow counters
7337 * Access: RW
7338 */
7339MLXSW_ITEM32(reg, rauht, counter_index, 0x68, 0, 24);
7340
7341/* reg_rauht_mac
7342 * MAC address.
7343 * Access: RW
7344 */
7345MLXSW_ITEM_BUF(reg, rauht, mac, 0x6E, 6);
7346
7347static inline void mlxsw_reg_rauht_pack(char *payload,
7348 enum mlxsw_reg_rauht_op op, u16 rif,
7349 const char *mac)
7350{
7351 MLXSW_REG_ZERO(rauht, payload);
7352 mlxsw_reg_rauht_op_set(payload, op);
7353 mlxsw_reg_rauht_rif_set(payload, rif);
7354 mlxsw_reg_rauht_mac_memcpy_to(payload, mac);
7355}
7356
7357static inline void mlxsw_reg_rauht_pack4(char *payload,
7358 enum mlxsw_reg_rauht_op op, u16 rif,
7359 const char *mac, u32 dip)
7360{
7361 mlxsw_reg_rauht_pack(payload, op, rif, mac);
7362 mlxsw_reg_rauht_dip4_set(payload, dip);
7363}
7364
Arkadi Sharshevsky6929e502017-07-18 10:10:14 +02007365static inline void mlxsw_reg_rauht_pack6(char *payload,
7366 enum mlxsw_reg_rauht_op op, u16 rif,
7367 const char *mac, const char *dip)
7368{
7369 mlxsw_reg_rauht_pack(payload, op, rif, mac);
7370 mlxsw_reg_rauht_type_set(payload, MLXSW_REG_RAUHT_TYPE_IPV6);
7371 mlxsw_reg_rauht_dip6_memcpy_to(payload, dip);
7372}
7373
Arkadi Sharshevsky7cfcbc72017-08-24 08:40:08 +02007374static inline void mlxsw_reg_rauht_pack_counter(char *payload,
7375 u64 counter_index)
7376{
7377 mlxsw_reg_rauht_counter_index_set(payload, counter_index);
7378 mlxsw_reg_rauht_counter_set_type_set(payload,
7379 MLXSW_REG_FLOW_COUNTER_SET_TYPE_PACKETS_BYTES);
7380}
7381
Jiri Pirkoa59f0b32016-07-05 11:27:49 +02007382/* RALEU - Router Algorithmic LPM ECMP Update Register
7383 * ---------------------------------------------------
7384 * The register enables updating the ECMP section in the action for multiple
7385 * LPM Unicast entries in a single operation. The update is executed to
7386 * all entries of a {virtual router, protocol} tuple using the same ECMP group.
7387 */
7388#define MLXSW_REG_RALEU_ID 0x8015
7389#define MLXSW_REG_RALEU_LEN 0x28
7390
Jiri Pirko21978dc2016-10-21 16:07:20 +02007391MLXSW_REG_DEFINE(raleu, MLXSW_REG_RALEU_ID, MLXSW_REG_RALEU_LEN);
Jiri Pirkoa59f0b32016-07-05 11:27:49 +02007392
7393/* reg_raleu_protocol
7394 * Protocol.
7395 * Access: Index
7396 */
7397MLXSW_ITEM32(reg, raleu, protocol, 0x00, 24, 4);
7398
7399/* reg_raleu_virtual_router
7400 * Virtual Router ID
7401 * Range is 0..cap_max_virtual_routers-1
7402 * Access: Index
7403 */
7404MLXSW_ITEM32(reg, raleu, virtual_router, 0x00, 0, 16);
7405
7406/* reg_raleu_adjacency_index
7407 * Adjacency Index used for matching on the existing entries.
7408 * Access: Index
7409 */
7410MLXSW_ITEM32(reg, raleu, adjacency_index, 0x10, 0, 24);
7411
7412/* reg_raleu_ecmp_size
7413 * ECMP Size used for matching on the existing entries.
7414 * Access: Index
7415 */
7416MLXSW_ITEM32(reg, raleu, ecmp_size, 0x14, 0, 13);
7417
7418/* reg_raleu_new_adjacency_index
7419 * New Adjacency Index.
7420 * Access: WO
7421 */
7422MLXSW_ITEM32(reg, raleu, new_adjacency_index, 0x20, 0, 24);
7423
7424/* reg_raleu_new_ecmp_size
7425 * New ECMP Size.
7426 * Access: WO
7427 */
7428MLXSW_ITEM32(reg, raleu, new_ecmp_size, 0x24, 0, 13);
7429
7430static inline void mlxsw_reg_raleu_pack(char *payload,
7431 enum mlxsw_reg_ralxx_protocol protocol,
7432 u16 virtual_router,
7433 u32 adjacency_index, u16 ecmp_size,
7434 u32 new_adjacency_index,
7435 u16 new_ecmp_size)
7436{
7437 MLXSW_REG_ZERO(raleu, payload);
7438 mlxsw_reg_raleu_protocol_set(payload, protocol);
7439 mlxsw_reg_raleu_virtual_router_set(payload, virtual_router);
7440 mlxsw_reg_raleu_adjacency_index_set(payload, adjacency_index);
7441 mlxsw_reg_raleu_ecmp_size_set(payload, ecmp_size);
7442 mlxsw_reg_raleu_new_adjacency_index_set(payload, new_adjacency_index);
7443 mlxsw_reg_raleu_new_ecmp_size_set(payload, new_ecmp_size);
7444}
7445
Yotam Gigi7cf2c202016-07-05 11:27:41 +02007446/* RAUHTD - Router Algorithmic LPM Unicast Host Table Dump Register
7447 * ----------------------------------------------------------------
7448 * The RAUHTD register allows dumping entries from the Router Unicast Host
7449 * Table. For a given session an entry is dumped no more than one time. The
7450 * first RAUHTD access after reset is a new session. A session ends when the
7451 * num_rec response is smaller than num_rec request or for IPv4 when the
7452 * num_entries is smaller than 4. The clear activity affect the current session
7453 * or the last session if a new session has not started.
7454 */
7455#define MLXSW_REG_RAUHTD_ID 0x8018
7456#define MLXSW_REG_RAUHTD_BASE_LEN 0x20
7457#define MLXSW_REG_RAUHTD_REC_LEN 0x20
7458#define MLXSW_REG_RAUHTD_REC_MAX_NUM 32
7459#define MLXSW_REG_RAUHTD_LEN (MLXSW_REG_RAUHTD_BASE_LEN + \
7460 MLXSW_REG_RAUHTD_REC_MAX_NUM * MLXSW_REG_RAUHTD_REC_LEN)
7461#define MLXSW_REG_RAUHTD_IPV4_ENT_PER_REC 4
7462
Jiri Pirko21978dc2016-10-21 16:07:20 +02007463MLXSW_REG_DEFINE(rauhtd, MLXSW_REG_RAUHTD_ID, MLXSW_REG_RAUHTD_LEN);
Yotam Gigi7cf2c202016-07-05 11:27:41 +02007464
7465#define MLXSW_REG_RAUHTD_FILTER_A BIT(0)
7466#define MLXSW_REG_RAUHTD_FILTER_RIF BIT(3)
7467
7468/* reg_rauhtd_filter_fields
7469 * if a bit is '0' then the relevant field is ignored and dump is done
7470 * regardless of the field value
7471 * Bit0 - filter by activity: entry_a
7472 * Bit3 - filter by entry rip: entry_rif
7473 * Access: Index
7474 */
7475MLXSW_ITEM32(reg, rauhtd, filter_fields, 0x00, 0, 8);
7476
7477enum mlxsw_reg_rauhtd_op {
7478 MLXSW_REG_RAUHTD_OP_DUMP,
7479 MLXSW_REG_RAUHTD_OP_DUMP_AND_CLEAR,
7480};
7481
7482/* reg_rauhtd_op
7483 * Access: OP
7484 */
7485MLXSW_ITEM32(reg, rauhtd, op, 0x04, 24, 2);
7486
7487/* reg_rauhtd_num_rec
7488 * At request: number of records requested
7489 * At response: number of records dumped
7490 * For IPv4, each record has 4 entries at request and up to 4 entries
7491 * at response
7492 * Range is 0..MLXSW_REG_RAUHTD_REC_MAX_NUM
7493 * Access: Index
7494 */
7495MLXSW_ITEM32(reg, rauhtd, num_rec, 0x04, 0, 8);
7496
7497/* reg_rauhtd_entry_a
7498 * Dump only if activity has value of entry_a
7499 * Reserved if filter_fields bit0 is '0'
7500 * Access: Index
7501 */
7502MLXSW_ITEM32(reg, rauhtd, entry_a, 0x08, 16, 1);
7503
7504enum mlxsw_reg_rauhtd_type {
7505 MLXSW_REG_RAUHTD_TYPE_IPV4,
7506 MLXSW_REG_RAUHTD_TYPE_IPV6,
7507};
7508
7509/* reg_rauhtd_type
7510 * Dump only if record type is:
7511 * 0 - IPv4
7512 * 1 - IPv6
7513 * Access: Index
7514 */
7515MLXSW_ITEM32(reg, rauhtd, type, 0x08, 0, 4);
7516
7517/* reg_rauhtd_entry_rif
7518 * Dump only if RIF has value of entry_rif
7519 * Reserved if filter_fields bit3 is '0'
7520 * Access: Index
7521 */
7522MLXSW_ITEM32(reg, rauhtd, entry_rif, 0x0C, 0, 16);
7523
7524static inline void mlxsw_reg_rauhtd_pack(char *payload,
7525 enum mlxsw_reg_rauhtd_type type)
7526{
7527 MLXSW_REG_ZERO(rauhtd, payload);
7528 mlxsw_reg_rauhtd_filter_fields_set(payload, MLXSW_REG_RAUHTD_FILTER_A);
7529 mlxsw_reg_rauhtd_op_set(payload, MLXSW_REG_RAUHTD_OP_DUMP_AND_CLEAR);
7530 mlxsw_reg_rauhtd_num_rec_set(payload, MLXSW_REG_RAUHTD_REC_MAX_NUM);
7531 mlxsw_reg_rauhtd_entry_a_set(payload, 1);
7532 mlxsw_reg_rauhtd_type_set(payload, type);
7533}
7534
7535/* reg_rauhtd_ipv4_rec_num_entries
7536 * Number of valid entries in this record:
7537 * 0 - 1 valid entry
7538 * 1 - 2 valid entries
7539 * 2 - 3 valid entries
7540 * 3 - 4 valid entries
7541 * Access: RO
7542 */
7543MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_rec_num_entries,
7544 MLXSW_REG_RAUHTD_BASE_LEN, 28, 2,
7545 MLXSW_REG_RAUHTD_REC_LEN, 0x00, false);
7546
7547/* reg_rauhtd_rec_type
7548 * Record type.
7549 * 0 - IPv4
7550 * 1 - IPv6
7551 * Access: RO
7552 */
7553MLXSW_ITEM32_INDEXED(reg, rauhtd, rec_type, MLXSW_REG_RAUHTD_BASE_LEN, 24, 2,
7554 MLXSW_REG_RAUHTD_REC_LEN, 0x00, false);
7555
7556#define MLXSW_REG_RAUHTD_IPV4_ENT_LEN 0x8
7557
7558/* reg_rauhtd_ipv4_ent_a
7559 * Activity. Set for new entries. Set if a packet lookup has hit on the
7560 * specific entry.
7561 * Access: RO
7562 */
7563MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_a, MLXSW_REG_RAUHTD_BASE_LEN, 16, 1,
7564 MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x00, false);
7565
7566/* reg_rauhtd_ipv4_ent_rif
7567 * Router interface.
7568 * Access: RO
7569 */
7570MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_rif, MLXSW_REG_RAUHTD_BASE_LEN, 0,
7571 16, MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x00, false);
7572
7573/* reg_rauhtd_ipv4_ent_dip
7574 * Destination IPv4 address.
7575 * Access: RO
7576 */
7577MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv4_ent_dip, MLXSW_REG_RAUHTD_BASE_LEN, 0,
7578 32, MLXSW_REG_RAUHTD_IPV4_ENT_LEN, 0x04, false);
7579
Arkadi Sharshevsky72e8ebe2017-07-18 10:10:16 +02007580#define MLXSW_REG_RAUHTD_IPV6_ENT_LEN 0x20
7581
7582/* reg_rauhtd_ipv6_ent_a
7583 * Activity. Set for new entries. Set if a packet lookup has hit on the
7584 * specific entry.
7585 * Access: RO
7586 */
7587MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv6_ent_a, MLXSW_REG_RAUHTD_BASE_LEN, 16, 1,
7588 MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x00, false);
7589
7590/* reg_rauhtd_ipv6_ent_rif
7591 * Router interface.
7592 * Access: RO
7593 */
7594MLXSW_ITEM32_INDEXED(reg, rauhtd, ipv6_ent_rif, MLXSW_REG_RAUHTD_BASE_LEN, 0,
7595 16, MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x00, false);
7596
7597/* reg_rauhtd_ipv6_ent_dip
7598 * Destination IPv6 address.
7599 * Access: RO
7600 */
7601MLXSW_ITEM_BUF_INDEXED(reg, rauhtd, ipv6_ent_dip, MLXSW_REG_RAUHTD_BASE_LEN,
7602 16, MLXSW_REG_RAUHTD_IPV6_ENT_LEN, 0x10);
7603
Yotam Gigi7cf2c202016-07-05 11:27:41 +02007604static inline void mlxsw_reg_rauhtd_ent_ipv4_unpack(char *payload,
7605 int ent_index, u16 *p_rif,
7606 u32 *p_dip)
7607{
7608 *p_rif = mlxsw_reg_rauhtd_ipv4_ent_rif_get(payload, ent_index);
7609 *p_dip = mlxsw_reg_rauhtd_ipv4_ent_dip_get(payload, ent_index);
7610}
7611
Arkadi Sharshevsky72e8ebe2017-07-18 10:10:16 +02007612static inline void mlxsw_reg_rauhtd_ent_ipv6_unpack(char *payload,
7613 int rec_index, u16 *p_rif,
7614 char *p_dip)
7615{
7616 *p_rif = mlxsw_reg_rauhtd_ipv6_ent_rif_get(payload, rec_index);
7617 mlxsw_reg_rauhtd_ipv6_ent_dip_memcpy_from(payload, rec_index, p_dip);
7618}
7619
Petr Machata1e659eb2017-09-02 23:49:13 +02007620/* RTDP - Routing Tunnel Decap Properties Register
7621 * -----------------------------------------------
7622 * The RTDP register is used for configuring the tunnel decap properties of NVE
7623 * and IPinIP.
7624 */
7625#define MLXSW_REG_RTDP_ID 0x8020
7626#define MLXSW_REG_RTDP_LEN 0x44
7627
7628MLXSW_REG_DEFINE(rtdp, MLXSW_REG_RTDP_ID, MLXSW_REG_RTDP_LEN);
7629
7630enum mlxsw_reg_rtdp_type {
7631 MLXSW_REG_RTDP_TYPE_NVE,
7632 MLXSW_REG_RTDP_TYPE_IPIP,
7633};
7634
7635/* reg_rtdp_type
7636 * Type of the RTDP entry as per enum mlxsw_reg_rtdp_type.
7637 * Access: RW
7638 */
7639MLXSW_ITEM32(reg, rtdp, type, 0x00, 28, 4);
7640
7641/* reg_rtdp_tunnel_index
7642 * Index to the Decap entry.
7643 * For Spectrum, Index to KVD Linear.
7644 * Access: Index
7645 */
7646MLXSW_ITEM32(reg, rtdp, tunnel_index, 0x00, 0, 24);
7647
Ido Schimmelc9417492019-01-20 06:50:39 +00007648/* reg_rtdp_egress_router_interface
7649 * Underlay egress router interface.
7650 * Valid range is from 0 to cap_max_router_interfaces - 1
7651 * Access: RW
7652 */
7653MLXSW_ITEM32(reg, rtdp, egress_router_interface, 0x40, 0, 16);
7654
Petr Machata1e659eb2017-09-02 23:49:13 +02007655/* IPinIP */
7656
7657/* reg_rtdp_ipip_irif
7658 * Ingress Router Interface for the overlay router
7659 * Access: RW
7660 */
7661MLXSW_ITEM32(reg, rtdp, ipip_irif, 0x04, 16, 16);
7662
7663enum mlxsw_reg_rtdp_ipip_sip_check {
7664 /* No sip checks. */
7665 MLXSW_REG_RTDP_IPIP_SIP_CHECK_NO,
7666 /* Filter packet if underlay is not IPv4 or if underlay SIP does not
7667 * equal ipv4_usip.
7668 */
7669 MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV4,
7670 /* Filter packet if underlay is not IPv6 or if underlay SIP does not
7671 * equal ipv6_usip.
7672 */
7673 MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV6 = 3,
7674};
7675
7676/* reg_rtdp_ipip_sip_check
7677 * SIP check to perform. If decapsulation failed due to these configurations
7678 * then trap_id is IPIP_DECAP_ERROR.
7679 * Access: RW
7680 */
7681MLXSW_ITEM32(reg, rtdp, ipip_sip_check, 0x04, 0, 3);
7682
7683/* If set, allow decapsulation of IPinIP (without GRE). */
7684#define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_IPIP BIT(0)
7685/* If set, allow decapsulation of IPinGREinIP without a key. */
7686#define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_GRE BIT(1)
7687/* If set, allow decapsulation of IPinGREinIP with a key. */
7688#define MLXSW_REG_RTDP_IPIP_TYPE_CHECK_ALLOW_GRE_KEY BIT(2)
7689
7690/* reg_rtdp_ipip_type_check
7691 * Flags as per MLXSW_REG_RTDP_IPIP_TYPE_CHECK_*. If decapsulation failed due to
7692 * these configurations then trap_id is IPIP_DECAP_ERROR.
7693 * Access: RW
7694 */
7695MLXSW_ITEM32(reg, rtdp, ipip_type_check, 0x08, 24, 3);
7696
7697/* reg_rtdp_ipip_gre_key_check
7698 * Whether GRE key should be checked. When check is enabled:
7699 * - A packet received as IPinIP (without GRE) will always pass.
7700 * - A packet received as IPinGREinIP without a key will not pass the check.
7701 * - A packet received as IPinGREinIP with a key will pass the check only if the
7702 * key in the packet is equal to expected_gre_key.
7703 * If decapsulation failed due to GRE key then trap_id is IPIP_DECAP_ERROR.
7704 * Access: RW
7705 */
7706MLXSW_ITEM32(reg, rtdp, ipip_gre_key_check, 0x08, 23, 1);
7707
7708/* reg_rtdp_ipip_ipv4_usip
7709 * Underlay IPv4 address for ipv4 source address check.
7710 * Reserved when sip_check is not '1'.
7711 * Access: RW
7712 */
7713MLXSW_ITEM32(reg, rtdp, ipip_ipv4_usip, 0x0C, 0, 32);
7714
7715/* reg_rtdp_ipip_ipv6_usip_ptr
7716 * This field is valid when sip_check is "sipv6 check explicitly". This is a
7717 * pointer to the IPv6 DIP which is configured by RIPS. For Spectrum, the index
7718 * is to the KVD linear.
7719 * Reserved when sip_check is not MLXSW_REG_RTDP_IPIP_SIP_CHECK_FILTER_IPV6.
7720 * Access: RW
7721 */
7722MLXSW_ITEM32(reg, rtdp, ipip_ipv6_usip_ptr, 0x10, 0, 24);
7723
7724/* reg_rtdp_ipip_expected_gre_key
7725 * GRE key for checking.
7726 * Reserved when gre_key_check is '0'.
7727 * Access: RW
7728 */
7729MLXSW_ITEM32(reg, rtdp, ipip_expected_gre_key, 0x14, 0, 32);
7730
7731static inline void mlxsw_reg_rtdp_pack(char *payload,
7732 enum mlxsw_reg_rtdp_type type,
7733 u32 tunnel_index)
7734{
7735 MLXSW_REG_ZERO(rtdp, payload);
7736 mlxsw_reg_rtdp_type_set(payload, type);
7737 mlxsw_reg_rtdp_tunnel_index_set(payload, tunnel_index);
7738}
7739
7740static inline void
7741mlxsw_reg_rtdp_ipip4_pack(char *payload, u16 irif,
7742 enum mlxsw_reg_rtdp_ipip_sip_check sip_check,
7743 unsigned int type_check, bool gre_key_check,
7744 u32 ipv4_usip, u32 expected_gre_key)
7745{
7746 mlxsw_reg_rtdp_ipip_irif_set(payload, irif);
7747 mlxsw_reg_rtdp_ipip_sip_check_set(payload, sip_check);
7748 mlxsw_reg_rtdp_ipip_type_check_set(payload, type_check);
7749 mlxsw_reg_rtdp_ipip_gre_key_check_set(payload, gre_key_check);
7750 mlxsw_reg_rtdp_ipip_ipv4_usip_set(payload, ipv4_usip);
7751 mlxsw_reg_rtdp_ipip_expected_gre_key_set(payload, expected_gre_key);
7752}
7753
Yotam Gigi5080c7e2017-09-19 10:00:14 +02007754/* RIGR-V2 - Router Interface Group Register Version 2
7755 * ---------------------------------------------------
7756 * The RIGR_V2 register is used to add, remove and query egress interface list
7757 * of a multicast forwarding entry.
7758 */
7759#define MLXSW_REG_RIGR2_ID 0x8023
7760#define MLXSW_REG_RIGR2_LEN 0xB0
7761
7762#define MLXSW_REG_RIGR2_MAX_ERIFS 32
7763
7764MLXSW_REG_DEFINE(rigr2, MLXSW_REG_RIGR2_ID, MLXSW_REG_RIGR2_LEN);
7765
7766/* reg_rigr2_rigr_index
7767 * KVD Linear index.
7768 * Access: Index
7769 */
7770MLXSW_ITEM32(reg, rigr2, rigr_index, 0x04, 0, 24);
7771
7772/* reg_rigr2_vnext
7773 * Next RIGR Index is valid.
7774 * Access: RW
7775 */
7776MLXSW_ITEM32(reg, rigr2, vnext, 0x08, 31, 1);
7777
7778/* reg_rigr2_next_rigr_index
7779 * Next RIGR Index. The index is to the KVD linear.
7780 * Reserved when vnxet = '0'.
7781 * Access: RW
7782 */
7783MLXSW_ITEM32(reg, rigr2, next_rigr_index, 0x08, 0, 24);
7784
7785/* reg_rigr2_vrmid
7786 * RMID Index is valid.
7787 * Access: RW
7788 */
7789MLXSW_ITEM32(reg, rigr2, vrmid, 0x20, 31, 1);
7790
7791/* reg_rigr2_rmid_index
7792 * RMID Index.
7793 * Range 0 .. max_mid - 1
7794 * Reserved when vrmid = '0'.
7795 * The index is to the Port Group Table (PGT)
7796 * Access: RW
7797 */
7798MLXSW_ITEM32(reg, rigr2, rmid_index, 0x20, 0, 16);
7799
7800/* reg_rigr2_erif_entry_v
7801 * Egress Router Interface is valid.
7802 * Note that low-entries must be set if high-entries are set. For
7803 * example: if erif_entry[2].v is set then erif_entry[1].v and
7804 * erif_entry[0].v must be set.
7805 * Index can be from 0 to cap_mc_erif_list_entries-1
7806 * Access: RW
7807 */
7808MLXSW_ITEM32_INDEXED(reg, rigr2, erif_entry_v, 0x24, 31, 1, 4, 0, false);
7809
7810/* reg_rigr2_erif_entry_erif
7811 * Egress Router Interface.
7812 * Valid range is from 0 to cap_max_router_interfaces - 1
7813 * Index can be from 0 to MLXSW_REG_RIGR2_MAX_ERIFS - 1
7814 * Access: RW
7815 */
7816MLXSW_ITEM32_INDEXED(reg, rigr2, erif_entry_erif, 0x24, 0, 16, 4, 0, false);
7817
7818static inline void mlxsw_reg_rigr2_pack(char *payload, u32 rigr_index,
7819 bool vnext, u32 next_rigr_index)
7820{
7821 MLXSW_REG_ZERO(rigr2, payload);
7822 mlxsw_reg_rigr2_rigr_index_set(payload, rigr_index);
7823 mlxsw_reg_rigr2_vnext_set(payload, vnext);
7824 mlxsw_reg_rigr2_next_rigr_index_set(payload, next_rigr_index);
7825 mlxsw_reg_rigr2_vrmid_set(payload, 0);
7826 mlxsw_reg_rigr2_rmid_index_set(payload, 0);
7827}
7828
7829static inline void mlxsw_reg_rigr2_erif_entry_pack(char *payload, int index,
7830 bool v, u16 erif)
7831{
7832 mlxsw_reg_rigr2_erif_entry_v_set(payload, index, v);
7833 mlxsw_reg_rigr2_erif_entry_erif_set(payload, index, erif);
7834}
7835
Ido Schimmele4718592017-11-02 17:14:08 +01007836/* RECR-V2 - Router ECMP Configuration Version 2 Register
7837 * ------------------------------------------------------
7838 */
7839#define MLXSW_REG_RECR2_ID 0x8025
7840#define MLXSW_REG_RECR2_LEN 0x38
7841
7842MLXSW_REG_DEFINE(recr2, MLXSW_REG_RECR2_ID, MLXSW_REG_RECR2_LEN);
7843
7844/* reg_recr2_pp
7845 * Per-port configuration
7846 * Access: Index
7847 */
7848MLXSW_ITEM32(reg, recr2, pp, 0x00, 24, 1);
7849
7850/* reg_recr2_sh
7851 * Symmetric hash
7852 * Access: RW
7853 */
7854MLXSW_ITEM32(reg, recr2, sh, 0x00, 8, 1);
7855
7856/* reg_recr2_seed
7857 * Seed
7858 * Access: RW
7859 */
7860MLXSW_ITEM32(reg, recr2, seed, 0x08, 0, 32);
7861
7862enum {
7863 /* Enable IPv4 fields if packet is not TCP and not UDP */
7864 MLXSW_REG_RECR2_IPV4_EN_NOT_TCP_NOT_UDP = 3,
7865 /* Enable IPv4 fields if packet is TCP or UDP */
7866 MLXSW_REG_RECR2_IPV4_EN_TCP_UDP = 4,
7867 /* Enable IPv6 fields if packet is not TCP and not UDP */
7868 MLXSW_REG_RECR2_IPV6_EN_NOT_TCP_NOT_UDP = 5,
7869 /* Enable IPv6 fields if packet is TCP or UDP */
7870 MLXSW_REG_RECR2_IPV6_EN_TCP_UDP = 6,
7871 /* Enable TCP/UDP header fields if packet is IPv4 */
7872 MLXSW_REG_RECR2_TCP_UDP_EN_IPV4 = 7,
7873 /* Enable TCP/UDP header fields if packet is IPv6 */
7874 MLXSW_REG_RECR2_TCP_UDP_EN_IPV6 = 8,
7875};
7876
7877/* reg_recr2_outer_header_enables
7878 * Bit mask where each bit enables a specific layer to be included in
7879 * the hash calculation.
7880 * Access: RW
7881 */
7882MLXSW_ITEM_BIT_ARRAY(reg, recr2, outer_header_enables, 0x10, 0x04, 1);
7883
7884enum {
7885 /* IPv4 Source IP */
7886 MLXSW_REG_RECR2_IPV4_SIP0 = 9,
7887 MLXSW_REG_RECR2_IPV4_SIP3 = 12,
7888 /* IPv4 Destination IP */
7889 MLXSW_REG_RECR2_IPV4_DIP0 = 13,
7890 MLXSW_REG_RECR2_IPV4_DIP3 = 16,
7891 /* IP Protocol */
7892 MLXSW_REG_RECR2_IPV4_PROTOCOL = 17,
7893 /* IPv6 Source IP */
7894 MLXSW_REG_RECR2_IPV6_SIP0_7 = 21,
7895 MLXSW_REG_RECR2_IPV6_SIP8 = 29,
7896 MLXSW_REG_RECR2_IPV6_SIP15 = 36,
7897 /* IPv6 Destination IP */
7898 MLXSW_REG_RECR2_IPV6_DIP0_7 = 37,
7899 MLXSW_REG_RECR2_IPV6_DIP8 = 45,
7900 MLXSW_REG_RECR2_IPV6_DIP15 = 52,
7901 /* IPv6 Next Header */
7902 MLXSW_REG_RECR2_IPV6_NEXT_HEADER = 53,
7903 /* IPv6 Flow Label */
7904 MLXSW_REG_RECR2_IPV6_FLOW_LABEL = 57,
7905 /* TCP/UDP Source Port */
7906 MLXSW_REG_RECR2_TCP_UDP_SPORT = 74,
7907 /* TCP/UDP Destination Port */
7908 MLXSW_REG_RECR2_TCP_UDP_DPORT = 75,
7909};
7910
7911/* reg_recr2_outer_header_fields_enable
7912 * Packet fields to enable for ECMP hash subject to outer_header_enable.
7913 * Access: RW
7914 */
7915MLXSW_ITEM_BIT_ARRAY(reg, recr2, outer_header_fields_enable, 0x14, 0x14, 1);
7916
7917static inline void mlxsw_reg_recr2_ipv4_sip_enable(char *payload)
7918{
7919 int i;
7920
7921 for (i = MLXSW_REG_RECR2_IPV4_SIP0; i <= MLXSW_REG_RECR2_IPV4_SIP3; i++)
7922 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i,
7923 true);
7924}
7925
7926static inline void mlxsw_reg_recr2_ipv4_dip_enable(char *payload)
7927{
7928 int i;
7929
7930 for (i = MLXSW_REG_RECR2_IPV4_DIP0; i <= MLXSW_REG_RECR2_IPV4_DIP3; i++)
7931 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i,
7932 true);
7933}
7934
7935static inline void mlxsw_reg_recr2_ipv6_sip_enable(char *payload)
7936{
7937 int i = MLXSW_REG_RECR2_IPV6_SIP0_7;
7938
7939 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, true);
7940
7941 i = MLXSW_REG_RECR2_IPV6_SIP8;
7942 for (; i <= MLXSW_REG_RECR2_IPV6_SIP15; i++)
7943 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i,
7944 true);
7945}
7946
7947static inline void mlxsw_reg_recr2_ipv6_dip_enable(char *payload)
7948{
7949 int i = MLXSW_REG_RECR2_IPV6_DIP0_7;
7950
7951 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i, true);
7952
7953 i = MLXSW_REG_RECR2_IPV6_DIP8;
7954 for (; i <= MLXSW_REG_RECR2_IPV6_DIP15; i++)
7955 mlxsw_reg_recr2_outer_header_fields_enable_set(payload, i,
7956 true);
7957}
7958
7959static inline void mlxsw_reg_recr2_pack(char *payload, u32 seed)
7960{
7961 MLXSW_REG_ZERO(recr2, payload);
7962 mlxsw_reg_recr2_pp_set(payload, false);
7963 mlxsw_reg_recr2_sh_set(payload, true);
7964 mlxsw_reg_recr2_seed_set(payload, seed);
7965}
7966
Yotam Gigi2e654e32017-09-19 10:00:16 +02007967/* RMFT-V2 - Router Multicast Forwarding Table Version 2 Register
7968 * --------------------------------------------------------------
7969 * The RMFT_V2 register is used to configure and query the multicast table.
7970 */
7971#define MLXSW_REG_RMFT2_ID 0x8027
7972#define MLXSW_REG_RMFT2_LEN 0x174
7973
7974MLXSW_REG_DEFINE(rmft2, MLXSW_REG_RMFT2_ID, MLXSW_REG_RMFT2_LEN);
7975
7976/* reg_rmft2_v
7977 * Valid
7978 * Access: RW
7979 */
7980MLXSW_ITEM32(reg, rmft2, v, 0x00, 31, 1);
7981
7982enum mlxsw_reg_rmft2_type {
7983 MLXSW_REG_RMFT2_TYPE_IPV4,
7984 MLXSW_REG_RMFT2_TYPE_IPV6
7985};
7986
7987/* reg_rmft2_type
7988 * Access: Index
7989 */
7990MLXSW_ITEM32(reg, rmft2, type, 0x00, 28, 2);
7991
7992enum mlxsw_sp_reg_rmft2_op {
7993 /* For Write:
7994 * Write operation. Used to write a new entry to the table. All RW
7995 * fields are relevant for new entry. Activity bit is set for new
7996 * entries - Note write with v (Valid) 0 will delete the entry.
7997 * For Query:
7998 * Read operation
7999 */
8000 MLXSW_REG_RMFT2_OP_READ_WRITE,
8001};
8002
8003/* reg_rmft2_op
8004 * Operation.
8005 * Access: OP
8006 */
8007MLXSW_ITEM32(reg, rmft2, op, 0x00, 20, 2);
8008
8009/* reg_rmft2_a
8010 * Activity. Set for new entries. Set if a packet lookup has hit on the specific
8011 * entry.
8012 * Access: RO
8013 */
8014MLXSW_ITEM32(reg, rmft2, a, 0x00, 16, 1);
8015
8016/* reg_rmft2_offset
8017 * Offset within the multicast forwarding table to write to.
8018 * Access: Index
8019 */
8020MLXSW_ITEM32(reg, rmft2, offset, 0x00, 0, 16);
8021
8022/* reg_rmft2_virtual_router
8023 * Virtual Router ID. Range from 0..cap_max_virtual_routers-1
8024 * Access: RW
8025 */
8026MLXSW_ITEM32(reg, rmft2, virtual_router, 0x04, 0, 16);
8027
8028enum mlxsw_reg_rmft2_irif_mask {
8029 MLXSW_REG_RMFT2_IRIF_MASK_IGNORE,
8030 MLXSW_REG_RMFT2_IRIF_MASK_COMPARE
8031};
8032
8033/* reg_rmft2_irif_mask
8034 * Ingress RIF mask.
8035 * Access: RW
8036 */
8037MLXSW_ITEM32(reg, rmft2, irif_mask, 0x08, 24, 1);
8038
8039/* reg_rmft2_irif
8040 * Ingress RIF index.
8041 * Access: RW
8042 */
8043MLXSW_ITEM32(reg, rmft2, irif, 0x08, 0, 16);
8044
Yuval Mintza82b1b82018-03-26 15:01:38 +03008045/* reg_rmft2_dip{4,6}
8046 * Destination IPv4/6 address
Yotam Gigi2e654e32017-09-19 10:00:16 +02008047 * Access: RW
8048 */
Yuval Mintza82b1b82018-03-26 15:01:38 +03008049MLXSW_ITEM_BUF(reg, rmft2, dip6, 0x10, 16);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008050MLXSW_ITEM32(reg, rmft2, dip4, 0x1C, 0, 32);
8051
Yuval Mintza82b1b82018-03-26 15:01:38 +03008052/* reg_rmft2_dip{4,6}_mask
Yotam Gigi2e654e32017-09-19 10:00:16 +02008053 * A bit that is set directs the TCAM to compare the corresponding bit in key. A
8054 * bit that is clear directs the TCAM to ignore the corresponding bit in key.
8055 * Access: RW
8056 */
Yuval Mintza82b1b82018-03-26 15:01:38 +03008057MLXSW_ITEM_BUF(reg, rmft2, dip6_mask, 0x20, 16);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008058MLXSW_ITEM32(reg, rmft2, dip4_mask, 0x2C, 0, 32);
8059
Yuval Mintza82b1b82018-03-26 15:01:38 +03008060/* reg_rmft2_sip{4,6}
8061 * Source IPv4/6 address
Yotam Gigi2e654e32017-09-19 10:00:16 +02008062 * Access: RW
8063 */
Yuval Mintza82b1b82018-03-26 15:01:38 +03008064MLXSW_ITEM_BUF(reg, rmft2, sip6, 0x30, 16);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008065MLXSW_ITEM32(reg, rmft2, sip4, 0x3C, 0, 32);
8066
Yuval Mintza82b1b82018-03-26 15:01:38 +03008067/* reg_rmft2_sip{4,6}_mask
Yotam Gigi2e654e32017-09-19 10:00:16 +02008068 * A bit that is set directs the TCAM to compare the corresponding bit in key. A
8069 * bit that is clear directs the TCAM to ignore the corresponding bit in key.
8070 * Access: RW
8071 */
Yuval Mintza82b1b82018-03-26 15:01:38 +03008072MLXSW_ITEM_BUF(reg, rmft2, sip6_mask, 0x40, 16);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008073MLXSW_ITEM32(reg, rmft2, sip4_mask, 0x4C, 0, 32);
8074
8075/* reg_rmft2_flexible_action_set
8076 * ACL action set. The only supported action types in this field and in any
8077 * action-set pointed from here are as follows:
8078 * 00h: ACTION_NULL
8079 * 01h: ACTION_MAC_TTL, only TTL configuration is supported.
8080 * 03h: ACTION_TRAP
8081 * 06h: ACTION_QOS
8082 * 08h: ACTION_POLICING_MONITORING
8083 * 10h: ACTION_ROUTER_MC
8084 * Access: RW
8085 */
8086MLXSW_ITEM_BUF(reg, rmft2, flexible_action_set, 0x80,
8087 MLXSW_REG_FLEX_ACTION_SET_LEN);
8088
8089static inline void
Yuval Mintza82b1b82018-03-26 15:01:38 +03008090mlxsw_reg_rmft2_common_pack(char *payload, bool v, u16 offset,
8091 u16 virtual_router,
8092 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif,
8093 const char *flex_action_set)
Yotam Gigi2e654e32017-09-19 10:00:16 +02008094{
8095 MLXSW_REG_ZERO(rmft2, payload);
8096 mlxsw_reg_rmft2_v_set(payload, v);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008097 mlxsw_reg_rmft2_op_set(payload, MLXSW_REG_RMFT2_OP_READ_WRITE);
8098 mlxsw_reg_rmft2_offset_set(payload, offset);
8099 mlxsw_reg_rmft2_virtual_router_set(payload, virtual_router);
8100 mlxsw_reg_rmft2_irif_mask_set(payload, irif_mask);
8101 mlxsw_reg_rmft2_irif_set(payload, irif);
Yuval Mintza82b1b82018-03-26 15:01:38 +03008102 if (flex_action_set)
8103 mlxsw_reg_rmft2_flexible_action_set_memcpy_to(payload,
8104 flex_action_set);
8105}
8106
8107static inline void
8108mlxsw_reg_rmft2_ipv4_pack(char *payload, bool v, u16 offset, u16 virtual_router,
8109 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif,
8110 u32 dip4, u32 dip4_mask, u32 sip4, u32 sip4_mask,
8111 const char *flexible_action_set)
8112{
8113 mlxsw_reg_rmft2_common_pack(payload, v, offset, virtual_router,
8114 irif_mask, irif, flexible_action_set);
8115 mlxsw_reg_rmft2_type_set(payload, MLXSW_REG_RMFT2_TYPE_IPV4);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008116 mlxsw_reg_rmft2_dip4_set(payload, dip4);
8117 mlxsw_reg_rmft2_dip4_mask_set(payload, dip4_mask);
8118 mlxsw_reg_rmft2_sip4_set(payload, sip4);
8119 mlxsw_reg_rmft2_sip4_mask_set(payload, sip4_mask);
Yuval Mintza82b1b82018-03-26 15:01:38 +03008120}
8121
8122static inline void
8123mlxsw_reg_rmft2_ipv6_pack(char *payload, bool v, u16 offset, u16 virtual_router,
8124 enum mlxsw_reg_rmft2_irif_mask irif_mask, u16 irif,
8125 struct in6_addr dip6, struct in6_addr dip6_mask,
8126 struct in6_addr sip6, struct in6_addr sip6_mask,
8127 const char *flexible_action_set)
8128{
8129 mlxsw_reg_rmft2_common_pack(payload, v, offset, virtual_router,
8130 irif_mask, irif, flexible_action_set);
8131 mlxsw_reg_rmft2_type_set(payload, MLXSW_REG_RMFT2_TYPE_IPV6);
8132 mlxsw_reg_rmft2_dip6_memcpy_to(payload, (void *)&dip6);
8133 mlxsw_reg_rmft2_dip6_mask_memcpy_to(payload, (void *)&dip6_mask);
8134 mlxsw_reg_rmft2_sip6_memcpy_to(payload, (void *)&sip6);
8135 mlxsw_reg_rmft2_sip6_mask_memcpy_to(payload, (void *)&sip6_mask);
Yotam Gigi2e654e32017-09-19 10:00:16 +02008136}
8137
Jiri Pirko5246f2e2015-11-27 13:45:58 +01008138/* MFCR - Management Fan Control Register
8139 * --------------------------------------
8140 * This register controls the settings of the Fan Speed PWM mechanism.
8141 */
8142#define MLXSW_REG_MFCR_ID 0x9001
8143#define MLXSW_REG_MFCR_LEN 0x08
8144
Jiri Pirko21978dc2016-10-21 16:07:20 +02008145MLXSW_REG_DEFINE(mfcr, MLXSW_REG_MFCR_ID, MLXSW_REG_MFCR_LEN);
Jiri Pirko5246f2e2015-11-27 13:45:58 +01008146
8147enum mlxsw_reg_mfcr_pwm_frequency {
8148 MLXSW_REG_MFCR_PWM_FEQ_11HZ = 0x00,
8149 MLXSW_REG_MFCR_PWM_FEQ_14_7HZ = 0x01,
8150 MLXSW_REG_MFCR_PWM_FEQ_22_1HZ = 0x02,
8151 MLXSW_REG_MFCR_PWM_FEQ_1_4KHZ = 0x40,
8152 MLXSW_REG_MFCR_PWM_FEQ_5KHZ = 0x41,
8153 MLXSW_REG_MFCR_PWM_FEQ_20KHZ = 0x42,
8154 MLXSW_REG_MFCR_PWM_FEQ_22_5KHZ = 0x43,
8155 MLXSW_REG_MFCR_PWM_FEQ_25KHZ = 0x44,
8156};
8157
8158/* reg_mfcr_pwm_frequency
8159 * Controls the frequency of the PWM signal.
8160 * Access: RW
8161 */
Jiri Pirkof7ad3d42016-11-11 11:22:53 +01008162MLXSW_ITEM32(reg, mfcr, pwm_frequency, 0x00, 0, 7);
Jiri Pirko5246f2e2015-11-27 13:45:58 +01008163
8164#define MLXSW_MFCR_TACHOS_MAX 10
8165
8166/* reg_mfcr_tacho_active
8167 * Indicates which of the tachometer is active (bit per tachometer).
8168 * Access: RO
8169 */
8170MLXSW_ITEM32(reg, mfcr, tacho_active, 0x04, 16, MLXSW_MFCR_TACHOS_MAX);
8171
8172#define MLXSW_MFCR_PWMS_MAX 5
8173
8174/* reg_mfcr_pwm_active
8175 * Indicates which of the PWM control is active (bit per PWM).
8176 * Access: RO
8177 */
8178MLXSW_ITEM32(reg, mfcr, pwm_active, 0x04, 0, MLXSW_MFCR_PWMS_MAX);
8179
8180static inline void
8181mlxsw_reg_mfcr_pack(char *payload,
8182 enum mlxsw_reg_mfcr_pwm_frequency pwm_frequency)
8183{
8184 MLXSW_REG_ZERO(mfcr, payload);
8185 mlxsw_reg_mfcr_pwm_frequency_set(payload, pwm_frequency);
8186}
8187
8188static inline void
8189mlxsw_reg_mfcr_unpack(char *payload,
8190 enum mlxsw_reg_mfcr_pwm_frequency *p_pwm_frequency,
8191 u16 *p_tacho_active, u8 *p_pwm_active)
8192{
8193 *p_pwm_frequency = mlxsw_reg_mfcr_pwm_frequency_get(payload);
8194 *p_tacho_active = mlxsw_reg_mfcr_tacho_active_get(payload);
8195 *p_pwm_active = mlxsw_reg_mfcr_pwm_active_get(payload);
8196}
8197
8198/* MFSC - Management Fan Speed Control Register
8199 * --------------------------------------------
8200 * This register controls the settings of the Fan Speed PWM mechanism.
8201 */
8202#define MLXSW_REG_MFSC_ID 0x9002
8203#define MLXSW_REG_MFSC_LEN 0x08
8204
Jiri Pirko21978dc2016-10-21 16:07:20 +02008205MLXSW_REG_DEFINE(mfsc, MLXSW_REG_MFSC_ID, MLXSW_REG_MFSC_LEN);
Jiri Pirko5246f2e2015-11-27 13:45:58 +01008206
8207/* reg_mfsc_pwm
8208 * Fan pwm to control / monitor.
8209 * Access: Index
8210 */
8211MLXSW_ITEM32(reg, mfsc, pwm, 0x00, 24, 3);
8212
8213/* reg_mfsc_pwm_duty_cycle
8214 * Controls the duty cycle of the PWM. Value range from 0..255 to
8215 * represent duty cycle of 0%...100%.
8216 * Access: RW
8217 */
8218MLXSW_ITEM32(reg, mfsc, pwm_duty_cycle, 0x04, 0, 8);
8219
8220static inline void mlxsw_reg_mfsc_pack(char *payload, u8 pwm,
8221 u8 pwm_duty_cycle)
8222{
8223 MLXSW_REG_ZERO(mfsc, payload);
8224 mlxsw_reg_mfsc_pwm_set(payload, pwm);
8225 mlxsw_reg_mfsc_pwm_duty_cycle_set(payload, pwm_duty_cycle);
8226}
8227
8228/* MFSM - Management Fan Speed Measurement
8229 * ---------------------------------------
8230 * This register controls the settings of the Tacho measurements and
8231 * enables reading the Tachometer measurements.
8232 */
8233#define MLXSW_REG_MFSM_ID 0x9003
8234#define MLXSW_REG_MFSM_LEN 0x08
8235
Jiri Pirko21978dc2016-10-21 16:07:20 +02008236MLXSW_REG_DEFINE(mfsm, MLXSW_REG_MFSM_ID, MLXSW_REG_MFSM_LEN);
Jiri Pirko5246f2e2015-11-27 13:45:58 +01008237
8238/* reg_mfsm_tacho
8239 * Fan tachometer index.
8240 * Access: Index
8241 */
8242MLXSW_ITEM32(reg, mfsm, tacho, 0x00, 24, 4);
8243
8244/* reg_mfsm_rpm
8245 * Fan speed (round per minute).
8246 * Access: RO
8247 */
8248MLXSW_ITEM32(reg, mfsm, rpm, 0x04, 0, 16);
8249
8250static inline void mlxsw_reg_mfsm_pack(char *payload, u8 tacho)
8251{
8252 MLXSW_REG_ZERO(mfsm, payload);
8253 mlxsw_reg_mfsm_tacho_set(payload, tacho);
8254}
8255
Jiri Pirko55c63aa2016-11-22 11:24:12 +01008256/* MFSL - Management Fan Speed Limit Register
8257 * ------------------------------------------
8258 * The Fan Speed Limit register is used to configure the fan speed
8259 * event / interrupt notification mechanism. Fan speed threshold are
8260 * defined for both under-speed and over-speed.
8261 */
8262#define MLXSW_REG_MFSL_ID 0x9004
8263#define MLXSW_REG_MFSL_LEN 0x0C
8264
8265MLXSW_REG_DEFINE(mfsl, MLXSW_REG_MFSL_ID, MLXSW_REG_MFSL_LEN);
8266
8267/* reg_mfsl_tacho
8268 * Fan tachometer index.
8269 * Access: Index
8270 */
8271MLXSW_ITEM32(reg, mfsl, tacho, 0x00, 24, 4);
8272
8273/* reg_mfsl_tach_min
8274 * Tachometer minimum value (minimum RPM).
8275 * Access: RW
8276 */
8277MLXSW_ITEM32(reg, mfsl, tach_min, 0x04, 0, 16);
8278
8279/* reg_mfsl_tach_max
8280 * Tachometer maximum value (maximum RPM).
8281 * Access: RW
8282 */
8283MLXSW_ITEM32(reg, mfsl, tach_max, 0x08, 0, 16);
8284
8285static inline void mlxsw_reg_mfsl_pack(char *payload, u8 tacho,
8286 u16 tach_min, u16 tach_max)
8287{
8288 MLXSW_REG_ZERO(mfsl, payload);
8289 mlxsw_reg_mfsl_tacho_set(payload, tacho);
8290 mlxsw_reg_mfsl_tach_min_set(payload, tach_min);
8291 mlxsw_reg_mfsl_tach_max_set(payload, tach_max);
8292}
8293
8294static inline void mlxsw_reg_mfsl_unpack(char *payload, u8 tacho,
8295 u16 *p_tach_min, u16 *p_tach_max)
8296{
8297 if (p_tach_min)
8298 *p_tach_min = mlxsw_reg_mfsl_tach_min_get(payload);
8299
8300 if (p_tach_max)
8301 *p_tach_max = mlxsw_reg_mfsl_tach_max_get(payload);
8302}
8303
Vadim Pasternak3760c2b2019-02-13 11:28:46 +00008304/* FORE - Fan Out of Range Event Register
8305 * --------------------------------------
8306 * This register reports the status of the controlled fans compared to the
8307 * range defined by the MFSL register.
8308 */
8309#define MLXSW_REG_FORE_ID 0x9007
8310#define MLXSW_REG_FORE_LEN 0x0C
8311
8312MLXSW_REG_DEFINE(fore, MLXSW_REG_FORE_ID, MLXSW_REG_FORE_LEN);
8313
8314/* fan_under_limit
8315 * Fan speed is below the low limit defined in MFSL register. Each bit relates
8316 * to a single tachometer and indicates the specific tachometer reading is
8317 * below the threshold.
8318 * Access: RO
8319 */
8320MLXSW_ITEM32(reg, fore, fan_under_limit, 0x00, 16, 10);
8321
8322static inline void mlxsw_reg_fore_unpack(char *payload, u8 tacho,
8323 bool *fault)
8324{
8325 u16 limit;
8326
8327 if (fault) {
8328 limit = mlxsw_reg_fore_fan_under_limit_get(payload);
8329 *fault = limit & BIT(tacho);
8330 }
8331}
8332
Jiri Pirko85926f82015-11-27 13:45:56 +01008333/* MTCAP - Management Temperature Capabilities
8334 * -------------------------------------------
8335 * This register exposes the capabilities of the device and
8336 * system temperature sensing.
8337 */
8338#define MLXSW_REG_MTCAP_ID 0x9009
8339#define MLXSW_REG_MTCAP_LEN 0x08
8340
Jiri Pirko21978dc2016-10-21 16:07:20 +02008341MLXSW_REG_DEFINE(mtcap, MLXSW_REG_MTCAP_ID, MLXSW_REG_MTCAP_LEN);
Jiri Pirko85926f82015-11-27 13:45:56 +01008342
8343/* reg_mtcap_sensor_count
8344 * Number of sensors supported by the device.
8345 * This includes the QSFP module sensors (if exists in the QSFP module).
8346 * Access: RO
8347 */
8348MLXSW_ITEM32(reg, mtcap, sensor_count, 0x00, 0, 7);
8349
8350/* MTMP - Management Temperature
8351 * -----------------------------
8352 * This register controls the settings of the temperature measurements
8353 * and enables reading the temperature measurements. Note that temperature
8354 * is in 0.125 degrees Celsius.
8355 */
8356#define MLXSW_REG_MTMP_ID 0x900A
8357#define MLXSW_REG_MTMP_LEN 0x20
8358
Jiri Pirko21978dc2016-10-21 16:07:20 +02008359MLXSW_REG_DEFINE(mtmp, MLXSW_REG_MTMP_ID, MLXSW_REG_MTMP_LEN);
Jiri Pirko85926f82015-11-27 13:45:56 +01008360
Vadim Pasternak984aec72019-05-29 11:47:21 +03008361#define MLXSW_REG_MTMP_MODULE_INDEX_MIN 64
Vadim Pasternakae574672019-05-29 11:47:18 +03008362#define MLXSW_REG_MTMP_GBOX_INDEX_MIN 256
Jiri Pirko85926f82015-11-27 13:45:56 +01008363/* reg_mtmp_sensor_index
8364 * Sensors index to access.
8365 * 64-127 of sensor_index are mapped to the SFP+/QSFP modules sequentially
8366 * (module 0 is mapped to sensor_index 64).
8367 * Access: Index
8368 */
Vadim Pasternak984aec72019-05-29 11:47:21 +03008369MLXSW_ITEM32(reg, mtmp, sensor_index, 0x00, 0, 12);
Jiri Pirko85926f82015-11-27 13:45:56 +01008370
8371/* Convert to milli degrees Celsius */
Vadim Pasternakf485cc32019-06-24 13:32:03 +03008372#define MLXSW_REG_MTMP_TEMP_TO_MC(val) ({ typeof(val) v_ = (val); \
8373 ((v_) >= 0) ? ((v_) * 125) : \
8374 ((s16)((GENMASK(15, 0) + (v_) + 1) \
8375 * 125)); })
Jiri Pirko85926f82015-11-27 13:45:56 +01008376
8377/* reg_mtmp_temperature
8378 * Temperature reading from the sensor. Reading is in 0.125 Celsius
8379 * degrees units.
8380 * Access: RO
8381 */
8382MLXSW_ITEM32(reg, mtmp, temperature, 0x04, 0, 16);
8383
8384/* reg_mtmp_mte
8385 * Max Temperature Enable - enables measuring the max temperature on a sensor.
8386 * Access: RW
8387 */
8388MLXSW_ITEM32(reg, mtmp, mte, 0x08, 31, 1);
8389
8390/* reg_mtmp_mtr
8391 * Max Temperature Reset - clears the value of the max temperature register.
8392 * Access: WO
8393 */
8394MLXSW_ITEM32(reg, mtmp, mtr, 0x08, 30, 1);
8395
8396/* reg_mtmp_max_temperature
8397 * The highest measured temperature from the sensor.
8398 * When the bit mte is cleared, the field max_temperature is reserved.
8399 * Access: RO
8400 */
8401MLXSW_ITEM32(reg, mtmp, max_temperature, 0x08, 0, 16);
8402
Ido Schimmel62b0e922017-10-30 10:51:18 +01008403/* reg_mtmp_tee
8404 * Temperature Event Enable.
8405 * 0 - Do not generate event
8406 * 1 - Generate event
8407 * 2 - Generate single event
8408 * Access: RW
8409 */
8410MLXSW_ITEM32(reg, mtmp, tee, 0x0C, 30, 2);
8411
8412#define MLXSW_REG_MTMP_THRESH_HI 0x348 /* 105 Celsius */
8413
8414/* reg_mtmp_temperature_threshold_hi
8415 * High threshold for Temperature Warning Event. In 0.125 Celsius.
8416 * Access: RW
8417 */
8418MLXSW_ITEM32(reg, mtmp, temperature_threshold_hi, 0x0C, 0, 16);
8419
8420/* reg_mtmp_temperature_threshold_lo
8421 * Low threshold for Temperature Warning Event. In 0.125 Celsius.
8422 * Access: RW
8423 */
8424MLXSW_ITEM32(reg, mtmp, temperature_threshold_lo, 0x10, 0, 16);
8425
Jiri Pirko85926f82015-11-27 13:45:56 +01008426#define MLXSW_REG_MTMP_SENSOR_NAME_SIZE 8
8427
8428/* reg_mtmp_sensor_name
8429 * Sensor Name
8430 * Access: RO
8431 */
8432MLXSW_ITEM_BUF(reg, mtmp, sensor_name, 0x18, MLXSW_REG_MTMP_SENSOR_NAME_SIZE);
8433
Vadim Pasternakae574672019-05-29 11:47:18 +03008434static inline void mlxsw_reg_mtmp_pack(char *payload, u16 sensor_index,
Jiri Pirko85926f82015-11-27 13:45:56 +01008435 bool max_temp_enable,
8436 bool max_temp_reset)
8437{
8438 MLXSW_REG_ZERO(mtmp, payload);
8439 mlxsw_reg_mtmp_sensor_index_set(payload, sensor_index);
8440 mlxsw_reg_mtmp_mte_set(payload, max_temp_enable);
8441 mlxsw_reg_mtmp_mtr_set(payload, max_temp_reset);
Ido Schimmel62b0e922017-10-30 10:51:18 +01008442 mlxsw_reg_mtmp_temperature_threshold_hi_set(payload,
8443 MLXSW_REG_MTMP_THRESH_HI);
Jiri Pirko85926f82015-11-27 13:45:56 +01008444}
8445
Vadim Pasternakf485cc32019-06-24 13:32:03 +03008446static inline void mlxsw_reg_mtmp_unpack(char *payload, int *p_temp,
8447 int *p_max_temp, char *sensor_name)
Jiri Pirko85926f82015-11-27 13:45:56 +01008448{
Vadim Pasternakf485cc32019-06-24 13:32:03 +03008449 s16 temp;
Jiri Pirko85926f82015-11-27 13:45:56 +01008450
8451 if (p_temp) {
8452 temp = mlxsw_reg_mtmp_temperature_get(payload);
8453 *p_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp);
8454 }
8455 if (p_max_temp) {
Jiri Pirkoacf35a42015-12-11 16:10:39 +01008456 temp = mlxsw_reg_mtmp_max_temperature_get(payload);
Jiri Pirko85926f82015-11-27 13:45:56 +01008457 *p_max_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp);
8458 }
8459 if (sensor_name)
8460 mlxsw_reg_mtmp_sensor_name_memcpy_from(payload, sensor_name);
8461}
8462
Vadim Pasternak5f28ef72019-02-13 11:28:45 +00008463/* MTBR - Management Temperature Bulk Register
8464 * -------------------------------------------
8465 * This register is used for bulk temperature reading.
8466 */
8467#define MLXSW_REG_MTBR_ID 0x900F
8468#define MLXSW_REG_MTBR_BASE_LEN 0x10 /* base length, without records */
8469#define MLXSW_REG_MTBR_REC_LEN 0x04 /* record length */
8470#define MLXSW_REG_MTBR_REC_MAX_COUNT 47 /* firmware limitation */
8471#define MLXSW_REG_MTBR_LEN (MLXSW_REG_MTBR_BASE_LEN + \
8472 MLXSW_REG_MTBR_REC_LEN * \
8473 MLXSW_REG_MTBR_REC_MAX_COUNT)
8474
8475MLXSW_REG_DEFINE(mtbr, MLXSW_REG_MTBR_ID, MLXSW_REG_MTBR_LEN);
8476
8477/* reg_mtbr_base_sensor_index
8478 * Base sensors index to access (0 - ASIC sensor, 1-63 - ambient sensors,
8479 * 64-127 are mapped to the SFP+/QSFP modules sequentially).
8480 * Access: Index
8481 */
Vadim Pasternak984aec72019-05-29 11:47:21 +03008482MLXSW_ITEM32(reg, mtbr, base_sensor_index, 0x00, 0, 12);
Vadim Pasternak5f28ef72019-02-13 11:28:45 +00008483
8484/* reg_mtbr_num_rec
8485 * Request: Number of records to read
8486 * Response: Number of records read
8487 * See above description for more details.
8488 * Range 1..255
8489 * Access: RW
8490 */
8491MLXSW_ITEM32(reg, mtbr, num_rec, 0x04, 0, 8);
8492
8493/* reg_mtbr_rec_max_temp
8494 * The highest measured temperature from the sensor.
8495 * When the bit mte is cleared, the field max_temperature is reserved.
8496 * Access: RO
8497 */
8498MLXSW_ITEM32_INDEXED(reg, mtbr, rec_max_temp, MLXSW_REG_MTBR_BASE_LEN, 16,
8499 16, MLXSW_REG_MTBR_REC_LEN, 0x00, false);
8500
8501/* reg_mtbr_rec_temp
8502 * Temperature reading from the sensor. Reading is in 0..125 Celsius
8503 * degrees units.
8504 * Access: RO
8505 */
8506MLXSW_ITEM32_INDEXED(reg, mtbr, rec_temp, MLXSW_REG_MTBR_BASE_LEN, 0, 16,
8507 MLXSW_REG_MTBR_REC_LEN, 0x00, false);
8508
Vadim Pasternak984aec72019-05-29 11:47:21 +03008509static inline void mlxsw_reg_mtbr_pack(char *payload, u16 base_sensor_index,
Vadim Pasternak5f28ef72019-02-13 11:28:45 +00008510 u8 num_rec)
8511{
8512 MLXSW_REG_ZERO(mtbr, payload);
8513 mlxsw_reg_mtbr_base_sensor_index_set(payload, base_sensor_index);
8514 mlxsw_reg_mtbr_num_rec_set(payload, num_rec);
8515}
8516
8517/* Error codes from temperatute reading */
8518enum mlxsw_reg_mtbr_temp_status {
8519 MLXSW_REG_MTBR_NO_CONN = 0x8000,
8520 MLXSW_REG_MTBR_NO_TEMP_SENS = 0x8001,
8521 MLXSW_REG_MTBR_INDEX_NA = 0x8002,
8522 MLXSW_REG_MTBR_BAD_SENS_INFO = 0x8003,
8523};
8524
8525/* Base index for reading modules temperature */
8526#define MLXSW_REG_MTBR_BASE_MODULE_INDEX 64
8527
8528static inline void mlxsw_reg_mtbr_temp_unpack(char *payload, int rec_ind,
8529 u16 *p_temp, u16 *p_max_temp)
8530{
8531 if (p_temp)
8532 *p_temp = mlxsw_reg_mtbr_rec_temp_get(payload, rec_ind);
8533 if (p_max_temp)
8534 *p_max_temp = mlxsw_reg_mtbr_rec_max_temp_get(payload, rec_ind);
8535}
8536
Arkadi Sharshevsky7ca36992017-06-14 09:27:39 +02008537/* MCIA - Management Cable Info Access
8538 * -----------------------------------
8539 * MCIA register is used to access the SFP+ and QSFP connector's EPROM.
8540 */
8541
8542#define MLXSW_REG_MCIA_ID 0x9014
8543#define MLXSW_REG_MCIA_LEN 0x40
8544
8545MLXSW_REG_DEFINE(mcia, MLXSW_REG_MCIA_ID, MLXSW_REG_MCIA_LEN);
8546
8547/* reg_mcia_l
8548 * Lock bit. Setting this bit will lock the access to the specific
8549 * cable. Used for updating a full page in a cable EPROM. Any access
8550 * other then subsequence writes will fail while the port is locked.
8551 * Access: RW
8552 */
8553MLXSW_ITEM32(reg, mcia, l, 0x00, 31, 1);
8554
8555/* reg_mcia_module
8556 * Module number.
8557 * Access: Index
8558 */
8559MLXSW_ITEM32(reg, mcia, module, 0x00, 16, 8);
8560
8561/* reg_mcia_status
8562 * Module status.
8563 * Access: RO
8564 */
8565MLXSW_ITEM32(reg, mcia, status, 0x00, 0, 8);
8566
8567/* reg_mcia_i2c_device_address
8568 * I2C device address.
8569 * Access: RW
8570 */
8571MLXSW_ITEM32(reg, mcia, i2c_device_address, 0x04, 24, 8);
8572
8573/* reg_mcia_page_number
8574 * Page number.
8575 * Access: RW
8576 */
8577MLXSW_ITEM32(reg, mcia, page_number, 0x04, 16, 8);
8578
8579/* reg_mcia_device_address
8580 * Device address.
8581 * Access: RW
8582 */
8583MLXSW_ITEM32(reg, mcia, device_address, 0x04, 0, 16);
8584
8585/* reg_mcia_size
8586 * Number of bytes to read/write (up to 48 bytes).
8587 * Access: RW
8588 */
8589MLXSW_ITEM32(reg, mcia, size, 0x08, 0, 16);
8590
Vadim Pasternakd517ee72019-02-13 11:28:44 +00008591#define MLXSW_REG_MCIA_EEPROM_PAGE_LENGTH 256
Vadim Pasternakf366cd2a2019-10-21 13:30:30 +03008592#define MLXSW_REG_MCIA_EEPROM_UP_PAGE_LENGTH 128
Vadim Pasternakd517ee72019-02-13 11:28:44 +00008593#define MLXSW_REG_MCIA_EEPROM_SIZE 48
8594#define MLXSW_REG_MCIA_I2C_ADDR_LOW 0x50
8595#define MLXSW_REG_MCIA_I2C_ADDR_HIGH 0x51
8596#define MLXSW_REG_MCIA_PAGE0_LO_OFF 0xa0
8597#define MLXSW_REG_MCIA_TH_ITEM_SIZE 2
8598#define MLXSW_REG_MCIA_TH_PAGE_NUM 3
8599#define MLXSW_REG_MCIA_PAGE0_LO 0
8600#define MLXSW_REG_MCIA_TH_PAGE_OFF 0x80
8601
8602enum mlxsw_reg_mcia_eeprom_module_info_rev_id {
8603 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_UNSPC = 0x00,
8604 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_8436 = 0x01,
8605 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID_8636 = 0x03,
8606};
8607
8608enum mlxsw_reg_mcia_eeprom_module_info_id {
8609 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_SFP = 0x03,
8610 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP = 0x0C,
8611 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP_PLUS = 0x0D,
8612 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP28 = 0x11,
8613 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID_QSFP_DD = 0x18,
8614};
8615
8616enum mlxsw_reg_mcia_eeprom_module_info {
8617 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_ID,
8618 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_REV_ID,
8619 MLXSW_REG_MCIA_EEPROM_MODULE_INFO_SIZE,
8620};
Arkadi Sharshevsky7ca36992017-06-14 09:27:39 +02008621
8622/* reg_mcia_eeprom
8623 * Bytes to read/write.
8624 * Access: RW
8625 */
Vadim Pasternakd517ee72019-02-13 11:28:44 +00008626MLXSW_ITEM_BUF(reg, mcia, eeprom, 0x10, MLXSW_REG_MCIA_EEPROM_SIZE);
Arkadi Sharshevsky7ca36992017-06-14 09:27:39 +02008627
Vadim Pasternakf366cd2a2019-10-21 13:30:30 +03008628/* This is used to access the optional upper pages (1-3) in the QSFP+
8629 * memory map. Page 1 is available on offset 256 through 383, page 2 -
8630 * on offset 384 through 511, page 3 - on offset 512 through 639.
8631 */
8632#define MLXSW_REG_MCIA_PAGE_GET(off) (((off) - \
8633 MLXSW_REG_MCIA_EEPROM_PAGE_LENGTH) / \
8634 MLXSW_REG_MCIA_EEPROM_UP_PAGE_LENGTH + 1)
8635
Arkadi Sharshevsky7ca36992017-06-14 09:27:39 +02008636static inline void mlxsw_reg_mcia_pack(char *payload, u8 module, u8 lock,
8637 u8 page_number, u16 device_addr,
8638 u8 size, u8 i2c_device_addr)
8639{
8640 MLXSW_REG_ZERO(mcia, payload);
8641 mlxsw_reg_mcia_module_set(payload, module);
8642 mlxsw_reg_mcia_l_set(payload, lock);
8643 mlxsw_reg_mcia_page_number_set(payload, page_number);
8644 mlxsw_reg_mcia_device_address_set(payload, device_addr);
8645 mlxsw_reg_mcia_size_set(payload, size);
8646 mlxsw_reg_mcia_i2c_device_address_set(payload, i2c_device_addr);
8647}
8648
Yotam Gigi43a46852016-07-21 12:03:14 +02008649/* MPAT - Monitoring Port Analyzer Table
8650 * -------------------------------------
8651 * MPAT Register is used to query and configure the Switch PortAnalyzer Table.
8652 * For an enabled analyzer, all fields except e (enable) cannot be modified.
8653 */
8654#define MLXSW_REG_MPAT_ID 0x901A
8655#define MLXSW_REG_MPAT_LEN 0x78
8656
Jiri Pirko21978dc2016-10-21 16:07:20 +02008657MLXSW_REG_DEFINE(mpat, MLXSW_REG_MPAT_ID, MLXSW_REG_MPAT_LEN);
Yotam Gigi43a46852016-07-21 12:03:14 +02008658
8659/* reg_mpat_pa_id
8660 * Port Analyzer ID.
8661 * Access: Index
8662 */
8663MLXSW_ITEM32(reg, mpat, pa_id, 0x00, 28, 4);
8664
8665/* reg_mpat_system_port
8666 * A unique port identifier for the final destination of the packet.
8667 * Access: RW
8668 */
8669MLXSW_ITEM32(reg, mpat, system_port, 0x00, 0, 16);
8670
8671/* reg_mpat_e
8672 * Enable. Indicating the Port Analyzer is enabled.
8673 * Access: RW
8674 */
8675MLXSW_ITEM32(reg, mpat, e, 0x04, 31, 1);
8676
8677/* reg_mpat_qos
8678 * Quality Of Service Mode.
8679 * 0: CONFIGURED - QoS parameters (Switch Priority, and encapsulation
8680 * PCP, DEI, DSCP or VL) are configured.
8681 * 1: MAINTAIN - QoS parameters (Switch Priority, Color) are the
8682 * same as in the original packet that has triggered the mirroring. For
8683 * SPAN also the pcp,dei are maintained.
8684 * Access: RW
8685 */
8686MLXSW_ITEM32(reg, mpat, qos, 0x04, 26, 1);
8687
Yotam Gigi23019052016-07-21 12:03:15 +02008688/* reg_mpat_be
8689 * Best effort mode. Indicates mirroring traffic should not cause packet
8690 * drop or back pressure, but will discard the mirrored packets. Mirrored
8691 * packets will be forwarded on a best effort manner.
8692 * 0: Do not discard mirrored packets
8693 * 1: Discard mirrored packets if causing congestion
8694 * Access: RW
8695 */
8696MLXSW_ITEM32(reg, mpat, be, 0x04, 25, 1);
8697
Petr Machata0d6cd3f2018-02-27 14:53:39 +01008698enum mlxsw_reg_mpat_span_type {
8699 /* Local SPAN Ethernet.
8700 * The original packet is not encapsulated.
8701 */
8702 MLXSW_REG_MPAT_SPAN_TYPE_LOCAL_ETH = 0x0,
8703
Petr Machata41947662018-05-10 13:13:04 +03008704 /* Remote SPAN Ethernet VLAN.
8705 * The packet is forwarded to the monitoring port on the monitoring
8706 * VLAN.
8707 */
8708 MLXSW_REG_MPAT_SPAN_TYPE_REMOTE_ETH = 0x1,
8709
Petr Machata0d6cd3f2018-02-27 14:53:39 +01008710 /* Encapsulated Remote SPAN Ethernet L3 GRE.
8711 * The packet is encapsulated with GRE header.
8712 */
8713 MLXSW_REG_MPAT_SPAN_TYPE_REMOTE_ETH_L3 = 0x3,
8714};
8715
8716/* reg_mpat_span_type
8717 * SPAN type.
8718 * Access: RW
8719 */
8720MLXSW_ITEM32(reg, mpat, span_type, 0x04, 0, 4);
8721
8722/* Remote SPAN - Ethernet VLAN
8723 * - - - - - - - - - - - - - -
8724 */
8725
8726/* reg_mpat_eth_rspan_vid
8727 * Encapsulation header VLAN ID.
8728 * Access: RW
8729 */
8730MLXSW_ITEM32(reg, mpat, eth_rspan_vid, 0x18, 0, 12);
8731
8732/* Encapsulated Remote SPAN - Ethernet L2
8733 * - - - - - - - - - - - - - - - - - - -
8734 */
8735
8736enum mlxsw_reg_mpat_eth_rspan_version {
8737 MLXSW_REG_MPAT_ETH_RSPAN_VERSION_NO_HEADER = 15,
8738};
8739
8740/* reg_mpat_eth_rspan_version
8741 * RSPAN mirror header version.
8742 * Access: RW
8743 */
8744MLXSW_ITEM32(reg, mpat, eth_rspan_version, 0x10, 18, 4);
8745
8746/* reg_mpat_eth_rspan_mac
8747 * Destination MAC address.
8748 * Access: RW
8749 */
8750MLXSW_ITEM_BUF(reg, mpat, eth_rspan_mac, 0x12, 6);
8751
8752/* reg_mpat_eth_rspan_tp
8753 * Tag Packet. Indicates whether the mirroring header should be VLAN tagged.
8754 * Access: RW
8755 */
8756MLXSW_ITEM32(reg, mpat, eth_rspan_tp, 0x18, 16, 1);
8757
8758/* Encapsulated Remote SPAN - Ethernet L3
8759 * - - - - - - - - - - - - - - - - - - -
8760 */
8761
8762enum mlxsw_reg_mpat_eth_rspan_protocol {
8763 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV4,
8764 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV6,
8765};
8766
8767/* reg_mpat_eth_rspan_protocol
8768 * SPAN encapsulation protocol.
8769 * Access: RW
8770 */
8771MLXSW_ITEM32(reg, mpat, eth_rspan_protocol, 0x18, 24, 4);
8772
8773/* reg_mpat_eth_rspan_ttl
8774 * Encapsulation header Time-to-Live/HopLimit.
8775 * Access: RW
8776 */
8777MLXSW_ITEM32(reg, mpat, eth_rspan_ttl, 0x1C, 4, 8);
8778
8779/* reg_mpat_eth_rspan_smac
8780 * Source MAC address
8781 * Access: RW
8782 */
8783MLXSW_ITEM_BUF(reg, mpat, eth_rspan_smac, 0x22, 6);
8784
8785/* reg_mpat_eth_rspan_dip*
8786 * Destination IP address. The IP version is configured by protocol.
8787 * Access: RW
8788 */
8789MLXSW_ITEM32(reg, mpat, eth_rspan_dip4, 0x4C, 0, 32);
8790MLXSW_ITEM_BUF(reg, mpat, eth_rspan_dip6, 0x40, 16);
8791
8792/* reg_mpat_eth_rspan_sip*
8793 * Source IP address. The IP version is configured by protocol.
8794 * Access: RW
8795 */
8796MLXSW_ITEM32(reg, mpat, eth_rspan_sip4, 0x5C, 0, 32);
8797MLXSW_ITEM_BUF(reg, mpat, eth_rspan_sip6, 0x50, 16);
8798
Yotam Gigi43a46852016-07-21 12:03:14 +02008799static inline void mlxsw_reg_mpat_pack(char *payload, u8 pa_id,
Petr Machata1da93eb2018-02-27 14:53:40 +01008800 u16 system_port, bool e,
8801 enum mlxsw_reg_mpat_span_type span_type)
Yotam Gigi43a46852016-07-21 12:03:14 +02008802{
8803 MLXSW_REG_ZERO(mpat, payload);
8804 mlxsw_reg_mpat_pa_id_set(payload, pa_id);
8805 mlxsw_reg_mpat_system_port_set(payload, system_port);
8806 mlxsw_reg_mpat_e_set(payload, e);
8807 mlxsw_reg_mpat_qos_set(payload, 1);
Yotam Gigi23019052016-07-21 12:03:15 +02008808 mlxsw_reg_mpat_be_set(payload, 1);
Petr Machata1da93eb2018-02-27 14:53:40 +01008809 mlxsw_reg_mpat_span_type_set(payload, span_type);
Yotam Gigi23019052016-07-21 12:03:15 +02008810}
8811
Petr Machata0d6cd3f2018-02-27 14:53:39 +01008812static inline void mlxsw_reg_mpat_eth_rspan_pack(char *payload, u16 vid)
8813{
8814 mlxsw_reg_mpat_eth_rspan_vid_set(payload, vid);
8815}
8816
8817static inline void
8818mlxsw_reg_mpat_eth_rspan_l2_pack(char *payload,
8819 enum mlxsw_reg_mpat_eth_rspan_version version,
8820 const char *mac,
8821 bool tp)
8822{
8823 mlxsw_reg_mpat_eth_rspan_version_set(payload, version);
8824 mlxsw_reg_mpat_eth_rspan_mac_memcpy_to(payload, mac);
8825 mlxsw_reg_mpat_eth_rspan_tp_set(payload, tp);
8826}
8827
8828static inline void
8829mlxsw_reg_mpat_eth_rspan_l3_ipv4_pack(char *payload, u8 ttl,
8830 const char *smac,
8831 u32 sip, u32 dip)
8832{
8833 mlxsw_reg_mpat_eth_rspan_ttl_set(payload, ttl);
8834 mlxsw_reg_mpat_eth_rspan_smac_memcpy_to(payload, smac);
8835 mlxsw_reg_mpat_eth_rspan_protocol_set(payload,
8836 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV4);
8837 mlxsw_reg_mpat_eth_rspan_sip4_set(payload, sip);
8838 mlxsw_reg_mpat_eth_rspan_dip4_set(payload, dip);
8839}
8840
8841static inline void
8842mlxsw_reg_mpat_eth_rspan_l3_ipv6_pack(char *payload, u8 ttl,
8843 const char *smac,
8844 struct in6_addr sip, struct in6_addr dip)
8845{
8846 mlxsw_reg_mpat_eth_rspan_ttl_set(payload, ttl);
8847 mlxsw_reg_mpat_eth_rspan_smac_memcpy_to(payload, smac);
8848 mlxsw_reg_mpat_eth_rspan_protocol_set(payload,
8849 MLXSW_REG_MPAT_ETH_RSPAN_PROTOCOL_IPV6);
8850 mlxsw_reg_mpat_eth_rspan_sip6_memcpy_to(payload, (void *)&sip);
8851 mlxsw_reg_mpat_eth_rspan_dip6_memcpy_to(payload, (void *)&dip);
8852}
8853
Yotam Gigi23019052016-07-21 12:03:15 +02008854/* MPAR - Monitoring Port Analyzer Register
8855 * ----------------------------------------
8856 * MPAR register is used to query and configure the port analyzer port mirroring
8857 * properties.
8858 */
8859#define MLXSW_REG_MPAR_ID 0x901B
Ido Schimmel50750662019-10-30 11:34:48 +02008860#define MLXSW_REG_MPAR_LEN 0x0C
Yotam Gigi23019052016-07-21 12:03:15 +02008861
Jiri Pirko21978dc2016-10-21 16:07:20 +02008862MLXSW_REG_DEFINE(mpar, MLXSW_REG_MPAR_ID, MLXSW_REG_MPAR_LEN);
Yotam Gigi23019052016-07-21 12:03:15 +02008863
8864/* reg_mpar_local_port
8865 * The local port to mirror the packets from.
8866 * Access: Index
8867 */
8868MLXSW_ITEM32(reg, mpar, local_port, 0x00, 16, 8);
8869
8870enum mlxsw_reg_mpar_i_e {
8871 MLXSW_REG_MPAR_TYPE_EGRESS,
8872 MLXSW_REG_MPAR_TYPE_INGRESS,
8873};
8874
8875/* reg_mpar_i_e
8876 * Ingress/Egress
8877 * Access: Index
8878 */
8879MLXSW_ITEM32(reg, mpar, i_e, 0x00, 0, 4);
8880
8881/* reg_mpar_enable
8882 * Enable mirroring
8883 * By default, port mirroring is disabled for all ports.
8884 * Access: RW
8885 */
8886MLXSW_ITEM32(reg, mpar, enable, 0x04, 31, 1);
8887
8888/* reg_mpar_pa_id
8889 * Port Analyzer ID.
8890 * Access: RW
8891 */
8892MLXSW_ITEM32(reg, mpar, pa_id, 0x04, 0, 4);
8893
8894static inline void mlxsw_reg_mpar_pack(char *payload, u8 local_port,
8895 enum mlxsw_reg_mpar_i_e i_e,
8896 bool enable, u8 pa_id)
8897{
8898 MLXSW_REG_ZERO(mpar, payload);
8899 mlxsw_reg_mpar_local_port_set(payload, local_port);
8900 mlxsw_reg_mpar_enable_set(payload, enable);
8901 mlxsw_reg_mpar_i_e_set(payload, i_e);
8902 mlxsw_reg_mpar_pa_id_set(payload, pa_id);
Yotam Gigi43a46852016-07-21 12:03:14 +02008903}
8904
Shalom Toledo8d77d4b2019-04-08 06:59:34 +00008905/* MGIR - Management General Information Register
8906 * ----------------------------------------------
8907 * MGIR register allows software to query the hardware and firmware general
8908 * information.
8909 */
8910#define MLXSW_REG_MGIR_ID 0x9020
8911#define MLXSW_REG_MGIR_LEN 0x9C
8912
8913MLXSW_REG_DEFINE(mgir, MLXSW_REG_MGIR_ID, MLXSW_REG_MGIR_LEN);
8914
8915/* reg_mgir_hw_info_device_hw_revision
8916 * Access: RO
8917 */
8918MLXSW_ITEM32(reg, mgir, hw_info_device_hw_revision, 0x0, 16, 16);
8919
8920#define MLXSW_REG_MGIR_FW_INFO_PSID_SIZE 16
8921
8922/* reg_mgir_fw_info_psid
8923 * PSID (ASCII string).
8924 * Access: RO
8925 */
8926MLXSW_ITEM_BUF(reg, mgir, fw_info_psid, 0x30, MLXSW_REG_MGIR_FW_INFO_PSID_SIZE);
8927
8928/* reg_mgir_fw_info_extended_major
8929 * Access: RO
8930 */
8931MLXSW_ITEM32(reg, mgir, fw_info_extended_major, 0x44, 0, 32);
8932
8933/* reg_mgir_fw_info_extended_minor
8934 * Access: RO
8935 */
8936MLXSW_ITEM32(reg, mgir, fw_info_extended_minor, 0x48, 0, 32);
8937
8938/* reg_mgir_fw_info_extended_sub_minor
8939 * Access: RO
8940 */
8941MLXSW_ITEM32(reg, mgir, fw_info_extended_sub_minor, 0x4C, 0, 32);
8942
8943static inline void mlxsw_reg_mgir_pack(char *payload)
8944{
8945 MLXSW_REG_ZERO(mgir, payload);
8946}
8947
8948static inline void
8949mlxsw_reg_mgir_unpack(char *payload, u32 *hw_rev, char *fw_info_psid,
8950 u32 *fw_major, u32 *fw_minor, u32 *fw_sub_minor)
8951{
8952 *hw_rev = mlxsw_reg_mgir_hw_info_device_hw_revision_get(payload);
8953 mlxsw_reg_mgir_fw_info_psid_memcpy_from(payload, fw_info_psid);
8954 *fw_major = mlxsw_reg_mgir_fw_info_extended_major_get(payload);
8955 *fw_minor = mlxsw_reg_mgir_fw_info_extended_minor_get(payload);
8956 *fw_sub_minor = mlxsw_reg_mgir_fw_info_extended_sub_minor_get(payload);
8957}
8958
Jiri Pirko12b003b2018-05-27 09:56:13 +03008959/* MRSR - Management Reset and Shutdown Register
8960 * ---------------------------------------------
8961 * MRSR register is used to reset or shutdown the switch or
8962 * the entire system (when applicable).
8963 */
8964#define MLXSW_REG_MRSR_ID 0x9023
8965#define MLXSW_REG_MRSR_LEN 0x08
8966
8967MLXSW_REG_DEFINE(mrsr, MLXSW_REG_MRSR_ID, MLXSW_REG_MRSR_LEN);
8968
8969/* reg_mrsr_command
8970 * Reset/shutdown command
8971 * 0 - do nothing
8972 * 1 - software reset
8973 * Access: WO
8974 */
8975MLXSW_ITEM32(reg, mrsr, command, 0x00, 0, 4);
8976
8977static inline void mlxsw_reg_mrsr_pack(char *payload)
8978{
8979 MLXSW_REG_ZERO(mrsr, payload);
8980 mlxsw_reg_mrsr_command_set(payload, 1);
8981}
8982
Ido Schimmel3161c152015-11-27 13:45:54 +01008983/* MLCR - Management LED Control Register
8984 * --------------------------------------
8985 * Controls the system LEDs.
8986 */
8987#define MLXSW_REG_MLCR_ID 0x902B
8988#define MLXSW_REG_MLCR_LEN 0x0C
8989
Jiri Pirko21978dc2016-10-21 16:07:20 +02008990MLXSW_REG_DEFINE(mlcr, MLXSW_REG_MLCR_ID, MLXSW_REG_MLCR_LEN);
Ido Schimmel3161c152015-11-27 13:45:54 +01008991
8992/* reg_mlcr_local_port
8993 * Local port number.
8994 * Access: RW
8995 */
8996MLXSW_ITEM32(reg, mlcr, local_port, 0x00, 16, 8);
8997
8998#define MLXSW_REG_MLCR_DURATION_MAX 0xFFFF
8999
9000/* reg_mlcr_beacon_duration
9001 * Duration of the beacon to be active, in seconds.
9002 * 0x0 - Will turn off the beacon.
9003 * 0xFFFF - Will turn on the beacon until explicitly turned off.
9004 * Access: RW
9005 */
9006MLXSW_ITEM32(reg, mlcr, beacon_duration, 0x04, 0, 16);
9007
9008/* reg_mlcr_beacon_remain
9009 * Remaining duration of the beacon, in seconds.
9010 * 0xFFFF indicates an infinite amount of time.
9011 * Access: RO
9012 */
9013MLXSW_ITEM32(reg, mlcr, beacon_remain, 0x08, 0, 16);
9014
9015static inline void mlxsw_reg_mlcr_pack(char *payload, u8 local_port,
9016 bool active)
9017{
9018 MLXSW_REG_ZERO(mlcr, payload);
9019 mlxsw_reg_mlcr_local_port_set(payload, local_port);
9020 mlxsw_reg_mlcr_beacon_duration_set(payload, active ?
9021 MLXSW_REG_MLCR_DURATION_MAX : 0);
9022}
9023
Shalom Toledo10786452019-06-11 18:45:08 +03009024/* MTPPS - Management Pulse Per Second Register
9025 * --------------------------------------------
9026 * This register provides the device PPS capabilities, configure the PPS in and
9027 * out modules and holds the PPS in time stamp.
9028 */
9029#define MLXSW_REG_MTPPS_ID 0x9053
9030#define MLXSW_REG_MTPPS_LEN 0x3C
9031
9032MLXSW_REG_DEFINE(mtpps, MLXSW_REG_MTPPS_ID, MLXSW_REG_MTPPS_LEN);
9033
9034/* reg_mtpps_enable
9035 * Enables the PPS functionality the specific pin.
9036 * A boolean variable.
9037 * Access: RW
9038 */
9039MLXSW_ITEM32(reg, mtpps, enable, 0x20, 31, 1);
9040
9041enum mlxsw_reg_mtpps_pin_mode {
9042 MLXSW_REG_MTPPS_PIN_MODE_VIRTUAL_PIN = 0x2,
9043};
9044
9045/* reg_mtpps_pin_mode
9046 * Pin mode to be used. The mode must comply with the supported modes of the
9047 * requested pin.
9048 * Access: RW
9049 */
9050MLXSW_ITEM32(reg, mtpps, pin_mode, 0x20, 8, 4);
9051
9052#define MLXSW_REG_MTPPS_PIN_SP_VIRTUAL_PIN 7
9053
9054/* reg_mtpps_pin
9055 * Pin to be configured or queried out of the supported pins.
9056 * Access: Index
9057 */
9058MLXSW_ITEM32(reg, mtpps, pin, 0x20, 0, 8);
9059
9060/* reg_mtpps_time_stamp
9061 * When pin_mode = pps_in, the latched device time when it was triggered from
9062 * the external GPIO pin.
9063 * When pin_mode = pps_out or virtual_pin or pps_out_and_virtual_pin, the target
9064 * time to generate next output signal.
9065 * Time is in units of device clock.
9066 * Access: RW
9067 */
9068MLXSW_ITEM64(reg, mtpps, time_stamp, 0x28, 0, 64);
9069
9070static inline void
9071mlxsw_reg_mtpps_vpin_pack(char *payload, u64 time_stamp)
9072{
9073 MLXSW_REG_ZERO(mtpps, payload);
9074 mlxsw_reg_mtpps_pin_set(payload, MLXSW_REG_MTPPS_PIN_SP_VIRTUAL_PIN);
9075 mlxsw_reg_mtpps_pin_mode_set(payload,
9076 MLXSW_REG_MTPPS_PIN_MODE_VIRTUAL_PIN);
9077 mlxsw_reg_mtpps_enable_set(payload, true);
9078 mlxsw_reg_mtpps_time_stamp_set(payload, time_stamp);
9079}
9080
Shalom Toledo55a8b002019-06-11 18:45:07 +03009081/* MTUTC - Management UTC Register
9082 * -------------------------------
9083 * Configures the HW UTC counter.
9084 */
9085#define MLXSW_REG_MTUTC_ID 0x9055
9086#define MLXSW_REG_MTUTC_LEN 0x1C
9087
9088MLXSW_REG_DEFINE(mtutc, MLXSW_REG_MTUTC_ID, MLXSW_REG_MTUTC_LEN);
9089
9090enum mlxsw_reg_mtutc_operation {
9091 MLXSW_REG_MTUTC_OPERATION_SET_TIME_AT_NEXT_SEC = 0,
9092 MLXSW_REG_MTUTC_OPERATION_ADJUST_FREQ = 3,
9093};
9094
9095/* reg_mtutc_operation
9096 * Operation.
9097 * Access: OP
9098 */
9099MLXSW_ITEM32(reg, mtutc, operation, 0x00, 0, 4);
9100
9101/* reg_mtutc_freq_adjustment
9102 * Frequency adjustment: Every PPS the HW frequency will be
9103 * adjusted by this value. Units of HW clock, where HW counts
9104 * 10^9 HW clocks for 1 HW second.
9105 * Access: RW
9106 */
9107MLXSW_ITEM32(reg, mtutc, freq_adjustment, 0x04, 0, 32);
9108
9109/* reg_mtutc_utc_sec
9110 * UTC seconds.
9111 * Access: WO
9112 */
9113MLXSW_ITEM32(reg, mtutc, utc_sec, 0x10, 0, 32);
9114
9115static inline void
9116mlxsw_reg_mtutc_pack(char *payload, enum mlxsw_reg_mtutc_operation oper,
9117 u32 freq_adj, u32 utc_sec)
9118{
9119 MLXSW_REG_ZERO(mtutc, payload);
9120 mlxsw_reg_mtutc_operation_set(payload, oper);
9121 mlxsw_reg_mtutc_freq_adjustment_set(payload, freq_adj);
9122 mlxsw_reg_mtutc_utc_sec_set(payload, utc_sec);
9123}
9124
Yotam Gigi4f2402d2017-05-23 21:56:24 +02009125/* MCQI - Management Component Query Information
9126 * ---------------------------------------------
9127 * This register allows querying information about firmware components.
9128 */
9129#define MLXSW_REG_MCQI_ID 0x9061
9130#define MLXSW_REG_MCQI_BASE_LEN 0x18
9131#define MLXSW_REG_MCQI_CAP_LEN 0x14
9132#define MLXSW_REG_MCQI_LEN (MLXSW_REG_MCQI_BASE_LEN + MLXSW_REG_MCQI_CAP_LEN)
9133
9134MLXSW_REG_DEFINE(mcqi, MLXSW_REG_MCQI_ID, MLXSW_REG_MCQI_LEN);
9135
9136/* reg_mcqi_component_index
9137 * Index of the accessed component.
9138 * Access: Index
9139 */
9140MLXSW_ITEM32(reg, mcqi, component_index, 0x00, 0, 16);
9141
9142enum mlxfw_reg_mcqi_info_type {
9143 MLXSW_REG_MCQI_INFO_TYPE_CAPABILITIES,
9144};
9145
9146/* reg_mcqi_info_type
9147 * Component properties set.
9148 * Access: RW
9149 */
9150MLXSW_ITEM32(reg, mcqi, info_type, 0x08, 0, 5);
9151
9152/* reg_mcqi_offset
9153 * The requested/returned data offset from the section start, given in bytes.
9154 * Must be DWORD aligned.
9155 * Access: RW
9156 */
9157MLXSW_ITEM32(reg, mcqi, offset, 0x10, 0, 32);
9158
9159/* reg_mcqi_data_size
9160 * The requested/returned data size, given in bytes. If data_size is not DWORD
9161 * aligned, the last bytes are zero padded.
9162 * Access: RW
9163 */
9164MLXSW_ITEM32(reg, mcqi, data_size, 0x14, 0, 16);
9165
9166/* reg_mcqi_cap_max_component_size
9167 * Maximum size for this component, given in bytes.
9168 * Access: RO
9169 */
9170MLXSW_ITEM32(reg, mcqi, cap_max_component_size, 0x20, 0, 32);
9171
9172/* reg_mcqi_cap_log_mcda_word_size
9173 * Log 2 of the access word size in bytes. Read and write access must be aligned
9174 * to the word size. Write access must be done for an integer number of words.
9175 * Access: RO
9176 */
9177MLXSW_ITEM32(reg, mcqi, cap_log_mcda_word_size, 0x24, 28, 4);
9178
9179/* reg_mcqi_cap_mcda_max_write_size
9180 * Maximal write size for MCDA register
9181 * Access: RO
9182 */
9183MLXSW_ITEM32(reg, mcqi, cap_mcda_max_write_size, 0x24, 0, 16);
9184
9185static inline void mlxsw_reg_mcqi_pack(char *payload, u16 component_index)
9186{
9187 MLXSW_REG_ZERO(mcqi, payload);
9188 mlxsw_reg_mcqi_component_index_set(payload, component_index);
9189 mlxsw_reg_mcqi_info_type_set(payload,
9190 MLXSW_REG_MCQI_INFO_TYPE_CAPABILITIES);
9191 mlxsw_reg_mcqi_offset_set(payload, 0);
9192 mlxsw_reg_mcqi_data_size_set(payload, MLXSW_REG_MCQI_CAP_LEN);
9193}
9194
9195static inline void mlxsw_reg_mcqi_unpack(char *payload,
9196 u32 *p_cap_max_component_size,
9197 u8 *p_cap_log_mcda_word_size,
9198 u16 *p_cap_mcda_max_write_size)
9199{
9200 *p_cap_max_component_size =
9201 mlxsw_reg_mcqi_cap_max_component_size_get(payload);
9202 *p_cap_log_mcda_word_size =
9203 mlxsw_reg_mcqi_cap_log_mcda_word_size_get(payload);
9204 *p_cap_mcda_max_write_size =
9205 mlxsw_reg_mcqi_cap_mcda_max_write_size_get(payload);
9206}
9207
Yotam Gigi191839d2017-05-23 21:56:25 +02009208/* MCC - Management Component Control
9209 * ----------------------------------
9210 * Controls the firmware component and updates the FSM.
9211 */
9212#define MLXSW_REG_MCC_ID 0x9062
9213#define MLXSW_REG_MCC_LEN 0x1C
9214
9215MLXSW_REG_DEFINE(mcc, MLXSW_REG_MCC_ID, MLXSW_REG_MCC_LEN);
9216
9217enum mlxsw_reg_mcc_instruction {
9218 MLXSW_REG_MCC_INSTRUCTION_LOCK_UPDATE_HANDLE = 0x01,
9219 MLXSW_REG_MCC_INSTRUCTION_RELEASE_UPDATE_HANDLE = 0x02,
9220 MLXSW_REG_MCC_INSTRUCTION_UPDATE_COMPONENT = 0x03,
9221 MLXSW_REG_MCC_INSTRUCTION_VERIFY_COMPONENT = 0x04,
9222 MLXSW_REG_MCC_INSTRUCTION_ACTIVATE = 0x06,
9223 MLXSW_REG_MCC_INSTRUCTION_CANCEL = 0x08,
9224};
9225
9226/* reg_mcc_instruction
9227 * Command to be executed by the FSM.
9228 * Applicable for write operation only.
9229 * Access: RW
9230 */
9231MLXSW_ITEM32(reg, mcc, instruction, 0x00, 0, 8);
9232
9233/* reg_mcc_component_index
9234 * Index of the accessed component. Applicable only for commands that
9235 * refer to components. Otherwise, this field is reserved.
9236 * Access: Index
9237 */
9238MLXSW_ITEM32(reg, mcc, component_index, 0x04, 0, 16);
9239
9240/* reg_mcc_update_handle
9241 * Token representing the current flow executed by the FSM.
9242 * Access: WO
9243 */
9244MLXSW_ITEM32(reg, mcc, update_handle, 0x08, 0, 24);
9245
9246/* reg_mcc_error_code
9247 * Indicates the successful completion of the instruction, or the reason it
9248 * failed
9249 * Access: RO
9250 */
9251MLXSW_ITEM32(reg, mcc, error_code, 0x0C, 8, 8);
9252
9253/* reg_mcc_control_state
9254 * Current FSM state
9255 * Access: RO
9256 */
9257MLXSW_ITEM32(reg, mcc, control_state, 0x0C, 0, 4);
9258
9259/* reg_mcc_component_size
9260 * Component size in bytes. Valid for UPDATE_COMPONENT instruction. Specifying
9261 * the size may shorten the update time. Value 0x0 means that size is
9262 * unspecified.
9263 * Access: WO
9264 */
9265MLXSW_ITEM32(reg, mcc, component_size, 0x10, 0, 32);
9266
9267static inline void mlxsw_reg_mcc_pack(char *payload,
9268 enum mlxsw_reg_mcc_instruction instr,
9269 u16 component_index, u32 update_handle,
9270 u32 component_size)
9271{
9272 MLXSW_REG_ZERO(mcc, payload);
9273 mlxsw_reg_mcc_instruction_set(payload, instr);
9274 mlxsw_reg_mcc_component_index_set(payload, component_index);
9275 mlxsw_reg_mcc_update_handle_set(payload, update_handle);
9276 mlxsw_reg_mcc_component_size_set(payload, component_size);
9277}
9278
9279static inline void mlxsw_reg_mcc_unpack(char *payload, u32 *p_update_handle,
9280 u8 *p_error_code, u8 *p_control_state)
9281{
9282 if (p_update_handle)
9283 *p_update_handle = mlxsw_reg_mcc_update_handle_get(payload);
9284 if (p_error_code)
9285 *p_error_code = mlxsw_reg_mcc_error_code_get(payload);
9286 if (p_control_state)
9287 *p_control_state = mlxsw_reg_mcc_control_state_get(payload);
9288}
9289
Yotam Gigi4625d592017-05-23 21:56:26 +02009290/* MCDA - Management Component Data Access
9291 * ---------------------------------------
9292 * This register allows reading and writing a firmware component.
9293 */
9294#define MLXSW_REG_MCDA_ID 0x9063
9295#define MLXSW_REG_MCDA_BASE_LEN 0x10
9296#define MLXSW_REG_MCDA_MAX_DATA_LEN 0x80
9297#define MLXSW_REG_MCDA_LEN \
9298 (MLXSW_REG_MCDA_BASE_LEN + MLXSW_REG_MCDA_MAX_DATA_LEN)
9299
9300MLXSW_REG_DEFINE(mcda, MLXSW_REG_MCDA_ID, MLXSW_REG_MCDA_LEN);
9301
9302/* reg_mcda_update_handle
9303 * Token representing the current flow executed by the FSM.
9304 * Access: RW
9305 */
9306MLXSW_ITEM32(reg, mcda, update_handle, 0x00, 0, 24);
9307
9308/* reg_mcda_offset
9309 * Offset of accessed address relative to component start. Accesses must be in
9310 * accordance to log_mcda_word_size in MCQI reg.
9311 * Access: RW
9312 */
9313MLXSW_ITEM32(reg, mcda, offset, 0x04, 0, 32);
9314
9315/* reg_mcda_size
9316 * Size of the data accessed, given in bytes.
9317 * Access: RW
9318 */
9319MLXSW_ITEM32(reg, mcda, size, 0x08, 0, 16);
9320
9321/* reg_mcda_data
9322 * Data block accessed.
9323 * Access: RW
9324 */
9325MLXSW_ITEM32_INDEXED(reg, mcda, data, 0x10, 0, 32, 4, 0, false);
9326
9327static inline void mlxsw_reg_mcda_pack(char *payload, u32 update_handle,
9328 u32 offset, u16 size, u8 *data)
9329{
9330 int i;
9331
9332 MLXSW_REG_ZERO(mcda, payload);
9333 mlxsw_reg_mcda_update_handle_set(payload, update_handle);
9334 mlxsw_reg_mcda_offset_set(payload, offset);
9335 mlxsw_reg_mcda_size_set(payload, size);
9336
9337 for (i = 0; i < size / 4; i++)
9338 mlxsw_reg_mcda_data_set(payload, i, *(u32 *) &data[i * 4]);
9339}
9340
Yotam Gigi0677d682017-01-23 11:07:10 +01009341/* MPSC - Monitoring Packet Sampling Configuration Register
9342 * --------------------------------------------------------
9343 * MPSC Register is used to configure the Packet Sampling mechanism.
9344 */
9345#define MLXSW_REG_MPSC_ID 0x9080
9346#define MLXSW_REG_MPSC_LEN 0x1C
9347
9348MLXSW_REG_DEFINE(mpsc, MLXSW_REG_MPSC_ID, MLXSW_REG_MPSC_LEN);
9349
9350/* reg_mpsc_local_port
9351 * Local port number
9352 * Not supported for CPU port
9353 * Access: Index
9354 */
9355MLXSW_ITEM32(reg, mpsc, local_port, 0x00, 16, 8);
9356
9357/* reg_mpsc_e
9358 * Enable sampling on port local_port
9359 * Access: RW
9360 */
9361MLXSW_ITEM32(reg, mpsc, e, 0x04, 30, 1);
9362
9363#define MLXSW_REG_MPSC_RATE_MAX 3500000000UL
9364
9365/* reg_mpsc_rate
9366 * Sampling rate = 1 out of rate packets (with randomization around
9367 * the point). Valid values are: 1 to MLXSW_REG_MPSC_RATE_MAX
9368 * Access: RW
9369 */
9370MLXSW_ITEM32(reg, mpsc, rate, 0x08, 0, 32);
9371
9372static inline void mlxsw_reg_mpsc_pack(char *payload, u8 local_port, bool e,
9373 u32 rate)
9374{
9375 MLXSW_REG_ZERO(mpsc, payload);
9376 mlxsw_reg_mpsc_local_port_set(payload, local_port);
9377 mlxsw_reg_mpsc_e_set(payload, e);
9378 mlxsw_reg_mpsc_rate_set(payload, rate);
9379}
9380
Arkadi Sharshevsky57665322017-03-11 09:42:52 +01009381/* MGPC - Monitoring General Purpose Counter Set Register
9382 * The MGPC register retrieves and sets the General Purpose Counter Set.
9383 */
9384#define MLXSW_REG_MGPC_ID 0x9081
9385#define MLXSW_REG_MGPC_LEN 0x18
9386
9387MLXSW_REG_DEFINE(mgpc, MLXSW_REG_MGPC_ID, MLXSW_REG_MGPC_LEN);
9388
Arkadi Sharshevsky57665322017-03-11 09:42:52 +01009389/* reg_mgpc_counter_set_type
9390 * Counter set type.
9391 * Access: OP
9392 */
9393MLXSW_ITEM32(reg, mgpc, counter_set_type, 0x00, 24, 8);
9394
9395/* reg_mgpc_counter_index
9396 * Counter index.
9397 * Access: Index
9398 */
9399MLXSW_ITEM32(reg, mgpc, counter_index, 0x00, 0, 24);
9400
9401enum mlxsw_reg_mgpc_opcode {
9402 /* Nop */
9403 MLXSW_REG_MGPC_OPCODE_NOP = 0x00,
9404 /* Clear counters */
9405 MLXSW_REG_MGPC_OPCODE_CLEAR = 0x08,
9406};
9407
9408/* reg_mgpc_opcode
9409 * Opcode.
9410 * Access: OP
9411 */
9412MLXSW_ITEM32(reg, mgpc, opcode, 0x04, 28, 4);
9413
9414/* reg_mgpc_byte_counter
9415 * Byte counter value.
9416 * Access: RW
9417 */
9418MLXSW_ITEM64(reg, mgpc, byte_counter, 0x08, 0, 64);
9419
9420/* reg_mgpc_packet_counter
9421 * Packet counter value.
9422 * Access: RW
9423 */
9424MLXSW_ITEM64(reg, mgpc, packet_counter, 0x10, 0, 64);
9425
9426static inline void mlxsw_reg_mgpc_pack(char *payload, u32 counter_index,
9427 enum mlxsw_reg_mgpc_opcode opcode,
Arkadi Sharshevsky6bba7e22017-08-24 08:40:07 +02009428 enum mlxsw_reg_flow_counter_set_type set_type)
Arkadi Sharshevsky57665322017-03-11 09:42:52 +01009429{
9430 MLXSW_REG_ZERO(mgpc, payload);
9431 mlxsw_reg_mgpc_counter_index_set(payload, counter_index);
9432 mlxsw_reg_mgpc_counter_set_type_set(payload, set_type);
9433 mlxsw_reg_mgpc_opcode_set(payload, opcode);
9434}
9435
Ido Schimmel27f68c02018-10-11 07:48:08 +00009436/* MPRS - Monitoring Parsing State Register
9437 * ----------------------------------------
9438 * The MPRS register is used for setting up the parsing for hash,
9439 * policy-engine and routing.
9440 */
9441#define MLXSW_REG_MPRS_ID 0x9083
9442#define MLXSW_REG_MPRS_LEN 0x14
9443
9444MLXSW_REG_DEFINE(mprs, MLXSW_REG_MPRS_ID, MLXSW_REG_MPRS_LEN);
9445
9446/* reg_mprs_parsing_depth
9447 * Minimum parsing depth.
9448 * Need to enlarge parsing depth according to L3, MPLS, tunnels, ACL
9449 * rules, traps, hash, etc. Default is 96 bytes. Reserved when SwitchX-2.
9450 * Access: RW
9451 */
9452MLXSW_ITEM32(reg, mprs, parsing_depth, 0x00, 0, 16);
9453
9454/* reg_mprs_parsing_en
9455 * Parsing enable.
9456 * Bit 0 - Enable parsing of NVE of types VxLAN, VxLAN-GPE, GENEVE and
9457 * NVGRE. Default is enabled. Reserved when SwitchX-2.
9458 * Access: RW
9459 */
9460MLXSW_ITEM32(reg, mprs, parsing_en, 0x04, 0, 16);
9461
9462/* reg_mprs_vxlan_udp_dport
9463 * VxLAN UDP destination port.
9464 * Used for identifying VxLAN packets and for dport field in
9465 * encapsulation. Default is 4789.
9466 * Access: RW
9467 */
9468MLXSW_ITEM32(reg, mprs, vxlan_udp_dport, 0x10, 0, 16);
9469
9470static inline void mlxsw_reg_mprs_pack(char *payload, u16 parsing_depth,
9471 u16 vxlan_udp_dport)
9472{
9473 MLXSW_REG_ZERO(mprs, payload);
9474 mlxsw_reg_mprs_parsing_depth_set(payload, parsing_depth);
9475 mlxsw_reg_mprs_parsing_en_set(payload, true);
9476 mlxsw_reg_mprs_vxlan_udp_dport_set(payload, vxlan_udp_dport);
9477}
9478
Petr Machata41ce78b2019-06-30 09:04:48 +03009479/* MOGCR - Monitoring Global Configuration Register
9480 * ------------------------------------------------
9481 */
9482#define MLXSW_REG_MOGCR_ID 0x9086
9483#define MLXSW_REG_MOGCR_LEN 0x20
9484
9485MLXSW_REG_DEFINE(mogcr, MLXSW_REG_MOGCR_ID, MLXSW_REG_MOGCR_LEN);
9486
9487/* reg_mogcr_ptp_iftc
9488 * PTP Ingress FIFO Trap Clear
9489 * The PTP_ING_FIFO trap provides MTPPTR with clr according
9490 * to this value. Default 0.
9491 * Reserved when IB switches and when SwitchX/-2, Spectrum-2
9492 * Access: RW
9493 */
9494MLXSW_ITEM32(reg, mogcr, ptp_iftc, 0x00, 1, 1);
9495
9496/* reg_mogcr_ptp_eftc
9497 * PTP Egress FIFO Trap Clear
9498 * The PTP_EGR_FIFO trap provides MTPPTR with clr according
9499 * to this value. Default 0.
9500 * Reserved when IB switches and when SwitchX/-2, Spectrum-2
9501 * Access: RW
9502 */
9503MLXSW_ITEM32(reg, mogcr, ptp_eftc, 0x00, 0, 1);
9504
Petr Machatada28e872019-06-30 09:04:45 +03009505/* MTPPPC - Time Precision Packet Port Configuration
9506 * -------------------------------------------------
9507 * This register serves for configuration of which PTP messages should be
9508 * timestamped. This is a global configuration, despite the register name.
9509 *
9510 * Reserved when Spectrum-2.
9511 */
9512#define MLXSW_REG_MTPPPC_ID 0x9090
9513#define MLXSW_REG_MTPPPC_LEN 0x28
9514
9515MLXSW_REG_DEFINE(mtpppc, MLXSW_REG_MTPPPC_ID, MLXSW_REG_MTPPPC_LEN);
9516
9517/* reg_mtpppc_ing_timestamp_message_type
9518 * Bitwise vector of PTP message types to timestamp at ingress.
9519 * MessageType field as defined by IEEE 1588
9520 * Each bit corresponds to a value (e.g. Bit0: Sync, Bit1: Delay_Req)
9521 * Default all 0
9522 * Access: RW
9523 */
9524MLXSW_ITEM32(reg, mtpppc, ing_timestamp_message_type, 0x08, 0, 16);
9525
9526/* reg_mtpppc_egr_timestamp_message_type
9527 * Bitwise vector of PTP message types to timestamp at egress.
9528 * MessageType field as defined by IEEE 1588
9529 * Each bit corresponds to a value (e.g. Bit0: Sync, Bit1: Delay_Req)
9530 * Default all 0
9531 * Access: RW
9532 */
9533MLXSW_ITEM32(reg, mtpppc, egr_timestamp_message_type, 0x0C, 0, 16);
9534
9535static inline void mlxsw_reg_mtpppc_pack(char *payload, u16 ing, u16 egr)
9536{
9537 MLXSW_REG_ZERO(mtpppc, payload);
9538 mlxsw_reg_mtpppc_ing_timestamp_message_type_set(payload, ing);
9539 mlxsw_reg_mtpppc_egr_timestamp_message_type_set(payload, egr);
9540}
9541
Petr Machata98b90282019-06-30 09:04:47 +03009542/* MTPPTR - Time Precision Packet Timestamping Reading
9543 * ---------------------------------------------------
9544 * The MTPPTR is used for reading the per port PTP timestamp FIFO.
9545 * There is a trap for packets which are latched to the timestamp FIFO, thus the
9546 * SW knows which FIFO to read. Note that packets enter the FIFO before been
9547 * trapped. The sequence number is used to synchronize the timestamp FIFO
9548 * entries and the trapped packets.
9549 * Reserved when Spectrum-2.
9550 */
9551
9552#define MLXSW_REG_MTPPTR_ID 0x9091
9553#define MLXSW_REG_MTPPTR_BASE_LEN 0x10 /* base length, without records */
9554#define MLXSW_REG_MTPPTR_REC_LEN 0x10 /* record length */
9555#define MLXSW_REG_MTPPTR_REC_MAX_COUNT 4
9556#define MLXSW_REG_MTPPTR_LEN (MLXSW_REG_MTPPTR_BASE_LEN + \
9557 MLXSW_REG_MTPPTR_REC_LEN * MLXSW_REG_MTPPTR_REC_MAX_COUNT)
9558
9559MLXSW_REG_DEFINE(mtpptr, MLXSW_REG_MTPPTR_ID, MLXSW_REG_MTPPTR_LEN);
9560
9561/* reg_mtpptr_local_port
9562 * Not supported for CPU port.
9563 * Access: Index
9564 */
9565MLXSW_ITEM32(reg, mtpptr, local_port, 0x00, 16, 8);
9566
9567enum mlxsw_reg_mtpptr_dir {
9568 MLXSW_REG_MTPPTR_DIR_INGRESS,
9569 MLXSW_REG_MTPPTR_DIR_EGRESS,
9570};
9571
9572/* reg_mtpptr_dir
9573 * Direction.
9574 * Access: Index
9575 */
9576MLXSW_ITEM32(reg, mtpptr, dir, 0x00, 0, 1);
9577
9578/* reg_mtpptr_clr
9579 * Clear the records.
9580 * Access: OP
9581 */
9582MLXSW_ITEM32(reg, mtpptr, clr, 0x04, 31, 1);
9583
9584/* reg_mtpptr_num_rec
9585 * Number of valid records in the response
9586 * Range 0.. cap_ptp_timestamp_fifo
9587 * Access: RO
9588 */
9589MLXSW_ITEM32(reg, mtpptr, num_rec, 0x08, 0, 4);
9590
9591/* reg_mtpptr_rec_message_type
9592 * MessageType field as defined by IEEE 1588 Each bit corresponds to a value
9593 * (e.g. Bit0: Sync, Bit1: Delay_Req)
9594 * Access: RO
9595 */
9596MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_message_type,
9597 MLXSW_REG_MTPPTR_BASE_LEN, 8, 4,
9598 MLXSW_REG_MTPPTR_REC_LEN, 0, false);
9599
9600/* reg_mtpptr_rec_domain_number
9601 * DomainNumber field as defined by IEEE 1588
9602 * Access: RO
9603 */
9604MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_domain_number,
9605 MLXSW_REG_MTPPTR_BASE_LEN, 0, 8,
9606 MLXSW_REG_MTPPTR_REC_LEN, 0, false);
9607
9608/* reg_mtpptr_rec_sequence_id
9609 * SequenceId field as defined by IEEE 1588
9610 * Access: RO
9611 */
9612MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_sequence_id,
9613 MLXSW_REG_MTPPTR_BASE_LEN, 0, 16,
9614 MLXSW_REG_MTPPTR_REC_LEN, 0x4, false);
9615
9616/* reg_mtpptr_rec_timestamp_high
9617 * Timestamp of when the PTP packet has passed through the port Units of PLL
9618 * clock time.
9619 * For Spectrum-1 the PLL clock is 156.25Mhz and PLL clock time is 6.4nSec.
9620 * Access: RO
9621 */
9622MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_timestamp_high,
9623 MLXSW_REG_MTPPTR_BASE_LEN, 0, 32,
9624 MLXSW_REG_MTPPTR_REC_LEN, 0x8, false);
9625
9626/* reg_mtpptr_rec_timestamp_low
9627 * See rec_timestamp_high.
9628 * Access: RO
9629 */
9630MLXSW_ITEM32_INDEXED(reg, mtpptr, rec_timestamp_low,
9631 MLXSW_REG_MTPPTR_BASE_LEN, 0, 32,
9632 MLXSW_REG_MTPPTR_REC_LEN, 0xC, false);
9633
9634static inline void mlxsw_reg_mtpptr_unpack(const char *payload,
9635 unsigned int rec,
9636 u8 *p_message_type,
9637 u8 *p_domain_number,
9638 u16 *p_sequence_id,
9639 u64 *p_timestamp)
9640{
9641 u32 timestamp_high, timestamp_low;
9642
9643 *p_message_type = mlxsw_reg_mtpptr_rec_message_type_get(payload, rec);
9644 *p_domain_number = mlxsw_reg_mtpptr_rec_domain_number_get(payload, rec);
9645 *p_sequence_id = mlxsw_reg_mtpptr_rec_sequence_id_get(payload, rec);
9646 timestamp_high = mlxsw_reg_mtpptr_rec_timestamp_high_get(payload, rec);
9647 timestamp_low = mlxsw_reg_mtpptr_rec_timestamp_low_get(payload, rec);
9648 *p_timestamp = (u64)timestamp_high << 32 | timestamp_low;
9649}
9650
Petr Machata4dfecb62019-06-30 09:04:46 +03009651/* MTPTPT - Monitoring Precision Time Protocol Trap Register
9652 * ---------------------------------------------------------
9653 * This register is used for configuring under which trap to deliver PTP
9654 * packets depending on type of the packet.
9655 */
9656#define MLXSW_REG_MTPTPT_ID 0x9092
9657#define MLXSW_REG_MTPTPT_LEN 0x08
9658
9659MLXSW_REG_DEFINE(mtptpt, MLXSW_REG_MTPTPT_ID, MLXSW_REG_MTPTPT_LEN);
9660
9661enum mlxsw_reg_mtptpt_trap_id {
9662 MLXSW_REG_MTPTPT_TRAP_ID_PTP0,
9663 MLXSW_REG_MTPTPT_TRAP_ID_PTP1,
9664};
9665
9666/* reg_mtptpt_trap_id
9667 * Trap id.
9668 * Access: Index
9669 */
9670MLXSW_ITEM32(reg, mtptpt, trap_id, 0x00, 0, 4);
9671
9672/* reg_mtptpt_message_type
9673 * Bitwise vector of PTP message types to trap. This is a necessary but
9674 * non-sufficient condition since need to enable also per port. See MTPPPC.
9675 * Message types are defined by IEEE 1588 Each bit corresponds to a value (e.g.
9676 * Bit0: Sync, Bit1: Delay_Req)
9677 */
9678MLXSW_ITEM32(reg, mtptpt, message_type, 0x04, 0, 16);
9679
9680static inline void mlxsw_reg_mtptptp_pack(char *payload,
9681 enum mlxsw_reg_mtptpt_trap_id trap_id,
9682 u16 message_type)
9683{
9684 MLXSW_REG_ZERO(mtptpt, payload);
9685 mlxsw_reg_mtptpt_trap_id_set(payload, trap_id);
9686 mlxsw_reg_mtptpt_message_type_set(payload, message_type);
9687}
9688
Vadim Pasternak7e9561e2019-05-29 11:47:19 +03009689/* MGPIR - Management General Peripheral Information Register
9690 * ----------------------------------------------------------
9691 * MGPIR register allows software to query the hardware and
9692 * firmware general information of peripheral entities.
9693 */
9694#define MLXSW_REG_MGPIR_ID 0x9100
9695#define MLXSW_REG_MGPIR_LEN 0xA0
9696
9697MLXSW_REG_DEFINE(mgpir, MLXSW_REG_MGPIR_ID, MLXSW_REG_MGPIR_LEN);
9698
9699enum mlxsw_reg_mgpir_device_type {
9700 MLXSW_REG_MGPIR_DEVICE_TYPE_NONE,
9701 MLXSW_REG_MGPIR_DEVICE_TYPE_GEARBOX_DIE,
9702};
9703
9704/* device_type
9705 * Access: RO
9706 */
9707MLXSW_ITEM32(reg, mgpir, device_type, 0x00, 24, 4);
9708
9709/* devices_per_flash
9710 * Number of devices of device_type per flash (can be shared by few devices).
9711 * Access: RO
9712 */
9713MLXSW_ITEM32(reg, mgpir, devices_per_flash, 0x00, 16, 8);
9714
9715/* num_of_devices
9716 * Number of devices of device_type.
9717 * Access: RO
9718 */
9719MLXSW_ITEM32(reg, mgpir, num_of_devices, 0x00, 0, 8);
9720
Vadim Pasternak5cfa0302019-10-06 09:34:48 +03009721/* num_of_modules
9722 * Number of modules.
9723 * Access: RO
9724 */
9725MLXSW_ITEM32(reg, mgpir, num_of_modules, 0x04, 0, 8);
9726
Vadim Pasternak7e9561e2019-05-29 11:47:19 +03009727static inline void mlxsw_reg_mgpir_pack(char *payload)
9728{
9729 MLXSW_REG_ZERO(mgpir, payload);
9730}
9731
9732static inline void
9733mlxsw_reg_mgpir_unpack(char *payload, u8 *num_of_devices,
9734 enum mlxsw_reg_mgpir_device_type *device_type,
Vadim Pasternak5cfa0302019-10-06 09:34:48 +03009735 u8 *devices_per_flash, u8 *num_of_modules)
Vadim Pasternak7e9561e2019-05-29 11:47:19 +03009736{
9737 if (num_of_devices)
9738 *num_of_devices = mlxsw_reg_mgpir_num_of_devices_get(payload);
9739 if (device_type)
9740 *device_type = mlxsw_reg_mgpir_device_type_get(payload);
9741 if (devices_per_flash)
9742 *devices_per_flash =
9743 mlxsw_reg_mgpir_devices_per_flash_get(payload);
Vadim Pasternak5cfa0302019-10-06 09:34:48 +03009744 if (num_of_modules)
9745 *num_of_modules = mlxsw_reg_mgpir_num_of_modules_get(payload);
Vadim Pasternak7e9561e2019-05-29 11:47:19 +03009746}
9747
Ido Schimmel710dd1a2018-10-11 07:47:59 +00009748/* TNGCR - Tunneling NVE General Configuration Register
9749 * ----------------------------------------------------
9750 * The TNGCR register is used for setting up the NVE Tunneling configuration.
9751 */
9752#define MLXSW_REG_TNGCR_ID 0xA001
9753#define MLXSW_REG_TNGCR_LEN 0x44
9754
9755MLXSW_REG_DEFINE(tngcr, MLXSW_REG_TNGCR_ID, MLXSW_REG_TNGCR_LEN);
9756
9757enum mlxsw_reg_tngcr_type {
9758 MLXSW_REG_TNGCR_TYPE_VXLAN,
9759 MLXSW_REG_TNGCR_TYPE_VXLAN_GPE,
9760 MLXSW_REG_TNGCR_TYPE_GENEVE,
9761 MLXSW_REG_TNGCR_TYPE_NVGRE,
9762};
9763
9764/* reg_tngcr_type
9765 * Tunnel type for encapsulation and decapsulation. The types are mutually
9766 * exclusive.
9767 * Note: For Spectrum the NVE parsing must be enabled in MPRS.
9768 * Access: RW
9769 */
9770MLXSW_ITEM32(reg, tngcr, type, 0x00, 0, 4);
9771
9772/* reg_tngcr_nve_valid
9773 * The VTEP is valid. Allows adding FDB entries for tunnel encapsulation.
9774 * Access: RW
9775 */
9776MLXSW_ITEM32(reg, tngcr, nve_valid, 0x04, 31, 1);
9777
9778/* reg_tngcr_nve_ttl_uc
9779 * The TTL for NVE tunnel encapsulation underlay unicast packets.
9780 * Access: RW
9781 */
9782MLXSW_ITEM32(reg, tngcr, nve_ttl_uc, 0x04, 0, 8);
9783
9784/* reg_tngcr_nve_ttl_mc
9785 * The TTL for NVE tunnel encapsulation underlay multicast packets.
9786 * Access: RW
9787 */
9788MLXSW_ITEM32(reg, tngcr, nve_ttl_mc, 0x08, 0, 8);
9789
9790enum {
9791 /* Do not copy flow label. Calculate flow label using nve_flh. */
9792 MLXSW_REG_TNGCR_FL_NO_COPY,
9793 /* Copy flow label from inner packet if packet is IPv6 and
9794 * encapsulation is by IPv6. Otherwise, calculate flow label using
9795 * nve_flh.
9796 */
9797 MLXSW_REG_TNGCR_FL_COPY,
9798};
9799
9800/* reg_tngcr_nve_flc
9801 * For NVE tunnel encapsulation: Flow label copy from inner packet.
9802 * Access: RW
9803 */
9804MLXSW_ITEM32(reg, tngcr, nve_flc, 0x0C, 25, 1);
9805
9806enum {
9807 /* Flow label is static. In Spectrum this means '0'. Spectrum-2
9808 * uses {nve_fl_prefix, nve_fl_suffix}.
9809 */
9810 MLXSW_REG_TNGCR_FL_NO_HASH,
9811 /* 8 LSBs of the flow label are calculated from ECMP hash of the
9812 * inner packet. 12 MSBs are configured by nve_fl_prefix.
9813 */
9814 MLXSW_REG_TNGCR_FL_HASH,
9815};
9816
9817/* reg_tngcr_nve_flh
9818 * NVE flow label hash.
9819 * Access: RW
9820 */
9821MLXSW_ITEM32(reg, tngcr, nve_flh, 0x0C, 24, 1);
9822
9823/* reg_tngcr_nve_fl_prefix
9824 * NVE flow label prefix. Constant 12 MSBs of the flow label.
9825 * Access: RW
9826 */
9827MLXSW_ITEM32(reg, tngcr, nve_fl_prefix, 0x0C, 8, 12);
9828
9829/* reg_tngcr_nve_fl_suffix
9830 * NVE flow label suffix. Constant 8 LSBs of the flow label.
9831 * Reserved when nve_flh=1 and for Spectrum.
9832 * Access: RW
9833 */
9834MLXSW_ITEM32(reg, tngcr, nve_fl_suffix, 0x0C, 0, 8);
9835
9836enum {
9837 /* Source UDP port is fixed (default '0') */
9838 MLXSW_REG_TNGCR_UDP_SPORT_NO_HASH,
9839 /* Source UDP port is calculated based on hash */
9840 MLXSW_REG_TNGCR_UDP_SPORT_HASH,
9841};
9842
9843/* reg_tngcr_nve_udp_sport_type
9844 * NVE UDP source port type.
9845 * Spectrum uses LAG hash (SLCRv2). Spectrum-2 uses ECMP hash (RECRv2).
9846 * When the source UDP port is calculated based on hash, then the 8 LSBs
9847 * are calculated from hash the 8 MSBs are configured by
9848 * nve_udp_sport_prefix.
9849 * Access: RW
9850 */
9851MLXSW_ITEM32(reg, tngcr, nve_udp_sport_type, 0x10, 24, 1);
9852
9853/* reg_tngcr_nve_udp_sport_prefix
9854 * NVE UDP source port prefix. Constant 8 MSBs of the UDP source port.
9855 * Reserved when NVE type is NVGRE.
9856 * Access: RW
9857 */
9858MLXSW_ITEM32(reg, tngcr, nve_udp_sport_prefix, 0x10, 8, 8);
9859
9860/* reg_tngcr_nve_group_size_mc
9861 * The amount of sequential linked lists of MC entries. The first linked
9862 * list is configured by SFD.underlay_mc_ptr.
9863 * Valid values: 1, 2, 4, 8, 16, 32, 64
9864 * The linked list are configured by TNUMT.
9865 * The hash is set by LAG hash.
9866 * Access: RW
9867 */
9868MLXSW_ITEM32(reg, tngcr, nve_group_size_mc, 0x18, 0, 8);
9869
9870/* reg_tngcr_nve_group_size_flood
9871 * The amount of sequential linked lists of flooding entries. The first
9872 * linked list is configured by SFMR.nve_tunnel_flood_ptr
9873 * Valid values: 1, 2, 4, 8, 16, 32, 64
9874 * The linked list are configured by TNUMT.
9875 * The hash is set by LAG hash.
9876 * Access: RW
9877 */
9878MLXSW_ITEM32(reg, tngcr, nve_group_size_flood, 0x1C, 0, 8);
9879
9880/* reg_tngcr_learn_enable
9881 * During decapsulation, whether to learn from NVE port.
9882 * Reserved when Spectrum-2. See TNPC.
9883 * Access: RW
9884 */
9885MLXSW_ITEM32(reg, tngcr, learn_enable, 0x20, 31, 1);
9886
9887/* reg_tngcr_underlay_virtual_router
9888 * Underlay virtual router.
9889 * Reserved when Spectrum-2.
9890 * Access: RW
9891 */
9892MLXSW_ITEM32(reg, tngcr, underlay_virtual_router, 0x20, 0, 16);
9893
9894/* reg_tngcr_underlay_rif
9895 * Underlay ingress router interface. RIF type should be loopback generic.
9896 * Reserved when Spectrum.
9897 * Access: RW
9898 */
9899MLXSW_ITEM32(reg, tngcr, underlay_rif, 0x24, 0, 16);
9900
9901/* reg_tngcr_usipv4
9902 * Underlay source IPv4 address of the NVE.
9903 * Access: RW
9904 */
9905MLXSW_ITEM32(reg, tngcr, usipv4, 0x28, 0, 32);
9906
9907/* reg_tngcr_usipv6
9908 * Underlay source IPv6 address of the NVE. For Spectrum, must not be
9909 * modified under traffic of NVE tunneling encapsulation.
9910 * Access: RW
9911 */
9912MLXSW_ITEM_BUF(reg, tngcr, usipv6, 0x30, 16);
9913
9914static inline void mlxsw_reg_tngcr_pack(char *payload,
9915 enum mlxsw_reg_tngcr_type type,
9916 bool valid, u8 ttl)
9917{
9918 MLXSW_REG_ZERO(tngcr, payload);
9919 mlxsw_reg_tngcr_type_set(payload, type);
9920 mlxsw_reg_tngcr_nve_valid_set(payload, valid);
9921 mlxsw_reg_tngcr_nve_ttl_uc_set(payload, ttl);
9922 mlxsw_reg_tngcr_nve_ttl_mc_set(payload, ttl);
9923 mlxsw_reg_tngcr_nve_flc_set(payload, MLXSW_REG_TNGCR_FL_NO_COPY);
9924 mlxsw_reg_tngcr_nve_flh_set(payload, 0);
9925 mlxsw_reg_tngcr_nve_udp_sport_type_set(payload,
9926 MLXSW_REG_TNGCR_UDP_SPORT_HASH);
9927 mlxsw_reg_tngcr_nve_udp_sport_prefix_set(payload, 0);
9928 mlxsw_reg_tngcr_nve_group_size_mc_set(payload, 1);
9929 mlxsw_reg_tngcr_nve_group_size_flood_set(payload, 1);
9930}
9931
Ido Schimmelc723d192018-10-11 07:48:01 +00009932/* TNUMT - Tunneling NVE Underlay Multicast Table Register
9933 * -------------------------------------------------------
9934 * The TNUMT register is for building the underlay MC table. It is used
9935 * for MC, flooding and BC traffic into the NVE tunnel.
9936 */
9937#define MLXSW_REG_TNUMT_ID 0xA003
9938#define MLXSW_REG_TNUMT_LEN 0x20
9939
9940MLXSW_REG_DEFINE(tnumt, MLXSW_REG_TNUMT_ID, MLXSW_REG_TNUMT_LEN);
9941
9942enum mlxsw_reg_tnumt_record_type {
9943 MLXSW_REG_TNUMT_RECORD_TYPE_IPV4,
9944 MLXSW_REG_TNUMT_RECORD_TYPE_IPV6,
9945 MLXSW_REG_TNUMT_RECORD_TYPE_LABEL,
9946};
9947
9948/* reg_tnumt_record_type
9949 * Record type.
9950 * Access: RW
9951 */
9952MLXSW_ITEM32(reg, tnumt, record_type, 0x00, 28, 4);
9953
9954enum mlxsw_reg_tnumt_tunnel_port {
9955 MLXSW_REG_TNUMT_TUNNEL_PORT_NVE,
9956 MLXSW_REG_TNUMT_TUNNEL_PORT_VPLS,
9957 MLXSW_REG_TNUMT_TUNNEL_FLEX_TUNNEL0,
9958 MLXSW_REG_TNUMT_TUNNEL_FLEX_TUNNEL1,
9959};
9960
9961/* reg_tnumt_tunnel_port
9962 * Tunnel port.
9963 * Access: RW
9964 */
9965MLXSW_ITEM32(reg, tnumt, tunnel_port, 0x00, 24, 4);
9966
9967/* reg_tnumt_underlay_mc_ptr
9968 * Index to the underlay multicast table.
9969 * For Spectrum the index is to the KVD linear.
9970 * Access: Index
9971 */
9972MLXSW_ITEM32(reg, tnumt, underlay_mc_ptr, 0x00, 0, 24);
9973
9974/* reg_tnumt_vnext
9975 * The next_underlay_mc_ptr is valid.
9976 * Access: RW
9977 */
9978MLXSW_ITEM32(reg, tnumt, vnext, 0x04, 31, 1);
9979
9980/* reg_tnumt_next_underlay_mc_ptr
9981 * The next index to the underlay multicast table.
9982 * Access: RW
9983 */
9984MLXSW_ITEM32(reg, tnumt, next_underlay_mc_ptr, 0x04, 0, 24);
9985
9986/* reg_tnumt_record_size
9987 * Number of IP addresses in the record.
9988 * Range is 1..cap_max_nve_mc_entries_ipv{4,6}
9989 * Access: RW
9990 */
9991MLXSW_ITEM32(reg, tnumt, record_size, 0x08, 0, 3);
9992
9993/* reg_tnumt_udip
9994 * The underlay IPv4 addresses. udip[i] is reserved if i >= size
9995 * Access: RW
9996 */
9997MLXSW_ITEM32_INDEXED(reg, tnumt, udip, 0x0C, 0, 32, 0x04, 0x00, false);
9998
9999/* reg_tnumt_udip_ptr
10000 * The pointer to the underlay IPv6 addresses. udip_ptr[i] is reserved if
10001 * i >= size. The IPv6 addresses are configured by RIPS.
10002 * Access: RW
10003 */
10004MLXSW_ITEM32_INDEXED(reg, tnumt, udip_ptr, 0x0C, 0, 24, 0x04, 0x00, false);
10005
10006static inline void mlxsw_reg_tnumt_pack(char *payload,
10007 enum mlxsw_reg_tnumt_record_type type,
10008 enum mlxsw_reg_tnumt_tunnel_port tport,
10009 u32 underlay_mc_ptr, bool vnext,
10010 u32 next_underlay_mc_ptr,
10011 u8 record_size)
10012{
10013 MLXSW_REG_ZERO(tnumt, payload);
10014 mlxsw_reg_tnumt_record_type_set(payload, type);
10015 mlxsw_reg_tnumt_tunnel_port_set(payload, tport);
10016 mlxsw_reg_tnumt_underlay_mc_ptr_set(payload, underlay_mc_ptr);
10017 mlxsw_reg_tnumt_vnext_set(payload, vnext);
10018 mlxsw_reg_tnumt_next_underlay_mc_ptr_set(payload, next_underlay_mc_ptr);
10019 mlxsw_reg_tnumt_record_size_set(payload, record_size);
10020}
10021
Ido Schimmelfd6db272018-10-11 07:48:04 +000010022/* TNQCR - Tunneling NVE QoS Configuration Register
10023 * ------------------------------------------------
10024 * The TNQCR register configures how QoS is set in encapsulation into the
10025 * underlay network.
10026 */
10027#define MLXSW_REG_TNQCR_ID 0xA010
10028#define MLXSW_REG_TNQCR_LEN 0x0C
10029
10030MLXSW_REG_DEFINE(tnqcr, MLXSW_REG_TNQCR_ID, MLXSW_REG_TNQCR_LEN);
10031
10032/* reg_tnqcr_enc_set_dscp
10033 * For encapsulation: How to set DSCP field:
10034 * 0 - Copy the DSCP from the overlay (inner) IP header to the underlay
10035 * (outer) IP header. If there is no IP header, use TNQDR.dscp
10036 * 1 - Set the DSCP field as TNQDR.dscp
10037 * Access: RW
10038 */
10039MLXSW_ITEM32(reg, tnqcr, enc_set_dscp, 0x04, 28, 1);
10040
10041static inline void mlxsw_reg_tnqcr_pack(char *payload)
10042{
10043 MLXSW_REG_ZERO(tnqcr, payload);
10044 mlxsw_reg_tnqcr_enc_set_dscp_set(payload, 0);
10045}
10046
Ido Schimmel8efcf6b2018-10-11 07:48:06 +000010047/* TNQDR - Tunneling NVE QoS Default Register
10048 * ------------------------------------------
10049 * The TNQDR register configures the default QoS settings for NVE
10050 * encapsulation.
10051 */
10052#define MLXSW_REG_TNQDR_ID 0xA011
10053#define MLXSW_REG_TNQDR_LEN 0x08
10054
10055MLXSW_REG_DEFINE(tnqdr, MLXSW_REG_TNQDR_ID, MLXSW_REG_TNQDR_LEN);
10056
10057/* reg_tnqdr_local_port
10058 * Local port number (receive port). CPU port is supported.
10059 * Access: Index
10060 */
10061MLXSW_ITEM32(reg, tnqdr, local_port, 0x00, 16, 8);
10062
10063/* reg_tnqdr_dscp
10064 * For encapsulation, the default DSCP.
10065 * Access: RW
10066 */
10067MLXSW_ITEM32(reg, tnqdr, dscp, 0x04, 0, 6);
10068
10069static inline void mlxsw_reg_tnqdr_pack(char *payload, u8 local_port)
10070{
10071 MLXSW_REG_ZERO(tnqdr, payload);
10072 mlxsw_reg_tnqdr_local_port_set(payload, local_port);
10073 mlxsw_reg_tnqdr_dscp_set(payload, 0);
10074}
10075
Ido Schimmel4a8d1862018-10-11 07:48:02 +000010076/* TNEEM - Tunneling NVE Encapsulation ECN Mapping Register
10077 * --------------------------------------------------------
10078 * The TNEEM register maps ECN of the IP header at the ingress to the
10079 * encapsulation to the ECN of the underlay network.
10080 */
10081#define MLXSW_REG_TNEEM_ID 0xA012
10082#define MLXSW_REG_TNEEM_LEN 0x0C
10083
10084MLXSW_REG_DEFINE(tneem, MLXSW_REG_TNEEM_ID, MLXSW_REG_TNEEM_LEN);
10085
10086/* reg_tneem_overlay_ecn
10087 * ECN of the IP header in the overlay network.
10088 * Access: Index
10089 */
10090MLXSW_ITEM32(reg, tneem, overlay_ecn, 0x04, 24, 2);
10091
10092/* reg_tneem_underlay_ecn
10093 * ECN of the IP header in the underlay network.
10094 * Access: RW
10095 */
10096MLXSW_ITEM32(reg, tneem, underlay_ecn, 0x04, 16, 2);
10097
10098static inline void mlxsw_reg_tneem_pack(char *payload, u8 overlay_ecn,
10099 u8 underlay_ecn)
10100{
10101 MLXSW_REG_ZERO(tneem, payload);
10102 mlxsw_reg_tneem_overlay_ecn_set(payload, overlay_ecn);
10103 mlxsw_reg_tneem_underlay_ecn_set(payload, underlay_ecn);
10104}
10105
Ido Schimmela77d5f02018-10-11 07:48:03 +000010106/* TNDEM - Tunneling NVE Decapsulation ECN Mapping Register
10107 * --------------------------------------------------------
10108 * The TNDEM register configures the actions that are done in the
10109 * decapsulation.
10110 */
10111#define MLXSW_REG_TNDEM_ID 0xA013
10112#define MLXSW_REG_TNDEM_LEN 0x0C
10113
10114MLXSW_REG_DEFINE(tndem, MLXSW_REG_TNDEM_ID, MLXSW_REG_TNDEM_LEN);
10115
10116/* reg_tndem_underlay_ecn
10117 * ECN field of the IP header in the underlay network.
10118 * Access: Index
10119 */
10120MLXSW_ITEM32(reg, tndem, underlay_ecn, 0x04, 24, 2);
10121
10122/* reg_tndem_overlay_ecn
10123 * ECN field of the IP header in the overlay network.
10124 * Access: Index
10125 */
10126MLXSW_ITEM32(reg, tndem, overlay_ecn, 0x04, 16, 2);
10127
10128/* reg_tndem_eip_ecn
10129 * Egress IP ECN. ECN field of the IP header of the packet which goes out
10130 * from the decapsulation.
10131 * Access: RW
10132 */
10133MLXSW_ITEM32(reg, tndem, eip_ecn, 0x04, 8, 2);
10134
10135/* reg_tndem_trap_en
10136 * Trap enable:
10137 * 0 - No trap due to decap ECN
10138 * 1 - Trap enable with trap_id
10139 * Access: RW
10140 */
10141MLXSW_ITEM32(reg, tndem, trap_en, 0x08, 28, 4);
10142
10143/* reg_tndem_trap_id
10144 * Trap ID. Either DECAP_ECN0 or DECAP_ECN1.
10145 * Reserved when trap_en is '0'.
10146 * Access: RW
10147 */
10148MLXSW_ITEM32(reg, tndem, trap_id, 0x08, 0, 9);
10149
10150static inline void mlxsw_reg_tndem_pack(char *payload, u8 underlay_ecn,
10151 u8 overlay_ecn, u8 ecn, bool trap_en,
10152 u16 trap_id)
10153{
10154 MLXSW_REG_ZERO(tndem, payload);
10155 mlxsw_reg_tndem_underlay_ecn_set(payload, underlay_ecn);
10156 mlxsw_reg_tndem_overlay_ecn_set(payload, overlay_ecn);
10157 mlxsw_reg_tndem_eip_ecn_set(payload, ecn);
10158 mlxsw_reg_tndem_trap_en_set(payload, trap_en);
10159 mlxsw_reg_tndem_trap_id_set(payload, trap_id);
10160}
10161
Ido Schimmel50e6eb22018-10-11 07:48:00 +000010162/* TNPC - Tunnel Port Configuration Register
10163 * -----------------------------------------
10164 * The TNPC register is used for tunnel port configuration.
10165 * Reserved when Spectrum.
10166 */
10167#define MLXSW_REG_TNPC_ID 0xA020
10168#define MLXSW_REG_TNPC_LEN 0x18
10169
10170MLXSW_REG_DEFINE(tnpc, MLXSW_REG_TNPC_ID, MLXSW_REG_TNPC_LEN);
10171
10172enum mlxsw_reg_tnpc_tunnel_port {
10173 MLXSW_REG_TNPC_TUNNEL_PORT_NVE,
10174 MLXSW_REG_TNPC_TUNNEL_PORT_VPLS,
10175 MLXSW_REG_TNPC_TUNNEL_FLEX_TUNNEL0,
10176 MLXSW_REG_TNPC_TUNNEL_FLEX_TUNNEL1,
10177};
10178
10179/* reg_tnpc_tunnel_port
10180 * Tunnel port.
10181 * Access: Index
10182 */
10183MLXSW_ITEM32(reg, tnpc, tunnel_port, 0x00, 0, 4);
10184
10185/* reg_tnpc_learn_enable_v6
10186 * During IPv6 underlay decapsulation, whether to learn from tunnel port.
10187 * Access: RW
10188 */
10189MLXSW_ITEM32(reg, tnpc, learn_enable_v6, 0x04, 1, 1);
10190
10191/* reg_tnpc_learn_enable_v4
10192 * During IPv4 underlay decapsulation, whether to learn from tunnel port.
10193 * Access: RW
10194 */
10195MLXSW_ITEM32(reg, tnpc, learn_enable_v4, 0x04, 0, 1);
10196
10197static inline void mlxsw_reg_tnpc_pack(char *payload,
10198 enum mlxsw_reg_tnpc_tunnel_port tport,
10199 bool learn_enable)
10200{
10201 MLXSW_REG_ZERO(tnpc, payload);
10202 mlxsw_reg_tnpc_tunnel_port_set(payload, tport);
10203 mlxsw_reg_tnpc_learn_enable_v4_set(payload, learn_enable);
10204 mlxsw_reg_tnpc_learn_enable_v6_set(payload, learn_enable);
10205}
10206
Petr Machata14aefd92017-10-20 09:16:15 +020010207/* TIGCR - Tunneling IPinIP General Configuration Register
10208 * -------------------------------------------------------
10209 * The TIGCR register is used for setting up the IPinIP Tunnel configuration.
10210 */
10211#define MLXSW_REG_TIGCR_ID 0xA801
10212#define MLXSW_REG_TIGCR_LEN 0x10
10213
10214MLXSW_REG_DEFINE(tigcr, MLXSW_REG_TIGCR_ID, MLXSW_REG_TIGCR_LEN);
10215
10216/* reg_tigcr_ipip_ttlc
10217 * For IPinIP Tunnel encapsulation: whether to copy the ttl from the packet
10218 * header.
10219 * Access: RW
10220 */
10221MLXSW_ITEM32(reg, tigcr, ttlc, 0x04, 8, 1);
10222
10223/* reg_tigcr_ipip_ttl_uc
10224 * The TTL for IPinIP Tunnel encapsulation of unicast packets if
10225 * reg_tigcr_ipip_ttlc is unset.
10226 * Access: RW
10227 */
10228MLXSW_ITEM32(reg, tigcr, ttl_uc, 0x04, 0, 8);
10229
10230static inline void mlxsw_reg_tigcr_pack(char *payload, bool ttlc, u8 ttl_uc)
10231{
10232 MLXSW_REG_ZERO(tigcr, payload);
10233 mlxsw_reg_tigcr_ttlc_set(payload, ttlc);
10234 mlxsw_reg_tigcr_ttl_uc_set(payload, ttl_uc);
10235}
10236
Amit Cohen20174902020-01-19 15:00:50 +020010237/* TIEEM - Tunneling IPinIP Encapsulation ECN Mapping Register
10238 * -----------------------------------------------------------
10239 * The TIEEM register maps ECN of the IP header at the ingress to the
10240 * encapsulation to the ECN of the underlay network.
10241 */
10242#define MLXSW_REG_TIEEM_ID 0xA812
10243#define MLXSW_REG_TIEEM_LEN 0x0C
10244
10245MLXSW_REG_DEFINE(tieem, MLXSW_REG_TIEEM_ID, MLXSW_REG_TIEEM_LEN);
10246
10247/* reg_tieem_overlay_ecn
10248 * ECN of the IP header in the overlay network.
10249 * Access: Index
10250 */
10251MLXSW_ITEM32(reg, tieem, overlay_ecn, 0x04, 24, 2);
10252
10253/* reg_tineem_underlay_ecn
10254 * ECN of the IP header in the underlay network.
10255 * Access: RW
10256 */
10257MLXSW_ITEM32(reg, tieem, underlay_ecn, 0x04, 16, 2);
10258
10259static inline void mlxsw_reg_tieem_pack(char *payload, u8 overlay_ecn,
10260 u8 underlay_ecn)
10261{
10262 MLXSW_REG_ZERO(tieem, payload);
10263 mlxsw_reg_tieem_overlay_ecn_set(payload, overlay_ecn);
10264 mlxsw_reg_tieem_underlay_ecn_set(payload, underlay_ecn);
10265}
10266
Amit Cohen839607e2020-01-19 15:00:51 +020010267/* TIDEM - Tunneling IPinIP Decapsulation ECN Mapping Register
10268 * -----------------------------------------------------------
10269 * The TIDEM register configures the actions that are done in the
10270 * decapsulation.
10271 */
10272#define MLXSW_REG_TIDEM_ID 0xA813
10273#define MLXSW_REG_TIDEM_LEN 0x0C
10274
10275MLXSW_REG_DEFINE(tidem, MLXSW_REG_TIDEM_ID, MLXSW_REG_TIDEM_LEN);
10276
10277/* reg_tidem_underlay_ecn
10278 * ECN field of the IP header in the underlay network.
10279 * Access: Index
10280 */
10281MLXSW_ITEM32(reg, tidem, underlay_ecn, 0x04, 24, 2);
10282
10283/* reg_tidem_overlay_ecn
10284 * ECN field of the IP header in the overlay network.
10285 * Access: Index
10286 */
10287MLXSW_ITEM32(reg, tidem, overlay_ecn, 0x04, 16, 2);
10288
10289/* reg_tidem_eip_ecn
10290 * Egress IP ECN. ECN field of the IP header of the packet which goes out
10291 * from the decapsulation.
10292 * Access: RW
10293 */
10294MLXSW_ITEM32(reg, tidem, eip_ecn, 0x04, 8, 2);
10295
10296/* reg_tidem_trap_en
10297 * Trap enable:
10298 * 0 - No trap due to decap ECN
10299 * 1 - Trap enable with trap_id
10300 * Access: RW
10301 */
10302MLXSW_ITEM32(reg, tidem, trap_en, 0x08, 28, 4);
10303
10304/* reg_tidem_trap_id
10305 * Trap ID. Either DECAP_ECN0 or DECAP_ECN1.
10306 * Reserved when trap_en is '0'.
10307 * Access: RW
10308 */
10309MLXSW_ITEM32(reg, tidem, trap_id, 0x08, 0, 9);
10310
10311static inline void mlxsw_reg_tidem_pack(char *payload, u8 underlay_ecn,
10312 u8 overlay_ecn, u8 eip_ecn,
10313 bool trap_en, u16 trap_id)
10314{
10315 MLXSW_REG_ZERO(tidem, payload);
10316 mlxsw_reg_tidem_underlay_ecn_set(payload, underlay_ecn);
10317 mlxsw_reg_tidem_overlay_ecn_set(payload, overlay_ecn);
10318 mlxsw_reg_tidem_eip_ecn_set(payload, eip_ecn);
10319 mlxsw_reg_tidem_trap_en_set(payload, trap_en);
10320 mlxsw_reg_tidem_trap_id_set(payload, trap_id);
10321}
10322
Jiri Pirkoe0594362015-10-16 14:01:31 +020010323/* SBPR - Shared Buffer Pools Register
10324 * -----------------------------------
10325 * The SBPR configures and retrieves the shared buffer pools and configuration.
10326 */
10327#define MLXSW_REG_SBPR_ID 0xB001
10328#define MLXSW_REG_SBPR_LEN 0x14
10329
Jiri Pirko21978dc2016-10-21 16:07:20 +020010330MLXSW_REG_DEFINE(sbpr, MLXSW_REG_SBPR_ID, MLXSW_REG_SBPR_LEN);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010331
Jiri Pirko497e8592016-04-08 19:11:24 +020010332/* shared direstion enum for SBPR, SBCM, SBPM */
10333enum mlxsw_reg_sbxx_dir {
10334 MLXSW_REG_SBXX_DIR_INGRESS,
10335 MLXSW_REG_SBXX_DIR_EGRESS,
Jiri Pirkoe0594362015-10-16 14:01:31 +020010336};
10337
10338/* reg_sbpr_dir
10339 * Direction.
10340 * Access: Index
10341 */
10342MLXSW_ITEM32(reg, sbpr, dir, 0x00, 24, 2);
10343
10344/* reg_sbpr_pool
10345 * Pool index.
10346 * Access: Index
10347 */
10348MLXSW_ITEM32(reg, sbpr, pool, 0x00, 0, 4);
10349
Petr Machataf0024f02018-09-20 09:21:28 +030010350/* reg_sbpr_infi_size
10351 * Size is infinite.
10352 * Access: RW
10353 */
10354MLXSW_ITEM32(reg, sbpr, infi_size, 0x04, 31, 1);
10355
Jiri Pirkoe0594362015-10-16 14:01:31 +020010356/* reg_sbpr_size
10357 * Pool size in buffer cells.
Petr Machataf0024f02018-09-20 09:21:28 +030010358 * Reserved when infi_size = 1.
Jiri Pirkoe0594362015-10-16 14:01:31 +020010359 * Access: RW
10360 */
10361MLXSW_ITEM32(reg, sbpr, size, 0x04, 0, 24);
10362
10363enum mlxsw_reg_sbpr_mode {
10364 MLXSW_REG_SBPR_MODE_STATIC,
10365 MLXSW_REG_SBPR_MODE_DYNAMIC,
10366};
10367
10368/* reg_sbpr_mode
10369 * Pool quota calculation mode.
10370 * Access: RW
10371 */
10372MLXSW_ITEM32(reg, sbpr, mode, 0x08, 0, 4);
10373
10374static inline void mlxsw_reg_sbpr_pack(char *payload, u8 pool,
Jiri Pirko497e8592016-04-08 19:11:24 +020010375 enum mlxsw_reg_sbxx_dir dir,
Petr Machataf0024f02018-09-20 09:21:28 +030010376 enum mlxsw_reg_sbpr_mode mode, u32 size,
10377 bool infi_size)
Jiri Pirkoe0594362015-10-16 14:01:31 +020010378{
10379 MLXSW_REG_ZERO(sbpr, payload);
10380 mlxsw_reg_sbpr_pool_set(payload, pool);
10381 mlxsw_reg_sbpr_dir_set(payload, dir);
10382 mlxsw_reg_sbpr_mode_set(payload, mode);
10383 mlxsw_reg_sbpr_size_set(payload, size);
Petr Machataf0024f02018-09-20 09:21:28 +030010384 mlxsw_reg_sbpr_infi_size_set(payload, infi_size);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010385}
10386
10387/* SBCM - Shared Buffer Class Management Register
10388 * ----------------------------------------------
10389 * The SBCM register configures and retrieves the shared buffer allocation
10390 * and configuration according to Port-PG, including the binding to pool
10391 * and definition of the associated quota.
10392 */
10393#define MLXSW_REG_SBCM_ID 0xB002
10394#define MLXSW_REG_SBCM_LEN 0x28
10395
Jiri Pirko21978dc2016-10-21 16:07:20 +020010396MLXSW_REG_DEFINE(sbcm, MLXSW_REG_SBCM_ID, MLXSW_REG_SBCM_LEN);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010397
10398/* reg_sbcm_local_port
10399 * Local port number.
10400 * For Ingress: excludes CPU port and Router port
10401 * For Egress: excludes IP Router
10402 * Access: Index
10403 */
10404MLXSW_ITEM32(reg, sbcm, local_port, 0x00, 16, 8);
10405
10406/* reg_sbcm_pg_buff
10407 * PG buffer - Port PG (dir=ingress) / traffic class (dir=egress)
10408 * For PG buffer: range is 0..cap_max_pg_buffers - 1
10409 * For traffic class: range is 0..cap_max_tclass - 1
10410 * Note that when traffic class is in MC aware mode then the traffic
10411 * classes which are MC aware cannot be configured.
10412 * Access: Index
10413 */
10414MLXSW_ITEM32(reg, sbcm, pg_buff, 0x00, 8, 6);
10415
Jiri Pirkoe0594362015-10-16 14:01:31 +020010416/* reg_sbcm_dir
10417 * Direction.
10418 * Access: Index
10419 */
10420MLXSW_ITEM32(reg, sbcm, dir, 0x00, 0, 2);
10421
10422/* reg_sbcm_min_buff
10423 * Minimum buffer size for the limiter, in cells.
10424 * Access: RW
10425 */
10426MLXSW_ITEM32(reg, sbcm, min_buff, 0x18, 0, 24);
10427
Jiri Pirkoc30a53c2016-04-14 18:19:22 +020010428/* shared max_buff limits for dynamic threshold for SBCM, SBPM */
10429#define MLXSW_REG_SBXX_DYN_MAX_BUFF_MIN 1
10430#define MLXSW_REG_SBXX_DYN_MAX_BUFF_MAX 14
10431
Petr Machatad144e3a2018-09-20 09:21:29 +030010432/* reg_sbcm_infi_max
10433 * Max buffer is infinite.
10434 * Access: RW
10435 */
10436MLXSW_ITEM32(reg, sbcm, infi_max, 0x1C, 31, 1);
10437
Jiri Pirkoe0594362015-10-16 14:01:31 +020010438/* reg_sbcm_max_buff
10439 * When the pool associated to the port-pg/tclass is configured to
10440 * static, Maximum buffer size for the limiter configured in cells.
10441 * When the pool associated to the port-pg/tclass is configured to
10442 * dynamic, the max_buff holds the "alpha" parameter, supporting
10443 * the following values:
10444 * 0: 0
10445 * i: (1/128)*2^(i-1), for i=1..14
10446 * 0xFF: Infinity
Petr Machatad144e3a2018-09-20 09:21:29 +030010447 * Reserved when infi_max = 1.
Jiri Pirkoe0594362015-10-16 14:01:31 +020010448 * Access: RW
10449 */
10450MLXSW_ITEM32(reg, sbcm, max_buff, 0x1C, 0, 24);
10451
10452/* reg_sbcm_pool
10453 * Association of the port-priority to a pool.
10454 * Access: RW
10455 */
10456MLXSW_ITEM32(reg, sbcm, pool, 0x24, 0, 4);
10457
10458static inline void mlxsw_reg_sbcm_pack(char *payload, u8 local_port, u8 pg_buff,
Jiri Pirko497e8592016-04-08 19:11:24 +020010459 enum mlxsw_reg_sbxx_dir dir,
Petr Machatad144e3a2018-09-20 09:21:29 +030010460 u32 min_buff, u32 max_buff,
10461 bool infi_max, u8 pool)
Jiri Pirkoe0594362015-10-16 14:01:31 +020010462{
10463 MLXSW_REG_ZERO(sbcm, payload);
10464 mlxsw_reg_sbcm_local_port_set(payload, local_port);
10465 mlxsw_reg_sbcm_pg_buff_set(payload, pg_buff);
10466 mlxsw_reg_sbcm_dir_set(payload, dir);
10467 mlxsw_reg_sbcm_min_buff_set(payload, min_buff);
10468 mlxsw_reg_sbcm_max_buff_set(payload, max_buff);
Petr Machatad144e3a2018-09-20 09:21:29 +030010469 mlxsw_reg_sbcm_infi_max_set(payload, infi_max);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010470 mlxsw_reg_sbcm_pool_set(payload, pool);
10471}
10472
Jiri Pirko9efc8f62016-04-08 19:11:25 +020010473/* SBPM - Shared Buffer Port Management Register
10474 * ---------------------------------------------
Jiri Pirkoe0594362015-10-16 14:01:31 +020010475 * The SBPM register configures and retrieves the shared buffer allocation
10476 * and configuration according to Port-Pool, including the definition
10477 * of the associated quota.
10478 */
10479#define MLXSW_REG_SBPM_ID 0xB003
10480#define MLXSW_REG_SBPM_LEN 0x28
10481
Jiri Pirko21978dc2016-10-21 16:07:20 +020010482MLXSW_REG_DEFINE(sbpm, MLXSW_REG_SBPM_ID, MLXSW_REG_SBPM_LEN);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010483
10484/* reg_sbpm_local_port
10485 * Local port number.
10486 * For Ingress: excludes CPU port and Router port
10487 * For Egress: excludes IP Router
10488 * Access: Index
10489 */
10490MLXSW_ITEM32(reg, sbpm, local_port, 0x00, 16, 8);
10491
10492/* reg_sbpm_pool
10493 * The pool associated to quota counting on the local_port.
10494 * Access: Index
10495 */
10496MLXSW_ITEM32(reg, sbpm, pool, 0x00, 8, 4);
10497
Jiri Pirkoe0594362015-10-16 14:01:31 +020010498/* reg_sbpm_dir
10499 * Direction.
10500 * Access: Index
10501 */
10502MLXSW_ITEM32(reg, sbpm, dir, 0x00, 0, 2);
10503
Jiri Pirko42a7f1d2016-04-14 18:19:27 +020010504/* reg_sbpm_buff_occupancy
10505 * Current buffer occupancy in cells.
10506 * Access: RO
10507 */
10508MLXSW_ITEM32(reg, sbpm, buff_occupancy, 0x10, 0, 24);
10509
10510/* reg_sbpm_clr
10511 * Clear Max Buffer Occupancy
10512 * When this bit is set, max_buff_occupancy field is cleared (and a
10513 * new max value is tracked from the time the clear was performed).
10514 * Access: OP
10515 */
10516MLXSW_ITEM32(reg, sbpm, clr, 0x14, 31, 1);
10517
10518/* reg_sbpm_max_buff_occupancy
10519 * Maximum value of buffer occupancy in cells monitored. Cleared by
10520 * writing to the clr field.
10521 * Access: RO
10522 */
10523MLXSW_ITEM32(reg, sbpm, max_buff_occupancy, 0x14, 0, 24);
10524
Jiri Pirkoe0594362015-10-16 14:01:31 +020010525/* reg_sbpm_min_buff
10526 * Minimum buffer size for the limiter, in cells.
10527 * Access: RW
10528 */
10529MLXSW_ITEM32(reg, sbpm, min_buff, 0x18, 0, 24);
10530
10531/* reg_sbpm_max_buff
10532 * When the pool associated to the port-pg/tclass is configured to
10533 * static, Maximum buffer size for the limiter configured in cells.
10534 * When the pool associated to the port-pg/tclass is configured to
10535 * dynamic, the max_buff holds the "alpha" parameter, supporting
10536 * the following values:
10537 * 0: 0
10538 * i: (1/128)*2^(i-1), for i=1..14
10539 * 0xFF: Infinity
10540 * Access: RW
10541 */
10542MLXSW_ITEM32(reg, sbpm, max_buff, 0x1C, 0, 24);
10543
10544static inline void mlxsw_reg_sbpm_pack(char *payload, u8 local_port, u8 pool,
Jiri Pirko42a7f1d2016-04-14 18:19:27 +020010545 enum mlxsw_reg_sbxx_dir dir, bool clr,
Jiri Pirkoe0594362015-10-16 14:01:31 +020010546 u32 min_buff, u32 max_buff)
10547{
10548 MLXSW_REG_ZERO(sbpm, payload);
10549 mlxsw_reg_sbpm_local_port_set(payload, local_port);
10550 mlxsw_reg_sbpm_pool_set(payload, pool);
10551 mlxsw_reg_sbpm_dir_set(payload, dir);
Jiri Pirko42a7f1d2016-04-14 18:19:27 +020010552 mlxsw_reg_sbpm_clr_set(payload, clr);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010553 mlxsw_reg_sbpm_min_buff_set(payload, min_buff);
10554 mlxsw_reg_sbpm_max_buff_set(payload, max_buff);
10555}
10556
Jiri Pirko42a7f1d2016-04-14 18:19:27 +020010557static inline void mlxsw_reg_sbpm_unpack(char *payload, u32 *p_buff_occupancy,
10558 u32 *p_max_buff_occupancy)
10559{
10560 *p_buff_occupancy = mlxsw_reg_sbpm_buff_occupancy_get(payload);
10561 *p_max_buff_occupancy = mlxsw_reg_sbpm_max_buff_occupancy_get(payload);
10562}
10563
Jiri Pirkoe0594362015-10-16 14:01:31 +020010564/* SBMM - Shared Buffer Multicast Management Register
10565 * --------------------------------------------------
10566 * The SBMM register configures and retrieves the shared buffer allocation
10567 * and configuration for MC packets according to Switch-Priority, including
10568 * the binding to pool and definition of the associated quota.
10569 */
10570#define MLXSW_REG_SBMM_ID 0xB004
10571#define MLXSW_REG_SBMM_LEN 0x28
10572
Jiri Pirko21978dc2016-10-21 16:07:20 +020010573MLXSW_REG_DEFINE(sbmm, MLXSW_REG_SBMM_ID, MLXSW_REG_SBMM_LEN);
Jiri Pirkoe0594362015-10-16 14:01:31 +020010574
10575/* reg_sbmm_prio
10576 * Switch Priority.
10577 * Access: Index
10578 */
10579MLXSW_ITEM32(reg, sbmm, prio, 0x00, 8, 4);
10580
10581/* reg_sbmm_min_buff
10582 * Minimum buffer size for the limiter, in cells.
10583 * Access: RW
10584 */
10585MLXSW_ITEM32(reg, sbmm, min_buff, 0x18, 0, 24);
10586
10587/* reg_sbmm_max_buff
10588 * When the pool associated to the port-pg/tclass is configured to
10589 * static, Maximum buffer size for the limiter configured in cells.
10590 * When the pool associated to the port-pg/tclass is configured to
10591 * dynamic, the max_buff holds the "alpha" parameter, supporting
10592 * the following values:
10593 * 0: 0
10594 * i: (1/128)*2^(i-1), for i=1..14
10595 * 0xFF: Infinity
10596 * Access: RW
10597 */
10598MLXSW_ITEM32(reg, sbmm, max_buff, 0x1C, 0, 24);
10599
10600/* reg_sbmm_pool
10601 * Association of the port-priority to a pool.
10602 * Access: RW
10603 */
10604MLXSW_ITEM32(reg, sbmm, pool, 0x24, 0, 4);
10605
10606static inline void mlxsw_reg_sbmm_pack(char *payload, u8 prio, u32 min_buff,
10607 u32 max_buff, u8 pool)
10608{
10609 MLXSW_REG_ZERO(sbmm, payload);
10610 mlxsw_reg_sbmm_prio_set(payload, prio);
10611 mlxsw_reg_sbmm_min_buff_set(payload, min_buff);
10612 mlxsw_reg_sbmm_max_buff_set(payload, max_buff);
10613 mlxsw_reg_sbmm_pool_set(payload, pool);
10614}
10615
Jiri Pirko26176de2016-04-14 18:19:26 +020010616/* SBSR - Shared Buffer Status Register
10617 * ------------------------------------
10618 * The SBSR register retrieves the shared buffer occupancy according to
10619 * Port-Pool. Note that this register enables reading a large amount of data.
10620 * It is the user's responsibility to limit the amount of data to ensure the
10621 * response can match the maximum transfer unit. In case the response exceeds
10622 * the maximum transport unit, it will be truncated with no special notice.
10623 */
10624#define MLXSW_REG_SBSR_ID 0xB005
10625#define MLXSW_REG_SBSR_BASE_LEN 0x5C /* base length, without records */
10626#define MLXSW_REG_SBSR_REC_LEN 0x8 /* record length */
10627#define MLXSW_REG_SBSR_REC_MAX_COUNT 120
10628#define MLXSW_REG_SBSR_LEN (MLXSW_REG_SBSR_BASE_LEN + \
10629 MLXSW_REG_SBSR_REC_LEN * \
10630 MLXSW_REG_SBSR_REC_MAX_COUNT)
10631
Jiri Pirko21978dc2016-10-21 16:07:20 +020010632MLXSW_REG_DEFINE(sbsr, MLXSW_REG_SBSR_ID, MLXSW_REG_SBSR_LEN);
Jiri Pirko26176de2016-04-14 18:19:26 +020010633
10634/* reg_sbsr_clr
10635 * Clear Max Buffer Occupancy. When this bit is set, the max_buff_occupancy
10636 * field is cleared (and a new max value is tracked from the time the clear
10637 * was performed).
10638 * Access: OP
10639 */
10640MLXSW_ITEM32(reg, sbsr, clr, 0x00, 31, 1);
10641
10642/* reg_sbsr_ingress_port_mask
10643 * Bit vector for all ingress network ports.
10644 * Indicates which of the ports (for which the relevant bit is set)
10645 * are affected by the set operation. Configuration of any other port
10646 * does not change.
10647 * Access: Index
10648 */
10649MLXSW_ITEM_BIT_ARRAY(reg, sbsr, ingress_port_mask, 0x10, 0x20, 1);
10650
10651/* reg_sbsr_pg_buff_mask
10652 * Bit vector for all switch priority groups.
10653 * Indicates which of the priorities (for which the relevant bit is set)
10654 * are affected by the set operation. Configuration of any other priority
10655 * does not change.
10656 * Range is 0..cap_max_pg_buffers - 1
10657 * Access: Index
10658 */
10659MLXSW_ITEM_BIT_ARRAY(reg, sbsr, pg_buff_mask, 0x30, 0x4, 1);
10660
10661/* reg_sbsr_egress_port_mask
10662 * Bit vector for all egress network ports.
10663 * Indicates which of the ports (for which the relevant bit is set)
10664 * are affected by the set operation. Configuration of any other port
10665 * does not change.
10666 * Access: Index
10667 */
10668MLXSW_ITEM_BIT_ARRAY(reg, sbsr, egress_port_mask, 0x34, 0x20, 1);
10669
10670/* reg_sbsr_tclass_mask
10671 * Bit vector for all traffic classes.
10672 * Indicates which of the traffic classes (for which the relevant bit is
10673 * set) are affected by the set operation. Configuration of any other
10674 * traffic class does not change.
10675 * Range is 0..cap_max_tclass - 1
10676 * Access: Index
10677 */
10678MLXSW_ITEM_BIT_ARRAY(reg, sbsr, tclass_mask, 0x54, 0x8, 1);
10679
10680static inline void mlxsw_reg_sbsr_pack(char *payload, bool clr)
10681{
10682 MLXSW_REG_ZERO(sbsr, payload);
10683 mlxsw_reg_sbsr_clr_set(payload, clr);
10684}
10685
10686/* reg_sbsr_rec_buff_occupancy
10687 * Current buffer occupancy in cells.
10688 * Access: RO
10689 */
10690MLXSW_ITEM32_INDEXED(reg, sbsr, rec_buff_occupancy, MLXSW_REG_SBSR_BASE_LEN,
10691 0, 24, MLXSW_REG_SBSR_REC_LEN, 0x00, false);
10692
10693/* reg_sbsr_rec_max_buff_occupancy
10694 * Maximum value of buffer occupancy in cells monitored. Cleared by
10695 * writing to the clr field.
10696 * Access: RO
10697 */
10698MLXSW_ITEM32_INDEXED(reg, sbsr, rec_max_buff_occupancy, MLXSW_REG_SBSR_BASE_LEN,
10699 0, 24, MLXSW_REG_SBSR_REC_LEN, 0x04, false);
10700
10701static inline void mlxsw_reg_sbsr_rec_unpack(char *payload, int rec_index,
10702 u32 *p_buff_occupancy,
10703 u32 *p_max_buff_occupancy)
10704{
10705 *p_buff_occupancy =
10706 mlxsw_reg_sbsr_rec_buff_occupancy_get(payload, rec_index);
10707 *p_max_buff_occupancy =
10708 mlxsw_reg_sbsr_rec_max_buff_occupancy_get(payload, rec_index);
10709}
10710
Yotam Gigi51ae8cc2016-07-21 12:03:13 +020010711/* SBIB - Shared Buffer Internal Buffer Register
10712 * ---------------------------------------------
10713 * The SBIB register configures per port buffers for internal use. The internal
10714 * buffers consume memory on the port buffers (note that the port buffers are
10715 * used also by PBMC).
10716 *
10717 * For Spectrum this is used for egress mirroring.
10718 */
10719#define MLXSW_REG_SBIB_ID 0xB006
10720#define MLXSW_REG_SBIB_LEN 0x10
10721
Jiri Pirko21978dc2016-10-21 16:07:20 +020010722MLXSW_REG_DEFINE(sbib, MLXSW_REG_SBIB_ID, MLXSW_REG_SBIB_LEN);
Yotam Gigi51ae8cc2016-07-21 12:03:13 +020010723
10724/* reg_sbib_local_port
10725 * Local port number
10726 * Not supported for CPU port and router port
10727 * Access: Index
10728 */
10729MLXSW_ITEM32(reg, sbib, local_port, 0x00, 16, 8);
10730
10731/* reg_sbib_buff_size
10732 * Units represented in cells
10733 * Allowed range is 0 to (cap_max_headroom_size - 1)
10734 * Default is 0
10735 * Access: RW
10736 */
10737MLXSW_ITEM32(reg, sbib, buff_size, 0x08, 0, 24);
10738
10739static inline void mlxsw_reg_sbib_pack(char *payload, u8 local_port,
10740 u32 buff_size)
10741{
10742 MLXSW_REG_ZERO(sbib, payload);
10743 mlxsw_reg_sbib_local_port_set(payload, local_port);
10744 mlxsw_reg_sbib_buff_size_set(payload, buff_size);
10745}
10746
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010747static const struct mlxsw_reg_info *mlxsw_reg_infos[] = {
10748 MLXSW_REG(sgcr),
10749 MLXSW_REG(spad),
10750 MLXSW_REG(smid),
10751 MLXSW_REG(sspr),
10752 MLXSW_REG(sfdat),
10753 MLXSW_REG(sfd),
10754 MLXSW_REG(sfn),
10755 MLXSW_REG(spms),
10756 MLXSW_REG(spvid),
10757 MLXSW_REG(spvm),
10758 MLXSW_REG(spaft),
10759 MLXSW_REG(sfgc),
10760 MLXSW_REG(sftr),
10761 MLXSW_REG(sfdf),
10762 MLXSW_REG(sldr),
10763 MLXSW_REG(slcr),
10764 MLXSW_REG(slcor),
10765 MLXSW_REG(spmlr),
10766 MLXSW_REG(svfa),
10767 MLXSW_REG(svpe),
10768 MLXSW_REG(sfmr),
10769 MLXSW_REG(spvmlr),
Nogah Frankelad53fa02017-11-06 07:23:44 +010010770 MLXSW_REG(cwtp),
10771 MLXSW_REG(cwtpm),
Ido Schimmel7050f432018-07-18 11:14:40 +030010772 MLXSW_REG(pgcr),
Jiri Pirkoaf7170e2017-02-03 10:28:57 +010010773 MLXSW_REG(ppbt),
Jiri Pirko3279da42017-02-03 10:28:53 +010010774 MLXSW_REG(pacl),
Jiri Pirko10fabef2017-02-03 10:28:54 +010010775 MLXSW_REG(pagt),
Jiri Pirkod9c26612017-02-03 10:28:55 +010010776 MLXSW_REG(ptar),
Jiri Pirkod1206492017-02-03 10:28:59 +010010777 MLXSW_REG(ppbs),
Jiri Pirko937b6822017-02-03 10:28:58 +010010778 MLXSW_REG(prcr),
Jiri Pirkoe3426e12017-02-03 10:29:00 +010010779 MLXSW_REG(pefa),
Nir Dotana75e41d2018-12-10 07:11:33 +000010780 MLXSW_REG(pemrbt),
Jiri Pirko0171cdec2017-02-03 10:28:56 +010010781 MLXSW_REG(ptce2),
Ido Schimmel8c0d1cd2018-07-25 09:23:52 +030010782 MLXSW_REG(perpt),
Nir Dotan418089a2018-12-16 08:49:24 +000010783 MLXSW_REG(peabfe),
Jiri Pirko33907872018-07-18 11:14:37 +030010784 MLXSW_REG(perar),
Ido Schimmelaecefac2018-07-25 09:23:51 +030010785 MLXSW_REG(ptce3),
Ido Schimmel481662a2018-07-18 11:14:38 +030010786 MLXSW_REG(percr),
Ido Schimmelf1c7d9c2018-07-18 11:14:39 +030010787 MLXSW_REG(pererp),
Jiri Pirkoc33d0cb2018-07-18 11:14:30 +030010788 MLXSW_REG(iedr),
Petr Machata746da422018-07-27 15:26:58 +030010789 MLXSW_REG(qpts),
Nogah Frankel76a4c7d2016-11-25 10:33:46 +010010790 MLXSW_REG(qpcr),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010791 MLXSW_REG(qtct),
10792 MLXSW_REG(qeec),
Petr Machatae67131d2018-07-27 15:26:59 +030010793 MLXSW_REG(qrwe),
Petr Machata55fb71f2018-07-27 15:27:00 +030010794 MLXSW_REG(qpdsm),
Petr Machatad8446882019-12-29 13:48:27 +020010795 MLXSW_REG(qpdp),
Petr Machata02837d72018-07-27 15:26:57 +030010796 MLXSW_REG(qpdpm),
Petr Machata671ae8a2018-08-05 09:03:06 +030010797 MLXSW_REG(qtctm),
Shalom Toledo71147502019-07-04 10:07:35 +030010798 MLXSW_REG(qpsc),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010799 MLXSW_REG(pmlp),
10800 MLXSW_REG(pmtu),
10801 MLXSW_REG(ptys),
10802 MLXSW_REG(ppad),
10803 MLXSW_REG(paos),
10804 MLXSW_REG(pfcc),
10805 MLXSW_REG(ppcnt),
Elad Raz71367932016-10-28 21:35:54 +020010806 MLXSW_REG(plib),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010807 MLXSW_REG(pptb),
10808 MLXSW_REG(pbmc),
10809 MLXSW_REG(pspa),
Jiri Pirkoa0c25382019-05-05 09:48:05 +030010810 MLXSW_REG(pplr),
Amit Cohen1bd06932020-06-29 23:46:17 +030010811 MLXSW_REG(pddr),
Jiri Pirkoa513b1a2019-10-31 11:42:07 +020010812 MLXSW_REG(pmtm),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010813 MLXSW_REG(htgt),
10814 MLXSW_REG(hpkt),
10815 MLXSW_REG(rgcr),
10816 MLXSW_REG(ritr),
Yotam Gigi46a70542017-09-19 10:00:13 +020010817 MLXSW_REG(rtar),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010818 MLXSW_REG(ratr),
Petr Machata1e659eb2017-09-02 23:49:13 +020010819 MLXSW_REG(rtdp),
Yuval Mintzddb362c2018-01-14 12:33:13 +010010820 MLXSW_REG(rdpm),
Arkadi Sharshevskyba73e972017-03-28 17:24:14 +020010821 MLXSW_REG(ricnt),
Yotam Gigi4fc92842017-09-19 10:00:17 +020010822 MLXSW_REG(rrcr),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010823 MLXSW_REG(ralta),
10824 MLXSW_REG(ralst),
10825 MLXSW_REG(raltb),
10826 MLXSW_REG(ralue),
10827 MLXSW_REG(rauht),
10828 MLXSW_REG(raleu),
10829 MLXSW_REG(rauhtd),
Yotam Gigi5080c7e2017-09-19 10:00:14 +020010830 MLXSW_REG(rigr2),
Ido Schimmele4718592017-11-02 17:14:08 +010010831 MLXSW_REG(recr2),
Yotam Gigi2e654e32017-09-19 10:00:16 +020010832 MLXSW_REG(rmft2),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010833 MLXSW_REG(mfcr),
10834 MLXSW_REG(mfsc),
10835 MLXSW_REG(mfsm),
Jiri Pirko55c63aa2016-11-22 11:24:12 +010010836 MLXSW_REG(mfsl),
Vadim Pasternak3760c2b2019-02-13 11:28:46 +000010837 MLXSW_REG(fore),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010838 MLXSW_REG(mtcap),
10839 MLXSW_REG(mtmp),
Vadim Pasternak5f28ef72019-02-13 11:28:45 +000010840 MLXSW_REG(mtbr),
Arkadi Sharshevsky7ca36992017-06-14 09:27:39 +020010841 MLXSW_REG(mcia),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010842 MLXSW_REG(mpat),
10843 MLXSW_REG(mpar),
Shalom Toledo8d77d4b2019-04-08 06:59:34 +000010844 MLXSW_REG(mgir),
Jiri Pirko12b003b2018-05-27 09:56:13 +030010845 MLXSW_REG(mrsr),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010846 MLXSW_REG(mlcr),
Shalom Toledo10786452019-06-11 18:45:08 +030010847 MLXSW_REG(mtpps),
Shalom Toledo55a8b002019-06-11 18:45:07 +030010848 MLXSW_REG(mtutc),
Yotam Gigi0677d682017-01-23 11:07:10 +010010849 MLXSW_REG(mpsc),
Yotam Gigi4f2402d2017-05-23 21:56:24 +020010850 MLXSW_REG(mcqi),
Yotam Gigi191839d2017-05-23 21:56:25 +020010851 MLXSW_REG(mcc),
Yotam Gigi4625d592017-05-23 21:56:26 +020010852 MLXSW_REG(mcda),
Arkadi Sharshevsky57665322017-03-11 09:42:52 +010010853 MLXSW_REG(mgpc),
Ido Schimmel27f68c02018-10-11 07:48:08 +000010854 MLXSW_REG(mprs),
Petr Machata41ce78b2019-06-30 09:04:48 +030010855 MLXSW_REG(mogcr),
Petr Machatada28e872019-06-30 09:04:45 +030010856 MLXSW_REG(mtpppc),
Petr Machata98b90282019-06-30 09:04:47 +030010857 MLXSW_REG(mtpptr),
Petr Machata4dfecb62019-06-30 09:04:46 +030010858 MLXSW_REG(mtptpt),
Vadim Pasternak7e9561e2019-05-29 11:47:19 +030010859 MLXSW_REG(mgpir),
Ido Schimmel710dd1a2018-10-11 07:47:59 +000010860 MLXSW_REG(tngcr),
Ido Schimmelc723d192018-10-11 07:48:01 +000010861 MLXSW_REG(tnumt),
Ido Schimmelfd6db272018-10-11 07:48:04 +000010862 MLXSW_REG(tnqcr),
Ido Schimmel8efcf6b2018-10-11 07:48:06 +000010863 MLXSW_REG(tnqdr),
Ido Schimmel4a8d1862018-10-11 07:48:02 +000010864 MLXSW_REG(tneem),
Ido Schimmela77d5f02018-10-11 07:48:03 +000010865 MLXSW_REG(tndem),
Ido Schimmel50e6eb22018-10-11 07:48:00 +000010866 MLXSW_REG(tnpc),
Petr Machata14aefd92017-10-20 09:16:15 +020010867 MLXSW_REG(tigcr),
Amit Cohen20174902020-01-19 15:00:50 +020010868 MLXSW_REG(tieem),
Amit Cohen839607e2020-01-19 15:00:51 +020010869 MLXSW_REG(tidem),
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010870 MLXSW_REG(sbpr),
10871 MLXSW_REG(sbcm),
10872 MLXSW_REG(sbpm),
10873 MLXSW_REG(sbmm),
10874 MLXSW_REG(sbsr),
10875 MLXSW_REG(sbib),
10876};
10877
Ido Schimmel4ec14b72015-07-29 23:33:48 +020010878static inline const char *mlxsw_reg_id_str(u16 reg_id)
10879{
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010880 const struct mlxsw_reg_info *reg_info;
10881 int i;
10882
10883 for (i = 0; i < ARRAY_SIZE(mlxsw_reg_infos); i++) {
10884 reg_info = mlxsw_reg_infos[i];
10885 if (reg_info->id == reg_id)
10886 return reg_info->name;
Ido Schimmel4ec14b72015-07-29 23:33:48 +020010887 }
Jiri Pirko8e9658d2016-10-21 16:07:21 +020010888 return "*UNKNOWN*";
Ido Schimmel4ec14b72015-07-29 23:33:48 +020010889}
10890
10891/* PUDE - Port Up / Down Event
10892 * ---------------------------
10893 * Reports the operational state change of a port.
10894 */
10895#define MLXSW_REG_PUDE_LEN 0x10
10896
10897/* reg_pude_swid
10898 * Switch partition ID with which to associate the port.
10899 * Access: Index
10900 */
10901MLXSW_ITEM32(reg, pude, swid, 0x00, 24, 8);
10902
10903/* reg_pude_local_port
10904 * Local port number.
10905 * Access: Index
10906 */
10907MLXSW_ITEM32(reg, pude, local_port, 0x00, 16, 8);
10908
10909/* reg_pude_admin_status
10910 * Port administrative state (the desired state).
10911 * 1 - Up.
10912 * 2 - Down.
10913 * 3 - Up once. This means that in case of link failure, the port won't go
10914 * into polling mode, but will wait to be re-enabled by software.
10915 * 4 - Disabled by system. Can only be set by hardware.
10916 * Access: RO
10917 */
10918MLXSW_ITEM32(reg, pude, admin_status, 0x00, 8, 4);
10919
10920/* reg_pude_oper_status
10921 * Port operatioanl state.
10922 * 1 - Up.
10923 * 2 - Down.
10924 * 3 - Down by port failure. This means that the device will not let the
10925 * port up again until explicitly specified by software.
10926 * Access: RO
10927 */
10928MLXSW_ITEM32(reg, pude, oper_status, 0x00, 0, 4);
10929
10930#endif