blob: 3f3d9a94b7093bda5cc4ca456b2c142efd34d8f6 [file] [log] [blame]
Andy Shevchenko9b8bf5b2018-11-06 14:11:42 +02001// SPDX-License-Identifier: GPL-2.0
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -07002/*
Tomoya MORINAGAf4574be2011-10-28 09:23:33 +09003 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -07004 */
Linus Walleij5db1f872018-05-24 14:29:30 +02005#include <linux/gpio/driver.h>
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +09006#include <linux/interrupt.h>
7#include <linux/irq.h>
Andy Shevchenko3e1884f2018-09-04 14:26:25 +03008#include <linux/kernel.h>
9#include <linux/module.h>
10#include <linux/pci.h>
Linus Walleij349b6c52014-05-27 15:15:21 +020011#include <linux/slab.h>
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090012
13#define PCH_EDGE_FALLING 0
14#define PCH_EDGE_RISING BIT(0)
15#define PCH_LEVEL_L BIT(1)
16#define PCH_LEVEL_H (BIT(0) | BIT(1))
17#define PCH_EDGE_BOTH BIT(2)
18#define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2))
19
20#define PCH_IRQ_BASE 24
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070021
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070022struct pch_regs {
23 u32 ien;
24 u32 istatus;
25 u32 idisp;
26 u32 iclr;
27 u32 imask;
28 u32 imaskclr;
29 u32 po;
30 u32 pi;
31 u32 pm;
32 u32 im0;
33 u32 im1;
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090034 u32 reserved[3];
35 u32 gpio_use_sel;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070036 u32 reset;
37};
38
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090039enum pch_type_t {
40 INTEL_EG20T_PCH,
Tomoya MORINAGAf4574be2011-10-28 09:23:33 +090041 OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */
42 OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090043};
44
45/* Specifies number of GPIO PINS */
46static int gpio_pins[] = {
47 [INTEL_EG20T_PCH] = 12,
48 [OKISEMI_ML7223m_IOH] = 8,
49 [OKISEMI_ML7223n_IOH] = 8,
50};
51
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070052/**
53 * struct pch_gpio_reg_data - The register store data.
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090054 * @ien_reg: To store contents of IEN register.
55 * @imask_reg: To store contents of IMASK register.
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070056 * @po_reg: To store contents of PO register.
57 * @pm_reg: To store contents of PM register.
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090058 * @im0_reg: To store contents of IM0 register.
59 * @im1_reg: To store contents of IM1 register.
60 * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register.
61 * (Only ML7223 Bus-n)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070062 */
63struct pch_gpio_reg_data {
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090064 u32 ien_reg;
65 u32 imask_reg;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070066 u32 po_reg;
67 u32 pm_reg;
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090068 u32 im0_reg;
69 u32 im1_reg;
70 u32 gpio_use_sel_reg;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070071};
72
73/**
74 * struct pch_gpio - GPIO private data structure.
75 * @base: PCI base address of Memory mapped I/O register.
76 * @reg: Memory mapped PCH GPIO register list.
77 * @dev: Pointer to device structure.
78 * @gpio: Data for GPIO infrastructure.
79 * @pch_gpio_reg: Memory mapped Register data is saved here
80 * when suspend.
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090081 * @lock: Used for register access protection
82 * @irq_base: Save base of IRQ number for interrupt
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090083 * @ioh: IOH ID
Axel Lin7cb65802012-07-29 10:55:54 +080084 * @spinlock: Used for register access protection
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070085 */
86struct pch_gpio {
87 void __iomem *base;
88 struct pch_regs __iomem *reg;
89 struct device *dev;
90 struct gpio_chip gpio;
91 struct pch_gpio_reg_data pch_gpio_reg;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090092 int irq_base;
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090093 enum pch_type_t ioh;
Tomoya MORINAGAd568a682011-07-21 09:19:55 +090094 spinlock_t spinlock;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070095};
96
97static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
98{
99 u32 reg_val;
Linus Walleij510f4872015-12-07 11:34:53 +0100100 struct pch_gpio *chip = gpiochip_get_data(gpio);
Axel Lin7cb65802012-07-29 10:55:54 +0800101 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700102
Axel Lin7cb65802012-07-29 10:55:54 +0800103 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700104 reg_val = ioread32(&chip->reg->po);
105 if (val)
106 reg_val |= (1 << nr);
107 else
108 reg_val &= ~(1 << nr);
109
110 iowrite32(reg_val, &chip->reg->po);
Axel Lin7cb65802012-07-29 10:55:54 +0800111 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700112}
113
114static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr)
115{
Linus Walleij510f4872015-12-07 11:34:53 +0100116 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700117
Jean Delvare166814d2016-01-05 14:23:47 +0100118 return (ioread32(&chip->reg->pi) >> nr) & 1;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700119}
120
121static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
122 int val)
123{
Linus Walleij510f4872015-12-07 11:34:53 +0100124 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700125 u32 pm;
126 u32 reg_val;
Axel Lin7cb65802012-07-29 10:55:54 +0800127 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700128
Axel Lin7cb65802012-07-29 10:55:54 +0800129 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700130
131 reg_val = ioread32(&chip->reg->po);
132 if (val)
133 reg_val |= (1 << nr);
134 else
135 reg_val &= ~(1 << nr);
Peter Tyser88aab932011-03-25 10:04:00 -0500136 iowrite32(reg_val, &chip->reg->po);
Daniel Krueger2ddf6cd2014-03-25 10:32:47 +0100137
138 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
139 pm |= (1 << nr);
140 iowrite32(pm, &chip->reg->pm);
141
Axel Lin7cb65802012-07-29 10:55:54 +0800142 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700143
144 return 0;
145}
146
147static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
148{
Linus Walleij510f4872015-12-07 11:34:53 +0100149 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700150 u32 pm;
Axel Lin7cb65802012-07-29 10:55:54 +0800151 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700152
Axel Lin7cb65802012-07-29 10:55:54 +0800153 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900154 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700155 pm &= ~(1 << nr);
156 iowrite32(pm, &chip->reg->pm);
Axel Lin7cb65802012-07-29 10:55:54 +0800157 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700158
159 return 0;
160}
161
162/*
163 * Save register configuration and disable interrupts.
164 */
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200165static void __maybe_unused pch_gpio_save_reg_conf(struct pch_gpio *chip)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700166{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900167 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
168 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700169 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
170 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +0900171 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
172 if (chip->ioh == INTEL_EG20T_PCH)
173 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
174 if (chip->ioh == OKISEMI_ML7223n_IOH)
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200175 chip->pch_gpio_reg.gpio_use_sel_reg = ioread32(&chip->reg->gpio_use_sel);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700176}
177
178/*
179 * This function restores the register configuration of the GPIO device.
180 */
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200181static void __maybe_unused pch_gpio_restore_reg_conf(struct pch_gpio *chip)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700182{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900183 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
184 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700185 /* to store contents of PO register */
186 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
187 /* to store contents of PM register */
188 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +0900189 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
190 if (chip->ioh == INTEL_EG20T_PCH)
191 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
192 if (chip->ioh == OKISEMI_ML7223n_IOH)
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200193 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg, &chip->reg->gpio_use_sel);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700194}
195
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900196static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
197{
Linus Walleij510f4872015-12-07 11:34:53 +0100198 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900199 return chip->irq_base + offset;
200}
201
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700202static void pch_gpio_setup(struct pch_gpio *chip)
203{
204 struct gpio_chip *gpio = &chip->gpio;
205
206 gpio->label = dev_name(chip->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100207 gpio->parent = chip->dev;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700208 gpio->owner = THIS_MODULE;
209 gpio->direction_input = pch_gpio_direction_input;
210 gpio->get = pch_gpio_get;
211 gpio->direction_output = pch_gpio_direction_output;
212 gpio->set = pch_gpio_set;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700213 gpio->base = -1;
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900214 gpio->ngpio = gpio_pins[chip->ioh];
Linus Walleij9fb1f392013-12-04 14:42:46 +0100215 gpio->can_sleep = false;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900216 gpio->to_irq = pch_gpio_to_irq;
217}
218
219static int pch_irq_type(struct irq_data *d, unsigned int type)
220{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900221 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
222 struct pch_gpio *chip = gc->private;
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200223 u32 im, im_pos, val;
224 u32 __iomem *im_reg;
225 unsigned long flags;
226 int ch, irq = d->irq;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900227
228 ch = irq - chip->irq_base;
229 if (irq <= chip->irq_base + 7) {
230 im_reg = &chip->reg->im0;
231 im_pos = ch;
232 } else {
233 im_reg = &chip->reg->im1;
234 im_pos = ch - 8;
235 }
Andy Shevchenko0511e112018-12-07 17:33:07 +0200236 dev_dbg(chip->dev, "irq=%d type=%d ch=%d pos=%d\n", irq, type, ch, im_pos);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900237
238 spin_lock_irqsave(&chip->spinlock, flags);
239
240 switch (type) {
241 case IRQ_TYPE_EDGE_RISING:
242 val = PCH_EDGE_RISING;
243 break;
244 case IRQ_TYPE_EDGE_FALLING:
245 val = PCH_EDGE_FALLING;
246 break;
247 case IRQ_TYPE_EDGE_BOTH:
248 val = PCH_EDGE_BOTH;
249 break;
250 case IRQ_TYPE_LEVEL_HIGH:
251 val = PCH_LEVEL_H;
252 break;
253 case IRQ_TYPE_LEVEL_LOW:
254 val = PCH_LEVEL_L;
255 break;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900256 default:
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200257 goto unlock;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900258 }
259
260 /* Set interrupt mode */
261 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
262 iowrite32(im | (val << (im_pos * 4)), im_reg);
263
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200264 /* And the handler */
265 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner2456d862015-06-23 15:52:40 +0200266 irq_set_handler_locked(d, handle_level_irq);
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200267 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner2456d862015-06-23 15:52:40 +0200268 irq_set_handler_locked(d, handle_edge_irq);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900269
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200270unlock:
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900271 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900272 return 0;
273}
274
275static void pch_irq_unmask(struct irq_data *d)
276{
277 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
278 struct pch_gpio *chip = gc->private;
279
280 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr);
281}
282
283static void pch_irq_mask(struct irq_data *d)
284{
285 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
286 struct pch_gpio *chip = gc->private;
287
288 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask);
289}
290
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200291static void pch_irq_ack(struct irq_data *d)
292{
293 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
294 struct pch_gpio *chip = gc->private;
295
296 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr);
297}
298
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900299static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
300{
301 struct pch_gpio *chip = dev_id;
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200302 unsigned long reg_val = ioread32(&chip->reg->istatus);
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200303 int i, ret = IRQ_NONE;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900304
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200305 for_each_set_bit(i, &reg_val, gpio_pins[chip->ioh]) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200306 dev_dbg(chip->dev, "[%d]:irq=%d status=0x%lx\n", i, irq, reg_val);
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200307 generic_handle_irq(chip->irq_base + i);
308 ret = IRQ_HANDLED;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900309 }
310 return ret;
311}
312
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200313static int pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
314 unsigned int irq_start,
315 unsigned int num)
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900316{
317 struct irq_chip_generic *gc;
318 struct irq_chip_type *ct;
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200319 int rv;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900320
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200321 gc = devm_irq_alloc_generic_chip(chip->dev, "pch_gpio", 1, irq_start,
322 chip->base, handle_simple_irq);
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200323 if (!gc)
324 return -ENOMEM;
325
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900326 gc->private = chip;
327 ct = gc->chip_types;
328
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200329 ct->chip.irq_ack = pch_irq_ack;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900330 ct->chip.irq_mask = pch_irq_mask;
331 ct->chip.irq_unmask = pch_irq_unmask;
332 ct->chip.irq_set_type = pch_irq_type;
333
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200334 rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
335 IRQ_GC_INIT_MASK_CACHE,
336 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200337
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200338 return rv;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700339}
340
Bill Pemberton38363092012-11-19 13:22:34 -0500341static int pch_gpio_probe(struct pci_dev *pdev,
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700342 const struct pci_device_id *id)
343{
344 s32 ret;
345 struct pch_gpio *chip;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900346 int irq_base;
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200347 u32 msk;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700348
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200349 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700350 if (chip == NULL)
351 return -ENOMEM;
352
353 chip->dev = &pdev->dev;
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200354 ret = pcim_enable_device(pdev);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700355 if (ret) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200356 dev_err(&pdev->dev, "pci_enable_device FAILED");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200357 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700358 }
359
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200360 ret = pcim_iomap_regions(pdev, 1 << 1, KBUILD_MODNAME);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700361 if (ret) {
362 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200363 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700364 }
365
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200366 chip->base = pcim_iomap_table(pdev)[1];
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700367
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900368 if (pdev->device == 0x8803)
369 chip->ioh = INTEL_EG20T_PCH;
370 else if (pdev->device == 0x8014)
371 chip->ioh = OKISEMI_ML7223m_IOH;
372 else if (pdev->device == 0x8043)
373 chip->ioh = OKISEMI_ML7223n_IOH;
374
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700375 chip->reg = chip->base;
376 pci_set_drvdata(pdev, chip);
Axel Lind1663702012-02-01 10:51:53 +0800377 spin_lock_init(&chip->spinlock);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700378 pch_gpio_setup(chip);
Andy Shevchenkoa3bb44b2018-11-07 21:29:53 +0200379
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200380 ret = devm_gpiochip_add_data(&pdev->dev, &chip->gpio, chip);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700381 if (ret) {
382 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200383 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700384 }
385
Bartosz Golaszewskif57f3e62017-03-04 17:23:32 +0100386 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0,
387 gpio_pins[chip->ioh], NUMA_NO_NODE);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900388 if (irq_base < 0) {
389 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
390 chip->irq_base = -1;
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200391 return 0;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900392 }
393 chip->irq_base = irq_base;
394
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200395 /* Mask all interrupts, but enable them */
396 msk = (1 << gpio_pins[chip->ioh]) - 1;
397 iowrite32(msk, &chip->reg->imask);
398 iowrite32(msk, &chip->reg->ien);
399
Bartosz Golaszewskif57f3e62017-03-04 17:23:32 +0100400 ret = devm_request_irq(&pdev->dev, pdev->irq, pch_gpio_handler,
401 IRQF_SHARED, KBUILD_MODNAME, chip);
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200402 if (ret) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200403 dev_err(&pdev->dev, "request_irq failed\n");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200404 return ret;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900405 }
406
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200407 return pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700408}
409
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200410static int __maybe_unused pch_gpio_suspend(struct device *dev)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700411{
Chuhong Yuana7db2852019-07-23 16:39:24 +0800412 struct pch_gpio *chip = dev_get_drvdata(dev);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900413 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700414
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900415 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700416 pch_gpio_save_reg_conf(chip);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900417 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700418
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700419 return 0;
420}
421
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200422static int __maybe_unused pch_gpio_resume(struct device *dev)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700423{
Chuhong Yuana7db2852019-07-23 16:39:24 +0800424 struct pch_gpio *chip = dev_get_drvdata(dev);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900425 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700426
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900427 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700428 iowrite32(0x01, &chip->reg->reset);
429 iowrite32(0x00, &chip->reg->reset);
430 pch_gpio_restore_reg_conf(chip);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900431 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700432
433 return 0;
434}
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200435
436static SIMPLE_DEV_PM_OPS(pch_gpio_pm_ops, pch_gpio_suspend, pch_gpio_resume);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700437
Jingoo Han14f4a882013-12-03 08:08:45 +0900438static const struct pci_device_id pch_gpio_pcidev_id[] = {
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700439 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
Tomoya MORINAGAbc786cc2011-05-09 19:58:49 +0900440 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
Tomoya MORINAGAc3520a12011-07-21 09:19:56 +0900441 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
Tomoya MORINAGA868fea02011-10-28 09:23:32 +0900442 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700443 { 0, }
444};
Axel Lin19234cd2011-03-11 14:58:30 -0800445MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700446
447static struct pci_driver pch_gpio_driver = {
448 .name = "pch_gpio",
449 .id_table = pch_gpio_pcidev_id,
450 .probe = pch_gpio_probe,
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200451 .driver = {
452 .pm = &pch_gpio_pm_ops,
453 },
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700454};
455
Axel Lin93baa652012-04-06 20:13:30 +0800456module_pci_driver(pch_gpio_driver);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700457
458MODULE_DESCRIPTION("PCH GPIO PCI Driver");
Andy Shevchenko9b8bf5b2018-11-06 14:11:42 +0200459MODULE_LICENSE("GPL v2");