Andy Shevchenko | 9b8bf5b | 2018-11-06 14:11:42 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 2 | /* |
Tomoya MORINAGA | f4574be | 2011-10-28 09:23:33 +0900 | [diff] [blame] | 3 | * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd. |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 4 | */ |
Linus Walleij | 5db1f87 | 2018-05-24 14:29:30 +0200 | [diff] [blame] | 5 | #include <linux/gpio/driver.h> |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 6 | #include <linux/interrupt.h> |
| 7 | #include <linux/irq.h> |
Andy Shevchenko | 3e1884f | 2018-09-04 14:26:25 +0300 | [diff] [blame] | 8 | #include <linux/kernel.h> |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/pci.h> |
Linus Walleij | 349b6c5 | 2014-05-27 15:15:21 +0200 | [diff] [blame] | 11 | #include <linux/slab.h> |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 12 | |
| 13 | #define PCH_EDGE_FALLING 0 |
| 14 | #define PCH_EDGE_RISING BIT(0) |
| 15 | #define PCH_LEVEL_L BIT(1) |
| 16 | #define PCH_LEVEL_H (BIT(0) | BIT(1)) |
| 17 | #define PCH_EDGE_BOTH BIT(2) |
| 18 | #define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2)) |
| 19 | |
| 20 | #define PCH_IRQ_BASE 24 |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 21 | |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 22 | struct pch_regs { |
| 23 | u32 ien; |
| 24 | u32 istatus; |
| 25 | u32 idisp; |
| 26 | u32 iclr; |
| 27 | u32 imask; |
| 28 | u32 imaskclr; |
| 29 | u32 po; |
| 30 | u32 pi; |
| 31 | u32 pm; |
| 32 | u32 im0; |
| 33 | u32 im1; |
Tomoya MORINAGA | e98bed7 | 2011-07-21 09:19:58 +0900 | [diff] [blame] | 34 | u32 reserved[3]; |
| 35 | u32 gpio_use_sel; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 36 | u32 reset; |
| 37 | }; |
| 38 | |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 39 | enum pch_type_t { |
| 40 | INTEL_EG20T_PCH, |
Tomoya MORINAGA | f4574be | 2011-10-28 09:23:33 +0900 | [diff] [blame] | 41 | OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */ |
| 42 | OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */ |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 43 | }; |
| 44 | |
| 45 | /* Specifies number of GPIO PINS */ |
| 46 | static int gpio_pins[] = { |
| 47 | [INTEL_EG20T_PCH] = 12, |
| 48 | [OKISEMI_ML7223m_IOH] = 8, |
| 49 | [OKISEMI_ML7223n_IOH] = 8, |
| 50 | }; |
| 51 | |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 52 | /** |
| 53 | * struct pch_gpio_reg_data - The register store data. |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 54 | * @ien_reg: To store contents of IEN register. |
| 55 | * @imask_reg: To store contents of IMASK register. |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 56 | * @po_reg: To store contents of PO register. |
| 57 | * @pm_reg: To store contents of PM register. |
Tomoya MORINAGA | e98bed7 | 2011-07-21 09:19:58 +0900 | [diff] [blame] | 58 | * @im0_reg: To store contents of IM0 register. |
| 59 | * @im1_reg: To store contents of IM1 register. |
| 60 | * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register. |
| 61 | * (Only ML7223 Bus-n) |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 62 | */ |
| 63 | struct pch_gpio_reg_data { |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 64 | u32 ien_reg; |
| 65 | u32 imask_reg; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 66 | u32 po_reg; |
| 67 | u32 pm_reg; |
Tomoya MORINAGA | e98bed7 | 2011-07-21 09:19:58 +0900 | [diff] [blame] | 68 | u32 im0_reg; |
| 69 | u32 im1_reg; |
| 70 | u32 gpio_use_sel_reg; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 71 | }; |
| 72 | |
| 73 | /** |
| 74 | * struct pch_gpio - GPIO private data structure. |
| 75 | * @base: PCI base address of Memory mapped I/O register. |
| 76 | * @reg: Memory mapped PCH GPIO register list. |
| 77 | * @dev: Pointer to device structure. |
| 78 | * @gpio: Data for GPIO infrastructure. |
| 79 | * @pch_gpio_reg: Memory mapped Register data is saved here |
| 80 | * when suspend. |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 81 | * @lock: Used for register access protection |
| 82 | * @irq_base: Save base of IRQ number for interrupt |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 83 | * @ioh: IOH ID |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 84 | * @spinlock: Used for register access protection |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 85 | */ |
| 86 | struct pch_gpio { |
| 87 | void __iomem *base; |
| 88 | struct pch_regs __iomem *reg; |
| 89 | struct device *dev; |
| 90 | struct gpio_chip gpio; |
| 91 | struct pch_gpio_reg_data pch_gpio_reg; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 92 | int irq_base; |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 93 | enum pch_type_t ioh; |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 94 | spinlock_t spinlock; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 95 | }; |
| 96 | |
| 97 | static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val) |
| 98 | { |
| 99 | u32 reg_val; |
Linus Walleij | 510f487 | 2015-12-07 11:34:53 +0100 | [diff] [blame] | 100 | struct pch_gpio *chip = gpiochip_get_data(gpio); |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 101 | unsigned long flags; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 102 | |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 103 | spin_lock_irqsave(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 104 | reg_val = ioread32(&chip->reg->po); |
| 105 | if (val) |
| 106 | reg_val |= (1 << nr); |
| 107 | else |
| 108 | reg_val &= ~(1 << nr); |
| 109 | |
| 110 | iowrite32(reg_val, &chip->reg->po); |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 111 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr) |
| 115 | { |
Linus Walleij | 510f487 | 2015-12-07 11:34:53 +0100 | [diff] [blame] | 116 | struct pch_gpio *chip = gpiochip_get_data(gpio); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 117 | |
Jean Delvare | 166814d | 2016-01-05 14:23:47 +0100 | [diff] [blame] | 118 | return (ioread32(&chip->reg->pi) >> nr) & 1; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 119 | } |
| 120 | |
| 121 | static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr, |
| 122 | int val) |
| 123 | { |
Linus Walleij | 510f487 | 2015-12-07 11:34:53 +0100 | [diff] [blame] | 124 | struct pch_gpio *chip = gpiochip_get_data(gpio); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 125 | u32 pm; |
| 126 | u32 reg_val; |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 127 | unsigned long flags; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 128 | |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 129 | spin_lock_irqsave(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 130 | |
| 131 | reg_val = ioread32(&chip->reg->po); |
| 132 | if (val) |
| 133 | reg_val |= (1 << nr); |
| 134 | else |
| 135 | reg_val &= ~(1 << nr); |
Peter Tyser | 88aab93 | 2011-03-25 10:04:00 -0500 | [diff] [blame] | 136 | iowrite32(reg_val, &chip->reg->po); |
Daniel Krueger | 2ddf6cd | 2014-03-25 10:32:47 +0100 | [diff] [blame] | 137 | |
| 138 | pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1); |
| 139 | pm |= (1 << nr); |
| 140 | iowrite32(pm, &chip->reg->pm); |
| 141 | |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 142 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 143 | |
| 144 | return 0; |
| 145 | } |
| 146 | |
| 147 | static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr) |
| 148 | { |
Linus Walleij | 510f487 | 2015-12-07 11:34:53 +0100 | [diff] [blame] | 149 | struct pch_gpio *chip = gpiochip_get_data(gpio); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 150 | u32 pm; |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 151 | unsigned long flags; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 152 | |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 153 | spin_lock_irqsave(&chip->spinlock, flags); |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 154 | pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 155 | pm &= ~(1 << nr); |
| 156 | iowrite32(pm, &chip->reg->pm); |
Axel Lin | 7cb6580 | 2012-07-29 10:55:54 +0800 | [diff] [blame] | 157 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 158 | |
| 159 | return 0; |
| 160 | } |
| 161 | |
| 162 | /* |
| 163 | * Save register configuration and disable interrupts. |
| 164 | */ |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 165 | static void __maybe_unused pch_gpio_save_reg_conf(struct pch_gpio *chip) |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 166 | { |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 167 | chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien); |
| 168 | chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 169 | chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po); |
| 170 | chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm); |
Tomoya MORINAGA | e98bed7 | 2011-07-21 09:19:58 +0900 | [diff] [blame] | 171 | chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0); |
| 172 | if (chip->ioh == INTEL_EG20T_PCH) |
| 173 | chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1); |
| 174 | if (chip->ioh == OKISEMI_ML7223n_IOH) |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 175 | chip->pch_gpio_reg.gpio_use_sel_reg = ioread32(&chip->reg->gpio_use_sel); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | /* |
| 179 | * This function restores the register configuration of the GPIO device. |
| 180 | */ |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 181 | static void __maybe_unused pch_gpio_restore_reg_conf(struct pch_gpio *chip) |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 182 | { |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 183 | iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien); |
| 184 | iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 185 | /* to store contents of PO register */ |
| 186 | iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po); |
| 187 | /* to store contents of PM register */ |
| 188 | iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm); |
Tomoya MORINAGA | e98bed7 | 2011-07-21 09:19:58 +0900 | [diff] [blame] | 189 | iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0); |
| 190 | if (chip->ioh == INTEL_EG20T_PCH) |
| 191 | iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1); |
| 192 | if (chip->ioh == OKISEMI_ML7223n_IOH) |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 193 | iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg, &chip->reg->gpio_use_sel); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 194 | } |
| 195 | |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 196 | static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset) |
| 197 | { |
Linus Walleij | 510f487 | 2015-12-07 11:34:53 +0100 | [diff] [blame] | 198 | struct pch_gpio *chip = gpiochip_get_data(gpio); |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 199 | return chip->irq_base + offset; |
| 200 | } |
| 201 | |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 202 | static void pch_gpio_setup(struct pch_gpio *chip) |
| 203 | { |
| 204 | struct gpio_chip *gpio = &chip->gpio; |
| 205 | |
| 206 | gpio->label = dev_name(chip->dev); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 207 | gpio->parent = chip->dev; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 208 | gpio->owner = THIS_MODULE; |
| 209 | gpio->direction_input = pch_gpio_direction_input; |
| 210 | gpio->get = pch_gpio_get; |
| 211 | gpio->direction_output = pch_gpio_direction_output; |
| 212 | gpio->set = pch_gpio_set; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 213 | gpio->base = -1; |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 214 | gpio->ngpio = gpio_pins[chip->ioh]; |
Linus Walleij | 9fb1f39 | 2013-12-04 14:42:46 +0100 | [diff] [blame] | 215 | gpio->can_sleep = false; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 216 | gpio->to_irq = pch_gpio_to_irq; |
| 217 | } |
| 218 | |
| 219 | static int pch_irq_type(struct irq_data *d, unsigned int type) |
| 220 | { |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 221 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 222 | struct pch_gpio *chip = gc->private; |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 223 | u32 im, im_pos, val; |
| 224 | u32 __iomem *im_reg; |
| 225 | unsigned long flags; |
| 226 | int ch, irq = d->irq; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 227 | |
| 228 | ch = irq - chip->irq_base; |
| 229 | if (irq <= chip->irq_base + 7) { |
| 230 | im_reg = &chip->reg->im0; |
| 231 | im_pos = ch; |
| 232 | } else { |
| 233 | im_reg = &chip->reg->im1; |
| 234 | im_pos = ch - 8; |
| 235 | } |
Andy Shevchenko | 0511e11 | 2018-12-07 17:33:07 +0200 | [diff] [blame] | 236 | dev_dbg(chip->dev, "irq=%d type=%d ch=%d pos=%d\n", irq, type, ch, im_pos); |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 237 | |
| 238 | spin_lock_irqsave(&chip->spinlock, flags); |
| 239 | |
| 240 | switch (type) { |
| 241 | case IRQ_TYPE_EDGE_RISING: |
| 242 | val = PCH_EDGE_RISING; |
| 243 | break; |
| 244 | case IRQ_TYPE_EDGE_FALLING: |
| 245 | val = PCH_EDGE_FALLING; |
| 246 | break; |
| 247 | case IRQ_TYPE_EDGE_BOTH: |
| 248 | val = PCH_EDGE_BOTH; |
| 249 | break; |
| 250 | case IRQ_TYPE_LEVEL_HIGH: |
| 251 | val = PCH_LEVEL_H; |
| 252 | break; |
| 253 | case IRQ_TYPE_LEVEL_LOW: |
| 254 | val = PCH_LEVEL_L; |
| 255 | break; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 256 | default: |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 257 | goto unlock; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | /* Set interrupt mode */ |
| 261 | im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4)); |
| 262 | iowrite32(im | (val << (im_pos * 4)), im_reg); |
| 263 | |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 264 | /* And the handler */ |
| 265 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) |
Thomas Gleixner | 2456d86 | 2015-06-23 15:52:40 +0200 | [diff] [blame] | 266 | irq_set_handler_locked(d, handle_level_irq); |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 267 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
Thomas Gleixner | 2456d86 | 2015-06-23 15:52:40 +0200 | [diff] [blame] | 268 | irq_set_handler_locked(d, handle_edge_irq); |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 269 | |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 270 | unlock: |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 271 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 272 | return 0; |
| 273 | } |
| 274 | |
| 275 | static void pch_irq_unmask(struct irq_data *d) |
| 276 | { |
| 277 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 278 | struct pch_gpio *chip = gc->private; |
| 279 | |
| 280 | iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr); |
| 281 | } |
| 282 | |
| 283 | static void pch_irq_mask(struct irq_data *d) |
| 284 | { |
| 285 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 286 | struct pch_gpio *chip = gc->private; |
| 287 | |
| 288 | iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask); |
| 289 | } |
| 290 | |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 291 | static void pch_irq_ack(struct irq_data *d) |
| 292 | { |
| 293 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 294 | struct pch_gpio *chip = gc->private; |
| 295 | |
| 296 | iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr); |
| 297 | } |
| 298 | |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 299 | static irqreturn_t pch_gpio_handler(int irq, void *dev_id) |
| 300 | { |
| 301 | struct pch_gpio *chip = dev_id; |
Andy Shevchenko | 9be93e1 | 2018-11-06 14:38:55 +0200 | [diff] [blame] | 302 | unsigned long reg_val = ioread32(&chip->reg->istatus); |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 303 | int i, ret = IRQ_NONE; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 304 | |
Andy Shevchenko | 9be93e1 | 2018-11-06 14:38:55 +0200 | [diff] [blame] | 305 | for_each_set_bit(i, ®_val, gpio_pins[chip->ioh]) { |
Andy Shevchenko | 0511e11 | 2018-12-07 17:33:07 +0200 | [diff] [blame] | 306 | dev_dbg(chip->dev, "[%d]:irq=%d status=0x%lx\n", i, irq, reg_val); |
Andy Shevchenko | 9be93e1 | 2018-11-06 14:38:55 +0200 | [diff] [blame] | 307 | generic_handle_irq(chip->irq_base + i); |
| 308 | ret = IRQ_HANDLED; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 309 | } |
| 310 | return ret; |
| 311 | } |
| 312 | |
Bartosz Golaszewski | 09445a1 | 2017-05-25 10:37:36 +0200 | [diff] [blame] | 313 | static int pch_gpio_alloc_generic_chip(struct pch_gpio *chip, |
| 314 | unsigned int irq_start, |
| 315 | unsigned int num) |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 316 | { |
| 317 | struct irq_chip_generic *gc; |
| 318 | struct irq_chip_type *ct; |
Bartosz Golaszewski | e0fc5a1 | 2017-08-09 14:25:05 +0200 | [diff] [blame] | 319 | int rv; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 320 | |
Bartosz Golaszewski | e0fc5a1 | 2017-08-09 14:25:05 +0200 | [diff] [blame] | 321 | gc = devm_irq_alloc_generic_chip(chip->dev, "pch_gpio", 1, irq_start, |
| 322 | chip->base, handle_simple_irq); |
Bartosz Golaszewski | 09445a1 | 2017-05-25 10:37:36 +0200 | [diff] [blame] | 323 | if (!gc) |
| 324 | return -ENOMEM; |
| 325 | |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 326 | gc->private = chip; |
| 327 | ct = gc->chip_types; |
| 328 | |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 329 | ct->chip.irq_ack = pch_irq_ack; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 330 | ct->chip.irq_mask = pch_irq_mask; |
| 331 | ct->chip.irq_unmask = pch_irq_unmask; |
| 332 | ct->chip.irq_set_type = pch_irq_type; |
| 333 | |
Bartosz Golaszewski | e0fc5a1 | 2017-08-09 14:25:05 +0200 | [diff] [blame] | 334 | rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num), |
| 335 | IRQ_GC_INIT_MASK_CACHE, |
| 336 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); |
Bartosz Golaszewski | 09445a1 | 2017-05-25 10:37:36 +0200 | [diff] [blame] | 337 | |
Bartosz Golaszewski | e0fc5a1 | 2017-08-09 14:25:05 +0200 | [diff] [blame] | 338 | return rv; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 339 | } |
| 340 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 341 | static int pch_gpio_probe(struct pci_dev *pdev, |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 342 | const struct pci_device_id *id) |
| 343 | { |
| 344 | s32 ret; |
| 345 | struct pch_gpio *chip; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 346 | int irq_base; |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 347 | u32 msk; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 348 | |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 349 | chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 350 | if (chip == NULL) |
| 351 | return -ENOMEM; |
| 352 | |
| 353 | chip->dev = &pdev->dev; |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 354 | ret = pcim_enable_device(pdev); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 355 | if (ret) { |
Andy Shevchenko | 0511e11 | 2018-12-07 17:33:07 +0200 | [diff] [blame] | 356 | dev_err(&pdev->dev, "pci_enable_device FAILED"); |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 357 | return ret; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 358 | } |
| 359 | |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 360 | ret = pcim_iomap_regions(pdev, 1 << 1, KBUILD_MODNAME); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 361 | if (ret) { |
| 362 | dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret); |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 363 | return ret; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 364 | } |
| 365 | |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 366 | chip->base = pcim_iomap_table(pdev)[1]; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 367 | |
Tomoya MORINAGA | d4260e6 | 2011-07-21 09:19:57 +0900 | [diff] [blame] | 368 | if (pdev->device == 0x8803) |
| 369 | chip->ioh = INTEL_EG20T_PCH; |
| 370 | else if (pdev->device == 0x8014) |
| 371 | chip->ioh = OKISEMI_ML7223m_IOH; |
| 372 | else if (pdev->device == 0x8043) |
| 373 | chip->ioh = OKISEMI_ML7223n_IOH; |
| 374 | |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 375 | chip->reg = chip->base; |
| 376 | pci_set_drvdata(pdev, chip); |
Axel Lin | d166370 | 2012-02-01 10:51:53 +0800 | [diff] [blame] | 377 | spin_lock_init(&chip->spinlock); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 378 | pch_gpio_setup(chip); |
Andy Shevchenko | a3bb44b | 2018-11-07 21:29:53 +0200 | [diff] [blame] | 379 | |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 380 | ret = devm_gpiochip_add_data(&pdev->dev, &chip->gpio, chip); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 381 | if (ret) { |
| 382 | dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n"); |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 383 | return ret; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 384 | } |
| 385 | |
Bartosz Golaszewski | f57f3e6 | 2017-03-04 17:23:32 +0100 | [diff] [blame] | 386 | irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, |
| 387 | gpio_pins[chip->ioh], NUMA_NO_NODE); |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 388 | if (irq_base < 0) { |
| 389 | dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n"); |
| 390 | chip->irq_base = -1; |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 391 | return 0; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 392 | } |
| 393 | chip->irq_base = irq_base; |
| 394 | |
Thomas Gleixner | df9541a | 2012-04-28 10:13:45 +0200 | [diff] [blame] | 395 | /* Mask all interrupts, but enable them */ |
| 396 | msk = (1 << gpio_pins[chip->ioh]) - 1; |
| 397 | iowrite32(msk, &chip->reg->imask); |
| 398 | iowrite32(msk, &chip->reg->ien); |
| 399 | |
Bartosz Golaszewski | f57f3e6 | 2017-03-04 17:23:32 +0100 | [diff] [blame] | 400 | ret = devm_request_irq(&pdev->dev, pdev->irq, pch_gpio_handler, |
| 401 | IRQF_SHARED, KBUILD_MODNAME, chip); |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 402 | if (ret) { |
Andy Shevchenko | 0511e11 | 2018-12-07 17:33:07 +0200 | [diff] [blame] | 403 | dev_err(&pdev->dev, "request_irq failed\n"); |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 404 | return ret; |
Tomoya MORINAGA | 38eb18a | 2011-07-21 09:19:59 +0900 | [diff] [blame] | 405 | } |
| 406 | |
Andy Shevchenko | 6ad02b2 | 2018-11-07 21:18:04 +0200 | [diff] [blame] | 407 | return pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 408 | } |
| 409 | |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 410 | static int __maybe_unused pch_gpio_suspend(struct device *dev) |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 411 | { |
Chuhong Yuan | a7db285 | 2019-07-23 16:39:24 +0800 | [diff] [blame] | 412 | struct pch_gpio *chip = dev_get_drvdata(dev); |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 413 | unsigned long flags; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 414 | |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 415 | spin_lock_irqsave(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 416 | pch_gpio_save_reg_conf(chip); |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 417 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 418 | |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 419 | return 0; |
| 420 | } |
| 421 | |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 422 | static int __maybe_unused pch_gpio_resume(struct device *dev) |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 423 | { |
Chuhong Yuan | a7db285 | 2019-07-23 16:39:24 +0800 | [diff] [blame] | 424 | struct pch_gpio *chip = dev_get_drvdata(dev); |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 425 | unsigned long flags; |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 426 | |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 427 | spin_lock_irqsave(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 428 | iowrite32(0x01, &chip->reg->reset); |
| 429 | iowrite32(0x00, &chip->reg->reset); |
| 430 | pch_gpio_restore_reg_conf(chip); |
Tomoya MORINAGA | d568a68 | 2011-07-21 09:19:55 +0900 | [diff] [blame] | 431 | spin_unlock_irqrestore(&chip->spinlock, flags); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 432 | |
| 433 | return 0; |
| 434 | } |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 435 | |
| 436 | static SIMPLE_DEV_PM_OPS(pch_gpio_pm_ops, pch_gpio_suspend, pch_gpio_resume); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 437 | |
Jingoo Han | 14f4a88 | 2013-12-03 08:08:45 +0900 | [diff] [blame] | 438 | static const struct pci_device_id pch_gpio_pcidev_id[] = { |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 439 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) }, |
Tomoya MORINAGA | bc786cc | 2011-05-09 19:58:49 +0900 | [diff] [blame] | 440 | { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) }, |
Tomoya MORINAGA | c3520a1 | 2011-07-21 09:19:56 +0900 | [diff] [blame] | 441 | { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) }, |
Tomoya MORINAGA | 868fea0 | 2011-10-28 09:23:32 +0900 | [diff] [blame] | 442 | { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) }, |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 443 | { 0, } |
| 444 | }; |
Axel Lin | 19234cd | 2011-03-11 14:58:30 -0800 | [diff] [blame] | 445 | MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 446 | |
| 447 | static struct pci_driver pch_gpio_driver = { |
| 448 | .name = "pch_gpio", |
| 449 | .id_table = pch_gpio_pcidev_id, |
| 450 | .probe = pch_gpio_probe, |
Andy Shevchenko | 226e6b8 | 2018-11-07 21:19:45 +0200 | [diff] [blame] | 451 | .driver = { |
| 452 | .pm = &pch_gpio_pm_ops, |
| 453 | }, |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 454 | }; |
| 455 | |
Axel Lin | 93baa65 | 2012-04-06 20:13:30 +0800 | [diff] [blame] | 456 | module_pci_driver(pch_gpio_driver); |
Tomoya MORINAGA | 04c17aa8 | 2010-10-27 15:33:21 -0700 | [diff] [blame] | 457 | |
| 458 | MODULE_DESCRIPTION("PCH GPIO PCI Driver"); |
Andy Shevchenko | 9b8bf5b | 2018-11-06 14:11:42 +0200 | [diff] [blame] | 459 | MODULE_LICENSE("GPL v2"); |