blob: 92e127e74813438847a97924e36197d26176d6da [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jamie Iles7779b3452014-02-25 17:01:01 -06002/*
3 * Copyright (c) 2011 Jamie Iles
4 *
Jamie Iles7779b3452014-02-25 17:01:01 -06005 * All enquiries to support@picochip.com
6 */
Jiang Qiue6cb3482016-04-28 17:32:03 +08007#include <linux/acpi.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +00008#include <linux/clk.h>
Jamie Iles7779b3452014-02-25 17:01:01 -06009#include <linux/err.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +000010#include <linux/gpio/driver.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060011#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
16#include <linux/irqdomain.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/of_address.h>
Hoan Trana72b8c42017-02-21 11:32:43 -080020#include <linux/of_device.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060021#include <linux/of_irq.h>
22#include <linux/platform_device.h>
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +080023#include <linux/property.h>
Alan Tull07901a92017-10-11 11:34:44 -050024#include <linux/reset.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060025#include <linux/spinlock.h>
Weike Chen3d2613c2014-09-17 09:18:39 -070026#include <linux/platform_data/gpio-dwapb.h>
27#include <linux/slab.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060028
Jiang Qiue6cb3482016-04-28 17:32:03 +080029#include "gpiolib.h"
Andy Shevchenko77cb9072019-07-30 13:43:36 +030030#include "gpiolib-acpi.h"
Jiang Qiue6cb3482016-04-28 17:32:03 +080031
Jamie Iles7779b3452014-02-25 17:01:01 -060032#define GPIO_SWPORTA_DR 0x00
33#define GPIO_SWPORTA_DDR 0x04
34#define GPIO_SWPORTB_DR 0x0c
35#define GPIO_SWPORTB_DDR 0x10
36#define GPIO_SWPORTC_DR 0x18
37#define GPIO_SWPORTC_DDR 0x1c
38#define GPIO_SWPORTD_DR 0x24
39#define GPIO_SWPORTD_DDR 0x28
40#define GPIO_INTEN 0x30
41#define GPIO_INTMASK 0x34
42#define GPIO_INTTYPE_LEVEL 0x38
43#define GPIO_INT_POLARITY 0x3c
44#define GPIO_INTSTATUS 0x40
Weike Chen5d60d9e2014-09-17 09:18:41 -070045#define GPIO_PORTA_DEBOUNCE 0x48
Jamie Iles7779b3452014-02-25 17:01:01 -060046#define GPIO_PORTA_EOI 0x4c
47#define GPIO_EXT_PORTA 0x50
48#define GPIO_EXT_PORTB 0x54
49#define GPIO_EXT_PORTC 0x58
50#define GPIO_EXT_PORTD 0x5c
51
52#define DWAPB_MAX_PORTS 4
Linus Walleij89f99fe2018-02-08 17:03:58 +010053#define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
54#define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
55#define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
Jamie Iles7779b3452014-02-25 17:01:01 -060056
Hoan Trana72b8c42017-02-21 11:32:43 -080057#define GPIO_REG_OFFSET_V2 1
58
59#define GPIO_INTMASK_V2 0x44
60#define GPIO_INTTYPE_LEVEL_V2 0x34
61#define GPIO_INT_POLARITY_V2 0x38
62#define GPIO_INTSTATUS_V2 0x3c
63#define GPIO_PORTA_EOI_V2 0x40
64
Jamie Iles7779b3452014-02-25 17:01:01 -060065struct dwapb_gpio;
66
Weike Chen1e960db2014-09-17 09:18:42 -070067#ifdef CONFIG_PM_SLEEP
68/* Store GPIO context across system-wide suspend/resume transitions */
69struct dwapb_context {
70 u32 data;
71 u32 dir;
72 u32 ext;
73 u32 int_en;
74 u32 int_mask;
75 u32 int_type;
76 u32 int_pol;
77 u32 int_deb;
Hoan Tran6437c7b2017-09-08 15:41:15 -070078 u32 wake_en;
Weike Chen1e960db2014-09-17 09:18:42 -070079};
80#endif
81
Jamie Iles7779b3452014-02-25 17:01:01 -060082struct dwapb_gpio_port {
Linus Walleij0f4630f2015-12-04 14:02:58 +010083 struct gpio_chip gc;
Jamie Iles7779b3452014-02-25 17:01:01 -060084 bool is_registered;
85 struct dwapb_gpio *gpio;
Weike Chen1e960db2014-09-17 09:18:42 -070086#ifdef CONFIG_PM_SLEEP
87 struct dwapb_context *ctx;
88#endif
89 unsigned int idx;
Jamie Iles7779b3452014-02-25 17:01:01 -060090};
91
92struct dwapb_gpio {
93 struct device *dev;
94 void __iomem *regs;
95 struct dwapb_gpio_port *ports;
96 unsigned int nr_ports;
97 struct irq_domain *domain;
Hoan Trana72b8c42017-02-21 11:32:43 -080098 unsigned int flags;
Alan Tull07901a92017-10-11 11:34:44 -050099 struct reset_control *rst;
Phil Edworthye6bf3772018-03-12 18:30:56 +0000100 struct clk *clk;
Jamie Iles7779b3452014-02-25 17:01:01 -0600101};
102
Hoan Trana72b8c42017-02-21 11:32:43 -0800103static inline u32 gpio_reg_v2_convert(unsigned int offset)
104{
105 switch (offset) {
106 case GPIO_INTMASK:
107 return GPIO_INTMASK_V2;
108 case GPIO_INTTYPE_LEVEL:
109 return GPIO_INTTYPE_LEVEL_V2;
110 case GPIO_INT_POLARITY:
111 return GPIO_INT_POLARITY_V2;
112 case GPIO_INTSTATUS:
113 return GPIO_INTSTATUS_V2;
114 case GPIO_PORTA_EOI:
115 return GPIO_PORTA_EOI_V2;
116 }
117
118 return offset;
119}
120
121static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
122{
123 if (gpio->flags & GPIO_REG_OFFSET_V2)
124 return gpio_reg_v2_convert(offset);
125
126 return offset;
127}
128
Weike Chen67809b92014-09-17 09:18:40 -0700129static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
130{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100131 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700132 void __iomem *reg_base = gpio->regs;
133
Hoan Trana72b8c42017-02-21 11:32:43 -0800134 return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
Weike Chen67809b92014-09-17 09:18:40 -0700135}
136
137static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
138 u32 val)
139{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100140 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700141 void __iomem *reg_base = gpio->regs;
142
Hoan Trana72b8c42017-02-21 11:32:43 -0800143 gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
Weike Chen67809b92014-09-17 09:18:40 -0700144}
145
Jamie Iles7779b3452014-02-25 17:01:01 -0600146static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
147{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100148 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600149 struct dwapb_gpio *gpio = port->gpio;
150
151 return irq_find_mapping(gpio->domain, offset);
152}
153
Linus Walleij62c16232018-02-08 18:00:05 +0100154static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
155{
156 struct dwapb_gpio_port *port;
157 int i;
158
159 for (i = 0; i < gpio->nr_ports; i++) {
160 port = &gpio->ports[i];
161 if (port->idx == offs / 32)
162 return port;
163 }
164
165 return NULL;
166}
167
Jamie Iles7779b3452014-02-25 17:01:01 -0600168static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
169{
Linus Walleij62c16232018-02-08 18:00:05 +0100170 struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
171 struct gpio_chip *gc;
172 u32 pol;
173 int val;
Jamie Iles7779b3452014-02-25 17:01:01 -0600174
Linus Walleij62c16232018-02-08 18:00:05 +0100175 if (!port)
176 return;
177 gc = &port->gc;
178
179 pol = dwapb_read(gpio, GPIO_INT_POLARITY);
180 /* Just read the current value right out of the data register */
181 val = gc->get(gc, offs % 32);
182 if (val)
183 pol &= ~BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600184 else
Linus Walleij62c16232018-02-08 18:00:05 +0100185 pol |= BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600186
Linus Walleij62c16232018-02-08 18:00:05 +0100187 dwapb_write(gpio, GPIO_INT_POLARITY, pol);
Jamie Iles7779b3452014-02-25 17:01:01 -0600188}
189
Weike Chen3d2613c2014-09-17 09:18:39 -0700190static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600191{
Jisheng Zhang5664aa12017-04-13 17:46:39 +0800192 u32 irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
Weike Chen3d2613c2014-09-17 09:18:39 -0700193 u32 ret = irq_status;
Jamie Iles7779b3452014-02-25 17:01:01 -0600194
195 while (irq_status) {
196 int hwirq = fls(irq_status) - 1;
197 int gpio_irq = irq_find_mapping(gpio->domain, hwirq);
198
199 generic_handle_irq(gpio_irq);
200 irq_status &= ~BIT(hwirq);
201
202 if ((irq_get_trigger_type(gpio_irq) & IRQ_TYPE_SENSE_MASK)
203 == IRQ_TYPE_EDGE_BOTH)
204 dwapb_toggle_trigger(gpio, hwirq);
205 }
206
Weike Chen3d2613c2014-09-17 09:18:39 -0700207 return ret;
208}
209
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200210static void dwapb_irq_handler(struct irq_desc *desc)
Weike Chen3d2613c2014-09-17 09:18:39 -0700211{
Jiang Liu476f8b42015-06-04 12:13:15 +0800212 struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700213 struct irq_chip *chip = irq_desc_get_chip(desc);
214
215 dwapb_do_irq(gpio);
216
Jamie Iles7779b3452014-02-25 17:01:01 -0600217 if (chip->irq_eoi)
218 chip->irq_eoi(irq_desc_get_irq_data(desc));
219}
220
221static void dwapb_irq_enable(struct irq_data *d)
222{
223 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
224 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100225 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600226 unsigned long flags;
227 u32 val;
228
Linus Walleij0f4630f2015-12-04 14:02:58 +0100229 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700230 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600231 val |= BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700232 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100233 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600234}
235
236static void dwapb_irq_disable(struct irq_data *d)
237{
238 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
239 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100240 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600241 unsigned long flags;
242 u32 val;
243
Linus Walleij0f4630f2015-12-04 14:02:58 +0100244 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700245 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600246 val &= ~BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700247 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100248 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600249}
250
Linus Walleij57ef0422014-03-14 18:16:20 +0100251static int dwapb_irq_reqres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600252{
253 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
254 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100255 struct gpio_chip *gc = &gpio->ports[0].gc;
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300256 int ret;
Jamie Iles7779b3452014-02-25 17:01:01 -0600257
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300258 ret = gpiochip_lock_as_irq(gc, irqd_to_hwirq(d));
259 if (ret) {
Jamie Iles7779b3452014-02-25 17:01:01 -0600260 dev_err(gpio->dev, "unable to lock HW IRQ %lu for IRQ\n",
261 irqd_to_hwirq(d));
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300262 return ret;
Linus Walleij57ef0422014-03-14 18:16:20 +0100263 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600264 return 0;
265}
266
Linus Walleij57ef0422014-03-14 18:16:20 +0100267static void dwapb_irq_relres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600268{
269 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
270 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100271 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600272
Linus Walleij0f4630f2015-12-04 14:02:58 +0100273 gpiochip_unlock_as_irq(gc, irqd_to_hwirq(d));
Jamie Iles7779b3452014-02-25 17:01:01 -0600274}
275
276static int dwapb_irq_set_type(struct irq_data *d, u32 type)
277{
278 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
279 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100280 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600281 int bit = d->hwirq;
282 unsigned long level, polarity, flags;
283
284 if (type & ~(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
285 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
286 return -EINVAL;
287
Linus Walleij0f4630f2015-12-04 14:02:58 +0100288 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700289 level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
290 polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600291
292 switch (type) {
293 case IRQ_TYPE_EDGE_BOTH:
294 level |= BIT(bit);
295 dwapb_toggle_trigger(gpio, bit);
296 break;
297 case IRQ_TYPE_EDGE_RISING:
298 level |= BIT(bit);
299 polarity |= BIT(bit);
300 break;
301 case IRQ_TYPE_EDGE_FALLING:
302 level |= BIT(bit);
303 polarity &= ~BIT(bit);
304 break;
305 case IRQ_TYPE_LEVEL_HIGH:
306 level &= ~BIT(bit);
307 polarity |= BIT(bit);
308 break;
309 case IRQ_TYPE_LEVEL_LOW:
310 level &= ~BIT(bit);
311 polarity &= ~BIT(bit);
312 break;
313 }
314
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200315 irq_setup_alt_chip(d, type);
316
Weike Chen67809b92014-09-17 09:18:40 -0700317 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
Xiaoguang Chenedadced2017-06-02 07:27:15 +0800318 if (type != IRQ_TYPE_EDGE_BOTH)
319 dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100320 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600321
322 return 0;
323}
324
Hoan Tran6437c7b2017-09-08 15:41:15 -0700325#ifdef CONFIG_PM_SLEEP
326static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
327{
328 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
329 struct dwapb_gpio *gpio = igc->private;
330 struct dwapb_context *ctx = gpio->ports[0].ctx;
331
332 if (enable)
333 ctx->wake_en |= BIT(d->hwirq);
334 else
335 ctx->wake_en &= ~BIT(d->hwirq);
336
337 return 0;
338}
339#endif
340
Weike Chen5d60d9e2014-09-17 09:18:41 -0700341static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
342 unsigned offset, unsigned debounce)
343{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100344 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700345 struct dwapb_gpio *gpio = port->gpio;
346 unsigned long flags, val_deb;
Linus Walleijd97a1b52017-10-20 12:26:51 +0200347 unsigned long mask = BIT(offset);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700348
Linus Walleij0f4630f2015-12-04 14:02:58 +0100349 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700350
351 val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
352 if (debounce)
353 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb | mask);
354 else
355 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb & ~mask);
356
Linus Walleij0f4630f2015-12-04 14:02:58 +0100357 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700358
359 return 0;
360}
361
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300362static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
363 unsigned long config)
364{
365 u32 debounce;
366
367 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
368 return -ENOTSUPP;
369
370 debounce = pinconf_to_config_argument(config);
371 return dwapb_gpio_set_debounce(gc, offset, debounce);
372}
373
Weike Chen3d2613c2014-09-17 09:18:39 -0700374static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
375{
376 u32 worked;
377 struct dwapb_gpio *gpio = dev_id;
378
379 worked = dwapb_do_irq(gpio);
380
381 return worked ? IRQ_HANDLED : IRQ_NONE;
382}
383
Jamie Iles7779b3452014-02-25 17:01:01 -0600384static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700385 struct dwapb_gpio_port *port,
386 struct dwapb_port_property *pp)
Jamie Iles7779b3452014-02-25 17:01:01 -0600387{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100388 struct gpio_chip *gc = &port->gc;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800389 struct fwnode_handle *fwnode = pp->fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700390 struct irq_chip_generic *irq_gc = NULL;
Jamie Iles7779b3452014-02-25 17:01:01 -0600391 unsigned int hwirq, ngpio = gc->ngpio;
392 struct irq_chip_type *ct;
Weike Chen3d2613c2014-09-17 09:18:39 -0700393 int err, i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600394
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800395 gpio->domain = irq_domain_create_linear(fwnode, ngpio,
396 &irq_generic_chip_ops, gpio);
Jamie Iles7779b3452014-02-25 17:01:01 -0600397 if (!gpio->domain)
398 return;
399
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200400 err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2,
Jamie Iles7779b3452014-02-25 17:01:01 -0600401 "gpio-dwapb", handle_level_irq,
402 IRQ_NOREQUEST, 0,
403 IRQ_GC_INIT_NESTED_LOCK);
404 if (err) {
405 dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n");
406 irq_domain_remove(gpio->domain);
407 gpio->domain = NULL;
408 return;
409 }
410
411 irq_gc = irq_get_domain_generic_chip(gpio->domain, 0);
412 if (!irq_gc) {
413 irq_domain_remove(gpio->domain);
414 gpio->domain = NULL;
415 return;
416 }
417
418 irq_gc->reg_base = gpio->regs;
419 irq_gc->private = gpio;
420
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200421 for (i = 0; i < 2; i++) {
422 ct = &irq_gc->chip_types[i];
423 ct->chip.irq_ack = irq_gc_ack_set_bit;
424 ct->chip.irq_mask = irq_gc_mask_set_bit;
425 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
426 ct->chip.irq_set_type = dwapb_irq_set_type;
427 ct->chip.irq_enable = dwapb_irq_enable;
428 ct->chip.irq_disable = dwapb_irq_disable;
429 ct->chip.irq_request_resources = dwapb_irq_reqres;
430 ct->chip.irq_release_resources = dwapb_irq_relres;
Hoan Tran6437c7b2017-09-08 15:41:15 -0700431#ifdef CONFIG_PM_SLEEP
432 ct->chip.irq_set_wake = dwapb_irq_set_wake;
433#endif
Hoan Trana72b8c42017-02-21 11:32:43 -0800434 ct->regs.ack = gpio_reg_convert(gpio, GPIO_PORTA_EOI);
435 ct->regs.mask = gpio_reg_convert(gpio, GPIO_INTMASK);
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200436 ct->type = IRQ_TYPE_LEVEL_MASK;
437 }
438
439 irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
440 irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
441 irq_gc->chip_types[1].handler = handle_edge_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600442
Weike Chen3d2613c2014-09-17 09:18:39 -0700443 if (!pp->irq_shared) {
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100444 int i;
445
446 for (i = 0; i < pp->ngpio; i++) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100447 if (pp->irq[i] >= 0)
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100448 irq_set_chained_handler_and_data(pp->irq[i],
449 dwapb_irq_handler, gpio);
450 }
Weike Chen3d2613c2014-09-17 09:18:39 -0700451 } else {
452 /*
453 * Request a shared IRQ since where MFD would have devices
454 * using the same irq pin
455 */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100456 err = devm_request_irq(gpio->dev, pp->irq[0],
Weike Chen3d2613c2014-09-17 09:18:39 -0700457 dwapb_irq_handler_mfd,
458 IRQF_SHARED, "gpio-dwapb-mfd", gpio);
459 if (err) {
460 dev_err(gpio->dev, "error requesting IRQ\n");
461 irq_domain_remove(gpio->domain);
462 gpio->domain = NULL;
463 return;
464 }
465 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600466
467 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
468 irq_create_mapping(gpio->domain, hwirq);
469
Linus Walleij0f4630f2015-12-04 14:02:58 +0100470 port->gc.to_irq = dwapb_gpio_to_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600471}
472
473static void dwapb_irq_teardown(struct dwapb_gpio *gpio)
474{
475 struct dwapb_gpio_port *port = &gpio->ports[0];
Linus Walleij0f4630f2015-12-04 14:02:58 +0100476 struct gpio_chip *gc = &port->gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600477 unsigned int ngpio = gc->ngpio;
478 irq_hw_number_t hwirq;
479
480 if (!gpio->domain)
481 return;
482
483 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
484 irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq));
485
486 irq_domain_remove(gpio->domain);
487 gpio->domain = NULL;
488}
489
490static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700491 struct dwapb_port_property *pp,
Jamie Iles7779b3452014-02-25 17:01:01 -0600492 unsigned int offs)
493{
494 struct dwapb_gpio_port *port;
Jamie Iles7779b3452014-02-25 17:01:01 -0600495 void __iomem *dat, *set, *dirout;
496 int err;
497
Jamie Iles7779b3452014-02-25 17:01:01 -0600498 port = &gpio->ports[offs];
499 port->gpio = gpio;
Weike Chen1e960db2014-09-17 09:18:42 -0700500 port->idx = pp->idx;
501
502#ifdef CONFIG_PM_SLEEP
503 port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
504 if (!port->ctx)
505 return -ENOMEM;
506#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600507
Linus Walleij89f99fe2018-02-08 17:03:58 +0100508 dat = gpio->regs + GPIO_EXT_PORTA + (pp->idx * GPIO_EXT_PORT_STRIDE);
509 set = gpio->regs + GPIO_SWPORTA_DR + (pp->idx * GPIO_SWPORT_DR_STRIDE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600510 dirout = gpio->regs + GPIO_SWPORTA_DDR +
Linus Walleij89f99fe2018-02-08 17:03:58 +0100511 (pp->idx * GPIO_SWPORT_DDR_STRIDE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600512
Linus Walleij62c16232018-02-08 18:00:05 +0100513 /* This registers 32 GPIO lines per port */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100514 err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
Linus Walleijd97a1b52017-10-20 12:26:51 +0200515 NULL, 0);
Jamie Iles7779b3452014-02-25 17:01:01 -0600516 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800517 dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
518 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600519 return err;
520 }
521
Weike Chen3d2613c2014-09-17 09:18:39 -0700522#ifdef CONFIG_OF_GPIO
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800523 port->gc.of_node = to_of_node(pp->fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700524#endif
Linus Walleij0f4630f2015-12-04 14:02:58 +0100525 port->gc.ngpio = pp->ngpio;
526 port->gc.base = pp->gpio_base;
Jamie Iles7779b3452014-02-25 17:01:01 -0600527
Weike Chen5d60d9e2014-09-17 09:18:41 -0700528 /* Only port A support debounce */
529 if (pp->idx == 0)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300530 port->gc.set_config = dwapb_gpio_set_config;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700531
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100532 if (pp->has_irq)
Weike Chen3d2613c2014-09-17 09:18:39 -0700533 dwapb_configure_irqs(gpio, port, pp);
Jamie Iles7779b3452014-02-25 17:01:01 -0600534
Linus Walleij0f4630f2015-12-04 14:02:58 +0100535 err = gpiochip_add_data(&port->gc, port);
Jamie Iles7779b3452014-02-25 17:01:01 -0600536 if (err)
Jiang Qiue8159182016-04-28 17:32:01 +0800537 dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
538 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600539 else
540 port->is_registered = true;
541
Jiang Qiue6cb3482016-04-28 17:32:03 +0800542 /* Add GPIO-signaled ACPI event support */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100543 if (pp->has_irq)
Jiang Qiue6cb3482016-04-28 17:32:03 +0800544 acpi_gpiochip_request_interrupts(&port->gc);
545
Jamie Iles7779b3452014-02-25 17:01:01 -0600546 return err;
547}
548
549static void dwapb_gpio_unregister(struct dwapb_gpio *gpio)
550{
551 unsigned int m;
552
553 for (m = 0; m < gpio->nr_ports; ++m)
554 if (gpio->ports[m].is_registered)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100555 gpiochip_remove(&gpio->ports[m].gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600556}
557
Weike Chen3d2613c2014-09-17 09:18:39 -0700558static struct dwapb_platform_data *
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800559dwapb_gpio_get_pdata(struct device *dev)
Weike Chen3d2613c2014-09-17 09:18:39 -0700560{
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800561 struct fwnode_handle *fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700562 struct dwapb_platform_data *pdata;
563 struct dwapb_port_property *pp;
564 int nports;
Phil Edworthyda069d52018-05-23 09:52:44 +0100565 int i, j;
Weike Chen3d2613c2014-09-17 09:18:39 -0700566
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800567 nports = device_get_child_node_count(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700568 if (nports == 0)
569 return ERR_PTR(-ENODEV);
570
Axel Linda9df932014-12-28 15:23:14 +0800571 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Weike Chen3d2613c2014-09-17 09:18:39 -0700572 if (!pdata)
573 return ERR_PTR(-ENOMEM);
574
Axel Linda9df932014-12-28 15:23:14 +0800575 pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
576 if (!pdata->properties)
Weike Chen3d2613c2014-09-17 09:18:39 -0700577 return ERR_PTR(-ENOMEM);
Weike Chen3d2613c2014-09-17 09:18:39 -0700578
579 pdata->nports = nports;
580
581 i = 0;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800582 device_for_each_child_node(dev, fwnode) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100583 struct device_node *np = NULL;
584
Weike Chen3d2613c2014-09-17 09:18:39 -0700585 pp = &pdata->properties[i++];
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800586 pp->fwnode = fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700587
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800588 if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
Weike Chen3d2613c2014-09-17 09:18:39 -0700589 pp->idx >= DWAPB_MAX_PORTS) {
Jiang Qiue8159182016-04-28 17:32:01 +0800590 dev_err(dev,
591 "missing/invalid port index for port%d\n", i);
Wei Yongjunbfab7c82016-07-10 02:17:36 +0000592 fwnode_handle_put(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700593 return ERR_PTR(-EINVAL);
594 }
595
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800596 if (fwnode_property_read_u32(fwnode, "snps,nr-gpios",
Weike Chen3d2613c2014-09-17 09:18:39 -0700597 &pp->ngpio)) {
Jiang Qiue8159182016-04-28 17:32:01 +0800598 dev_info(dev,
599 "failed to get number of gpios for port%d\n",
600 i);
Weike Chen3d2613c2014-09-17 09:18:39 -0700601 pp->ngpio = 32;
602 }
603
Phil Edworthyda069d52018-05-23 09:52:44 +0100604 pp->irq_shared = false;
605 pp->gpio_base = -1;
606
Weike Chen3d2613c2014-09-17 09:18:39 -0700607 /*
608 * Only port A can provide interrupts in all configurations of
609 * the IP.
610 */
Phil Edworthyda069d52018-05-23 09:52:44 +0100611 if (pp->idx != 0)
612 continue;
613
614 if (dev->of_node && fwnode_property_read_bool(fwnode,
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800615 "interrupt-controller")) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100616 np = to_of_node(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700617 }
618
Phil Edworthyda069d52018-05-23 09:52:44 +0100619 for (j = 0; j < pp->ngpio; j++) {
620 pp->irq[j] = -ENXIO;
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100621
Phil Edworthyda069d52018-05-23 09:52:44 +0100622 if (np)
623 pp->irq[j] = of_irq_get(np, j);
624 else if (has_acpi_companion(dev))
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100625 pp->irq[j] = platform_get_irq(to_platform_device(dev), j);
Phil Edworthyda069d52018-05-23 09:52:44 +0100626
627 if (pp->irq[j] >= 0)
628 pp->has_irq = true;
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100629 }
Jiang Qiue6cb3482016-04-28 17:32:03 +0800630
Phil Edworthyda069d52018-05-23 09:52:44 +0100631 if (!pp->has_irq)
632 dev_warn(dev, "no irq for port%d\n", pp->idx);
Weike Chen3d2613c2014-09-17 09:18:39 -0700633 }
634
635 return pdata;
636}
637
Hoan Trana72b8c42017-02-21 11:32:43 -0800638static const struct of_device_id dwapb_of_match[] = {
639 { .compatible = "snps,dw-apb-gpio", .data = (void *)0},
640 { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
641 { /* Sentinel */ }
642};
643MODULE_DEVICE_TABLE(of, dwapb_of_match);
644
645static const struct acpi_device_id dwapb_acpi_match[] = {
646 {"HISI0181", 0},
647 {"APMC0D07", 0},
648 {"APMC0D81", GPIO_REG_OFFSET_V2},
649 { }
650};
651MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
652
Jamie Iles7779b3452014-02-25 17:01:01 -0600653static int dwapb_gpio_probe(struct platform_device *pdev)
654{
Weike Chen3d2613c2014-09-17 09:18:39 -0700655 unsigned int i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600656 struct dwapb_gpio *gpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600657 int err;
Weike Chen3d2613c2014-09-17 09:18:39 -0700658 struct device *dev = &pdev->dev;
659 struct dwapb_platform_data *pdata = dev_get_platdata(dev);
Jamie Iles7779b3452014-02-25 17:01:01 -0600660
Axel Linda9df932014-12-28 15:23:14 +0800661 if (!pdata) {
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800662 pdata = dwapb_gpio_get_pdata(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700663 if (IS_ERR(pdata))
664 return PTR_ERR(pdata);
665 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600666
Axel Linda9df932014-12-28 15:23:14 +0800667 if (!pdata->nports)
668 return -ENODEV;
Weike Chen3d2613c2014-09-17 09:18:39 -0700669
670 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800671 if (!gpio)
672 return -ENOMEM;
673
Weike Chen3d2613c2014-09-17 09:18:39 -0700674 gpio->dev = &pdev->dev;
675 gpio->nr_ports = pdata->nports;
676
Alan Tull07901a92017-10-11 11:34:44 -0500677 gpio->rst = devm_reset_control_get_optional_shared(dev, NULL);
678 if (IS_ERR(gpio->rst))
679 return PTR_ERR(gpio->rst);
680
681 reset_control_deassert(gpio->rst);
682
Weike Chen3d2613c2014-09-17 09:18:39 -0700683 gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
Jamie Iles7779b3452014-02-25 17:01:01 -0600684 sizeof(*gpio->ports), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800685 if (!gpio->ports)
686 return -ENOMEM;
Jamie Iles7779b3452014-02-25 17:01:01 -0600687
Enrico Weigelt, metux IT consult2a7194e2019-03-11 19:54:47 +0100688 gpio->regs = devm_platform_ioremap_resource(pdev, 0);
Axel Linda9df932014-12-28 15:23:14 +0800689 if (IS_ERR(gpio->regs))
690 return PTR_ERR(gpio->regs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600691
Phil Edworthye6bf3772018-03-12 18:30:56 +0000692 /* Optional bus clock */
693 gpio->clk = devm_clk_get(&pdev->dev, "bus");
694 if (!IS_ERR(gpio->clk)) {
695 err = clk_prepare_enable(gpio->clk);
696 if (err) {
697 dev_info(&pdev->dev, "Cannot enable clock\n");
698 return err;
699 }
700 }
701
Hoan Trana72b8c42017-02-21 11:32:43 -0800702 gpio->flags = 0;
703 if (dev->of_node) {
Thierry Reding7114b7b2018-04-30 09:38:09 +0200704 gpio->flags = (uintptr_t)of_device_get_match_data(dev);
Hoan Trana72b8c42017-02-21 11:32:43 -0800705 } else if (has_acpi_companion(dev)) {
706 const struct acpi_device_id *acpi_id;
707
708 acpi_id = acpi_match_device(dwapb_acpi_match, dev);
709 if (acpi_id) {
710 if (acpi_id->driver_data)
711 gpio->flags = acpi_id->driver_data;
712 }
713 }
714
Weike Chen3d2613c2014-09-17 09:18:39 -0700715 for (i = 0; i < gpio->nr_ports; i++) {
716 err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
Jamie Iles7779b3452014-02-25 17:01:01 -0600717 if (err)
718 goto out_unregister;
719 }
720 platform_set_drvdata(pdev, gpio);
721
Axel Linda9df932014-12-28 15:23:14 +0800722 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600723
724out_unregister:
725 dwapb_gpio_unregister(gpio);
726 dwapb_irq_teardown(gpio);
Alexey Khoroshilova618cf42018-08-28 23:40:26 +0300727 clk_disable_unprepare(gpio->clk);
Jamie Iles7779b3452014-02-25 17:01:01 -0600728
Jamie Iles7779b3452014-02-25 17:01:01 -0600729 return err;
730}
731
732static int dwapb_gpio_remove(struct platform_device *pdev)
733{
734 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
735
736 dwapb_gpio_unregister(gpio);
737 dwapb_irq_teardown(gpio);
Alan Tull07901a92017-10-11 11:34:44 -0500738 reset_control_assert(gpio->rst);
Phil Edworthye6bf3772018-03-12 18:30:56 +0000739 clk_disable_unprepare(gpio->clk);
Jamie Iles7779b3452014-02-25 17:01:01 -0600740
741 return 0;
742}
743
Weike Chen1e960db2014-09-17 09:18:42 -0700744#ifdef CONFIG_PM_SLEEP
745static int dwapb_gpio_suspend(struct device *dev)
746{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200747 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100748 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700749 unsigned long flags;
750 int i;
751
Linus Walleij0f4630f2015-12-04 14:02:58 +0100752 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700753 for (i = 0; i < gpio->nr_ports; i++) {
754 unsigned int offset;
755 unsigned int idx = gpio->ports[i].idx;
756 struct dwapb_context *ctx = gpio->ports[i].ctx;
757
Linus Walleij58a3b922014-09-24 13:30:24 +0200758 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700759
Linus Walleij89f99fe2018-02-08 17:03:58 +0100760 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700761 ctx->dir = dwapb_read(gpio, offset);
762
Linus Walleij89f99fe2018-02-08 17:03:58 +0100763 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700764 ctx->data = dwapb_read(gpio, offset);
765
Linus Walleij89f99fe2018-02-08 17:03:58 +0100766 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700767 ctx->ext = dwapb_read(gpio, offset);
768
769 /* Only port A can provide interrupts */
770 if (idx == 0) {
771 ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
772 ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
773 ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
774 ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
775 ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
776
777 /* Mask out interrupts */
Hoan Tran6437c7b2017-09-08 15:41:15 -0700778 dwapb_write(gpio, GPIO_INTMASK,
779 0xffffffff & ~ctx->wake_en);
Weike Chen1e960db2014-09-17 09:18:42 -0700780 }
781 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100782 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700783
Phil Edworthye6bf3772018-03-12 18:30:56 +0000784 clk_disable_unprepare(gpio->clk);
785
Weike Chen1e960db2014-09-17 09:18:42 -0700786 return 0;
787}
788
789static int dwapb_gpio_resume(struct device *dev)
790{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200791 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100792 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700793 unsigned long flags;
794 int i;
795
Phil Edworthye6bf3772018-03-12 18:30:56 +0000796 if (!IS_ERR(gpio->clk))
797 clk_prepare_enable(gpio->clk);
798
Linus Walleij0f4630f2015-12-04 14:02:58 +0100799 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700800 for (i = 0; i < gpio->nr_ports; i++) {
801 unsigned int offset;
802 unsigned int idx = gpio->ports[i].idx;
803 struct dwapb_context *ctx = gpio->ports[i].ctx;
804
Linus Walleij58a3b922014-09-24 13:30:24 +0200805 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700806
Linus Walleij89f99fe2018-02-08 17:03:58 +0100807 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700808 dwapb_write(gpio, offset, ctx->data);
809
Linus Walleij89f99fe2018-02-08 17:03:58 +0100810 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700811 dwapb_write(gpio, offset, ctx->dir);
812
Linus Walleij89f99fe2018-02-08 17:03:58 +0100813 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700814 dwapb_write(gpio, offset, ctx->ext);
815
816 /* Only port A can provide interrupts */
817 if (idx == 0) {
818 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
819 dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
820 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
821 dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
822 dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
823
824 /* Clear out spurious interrupts */
825 dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
826 }
827 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100828 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700829
830 return 0;
831}
832#endif
833
834static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
835 dwapb_gpio_resume);
836
Jamie Iles7779b3452014-02-25 17:01:01 -0600837static struct platform_driver dwapb_gpio_driver = {
838 .driver = {
839 .name = "gpio-dwapb",
Weike Chen1e960db2014-09-17 09:18:42 -0700840 .pm = &dwapb_gpio_pm_ops,
Jamie Iles7779b3452014-02-25 17:01:01 -0600841 .of_match_table = of_match_ptr(dwapb_of_match),
Jiang Qiue6cb3482016-04-28 17:32:03 +0800842 .acpi_match_table = ACPI_PTR(dwapb_acpi_match),
Jamie Iles7779b3452014-02-25 17:01:01 -0600843 },
844 .probe = dwapb_gpio_probe,
845 .remove = dwapb_gpio_remove,
846};
847
848module_platform_driver(dwapb_gpio_driver);
849
850MODULE_LICENSE("GPL");
851MODULE_AUTHOR("Jamie Iles");
852MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");