blob: 896f3368a19487e7e5f23debe4d54e6e56a02f5e [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07002/*
3 * GPMC support functions
4 *
5 * Copyright (C) 2005-2006 Nokia Corporation
6 *
7 * Author: Juha Yrjola
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 */
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053012#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070013#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030017#include <linux/ioport.h>
18#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010019#include <linux/io.h>
Roger Quadrosd2d00862016-03-07 12:18:43 +020020#include <linux/gpio/driver.h>
Linus Walleija0752e92018-12-17 14:11:08 +010021#include <linux/gpio/consumer.h> /* GPIO descriptor enum */
Linus Walleij5923ea62019-04-26 14:40:18 +020022#include <linux/gpio/machine.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053023#include <linux/interrupt.h>
Roger Quadros384258f2015-07-30 14:49:23 +030024#include <linux/irqdomain.h>
Afzal Mohammedda496872012-09-23 17:28:25 -060025#include <linux/platform_device.h>
Daniel Mackbc6b1e72012-12-14 11:36:44 +010026#include <linux/of.h>
Jon Huntercdd69282013-02-08 16:46:13 -060027#include <linux/of_address.h>
Daniel Mackbc6b1e72012-12-14 11:36:44 +010028#include <linux/of_device.h>
Robert ABELb1dc1ca2015-02-27 16:56:49 +010029#include <linux/of_platform.h>
Tony Lindgrene639cd52014-11-20 12:11:25 -080030#include <linux/omap-gpmc.h>
avinash philipb3f55252013-06-12 16:30:56 +053031#include <linux/pm_runtime.h>
Krzysztof Kozlowski07852c32020-07-24 09:40:12 +020032#include <linux/sizes.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070033
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053034#include <linux/platform_data/mtd-nand-omap2.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070035
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070036#include <asm/mach-types.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070037
Afzal Mohammed4be48fd2012-09-23 17:28:24 -060038#define DEVICE_NAME "omap-gpmc"
39
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030040/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070041#define GPMC_REVISION 0x00
42#define GPMC_SYSCONFIG 0x10
43#define GPMC_SYSSTATUS 0x14
44#define GPMC_IRQSTATUS 0x18
45#define GPMC_IRQENABLE 0x1c
46#define GPMC_TIMEOUT_CONTROL 0x40
47#define GPMC_ERR_ADDRESS 0x44
48#define GPMC_ERR_TYPE 0x48
49#define GPMC_CONFIG 0x50
50#define GPMC_STATUS 0x54
51#define GPMC_PREFETCH_CONFIG1 0x1e0
52#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053053#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070054#define GPMC_PREFETCH_STATUS 0x1f0
55#define GPMC_ECC_CONFIG 0x1f4
56#define GPMC_ECC_CONTROL 0x1f8
57#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000058#define GPMC_ECC1_RESULT 0x200
Ivan Djelic8d602cf2012-04-26 14:17:49 +020059#define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053060#define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
61#define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
62#define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
pekon gupta27c9fd62014-05-19 13:24:39 +053063#define GPMC_ECC_BCH_RESULT_4 0x300 /* not available on OMAP2 */
64#define GPMC_ECC_BCH_RESULT_5 0x304 /* not available on OMAP2 */
65#define GPMC_ECC_BCH_RESULT_6 0x308 /* not available on OMAP2 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070066
Yegor Yefremov2c65e742012-05-09 08:32:49 -070067/* GPMC ECC control settings */
68#define GPMC_ECC_CTRL_ECCCLEAR 0x100
69#define GPMC_ECC_CTRL_ECCDISABLE 0x000
70#define GPMC_ECC_CTRL_ECCREG1 0x001
71#define GPMC_ECC_CTRL_ECCREG2 0x002
72#define GPMC_ECC_CTRL_ECCREG3 0x003
73#define GPMC_ECC_CTRL_ECCREG4 0x004
74#define GPMC_ECC_CTRL_ECCREG5 0x005
75#define GPMC_ECC_CTRL_ECCREG6 0x006
76#define GPMC_ECC_CTRL_ECCREG7 0x007
77#define GPMC_ECC_CTRL_ECCREG8 0x008
78#define GPMC_ECC_CTRL_ECCREG9 0x009
79
Roger Quadrose378d222014-08-29 19:11:52 +030080#define GPMC_CONFIG_LIMITEDADDRESS BIT(1)
81
Roger Quadros512d73d2015-08-05 13:34:50 +030082#define GPMC_STATUS_EMPTYWRITEBUFFERSTATUS BIT(0)
83
Afzal Mohammed559d94b2012-05-28 17:51:37 +053084#define GPMC_CONFIG2_CSEXTRADELAY BIT(7)
85#define GPMC_CONFIG3_ADVEXTRADELAY BIT(7)
86#define GPMC_CONFIG4_OEEXTRADELAY BIT(7)
87#define GPMC_CONFIG4_WEEXTRADELAY BIT(23)
88#define GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN BIT(6)
89#define GPMC_CONFIG6_CYCLE2CYCLESAMECSEN BIT(7)
90
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000091#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070092#define GPMC_CS_SIZE 0x30
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053093#define GPMC_BCH_SIZE 0x10
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070094
Roger Quadrosbdd7e032015-07-09 17:31:45 +030095/*
96 * The first 1MB of GPMC address space is typically mapped to
97 * the internal ROM. Never allocate the first page, to
98 * facilitate bug detection; even if we didn't boot from ROM.
99 * As GPMC minimum partition size is 16MB we can only start from
100 * there.
101 */
102#define GPMC_MEM_START 0x1000000
Imre Deakf37e4582006-09-25 12:41:33 +0300103#define GPMC_MEM_END 0x3FFFFFFF
Imre Deakf37e4582006-09-25 12:41:33 +0300104
105#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
106#define GPMC_SECTION_SHIFT 28 /* 128 MB */
107
vimal singh59e9c5a2009-07-13 16:26:24 +0530108#define CS_NUM_SHIFT 24
109#define ENABLE_PREFETCH (0x1 << 7)
110#define DMA_MPU_MODE 2
111
Afzal Mohammedda496872012-09-23 17:28:25 -0600112#define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
113#define GPMC_REVISION_MINOR(l) (l & 0xf)
114
115#define GPMC_HAS_WR_ACCESS 0x1
116#define GPMC_HAS_WR_DATA_MUX_BUS 0x2
Jon Hunteraa8d4762013-02-21 15:25:23 -0600117#define GPMC_HAS_MUX_AAD 0x4
Afzal Mohammedda496872012-09-23 17:28:25 -0600118
Jon Hunter9f833152013-02-20 15:53:38 -0600119#define GPMC_NR_WAITPINS 4
120
Tony Lindgrene639cd52014-11-20 12:11:25 -0800121#define GPMC_CS_CONFIG1 0x00
122#define GPMC_CS_CONFIG2 0x04
123#define GPMC_CS_CONFIG3 0x08
124#define GPMC_CS_CONFIG4 0x0c
125#define GPMC_CS_CONFIG5 0x10
126#define GPMC_CS_CONFIG6 0x14
127#define GPMC_CS_CONFIG7 0x18
128#define GPMC_CS_NAND_COMMAND 0x1c
129#define GPMC_CS_NAND_ADDRESS 0x20
130#define GPMC_CS_NAND_DATA 0x24
131
132/* Control Commands */
133#define GPMC_CONFIG_RDY_BSY 0x00000001
134#define GPMC_CONFIG_DEV_SIZE 0x00000002
135#define GPMC_CONFIG_DEV_TYPE 0x00000003
Tony Lindgrene639cd52014-11-20 12:11:25 -0800136
137#define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31)
138#define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30)
139#define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29)
140#define GPMC_CONFIG1_READTYPE_SYNC (1 << 29)
141#define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
142#define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27)
143#define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27)
144#define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
Robert ABEL4b613e92015-02-27 16:56:55 +0100145/** CLKACTIVATIONTIME Max Ticks */
146#define GPMC_CONFIG1_CLKACTIVATIONTIME_MAX 2
Tony Lindgrene639cd52014-11-20 12:11:25 -0800147#define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23)
Robert ABEL4b613e92015-02-27 16:56:55 +0100148/** ATTACHEDDEVICEPAGELENGTH Max Value */
149#define GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX 2
Tony Lindgrene639cd52014-11-20 12:11:25 -0800150#define GPMC_CONFIG1_WAIT_READ_MON (1 << 22)
151#define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21)
Robert ABEL2e676902015-02-27 16:56:53 +0100152#define GPMC_CONFIG1_WAIT_MON_TIME(val) ((val & 3) << 18)
153/** WAITMONITORINGTIME Max Ticks */
154#define GPMC_CONFIG1_WAITMONITORINGTIME_MAX 2
Tony Lindgrene639cd52014-11-20 12:11:25 -0800155#define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16)
156#define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12)
157#define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1)
Robert ABEL4b613e92015-02-27 16:56:55 +0100158/** DEVICESIZE Max Value */
159#define GPMC_CONFIG1_DEVICESIZE_MAX 1
Tony Lindgrene639cd52014-11-20 12:11:25 -0800160#define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10)
161#define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0)
162#define GPMC_CONFIG1_MUXTYPE(val) ((val & 3) << 8)
163#define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4)
164#define GPMC_CONFIG1_FCLK_DIV(val) (val & 3)
165#define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1))
166#define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2))
167#define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3))
168#define GPMC_CONFIG7_CSVALID (1 << 6)
169
Semen Protsenko9c4f7572015-01-24 22:28:38 +0200170#define GPMC_CONFIG7_BASEADDRESS_MASK 0x3f
171#define GPMC_CONFIG7_CSVALID_MASK BIT(6)
172#define GPMC_CONFIG7_MASKADDRESS_OFFSET 8
173#define GPMC_CONFIG7_MASKADDRESS_MASK (0xf << GPMC_CONFIG7_MASKADDRESS_OFFSET)
174/* All CONFIG7 bits except reserved bits */
175#define GPMC_CONFIG7_MASK (GPMC_CONFIG7_BASEADDRESS_MASK | \
176 GPMC_CONFIG7_CSVALID_MASK | \
177 GPMC_CONFIG7_MASKADDRESS_MASK)
178
Tony Lindgrene639cd52014-11-20 12:11:25 -0800179#define GPMC_DEVICETYPE_NOR 0
180#define GPMC_DEVICETYPE_NAND 2
181#define GPMC_CONFIG_WRITEPROTECT 0x00000010
182#define WR_RD_PIN_MONITORING 0x00600000
183
Tony Lindgrene639cd52014-11-20 12:11:25 -0800184/* ECC commands */
185#define GPMC_ECC_READ 0 /* Reset Hardware ECC for read */
186#define GPMC_ECC_WRITE 1 /* Reset Hardware ECC for write */
187#define GPMC_ECC_READSYN 2 /* Reset before syndrom is read back */
188
Roger Quadrosb2bac252016-02-19 11:01:02 +0200189#define GPMC_NR_NAND_IRQS 2 /* number of NAND specific IRQs */
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700190
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100191enum gpmc_clk_domain {
192 GPMC_CD_FCLK,
193 GPMC_CD_CLK
194};
195
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800196struct gpmc_cs_data {
197 const char *name;
198
199#define GPMC_CS_RESERVED (1 << 0)
200 u32 flags;
201
202 struct resource mem;
203};
204
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530205/* Structure to save gpmc cs context */
206struct gpmc_cs_config {
207 u32 config1;
208 u32 config2;
209 u32 config3;
210 u32 config4;
211 u32 config5;
212 u32 config6;
213 u32 config7;
214 int is_valid;
215};
216
217/*
218 * Structure to save/restore gpmc context
219 * to support core off on OMAP3
220 */
221struct omap3_gpmc_regs {
222 u32 sysconfig;
223 u32 irqenable;
224 u32 timeout_ctrl;
225 u32 config;
226 u32 prefetch_config1;
227 u32 prefetch_config2;
228 u32 prefetch_control;
229 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
230};
231
Roger Quadros384258f2015-07-30 14:49:23 +0300232struct gpmc_device {
233 struct device *dev;
234 int irq;
235 struct irq_chip irq_chip;
Roger Quadrosd2d00862016-03-07 12:18:43 +0200236 struct gpio_chip gpio_chip;
Roger Quadrosb2bac252016-02-19 11:01:02 +0200237 int nirqs;
Roger Quadros384258f2015-07-30 14:49:23 +0300238};
239
240static struct irq_domain *gpmc_irq_domain;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700241
Imre Deakf37e4582006-09-25 12:41:33 +0300242static struct resource gpmc_mem_root;
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800243static struct gpmc_cs_data gpmc_cs[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -0700244static DEFINE_SPINLOCK(gpmc_mem_lock);
Jon Hunter6797b4f2013-02-01 10:38:45 -0600245/* Define chip-selects as reserved by default until probe completes */
Gupta Pekonf34f3712013-05-31 17:31:30 +0530246static unsigned int gpmc_cs_num = GPMC_CS_NUM;
Jon Hunter9f833152013-02-20 15:53:38 -0600247static unsigned int gpmc_nr_waitpins;
Afzal Mohammedda496872012-09-23 17:28:25 -0600248static resource_size_t phys_base, mem_size;
249static unsigned gpmc_capability;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300250static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700251
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300252static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700253
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530254static irqreturn_t gpmc_handle_irq(int irq, void *dev);
255
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700256static void gpmc_write_reg(int idx, u32 val)
257{
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300258 writel_relaxed(val, gpmc_base + idx);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700259}
260
261static u32 gpmc_read_reg(int idx)
262{
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300263 return readl_relaxed(gpmc_base + idx);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700264}
265
266void gpmc_cs_write_reg(int cs, int idx, u32 val)
267{
268 void __iomem *reg_addr;
269
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000270 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300271 writel_relaxed(val, reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700272}
273
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300274static u32 gpmc_cs_read_reg(int cs, int idx)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700275{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300276 void __iomem *reg_addr;
277
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000278 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300279 return readl_relaxed(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700280}
281
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300282/* TODO: Add support for gpmc_fck to clock framework and use it */
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300283static unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700284{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300285 unsigned long rate = clk_get_rate(gpmc_l3_clk);
286
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300287 rate /= 1000;
288 rate = 1000000000 / rate; /* In picoseconds */
289
290 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700291}
292
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100293/**
294 * gpmc_get_clk_period - get period of selected clock domain in ps
295 * @cs Chip Select Region.
296 * @cd Clock Domain.
297 *
298 * GPMC_CS_CONFIG1 GPMCFCLKDIVIDER for cs has to be setup
299 * prior to calling this function with GPMC_CD_CLK.
300 */
301static unsigned long gpmc_get_clk_period(int cs, enum gpmc_clk_domain cd)
302{
303
304 unsigned long tick_ps = gpmc_get_fclk_period();
305 u32 l;
306 int div;
307
308 switch (cd) {
309 case GPMC_CD_CLK:
310 /* get current clk divider */
311 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
312 div = (l & 0x03) + 1;
313 /* get GPMC_CLK period */
314 tick_ps *= div;
315 break;
316 case GPMC_CD_FCLK:
317 /* FALL-THROUGH */
318 default:
319 break;
320 }
321
322 return tick_ps;
323
324}
325
326static unsigned int gpmc_ns_to_clk_ticks(unsigned int time_ns, int cs,
327 enum gpmc_clk_domain cd)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700328{
329 unsigned long tick_ps;
330
331 /* Calculate in picosecs to yield more exact results */
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100332 tick_ps = gpmc_get_clk_period(cs, cd);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700333
334 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
335}
336
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100337static unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
338{
339 return gpmc_ns_to_clk_ticks(time_ns, /* any CS */ 0, GPMC_CD_FCLK);
340}
341
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300342static unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
Adrian Huntera3551f52010-12-09 10:48:27 +0200343{
344 unsigned long tick_ps;
345
346 /* Calculate in picosecs to yield more exact results */
347 tick_ps = gpmc_get_fclk_period();
348
349 return (time_ps + tick_ps - 1) / tick_ps;
350}
351
Baoyou Xie3950fff2016-08-28 13:28:15 +0800352static unsigned int gpmc_clk_ticks_to_ns(unsigned int ticks, int cs,
353 enum gpmc_clk_domain cd)
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100354{
355 return ticks * gpmc_get_clk_period(cs, cd) / 1000;
356}
357
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300358unsigned int gpmc_ticks_to_ns(unsigned int ticks)
359{
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100360 return gpmc_clk_ticks_to_ns(ticks, /* any CS */ 0, GPMC_CD_FCLK);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300361}
362
Afzal Mohammed246da262012-08-02 20:02:10 +0530363static unsigned int gpmc_ticks_to_ps(unsigned int ticks)
364{
365 return ticks * gpmc_get_fclk_period();
366}
367
368static unsigned int gpmc_round_ps_to_ticks(unsigned int time_ps)
369{
370 unsigned long ticks = gpmc_ps_to_ticks(time_ps);
371
372 return ticks * gpmc_get_fclk_period();
373}
374
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530375static inline void gpmc_cs_modify_reg(int cs, int reg, u32 mask, bool value)
376{
377 u32 l;
378
379 l = gpmc_cs_read_reg(cs, reg);
380 if (value)
381 l |= mask;
382 else
383 l &= ~mask;
384 gpmc_cs_write_reg(cs, reg, l);
385}
386
387static void gpmc_cs_bool_timings(int cs, const struct gpmc_bool_timings *p)
388{
389 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG1,
390 GPMC_CONFIG1_TIME_PARA_GRAN,
391 p->time_para_granularity);
392 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG2,
393 GPMC_CONFIG2_CSEXTRADELAY, p->cs_extra_delay);
394 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG3,
395 GPMC_CONFIG3_ADVEXTRADELAY, p->adv_extra_delay);
396 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
397 GPMC_CONFIG4_OEEXTRADELAY, p->oe_extra_delay);
398 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
Ocquidant, Sebastien8f50b8e2016-06-15 13:47:35 +0200399 GPMC_CONFIG4_WEEXTRADELAY, p->we_extra_delay);
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530400 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
401 GPMC_CONFIG6_CYCLE2CYCLESAMECSEN,
402 p->cycle2cyclesamecsen);
403 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
404 GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN,
405 p->cycle2cyclediffcsen);
406}
407
Tony Lindgren63aa9452015-06-01 19:22:10 -0600408#ifdef CONFIG_OMAP_GPMC_DEBUG
Robert ABEL563dbb22015-02-27 16:56:51 +0100409/**
410 * get_gpmc_timing_reg - read a timing parameter and print DTS settings for it.
411 * @cs: Chip Select Region
412 * @reg: GPMC_CS_CONFIGn register offset.
413 * @st_bit: Start Bit
414 * @end_bit: End Bit. Must be >= @st_bit.
Robert ABEL4b613e92015-02-27 16:56:55 +0100415 * @ma:x Maximum parameter value (before optional @shift).
416 * If 0, maximum is as high as @st_bit and @end_bit allow.
Robert ABEL563dbb22015-02-27 16:56:51 +0100417 * @name: DTS node name, w/o "gpmc,"
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100418 * @cd: Clock Domain of timing parameter.
419 * @shift: Parameter value left shifts @shift, which is then printed instead of value.
Robert ABEL563dbb22015-02-27 16:56:51 +0100420 * @raw: Raw Format Option.
421 * raw format: gpmc,name = <value>
422 * tick format: gpmc,name = <value> /&zwj;* x ns -- y ns; x ticks *&zwj;/
423 * Where x ns -- y ns result in the same tick value.
Robert ABEL4b613e92015-02-27 16:56:55 +0100424 * When @max is exceeded, "invalid" is printed inside comment.
Robert ABEL563dbb22015-02-27 16:56:51 +0100425 * @noval: Parameter values equal to 0 are not printed.
Robert ABEL563dbb22015-02-27 16:56:51 +0100426 * @return: Specified timing parameter (after optional @shift).
427 *
428 */
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100429static int get_gpmc_timing_reg(
430 /* timing specifiers */
Robert ABEL4b613e92015-02-27 16:56:55 +0100431 int cs, int reg, int st_bit, int end_bit, int max,
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100432 const char *name, const enum gpmc_clk_domain cd,
433 /* value transform */
434 int shift,
435 /* format specifiers */
436 bool raw, bool noval)
Tony Lindgren35ac0512014-11-03 17:45:01 -0800437{
438 u32 l;
Robert ABEL563dbb22015-02-27 16:56:51 +0100439 int nr_bits;
440 int mask;
Robert ABEL4b613e92015-02-27 16:56:55 +0100441 bool invalid;
Tony Lindgren35ac0512014-11-03 17:45:01 -0800442
443 l = gpmc_cs_read_reg(cs, reg);
444 nr_bits = end_bit - st_bit + 1;
Robert ABEL563dbb22015-02-27 16:56:51 +0100445 mask = (1 << nr_bits) - 1;
446 l = (l >> st_bit) & mask;
Robert ABEL4b613e92015-02-27 16:56:55 +0100447 if (!max)
448 max = mask;
449 invalid = l > max;
Tony Lindgren35ac0512014-11-03 17:45:01 -0800450 if (shift)
451 l = (shift << l);
452 if (noval && (l == 0))
453 return 0;
454 if (!raw) {
Robert ABEL563dbb22015-02-27 16:56:51 +0100455 /* DTS tick format for timings in ns */
456 unsigned int time_ns;
457 unsigned int time_ns_min = 0;
Tony Lindgren35ac0512014-11-03 17:45:01 -0800458
Robert ABEL563dbb22015-02-27 16:56:51 +0100459 if (l)
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100460 time_ns_min = gpmc_clk_ticks_to_ns(l - 1, cs, cd) + 1;
461 time_ns = gpmc_clk_ticks_to_ns(l, cs, cd);
Uwe Kleine-König95c278b2017-05-17 20:38:10 +0200462 pr_info("gpmc,%s = <%u>; /* %u ns - %u ns; %i ticks%s*/\n",
Robert ABEL4b613e92015-02-27 16:56:55 +0100463 name, time_ns, time_ns_min, time_ns, l,
464 invalid ? "; invalid " : " ");
Tony Lindgren35ac0512014-11-03 17:45:01 -0800465 } else {
Robert ABEL563dbb22015-02-27 16:56:51 +0100466 /* raw format */
Uwe Kleine-König95c278b2017-05-17 20:38:10 +0200467 pr_info("gpmc,%s = <%u>;%s\n", name, l,
Robert ABEL4b613e92015-02-27 16:56:55 +0100468 invalid ? " /* invalid */" : "");
Tony Lindgren35ac0512014-11-03 17:45:01 -0800469 }
470
471 return l;
472}
473
474#define GPMC_PRINT_CONFIG(cs, config) \
475 pr_info("cs%i %s: 0x%08x\n", cs, #config, \
476 gpmc_cs_read_reg(cs, config))
477#define GPMC_GET_RAW(reg, st, end, field) \
Robert ABEL4b613e92015-02-27 16:56:55 +0100478 get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 0)
479#define GPMC_GET_RAW_MAX(reg, st, end, max, field) \
480 get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, 0, 1, 0)
Tony Lindgren35ac0512014-11-03 17:45:01 -0800481#define GPMC_GET_RAW_BOOL(reg, st, end, field) \
Robert ABEL4b613e92015-02-27 16:56:55 +0100482 get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 1)
483#define GPMC_GET_RAW_SHIFT_MAX(reg, st, end, shift, max, field) \
484 get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, (shift), 1, 1)
Tony Lindgren35ac0512014-11-03 17:45:01 -0800485#define GPMC_GET_TICKS(reg, st, end, field) \
Robert ABEL4b613e92015-02-27 16:56:55 +0100486 get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 0, 0)
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100487#define GPMC_GET_TICKS_CD(reg, st, end, field, cd) \
Robert ABEL4b613e92015-02-27 16:56:55 +0100488 get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, (cd), 0, 0, 0)
489#define GPMC_GET_TICKS_CD_MAX(reg, st, end, max, field, cd) \
490 get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, (cd), 0, 0, 0)
Tony Lindgren35ac0512014-11-03 17:45:01 -0800491
492static void gpmc_show_regs(int cs, const char *desc)
493{
494 pr_info("gpmc cs%i %s:\n", cs, desc);
495 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG1);
496 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG2);
497 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG3);
498 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG4);
499 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG5);
500 GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG6);
501}
502
503/*
504 * Note that gpmc,wait-pin handing wrongly assumes bit 8 is available,
505 * see commit c9fb809.
506 */
507static void gpmc_cs_show_timings(int cs, const char *desc)
508{
509 gpmc_show_regs(cs, desc);
510
511 pr_info("gpmc cs%i access configuration:\n", cs);
512 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 4, 4, "time-para-granularity");
513 GPMC_GET_RAW(GPMC_CS_CONFIG1, 8, 9, "mux-add-data");
Tony Lindgrenaff523f2017-05-05 15:37:06 -0700514 GPMC_GET_RAW_SHIFT_MAX(GPMC_CS_CONFIG1, 12, 13, 1,
Robert ABEL4b613e92015-02-27 16:56:55 +0100515 GPMC_CONFIG1_DEVICESIZE_MAX, "device-width");
Tony Lindgren35ac0512014-11-03 17:45:01 -0800516 GPMC_GET_RAW(GPMC_CS_CONFIG1, 16, 17, "wait-pin");
517 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 21, 21, "wait-on-write");
518 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 22, 22, "wait-on-read");
Robert ABEL4b613e92015-02-27 16:56:55 +0100519 GPMC_GET_RAW_SHIFT_MAX(GPMC_CS_CONFIG1, 23, 24, 4,
520 GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX,
521 "burst-length");
Tony Lindgren35ac0512014-11-03 17:45:01 -0800522 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 27, 27, "sync-write");
523 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 28, 28, "burst-write");
524 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 29, 29, "gpmc,sync-read");
525 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 30, 30, "burst-read");
526 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 31, 31, "burst-wrap");
527
528 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG2, 7, 7, "cs-extra-delay");
529
530 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG3, 7, 7, "adv-extra-delay");
531
532 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4, 23, 23, "we-extra-delay");
533 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4, 7, 7, "oe-extra-delay");
534
535 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6, 7, 7, "cycle2cycle-samecsen");
536 GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6, 6, 6, "cycle2cycle-diffcsen");
537
538 pr_info("gpmc cs%i timings configuration:\n", cs);
539 GPMC_GET_TICKS(GPMC_CS_CONFIG2, 0, 3, "cs-on-ns");
540 GPMC_GET_TICKS(GPMC_CS_CONFIG2, 8, 12, "cs-rd-off-ns");
541 GPMC_GET_TICKS(GPMC_CS_CONFIG2, 16, 20, "cs-wr-off-ns");
542
543 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 0, 3, "adv-on-ns");
544 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 8, 12, "adv-rd-off-ns");
545 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 16, 20, "adv-wr-off-ns");
Neil Armstrong2c92c042015-12-28 14:39:20 +0100546 if (gpmc_capability & GPMC_HAS_MUX_AAD) {
547 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 4, 6, "adv-aad-mux-on-ns");
548 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 24, 26,
549 "adv-aad-mux-rd-off-ns");
550 GPMC_GET_TICKS(GPMC_CS_CONFIG3, 28, 30,
551 "adv-aad-mux-wr-off-ns");
552 }
Tony Lindgren35ac0512014-11-03 17:45:01 -0800553
554 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 0, 3, "oe-on-ns");
555 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 8, 12, "oe-off-ns");
Neil Armstrong2c92c042015-12-28 14:39:20 +0100556 if (gpmc_capability & GPMC_HAS_MUX_AAD) {
557 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 4, 6, "oe-aad-mux-on-ns");
558 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 13, 15, "oe-aad-mux-off-ns");
559 }
Tony Lindgren35ac0512014-11-03 17:45:01 -0800560 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 16, 19, "we-on-ns");
561 GPMC_GET_TICKS(GPMC_CS_CONFIG4, 24, 28, "we-off-ns");
562
563 GPMC_GET_TICKS(GPMC_CS_CONFIG5, 0, 4, "rd-cycle-ns");
564 GPMC_GET_TICKS(GPMC_CS_CONFIG5, 8, 12, "wr-cycle-ns");
565 GPMC_GET_TICKS(GPMC_CS_CONFIG5, 16, 20, "access-ns");
566
567 GPMC_GET_TICKS(GPMC_CS_CONFIG5, 24, 27, "page-burst-access-ns");
568
569 GPMC_GET_TICKS(GPMC_CS_CONFIG6, 0, 3, "bus-turnaround-ns");
570 GPMC_GET_TICKS(GPMC_CS_CONFIG6, 8, 11, "cycle2cycle-delay-ns");
571
Robert ABEL4b613e92015-02-27 16:56:55 +0100572 GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
573 GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
574 "wait-monitoring-ns", GPMC_CD_CLK);
575 GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
576 GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
577 "clk-activation-ns", GPMC_CD_FCLK);
Tony Lindgren35ac0512014-11-03 17:45:01 -0800578
579 GPMC_GET_TICKS(GPMC_CS_CONFIG6, 16, 19, "wr-data-mux-bus-ns");
580 GPMC_GET_TICKS(GPMC_CS_CONFIG6, 24, 28, "wr-access-ns");
581}
582#else
583static inline void gpmc_cs_show_timings(int cs, const char *desc)
584{
585}
586#endif
587
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100588/**
589 * set_gpmc_timing_reg - set a single timing parameter for Chip Select Region.
590 * Caller is expected to have initialized CONFIG1 GPMCFCLKDIVIDER
591 * prior to calling this function with @cd equal to GPMC_CD_CLK.
592 *
593 * @cs: Chip Select Region.
594 * @reg: GPMC_CS_CONFIGn register offset.
595 * @st_bit: Start Bit
596 * @end_bit: End Bit. Must be >= @st_bit.
Robert ABEL4b613e92015-02-27 16:56:55 +0100597 * @max: Maximum parameter value.
598 * If 0, maximum is as high as @st_bit and @end_bit allow.
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100599 * @time: Timing parameter in ns.
600 * @cd: Timing parameter clock domain.
601 * @name: Timing parameter name.
602 * @return: 0 on success, -1 on error.
603 */
Robert ABEL4b613e92015-02-27 16:56:55 +0100604static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit, int max,
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100605 int time, enum gpmc_clk_domain cd, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700606{
607 u32 l;
608 int ticks, mask, nr_bits;
609
610 if (time == 0)
611 ticks = 0;
612 else
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100613 ticks = gpmc_ns_to_clk_ticks(time, cs, cd);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700614 nr_bits = end_bit - st_bit + 1;
Roger Quadros80323742014-08-29 19:11:50 +0300615 mask = (1 << nr_bits) - 1;
616
Robert ABEL4b613e92015-02-27 16:56:55 +0100617 if (!max)
618 max = mask;
619
620 if (ticks > max) {
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100621 pr_err("%s: GPMC CS%d: %s %d ns, %d ticks > %d ticks\n",
Robert ABEL4b613e92015-02-27 16:56:55 +0100622 __func__, cs, name, time, ticks, max);
Roger Quadros80323742014-08-29 19:11:50 +0300623
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700624 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800625 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700626
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700627 l = gpmc_cs_read_reg(cs, reg);
Tony Lindgren63aa9452015-06-01 19:22:10 -0600628#ifdef CONFIG_OMAP_GPMC_DEBUG
Robert ABELf5850702015-02-27 16:56:52 +0100629 pr_info(
Robert ABEL2affc812015-02-27 16:56:50 +0100630 "GPMC CS%d: %-17s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100631 cs, name, ticks, gpmc_get_clk_period(cs, cd) * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800632 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700633#endif
634 l &= ~(mask << st_bit);
635 l |= ticks << st_bit;
636 gpmc_cs_write_reg(cs, reg, l);
637
638 return 0;
639}
640
Robert ABEL4b613e92015-02-27 16:56:55 +0100641#define GPMC_SET_ONE_CD_MAX(reg, st, end, max, field, cd) \
642 if (set_gpmc_timing_reg(cs, (reg), (st), (end), (max), \
643 t->field, (cd), #field) < 0) \
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700644 return -1
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700645
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100646#define GPMC_SET_ONE(reg, st, end, field) \
Robert ABEL4b613e92015-02-27 16:56:55 +0100647 GPMC_SET_ONE_CD_MAX(reg, st, end, 0, field, GPMC_CD_FCLK)
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100648
Robert ABEL2e676902015-02-27 16:56:53 +0100649/**
650 * gpmc_calc_waitmonitoring_divider - calculate proper GPMCFCLKDIVIDER based on WAITMONITORINGTIME
651 * WAITMONITORINGTIME will be _at least_ as long as desired, i.e.
652 * read --> don't sample bus too early
653 * write --> data is longer on bus
654 *
655 * Formula:
656 * gpmc_clk_div + 1 = ceil(ceil(waitmonitoringtime_ns / gpmc_fclk_ns)
657 * / waitmonitoring_ticks)
658 * WAITMONITORINGTIME resulting in 0 or 1 tick with div = 1 are caught by
659 * div <= 0 check.
660 *
661 * @wait_monitoring: WAITMONITORINGTIME in ns.
662 * @return: -1 on failure to scale, else proper divider > 0.
663 */
664static int gpmc_calc_waitmonitoring_divider(unsigned int wait_monitoring)
665{
666
667 int div = gpmc_ns_to_ticks(wait_monitoring);
668
669 div += GPMC_CONFIG1_WAITMONITORINGTIME_MAX - 1;
670 div /= GPMC_CONFIG1_WAITMONITORINGTIME_MAX;
671
672 if (div > 4)
673 return -1;
674 if (div <= 0)
675 div = 1;
676
677 return div;
678
679}
680
681/**
682 * gpmc_calc_divider - calculate GPMC_FCLK divider for sync_clk GPMC_CLK period.
683 * @sync_clk: GPMC_CLK period in ps.
684 * @return: Returns at least 1 if GPMC_FCLK can be divided to GPMC_CLK.
685 * Else, returns -1.
686 */
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530687int gpmc_calc_divider(unsigned int sync_clk)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700688{
Robert ABEL2e676902015-02-27 16:56:53 +0100689 int div = gpmc_ps_to_ticks(sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700690
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700691 if (div > 4)
692 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800693 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700694 div = 1;
695
696 return div;
697}
698
Robert ABEL2e676902015-02-27 16:56:53 +0100699/**
700 * gpmc_cs_set_timings - program timing parameters for Chip Select Region.
701 * @cs: Chip Select Region.
702 * @t: GPMC timing parameters.
703 * @s: GPMC timing settings.
704 * @return: 0 on success, -1 on error.
705 */
706int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t,
707 const struct gpmc_settings *s)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700708{
709 int div;
710 u32 l;
711
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530712 div = gpmc_calc_divider(t->sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700713 if (div < 0)
Paul Walmsleya032d332012-08-03 09:21:10 -0600714 return div;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700715
Robert ABEL2e676902015-02-27 16:56:53 +0100716 /*
717 * See if we need to change the divider for waitmonitoringtime.
718 *
719 * Calculate GPMCFCLKDIVIDER independent of gpmc,sync-clk-ps in DT for
720 * pure asynchronous accesses, i.e. both read and write asynchronous.
721 * However, only do so if WAITMONITORINGTIME is actually used, i.e.
722 * either WAITREADMONITORING or WAITWRITEMONITORING is set.
723 *
724 * This statement must not change div to scale async WAITMONITORINGTIME
725 * to protect mixed synchronous and asynchronous accesses.
726 *
727 * We raise an error later if WAITMONITORINGTIME does not fit.
728 */
729 if (!s->sync_read && !s->sync_write &&
730 (s->wait_on_read || s->wait_on_write)
731 ) {
732
733 div = gpmc_calc_waitmonitoring_divider(t->wait_monitoring);
734 if (div < 0) {
735 pr_err("%s: waitmonitoringtime %3d ns too large for greatest gpmcfclkdivider.\n",
736 __func__,
737 t->wait_monitoring
738 );
739 return -1;
740 }
741 }
742
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700743 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
744 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
745 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
746
747 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
748 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
749 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
Neil Armstrong2c92c042015-12-28 14:39:20 +0100750 if (gpmc_capability & GPMC_HAS_MUX_AAD) {
751 GPMC_SET_ONE(GPMC_CS_CONFIG3, 4, 6, adv_aad_mux_on);
752 GPMC_SET_ONE(GPMC_CS_CONFIG3, 24, 26, adv_aad_mux_rd_off);
753 GPMC_SET_ONE(GPMC_CS_CONFIG3, 28, 30, adv_aad_mux_wr_off);
754 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700755
756 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
757 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
Neil Armstrong2c92c042015-12-28 14:39:20 +0100758 if (gpmc_capability & GPMC_HAS_MUX_AAD) {
759 GPMC_SET_ONE(GPMC_CS_CONFIG4, 4, 6, oe_aad_mux_on);
760 GPMC_SET_ONE(GPMC_CS_CONFIG4, 13, 15, oe_aad_mux_off);
761 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700762 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
763 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
764
765 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
766 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
767 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
768
769 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
770
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530771 GPMC_SET_ONE(GPMC_CS_CONFIG6, 0, 3, bus_turnaround);
772 GPMC_SET_ONE(GPMC_CS_CONFIG6, 8, 11, cycle2cycle_delay);
773
Afzal Mohammedda496872012-09-23 17:28:25 -0600774 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300775 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
Afzal Mohammedda496872012-09-23 17:28:25 -0600776 if (gpmc_capability & GPMC_HAS_WR_ACCESS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300777 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300778
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700779 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100780 l &= ~0x03;
781 l |= (div - 1);
782 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
783
Robert ABEL4b613e92015-02-27 16:56:55 +0100784 GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
785 GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
786 wait_monitoring, GPMC_CD_CLK);
787 GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
788 GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
789 clk_activation, GPMC_CD_FCLK);
Robert ABEL7f2e8c52015-02-27 16:56:54 +0100790
Tony Lindgren63aa9452015-06-01 19:22:10 -0600791#ifdef CONFIG_OMAP_GPMC_DEBUG
Robert ABELf5850702015-02-27 16:56:52 +0100792 pr_info("GPMC CS%d CLK period is %lu ns (div %d)\n",
793 cs, (div * gpmc_get_fclk_period()) / 1000, div);
David Brownell1c22cc12006-12-06 17:13:55 -0800794#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700795
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530796 gpmc_cs_bool_timings(cs, &t->bool_timings);
Tony Lindgren35ac0512014-11-03 17:45:01 -0800797 gpmc_cs_show_timings(cs, "after gpmc_cs_set_timings");
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530798
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700799 return 0;
800}
801
Roger Quadros4cf27d22014-08-29 19:11:53 +0300802static int gpmc_cs_set_memconf(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700803{
Imre Deakf37e4582006-09-25 12:41:33 +0300804 u32 l;
805 u32 mask;
806
Jon Hunterc71f8e92013-03-06 12:00:10 -0600807 /*
808 * Ensure that base address is aligned on a
809 * boundary equal to or greater than size.
810 */
811 if (base & (size - 1))
812 return -EINVAL;
813
Semen Protsenko9c4f7572015-01-24 22:28:38 +0200814 base >>= GPMC_CHUNK_SHIFT;
Imre Deakf37e4582006-09-25 12:41:33 +0300815 mask = (1 << GPMC_SECTION_SHIFT) - size;
Semen Protsenko9c4f7572015-01-24 22:28:38 +0200816 mask >>= GPMC_CHUNK_SHIFT;
817 mask <<= GPMC_CONFIG7_MASKADDRESS_OFFSET;
818
Imre Deakf37e4582006-09-25 12:41:33 +0300819 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Semen Protsenko9c4f7572015-01-24 22:28:38 +0200820 l &= ~GPMC_CONFIG7_MASK;
821 l |= base & GPMC_CONFIG7_BASEADDRESS_MASK;
822 l |= mask & GPMC_CONFIG7_MASKADDRESS_MASK;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530823 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300824 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
Jon Hunterc71f8e92013-03-06 12:00:10 -0600825
826 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300827}
828
Roger Quadros4cf27d22014-08-29 19:11:53 +0300829static void gpmc_cs_enable_mem(int cs)
830{
831 u32 l;
832
833 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
834 l |= GPMC_CONFIG7_CSVALID;
835 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
836}
837
Imre Deakf37e4582006-09-25 12:41:33 +0300838static void gpmc_cs_disable_mem(int cs)
839{
840 u32 l;
841
842 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530843 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300844 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
845}
846
847static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
848{
849 u32 l;
850 u32 mask;
851
852 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
853 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
854 mask = (l >> 8) & 0x0f;
855 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
856}
857
858static int gpmc_cs_mem_enabled(int cs)
859{
860 u32 l;
861
862 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530863 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300864}
865
Ezequiel Garciaf5d8eda2013-02-12 16:22:24 -0300866static void gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300867{
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800868 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
869
870 gpmc->flags |= GPMC_CS_RESERVED;
Imre Deakf37e4582006-09-25 12:41:33 +0300871}
872
Ezequiel Garciaae9d9082013-02-12 16:22:19 -0300873static bool gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300874{
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800875 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
876
877 return gpmc->flags & GPMC_CS_RESERVED;
878}
879
880static void gpmc_cs_set_name(int cs, const char *name)
881{
882 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
883
884 gpmc->name = name;
885}
886
Semen Protsenko2e25b0e2015-01-24 22:28:39 +0200887static const char *gpmc_cs_get_name(int cs)
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800888{
889 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
890
891 return gpmc->name;
Imre Deakf37e4582006-09-25 12:41:33 +0300892}
893
894static unsigned long gpmc_mem_align(unsigned long size)
895{
896 int order;
897
898 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
899 order = GPMC_CHUNK_SHIFT - 1;
900 do {
901 size >>= 1;
902 order++;
903 } while (size);
904 size = 1 << order;
905 return size;
906}
907
908static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
909{
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800910 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
911 struct resource *res = &gpmc->mem;
Imre Deakf37e4582006-09-25 12:41:33 +0300912 int r;
913
914 size = gpmc_mem_align(size);
915 spin_lock(&gpmc_mem_lock);
916 res->start = base;
917 res->end = base + size - 1;
918 r = request_resource(&gpmc_mem_root, res);
919 spin_unlock(&gpmc_mem_lock);
920
921 return r;
922}
923
Afzal Mohammedda496872012-09-23 17:28:25 -0600924static int gpmc_cs_delete_mem(int cs)
925{
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800926 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
927 struct resource *res = &gpmc->mem;
Afzal Mohammedda496872012-09-23 17:28:25 -0600928 int r;
929
930 spin_lock(&gpmc_mem_lock);
Tony Lindgrenefe80722014-04-21 19:26:13 -0700931 r = release_resource(res);
Afzal Mohammedda496872012-09-23 17:28:25 -0600932 res->start = 0;
933 res->end = 0;
934 spin_unlock(&gpmc_mem_lock);
935
936 return r;
937}
938
Jon Huntercdd69282013-02-08 16:46:13 -0600939/**
940 * gpmc_cs_remap - remaps a chip-select physical base address
941 * @cs: chip-select to remap
942 * @base: physical base address to re-map chip-select to
943 *
944 * Re-maps a chip-select to a new physical base address specified by
945 * "base". Returns 0 on success and appropriate negative error code
946 * on failure.
947 */
948static int gpmc_cs_remap(int cs, u32 base)
949{
950 int ret;
951 u32 old_base, size;
952
Gupta Pekonf34f3712013-05-31 17:31:30 +0530953 if (cs > gpmc_cs_num) {
954 pr_err("%s: requested chip-select is disabled\n", __func__);
Jon Huntercdd69282013-02-08 16:46:13 -0600955 return -ENODEV;
Gupta Pekonf34f3712013-05-31 17:31:30 +0530956 }
Tony Lindgrenfb677ef2014-04-21 19:26:13 -0700957
958 /*
959 * Make sure we ignore any device offsets from the GPMC partition
960 * allocated for the chip select and that the new base confirms
961 * to the GPMC 16MB minimum granularity.
Krzysztof Kozlowski1a1e7582020-07-24 09:40:31 +0200962 */
Tony Lindgrenfb677ef2014-04-21 19:26:13 -0700963 base &= ~(SZ_16M - 1);
964
Jon Huntercdd69282013-02-08 16:46:13 -0600965 gpmc_cs_get_memconf(cs, &old_base, &size);
966 if (base == old_base)
967 return 0;
Roger Quadros4cf27d22014-08-29 19:11:53 +0300968
Jon Huntercdd69282013-02-08 16:46:13 -0600969 ret = gpmc_cs_delete_mem(cs);
970 if (ret < 0)
971 return ret;
Roger Quadros4cf27d22014-08-29 19:11:53 +0300972
Jon Huntercdd69282013-02-08 16:46:13 -0600973 ret = gpmc_cs_insert_mem(cs, base, size);
974 if (ret < 0)
975 return ret;
Jon Huntercdd69282013-02-08 16:46:13 -0600976
Roger Quadros4cf27d22014-08-29 19:11:53 +0300977 ret = gpmc_cs_set_memconf(cs, base, size);
978
979 return ret;
Jon Huntercdd69282013-02-08 16:46:13 -0600980}
981
Imre Deakf37e4582006-09-25 12:41:33 +0300982int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
983{
Tony Lindgren9ed7a772014-11-03 17:45:01 -0800984 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
985 struct resource *res = &gpmc->mem;
Imre Deakf37e4582006-09-25 12:41:33 +0300986 int r = -1;
987
Gupta Pekonf34f3712013-05-31 17:31:30 +0530988 if (cs > gpmc_cs_num) {
989 pr_err("%s: requested chip-select is disabled\n", __func__);
Imre Deakf37e4582006-09-25 12:41:33 +0300990 return -ENODEV;
Gupta Pekonf34f3712013-05-31 17:31:30 +0530991 }
Imre Deakf37e4582006-09-25 12:41:33 +0300992 size = gpmc_mem_align(size);
993 if (size > (1 << GPMC_SECTION_SHIFT))
994 return -ENOMEM;
995
996 spin_lock(&gpmc_mem_lock);
997 if (gpmc_cs_reserved(cs)) {
998 r = -EBUSY;
999 goto out;
1000 }
1001 if (gpmc_cs_mem_enabled(cs))
1002 r = adjust_resource(res, res->start & ~(size - 1), size);
1003 if (r < 0)
1004 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
1005 size, NULL, NULL);
1006 if (r < 0)
1007 goto out;
1008
Roger Quadros4cf27d22014-08-29 19:11:53 +03001009 /* Disable CS while changing base address and size mask */
1010 gpmc_cs_disable_mem(cs);
1011
1012 r = gpmc_cs_set_memconf(cs, res->start, resource_size(res));
Jon Hunterc71f8e92013-03-06 12:00:10 -06001013 if (r < 0) {
1014 release_resource(res);
1015 goto out;
1016 }
1017
Roger Quadros4cf27d22014-08-29 19:11:53 +03001018 /* Enable CS */
1019 gpmc_cs_enable_mem(cs);
Imre Deakf37e4582006-09-25 12:41:33 +03001020 *base = res->start;
1021 gpmc_cs_set_reserved(cs, 1);
1022out:
1023 spin_unlock(&gpmc_mem_lock);
1024 return r;
1025}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03001026EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +03001027
1028void gpmc_cs_free(int cs)
1029{
Tony Lindgren9ed7a772014-11-03 17:45:01 -08001030 struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
1031 struct resource *res = &gpmc->mem;
Tony Lindgrenefe80722014-04-21 19:26:13 -07001032
Imre Deakf37e4582006-09-25 12:41:33 +03001033 spin_lock(&gpmc_mem_lock);
Gupta Pekonf34f3712013-05-31 17:31:30 +05301034 if (cs >= gpmc_cs_num || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +03001035 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
1036 BUG();
1037 spin_unlock(&gpmc_mem_lock);
1038 return;
1039 }
1040 gpmc_cs_disable_mem(cs);
Tony Lindgrenefe80722014-04-21 19:26:13 -07001041 if (res->flags)
1042 release_resource(res);
Imre Deakf37e4582006-09-25 12:41:33 +03001043 gpmc_cs_set_reserved(cs, 0);
1044 spin_unlock(&gpmc_mem_lock);
1045}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03001046EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +03001047
vimal singh59e9c5a2009-07-13 16:26:24 +05301048/**
Jon Hunter3a544352013-02-21 13:00:21 -06001049 * gpmc_configure - write request to configure gpmc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001050 * @cmd: command type
1051 * @wval: value to write
1052 * @return status of the operation
1053 */
Jon Hunter3a544352013-02-21 13:00:21 -06001054int gpmc_configure(int cmd, int wval)
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001055{
Jon Hunter3a544352013-02-21 13:00:21 -06001056 u32 regval;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001057
1058 switch (cmd) {
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001059 case GPMC_CONFIG_WP:
1060 regval = gpmc_read_reg(GPMC_CONFIG);
1061 if (wval)
1062 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
1063 else
1064 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
1065 gpmc_write_reg(GPMC_CONFIG, regval);
1066 break;
1067
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001068 default:
Jon Hunter3a544352013-02-21 13:00:21 -06001069 pr_err("%s: command not supported\n", __func__);
1070 return -EINVAL;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001071 }
1072
Jon Hunter3a544352013-02-21 13:00:21 -06001073 return 0;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001074}
Jon Hunter3a544352013-02-21 13:00:21 -06001075EXPORT_SYMBOL(gpmc_configure);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +00001076
Ladislav Michla622c642017-10-25 20:42:57 +02001077static bool gpmc_nand_writebuffer_empty(void)
1078{
1079 if (gpmc_read_reg(GPMC_STATUS) & GPMC_STATUS_EMPTYWRITEBUFFERSTATUS)
1080 return true;
1081
1082 return false;
1083}
1084
1085static struct gpmc_nand_ops nand_ops = {
1086 .nand_writebuffer_empty = gpmc_nand_writebuffer_empty,
1087};
1088
1089/**
1090 * gpmc_omap_get_nand_ops - Get the GPMC NAND interface
1091 * @regs: the GPMC NAND register map exclusive for NAND use.
1092 * @cs: GPMC chip select number on which the NAND sits. The
1093 * register map returned will be specific to this chip select.
1094 *
1095 * Returns NULL on error e.g. invalid cs.
1096 */
1097struct gpmc_nand_ops *gpmc_omap_get_nand_ops(struct gpmc_nand_regs *reg, int cs)
Afzal Mohammed52bd1382012-08-30 12:53:22 -07001098{
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +05301099 int i;
1100
Ladislav Michla622c642017-10-25 20:42:57 +02001101 if (cs >= gpmc_cs_num)
1102 return NULL;
1103
Afzal Mohammed52bd1382012-08-30 12:53:22 -07001104 reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
1105 GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
1106 reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
1107 GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
1108 reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
1109 GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
1110 reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
1111 reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
1112 reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
1113 reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
1114 reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
1115 reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
1116 reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
1117 reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +05301118
1119 for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
1120 reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
1121 GPMC_BCH_SIZE * i;
1122 reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
1123 GPMC_BCH_SIZE * i;
1124 reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
1125 GPMC_BCH_SIZE * i;
1126 reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
1127 GPMC_BCH_SIZE * i;
pekon gupta27c9fd62014-05-19 13:24:39 +05301128 reg->gpmc_bch_result4[i] = gpmc_base + GPMC_ECC_BCH_RESULT_4 +
1129 i * GPMC_BCH_SIZE;
1130 reg->gpmc_bch_result5[i] = gpmc_base + GPMC_ECC_BCH_RESULT_5 +
1131 i * GPMC_BCH_SIZE;
1132 reg->gpmc_bch_result6[i] = gpmc_base + GPMC_ECC_BCH_RESULT_6 +
1133 i * GPMC_BCH_SIZE;
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +05301134 }
Roger Quadrosf47fcad2015-08-05 13:58:01 +03001135
1136 return &nand_ops;
1137}
1138EXPORT_SYMBOL_GPL(gpmc_omap_get_nand_ops);
1139
Ladislav Michla758f502018-01-12 14:17:25 +01001140static void gpmc_omap_onenand_calc_sync_timings(struct gpmc_timings *t,
1141 struct gpmc_settings *s,
1142 int freq, int latency)
1143{
1144 struct gpmc_device_timings dev_t;
1145 const int t_cer = 15;
1146 const int t_avdp = 12;
1147 const int t_cez = 20; /* max of t_cez, t_oez */
1148 const int t_wpl = 40;
1149 const int t_wph = 30;
1150 int min_gpmc_clk_period, t_ces, t_avds, t_avdh, t_ach, t_aavdh, t_rdyo;
1151
1152 switch (freq) {
1153 case 104:
1154 min_gpmc_clk_period = 9600; /* 104 MHz */
1155 t_ces = 3;
1156 t_avds = 4;
1157 t_avdh = 2;
1158 t_ach = 3;
1159 t_aavdh = 6;
1160 t_rdyo = 6;
1161 break;
1162 case 83:
1163 min_gpmc_clk_period = 12000; /* 83 MHz */
1164 t_ces = 5;
1165 t_avds = 4;
1166 t_avdh = 2;
1167 t_ach = 6;
1168 t_aavdh = 6;
1169 t_rdyo = 9;
1170 break;
1171 case 66:
1172 min_gpmc_clk_period = 15000; /* 66 MHz */
1173 t_ces = 6;
1174 t_avds = 5;
1175 t_avdh = 2;
1176 t_ach = 6;
1177 t_aavdh = 6;
1178 t_rdyo = 11;
1179 break;
1180 default:
1181 min_gpmc_clk_period = 18500; /* 54 MHz */
1182 t_ces = 7;
1183 t_avds = 7;
1184 t_avdh = 7;
1185 t_ach = 9;
1186 t_aavdh = 7;
1187 t_rdyo = 15;
1188 break;
1189 }
1190
1191 /* Set synchronous read timings */
1192 memset(&dev_t, 0, sizeof(dev_t));
1193
1194 if (!s->sync_write) {
1195 dev_t.t_avdp_w = max(t_avdp, t_cer) * 1000;
1196 dev_t.t_wpl = t_wpl * 1000;
1197 dev_t.t_wph = t_wph * 1000;
1198 dev_t.t_aavdh = t_aavdh * 1000;
1199 }
1200 dev_t.ce_xdelay = true;
1201 dev_t.avd_xdelay = true;
1202 dev_t.oe_xdelay = true;
1203 dev_t.we_xdelay = true;
1204 dev_t.clk = min_gpmc_clk_period;
1205 dev_t.t_bacc = dev_t.clk;
1206 dev_t.t_ces = t_ces * 1000;
1207 dev_t.t_avds = t_avds * 1000;
1208 dev_t.t_avdh = t_avdh * 1000;
1209 dev_t.t_ach = t_ach * 1000;
1210 dev_t.cyc_iaa = (latency + 1);
1211 dev_t.t_cez_r = t_cez * 1000;
1212 dev_t.t_cez_w = dev_t.t_cez_r;
1213 dev_t.cyc_aavdh_oe = 1;
1214 dev_t.t_rdyo = t_rdyo * 1000 + min_gpmc_clk_period;
1215
1216 gpmc_calc_timings(t, s, &dev_t);
1217}
1218
1219int gpmc_omap_onenand_set_timings(struct device *dev, int cs, int freq,
1220 int latency,
1221 struct gpmc_onenand_info *info)
1222{
1223 int ret;
1224 struct gpmc_timings gpmc_t;
1225 struct gpmc_settings gpmc_s;
1226
1227 gpmc_read_settings_dt(dev->of_node, &gpmc_s);
1228
1229 info->sync_read = gpmc_s.sync_read;
1230 info->sync_write = gpmc_s.sync_write;
1231 info->burst_len = gpmc_s.burst_len;
1232
1233 if (!gpmc_s.sync_read && !gpmc_s.sync_write)
1234 return 0;
1235
1236 gpmc_omap_onenand_calc_sync_timings(&gpmc_t, &gpmc_s, freq, latency);
1237
1238 ret = gpmc_cs_program_settings(cs, &gpmc_s);
1239 if (ret < 0)
1240 return ret;
1241
1242 return gpmc_cs_set_timings(cs, &gpmc_t, &gpmc_s);
1243}
1244EXPORT_SYMBOL_GPL(gpmc_omap_onenand_set_timings);
1245
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001246int gpmc_get_client_irq(unsigned irq_config)
1247{
Roger Quadros384258f2015-07-30 14:49:23 +03001248 if (!gpmc_irq_domain) {
1249 pr_warn("%s called before GPMC IRQ domain available\n",
1250 __func__);
1251 return 0;
1252 }
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001253
Roger Quadrosb2bac252016-02-19 11:01:02 +02001254 /* we restrict this to NAND IRQs only */
1255 if (irq_config >= GPMC_NR_NAND_IRQS)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001256 return 0;
1257
Roger Quadros384258f2015-07-30 14:49:23 +03001258 return irq_create_mapping(gpmc_irq_domain, irq_config);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001259}
1260
Roger Quadros384258f2015-07-30 14:49:23 +03001261static int gpmc_irq_endis(unsigned long hwirq, bool endis)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001262{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001263 u32 regval;
1264
Roger Quadrosb2bac252016-02-19 11:01:02 +02001265 /* bits GPMC_NR_NAND_IRQS to 8 are reserved */
1266 if (hwirq >= GPMC_NR_NAND_IRQS)
1267 hwirq += 8 - GPMC_NR_NAND_IRQS;
1268
Roger Quadros384258f2015-07-30 14:49:23 +03001269 regval = gpmc_read_reg(GPMC_IRQENABLE);
1270 if (endis)
1271 regval |= BIT(hwirq);
1272 else
1273 regval &= ~BIT(hwirq);
1274 gpmc_write_reg(GPMC_IRQENABLE, regval);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001275
1276 return 0;
1277}
1278
1279static void gpmc_irq_disable(struct irq_data *p)
1280{
Roger Quadros384258f2015-07-30 14:49:23 +03001281 gpmc_irq_endis(p->hwirq, false);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001282}
1283
1284static void gpmc_irq_enable(struct irq_data *p)
1285{
Roger Quadros384258f2015-07-30 14:49:23 +03001286 gpmc_irq_endis(p->hwirq, true);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001287}
1288
Roger Quadrosb2bac252016-02-19 11:01:02 +02001289static void gpmc_irq_mask(struct irq_data *d)
1290{
1291 gpmc_irq_endis(d->hwirq, false);
1292}
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001293
Roger Quadrosb2bac252016-02-19 11:01:02 +02001294static void gpmc_irq_unmask(struct irq_data *d)
1295{
1296 gpmc_irq_endis(d->hwirq, true);
1297}
1298
1299static void gpmc_irq_edge_config(unsigned long hwirq, bool rising_edge)
1300{
1301 u32 regval;
1302
1303 /* NAND IRQs polarity is not configurable */
1304 if (hwirq < GPMC_NR_NAND_IRQS)
1305 return;
1306
1307 /* WAITPIN starts at BIT 8 */
1308 hwirq += 8 - GPMC_NR_NAND_IRQS;
1309
1310 regval = gpmc_read_reg(GPMC_CONFIG);
1311 if (rising_edge)
1312 regval &= ~BIT(hwirq);
1313 else
1314 regval |= BIT(hwirq);
1315
1316 gpmc_write_reg(GPMC_CONFIG, regval);
1317}
1318
1319static void gpmc_irq_ack(struct irq_data *d)
1320{
1321 unsigned int hwirq = d->hwirq;
1322
1323 /* skip reserved bits */
1324 if (hwirq >= GPMC_NR_NAND_IRQS)
1325 hwirq += 8 - GPMC_NR_NAND_IRQS;
1326
1327 /* Setting bit to 1 clears (or Acks) the interrupt */
1328 gpmc_write_reg(GPMC_IRQSTATUS, BIT(hwirq));
1329}
1330
1331static int gpmc_irq_set_type(struct irq_data *d, unsigned int trigger)
1332{
1333 /* can't set type for NAND IRQs */
1334 if (d->hwirq < GPMC_NR_NAND_IRQS)
1335 return -EINVAL;
1336
1337 /* We can support either rising or falling edge at a time */
1338 if (trigger == IRQ_TYPE_EDGE_FALLING)
1339 gpmc_irq_edge_config(d->hwirq, false);
1340 else if (trigger == IRQ_TYPE_EDGE_RISING)
1341 gpmc_irq_edge_config(d->hwirq, true);
1342 else
1343 return -EINVAL;
1344
1345 return 0;
1346}
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001347
Roger Quadros384258f2015-07-30 14:49:23 +03001348static int gpmc_irq_map(struct irq_domain *d, unsigned int virq,
1349 irq_hw_number_t hw)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001350{
Roger Quadros384258f2015-07-30 14:49:23 +03001351 struct gpmc_device *gpmc = d->host_data;
1352
1353 irq_set_chip_data(virq, gpmc);
Roger Quadrosb2bac252016-02-19 11:01:02 +02001354 if (hw < GPMC_NR_NAND_IRQS) {
1355 irq_modify_status(virq, IRQ_NOREQUEST, IRQ_NOAUTOEN);
1356 irq_set_chip_and_handler(virq, &gpmc->irq_chip,
1357 handle_simple_irq);
1358 } else {
1359 irq_set_chip_and_handler(virq, &gpmc->irq_chip,
1360 handle_edge_irq);
1361 }
Roger Quadros384258f2015-07-30 14:49:23 +03001362
1363 return 0;
1364}
1365
1366static const struct irq_domain_ops gpmc_irq_domain_ops = {
1367 .map = gpmc_irq_map,
1368 .xlate = irq_domain_xlate_twocell,
1369};
1370
1371static irqreturn_t gpmc_handle_irq(int irq, void *data)
1372{
1373 int hwirq, virq;
Roger Quadrosb2bac252016-02-19 11:01:02 +02001374 u32 regval, regvalx;
Roger Quadros384258f2015-07-30 14:49:23 +03001375 struct gpmc_device *gpmc = data;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001376
Roger Quadros384258f2015-07-30 14:49:23 +03001377 regval = gpmc_read_reg(GPMC_IRQSTATUS);
Roger Quadrosb2bac252016-02-19 11:01:02 +02001378 regvalx = regval;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001379
Roger Quadros384258f2015-07-30 14:49:23 +03001380 if (!regval)
1381 return IRQ_NONE;
1382
Roger Quadrosb2bac252016-02-19 11:01:02 +02001383 for (hwirq = 0; hwirq < gpmc->nirqs; hwirq++) {
1384 /* skip reserved status bits */
1385 if (hwirq == GPMC_NR_NAND_IRQS)
1386 regvalx >>= 8 - GPMC_NR_NAND_IRQS;
1387
1388 if (regvalx & BIT(hwirq)) {
Roger Quadros384258f2015-07-30 14:49:23 +03001389 virq = irq_find_mapping(gpmc_irq_domain, hwirq);
1390 if (!virq) {
1391 dev_warn(gpmc->dev,
1392 "spurious irq detected hwirq %d, virq %d\n",
1393 hwirq, virq);
1394 }
1395
1396 generic_handle_irq(virq);
1397 }
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001398 }
1399
Roger Quadros384258f2015-07-30 14:49:23 +03001400 gpmc_write_reg(GPMC_IRQSTATUS, regval);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001401
Roger Quadros384258f2015-07-30 14:49:23 +03001402 return IRQ_HANDLED;
1403}
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001404
Roger Quadros384258f2015-07-30 14:49:23 +03001405static int gpmc_setup_irq(struct gpmc_device *gpmc)
1406{
1407 u32 regval;
1408 int rc;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001409
1410 /* Disable interrupts */
1411 gpmc_write_reg(GPMC_IRQENABLE, 0);
1412
1413 /* clear interrupts */
1414 regval = gpmc_read_reg(GPMC_IRQSTATUS);
1415 gpmc_write_reg(GPMC_IRQSTATUS, regval);
1416
Roger Quadros384258f2015-07-30 14:49:23 +03001417 gpmc->irq_chip.name = "gpmc";
Roger Quadros384258f2015-07-30 14:49:23 +03001418 gpmc->irq_chip.irq_enable = gpmc_irq_enable;
1419 gpmc->irq_chip.irq_disable = gpmc_irq_disable;
Roger Quadrosb2bac252016-02-19 11:01:02 +02001420 gpmc->irq_chip.irq_ack = gpmc_irq_ack;
1421 gpmc->irq_chip.irq_mask = gpmc_irq_mask;
1422 gpmc->irq_chip.irq_unmask = gpmc_irq_unmask;
1423 gpmc->irq_chip.irq_set_type = gpmc_irq_set_type;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001424
Roger Quadros384258f2015-07-30 14:49:23 +03001425 gpmc_irq_domain = irq_domain_add_linear(gpmc->dev->of_node,
Roger Quadrosb2bac252016-02-19 11:01:02 +02001426 gpmc->nirqs,
Roger Quadros384258f2015-07-30 14:49:23 +03001427 &gpmc_irq_domain_ops,
1428 gpmc);
1429 if (!gpmc_irq_domain) {
1430 dev_err(gpmc->dev, "IRQ domain add failed\n");
1431 return -ENODEV;
Afzal Mohammedda496872012-09-23 17:28:25 -06001432 }
1433
Roger Quadros384258f2015-07-30 14:49:23 +03001434 rc = request_irq(gpmc->irq, gpmc_handle_irq, 0, "gpmc", gpmc);
1435 if (rc) {
1436 dev_err(gpmc->dev, "failed to request irq %d: %d\n",
1437 gpmc->irq, rc);
1438 irq_domain_remove(gpmc_irq_domain);
1439 gpmc_irq_domain = NULL;
1440 }
1441
1442 return rc;
1443}
1444
1445static int gpmc_free_irq(struct gpmc_device *gpmc)
1446{
1447 int hwirq;
1448
1449 free_irq(gpmc->irq, gpmc);
1450
Roger Quadrosb2bac252016-02-19 11:01:02 +02001451 for (hwirq = 0; hwirq < gpmc->nirqs; hwirq++)
Roger Quadros384258f2015-07-30 14:49:23 +03001452 irq_dispose_mapping(irq_find_mapping(gpmc_irq_domain, hwirq));
1453
1454 irq_domain_remove(gpmc_irq_domain);
1455 gpmc_irq_domain = NULL;
Afzal Mohammedda496872012-09-23 17:28:25 -06001456
1457 return 0;
1458}
1459
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08001460static void gpmc_mem_exit(void)
Afzal Mohammedda496872012-09-23 17:28:25 -06001461{
1462 int cs;
1463
Gupta Pekonf34f3712013-05-31 17:31:30 +05301464 for (cs = 0; cs < gpmc_cs_num; cs++) {
Afzal Mohammedda496872012-09-23 17:28:25 -06001465 if (!gpmc_cs_mem_enabled(cs))
1466 continue;
1467 gpmc_cs_delete_mem(cs);
1468 }
1469
1470}
1471
Jon Hunter84b00f02013-03-06 14:36:47 -06001472static void gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +03001473{
Jon Hunter84b00f02013-03-06 14:36:47 -06001474 int cs;
Imre Deakf37e4582006-09-25 12:41:33 +03001475
Roger Quadrosbdd7e032015-07-09 17:31:45 +03001476 gpmc_mem_root.start = GPMC_MEM_START;
Imre Deakf37e4582006-09-25 12:41:33 +03001477 gpmc_mem_root.end = GPMC_MEM_END;
1478
1479 /* Reserve all regions that has been set up by bootloader */
Gupta Pekonf34f3712013-05-31 17:31:30 +05301480 for (cs = 0; cs < gpmc_cs_num; cs++) {
Imre Deakf37e4582006-09-25 12:41:33 +03001481 u32 base, size;
1482
1483 if (!gpmc_cs_mem_enabled(cs))
1484 continue;
1485 gpmc_cs_get_memconf(cs, &base, &size);
Jon Hunter84b00f02013-03-06 14:36:47 -06001486 if (gpmc_cs_insert_mem(cs, base, size)) {
1487 pr_warn("%s: disabling cs %d mapped at 0x%x-0x%x\n",
1488 __func__, cs, base, base + size);
1489 gpmc_cs_disable_mem(cs);
Jon Hunter81190242012-10-17 09:41:25 -05001490 }
Imre Deakf37e4582006-09-25 12:41:33 +03001491 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001492}
1493
Afzal Mohammed246da262012-08-02 20:02:10 +05301494static u32 gpmc_round_ps_to_sync_clk(u32 time_ps, u32 sync_clk)
1495{
1496 u32 temp;
1497 int div;
1498
1499 div = gpmc_calc_divider(sync_clk);
1500 temp = gpmc_ps_to_ticks(time_ps);
1501 temp = (temp + div - 1) / div;
1502 return gpmc_ticks_to_ps(temp * div);
1503}
1504
1505/* XXX: can the cycles be avoided ? */
1506static int gpmc_calc_sync_read_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001507 struct gpmc_device_timings *dev_t,
1508 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +05301509{
Afzal Mohammed246da262012-08-02 20:02:10 +05301510 u32 temp;
1511
1512 /* adv_rd_off */
1513 temp = dev_t->t_avdp_r;
1514 /* XXX: mux check required ? */
1515 if (mux) {
1516 /* XXX: t_avdp not to be required for sync, only added for tusb
1517 * this indirectly necessitates requirement of t_avdp_r and
1518 * t_avdp_w instead of having a single t_avdp
1519 */
1520 temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_avdh);
1521 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1522 }
1523 gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1524
1525 /* oe_on */
1526 temp = dev_t->t_oeasu; /* XXX: remove this ? */
1527 if (mux) {
1528 temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_ach);
1529 temp = max_t(u32, temp, gpmc_t->adv_rd_off +
1530 gpmc_ticks_to_ps(dev_t->cyc_aavdh_oe));
1531 }
1532 gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1533
1534 /* access */
1535 /* XXX: any scope for improvement ?, by combining oe_on
1536 * and clk_activation, need to check whether
1537 * access = clk_activation + round to sync clk ?
1538 */
1539 temp = max_t(u32, dev_t->t_iaa, dev_t->cyc_iaa * gpmc_t->sync_clk);
1540 temp += gpmc_t->clk_activation;
1541 if (dev_t->cyc_oe)
1542 temp = max_t(u32, temp, gpmc_t->oe_on +
1543 gpmc_ticks_to_ps(dev_t->cyc_oe));
1544 gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1545
1546 gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1547 gpmc_t->cs_rd_off = gpmc_t->oe_off;
1548
1549 /* rd_cycle */
1550 temp = max_t(u32, dev_t->t_cez_r, dev_t->t_oez);
1551 temp = gpmc_round_ps_to_sync_clk(temp, gpmc_t->sync_clk) +
1552 gpmc_t->access;
1553 /* XXX: barter t_ce_rdyz with t_cez_r ? */
1554 if (dev_t->t_ce_rdyz)
1555 temp = max_t(u32, temp, gpmc_t->cs_rd_off + dev_t->t_ce_rdyz);
1556 gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1557
1558 return 0;
1559}
1560
1561static int gpmc_calc_sync_write_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001562 struct gpmc_device_timings *dev_t,
1563 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +05301564{
Afzal Mohammed246da262012-08-02 20:02:10 +05301565 u32 temp;
1566
1567 /* adv_wr_off */
1568 temp = dev_t->t_avdp_w;
1569 if (mux) {
1570 temp = max_t(u32, temp,
1571 gpmc_t->clk_activation + dev_t->t_avdh);
1572 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1573 }
1574 gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1575
1576 /* wr_data_mux_bus */
1577 temp = max_t(u32, dev_t->t_weasu,
1578 gpmc_t->clk_activation + dev_t->t_rdyo);
1579 /* XXX: shouldn't mux be kept as a whole for wr_data_mux_bus ?,
1580 * and in that case remember to handle we_on properly
1581 */
1582 if (mux) {
1583 temp = max_t(u32, temp,
1584 gpmc_t->adv_wr_off + dev_t->t_aavdh);
1585 temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1586 gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1587 }
1588 gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1589
1590 /* we_on */
1591 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1592 gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1593 else
1594 gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1595
1596 /* wr_access */
1597 /* XXX: gpmc_capability check reqd ? , even if not, will not harm */
1598 gpmc_t->wr_access = gpmc_t->access;
1599
1600 /* we_off */
1601 temp = gpmc_t->we_on + dev_t->t_wpl;
1602 temp = max_t(u32, temp,
1603 gpmc_t->wr_access + gpmc_ticks_to_ps(1));
1604 temp = max_t(u32, temp,
1605 gpmc_t->we_on + gpmc_ticks_to_ps(dev_t->cyc_wpl));
1606 gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1607
1608 gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1609 dev_t->t_wph);
1610
1611 /* wr_cycle */
1612 temp = gpmc_round_ps_to_sync_clk(dev_t->t_cez_w, gpmc_t->sync_clk);
1613 temp += gpmc_t->wr_access;
1614 /* XXX: barter t_ce_rdyz with t_cez_w ? */
1615 if (dev_t->t_ce_rdyz)
1616 temp = max_t(u32, temp,
1617 gpmc_t->cs_wr_off + dev_t->t_ce_rdyz);
1618 gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1619
1620 return 0;
1621}
1622
1623static int gpmc_calc_async_read_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001624 struct gpmc_device_timings *dev_t,
1625 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +05301626{
Afzal Mohammed246da262012-08-02 20:02:10 +05301627 u32 temp;
1628
1629 /* adv_rd_off */
1630 temp = dev_t->t_avdp_r;
1631 if (mux)
1632 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1633 gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1634
1635 /* oe_on */
1636 temp = dev_t->t_oeasu;
1637 if (mux)
1638 temp = max_t(u32, temp,
1639 gpmc_t->adv_rd_off + dev_t->t_aavdh);
1640 gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1641
1642 /* access */
1643 temp = max_t(u32, dev_t->t_iaa, /* XXX: remove t_iaa in async ? */
1644 gpmc_t->oe_on + dev_t->t_oe);
1645 temp = max_t(u32, temp,
1646 gpmc_t->cs_on + dev_t->t_ce);
1647 temp = max_t(u32, temp,
1648 gpmc_t->adv_on + dev_t->t_aa);
1649 gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1650
1651 gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1652 gpmc_t->cs_rd_off = gpmc_t->oe_off;
1653
1654 /* rd_cycle */
1655 temp = max_t(u32, dev_t->t_rd_cycle,
1656 gpmc_t->cs_rd_off + dev_t->t_cez_r);
1657 temp = max_t(u32, temp, gpmc_t->oe_off + dev_t->t_oez);
1658 gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1659
1660 return 0;
1661}
1662
1663static int gpmc_calc_async_write_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001664 struct gpmc_device_timings *dev_t,
1665 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +05301666{
Afzal Mohammed246da262012-08-02 20:02:10 +05301667 u32 temp;
1668
1669 /* adv_wr_off */
1670 temp = dev_t->t_avdp_w;
1671 if (mux)
1672 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1673 gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1674
1675 /* wr_data_mux_bus */
1676 temp = dev_t->t_weasu;
1677 if (mux) {
1678 temp = max_t(u32, temp, gpmc_t->adv_wr_off + dev_t->t_aavdh);
1679 temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1680 gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1681 }
1682 gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1683
1684 /* we_on */
1685 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1686 gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1687 else
1688 gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1689
1690 /* we_off */
1691 temp = gpmc_t->we_on + dev_t->t_wpl;
1692 gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1693
1694 gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1695 dev_t->t_wph);
1696
1697 /* wr_cycle */
1698 temp = max_t(u32, dev_t->t_wr_cycle,
1699 gpmc_t->cs_wr_off + dev_t->t_cez_w);
1700 gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1701
1702 return 0;
1703}
1704
1705static int gpmc_calc_sync_common_timings(struct gpmc_timings *gpmc_t,
1706 struct gpmc_device_timings *dev_t)
1707{
1708 u32 temp;
1709
1710 gpmc_t->sync_clk = gpmc_calc_divider(dev_t->clk) *
1711 gpmc_get_fclk_period();
1712
1713 gpmc_t->page_burst_access = gpmc_round_ps_to_sync_clk(
1714 dev_t->t_bacc,
1715 gpmc_t->sync_clk);
1716
1717 temp = max_t(u32, dev_t->t_ces, dev_t->t_avds);
1718 gpmc_t->clk_activation = gpmc_round_ps_to_ticks(temp);
1719
1720 if (gpmc_calc_divider(gpmc_t->sync_clk) != 1)
1721 return 0;
1722
1723 if (dev_t->ce_xdelay)
1724 gpmc_t->bool_timings.cs_extra_delay = true;
1725 if (dev_t->avd_xdelay)
1726 gpmc_t->bool_timings.adv_extra_delay = true;
1727 if (dev_t->oe_xdelay)
1728 gpmc_t->bool_timings.oe_extra_delay = true;
1729 if (dev_t->we_xdelay)
1730 gpmc_t->bool_timings.we_extra_delay = true;
1731
1732 return 0;
1733}
1734
1735static int gpmc_calc_common_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001736 struct gpmc_device_timings *dev_t,
1737 bool sync)
Afzal Mohammed246da262012-08-02 20:02:10 +05301738{
1739 u32 temp;
1740
1741 /* cs_on */
1742 gpmc_t->cs_on = gpmc_round_ps_to_ticks(dev_t->t_ceasu);
1743
1744 /* adv_on */
1745 temp = dev_t->t_avdasu;
1746 if (dev_t->t_ce_avd)
1747 temp = max_t(u32, temp,
1748 gpmc_t->cs_on + dev_t->t_ce_avd);
1749 gpmc_t->adv_on = gpmc_round_ps_to_ticks(temp);
1750
Jon Hunterc3be5b42013-02-21 13:46:22 -06001751 if (sync)
Afzal Mohammed246da262012-08-02 20:02:10 +05301752 gpmc_calc_sync_common_timings(gpmc_t, dev_t);
1753
1754 return 0;
1755}
1756
Krzysztof Kozlowski1a1e7582020-07-24 09:40:31 +02001757/*
1758 * TODO: remove this function once all peripherals are confirmed to
Afzal Mohammed246da262012-08-02 20:02:10 +05301759 * work with generic timing. Simultaneously gpmc_cs_set_timings()
1760 * has to be modified to handle timings in ps instead of ns
Krzysztof Kozlowski1a1e7582020-07-24 09:40:31 +02001761 */
Afzal Mohammed246da262012-08-02 20:02:10 +05301762static void gpmc_convert_ps_to_ns(struct gpmc_timings *t)
1763{
1764 t->cs_on /= 1000;
1765 t->cs_rd_off /= 1000;
1766 t->cs_wr_off /= 1000;
1767 t->adv_on /= 1000;
1768 t->adv_rd_off /= 1000;
1769 t->adv_wr_off /= 1000;
1770 t->we_on /= 1000;
1771 t->we_off /= 1000;
1772 t->oe_on /= 1000;
1773 t->oe_off /= 1000;
1774 t->page_burst_access /= 1000;
1775 t->access /= 1000;
1776 t->rd_cycle /= 1000;
1777 t->wr_cycle /= 1000;
1778 t->bus_turnaround /= 1000;
1779 t->cycle2cycle_delay /= 1000;
1780 t->wait_monitoring /= 1000;
1781 t->clk_activation /= 1000;
1782 t->wr_access /= 1000;
1783 t->wr_data_mux_bus /= 1000;
1784}
1785
1786int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001787 struct gpmc_settings *gpmc_s,
1788 struct gpmc_device_timings *dev_t)
Afzal Mohammed246da262012-08-02 20:02:10 +05301789{
Jon Hunterc3be5b42013-02-21 13:46:22 -06001790 bool mux = false, sync = false;
1791
1792 if (gpmc_s) {
1793 mux = gpmc_s->mux_add_data ? true : false;
1794 sync = (gpmc_s->sync_read || gpmc_s->sync_write);
1795 }
1796
Afzal Mohammed246da262012-08-02 20:02:10 +05301797 memset(gpmc_t, 0, sizeof(*gpmc_t));
1798
Jon Hunterc3be5b42013-02-21 13:46:22 -06001799 gpmc_calc_common_timings(gpmc_t, dev_t, sync);
Afzal Mohammed246da262012-08-02 20:02:10 +05301800
Jon Hunterc3be5b42013-02-21 13:46:22 -06001801 if (gpmc_s && gpmc_s->sync_read)
1802 gpmc_calc_sync_read_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301803 else
Jon Hunterc3be5b42013-02-21 13:46:22 -06001804 gpmc_calc_async_read_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301805
Jon Hunterc3be5b42013-02-21 13:46:22 -06001806 if (gpmc_s && gpmc_s->sync_write)
1807 gpmc_calc_sync_write_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301808 else
Jon Hunterc3be5b42013-02-21 13:46:22 -06001809 gpmc_calc_async_write_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301810
1811 /* TODO: remove, see function definition */
1812 gpmc_convert_ps_to_ns(gpmc_t);
1813
1814 return 0;
1815}
1816
Jon Hunteraa8d4762013-02-21 15:25:23 -06001817/**
1818 * gpmc_cs_program_settings - programs non-timing related settings
1819 * @cs: GPMC chip-select to program
1820 * @p: pointer to GPMC settings structure
1821 *
1822 * Programs non-timing related settings for a GPMC chip-select, such as
1823 * bus-width, burst configuration, etc. Function should be called once
1824 * for each chip-select that is being used and must be called before
1825 * calling gpmc_cs_set_timings() as timing parameters in the CONFIG1
1826 * register will be initialised to zero by this function. Returns 0 on
1827 * success and appropriate negative error code on failure.
1828 */
1829int gpmc_cs_program_settings(int cs, struct gpmc_settings *p)
1830{
1831 u32 config1;
1832
1833 if ((!p->device_width) || (p->device_width > GPMC_DEVWIDTH_16BIT)) {
1834 pr_err("%s: invalid width %d!", __func__, p->device_width);
1835 return -EINVAL;
1836 }
1837
1838 /* Address-data multiplexing not supported for NAND devices */
1839 if (p->device_nand && p->mux_add_data) {
1840 pr_err("%s: invalid configuration!\n", __func__);
1841 return -EINVAL;
1842 }
1843
1844 if ((p->mux_add_data > GPMC_MUX_AD) ||
1845 ((p->mux_add_data == GPMC_MUX_AAD) &&
1846 !(gpmc_capability & GPMC_HAS_MUX_AAD))) {
1847 pr_err("%s: invalid multiplex configuration!\n", __func__);
1848 return -EINVAL;
1849 }
1850
1851 /* Page/burst mode supports lengths of 4, 8 and 16 bytes */
1852 if (p->burst_read || p->burst_write) {
1853 switch (p->burst_len) {
1854 case GPMC_BURST_4:
1855 case GPMC_BURST_8:
1856 case GPMC_BURST_16:
1857 break;
1858 default:
1859 pr_err("%s: invalid page/burst-length (%d)\n",
1860 __func__, p->burst_len);
1861 return -EINVAL;
1862 }
1863 }
1864
Roger Quadros2b540572014-09-02 16:57:06 +03001865 if (p->wait_pin > gpmc_nr_waitpins) {
Jon Hunteraa8d4762013-02-21 15:25:23 -06001866 pr_err("%s: invalid wait-pin (%d)\n", __func__, p->wait_pin);
1867 return -EINVAL;
1868 }
1869
1870 config1 = GPMC_CONFIG1_DEVICESIZE((p->device_width - 1));
1871
1872 if (p->sync_read)
1873 config1 |= GPMC_CONFIG1_READTYPE_SYNC;
1874 if (p->sync_write)
1875 config1 |= GPMC_CONFIG1_WRITETYPE_SYNC;
1876 if (p->wait_on_read)
1877 config1 |= GPMC_CONFIG1_WAIT_READ_MON;
1878 if (p->wait_on_write)
1879 config1 |= GPMC_CONFIG1_WAIT_WRITE_MON;
1880 if (p->wait_on_read || p->wait_on_write)
1881 config1 |= GPMC_CONFIG1_WAIT_PIN_SEL(p->wait_pin);
1882 if (p->device_nand)
1883 config1 |= GPMC_CONFIG1_DEVICETYPE(GPMC_DEVICETYPE_NAND);
1884 if (p->mux_add_data)
1885 config1 |= GPMC_CONFIG1_MUXTYPE(p->mux_add_data);
1886 if (p->burst_read)
1887 config1 |= GPMC_CONFIG1_READMULTIPLE_SUPP;
1888 if (p->burst_write)
1889 config1 |= GPMC_CONFIG1_WRITEMULTIPLE_SUPP;
1890 if (p->burst_read || p->burst_write) {
1891 config1 |= GPMC_CONFIG1_PAGE_LEN(p->burst_len >> 3);
1892 config1 |= p->burst_wrap ? GPMC_CONFIG1_WRAPBURST_SUPP : 0;
1893 }
1894
1895 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, config1);
1896
1897 return 0;
1898}
1899
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001900#ifdef CONFIG_OF
Uwe Kleine-König31957602014-09-10 10:26:17 +02001901static const struct of_device_id gpmc_dt_ids[] = {
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001902 { .compatible = "ti,omap2420-gpmc" },
1903 { .compatible = "ti,omap2430-gpmc" },
1904 { .compatible = "ti,omap3430-gpmc" }, /* omap3430 & omap3630 */
1905 { .compatible = "ti,omap4430-gpmc" }, /* omap4430 & omap4460 & omap543x */
1906 { .compatible = "ti,am3352-gpmc" }, /* am335x devices */
1907 { }
1908};
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001909
Jon Hunter8c8a77712013-02-20 15:53:12 -06001910/**
1911 * gpmc_read_settings_dt - read gpmc settings from device-tree
1912 * @np: pointer to device-tree node for a gpmc child device
1913 * @p: pointer to gpmc settings structure
1914 *
1915 * Reads the GPMC settings for a GPMC child device from device-tree and
1916 * stores them in the GPMC settings structure passed. The GPMC settings
1917 * structure is initialised to zero by this function and so any
1918 * previously stored settings will be cleared.
1919 */
1920void gpmc_read_settings_dt(struct device_node *np, struct gpmc_settings *p)
1921{
1922 memset(p, 0, sizeof(struct gpmc_settings));
1923
1924 p->sync_read = of_property_read_bool(np, "gpmc,sync-read");
1925 p->sync_write = of_property_read_bool(np, "gpmc,sync-write");
Jon Hunter8c8a77712013-02-20 15:53:12 -06001926 of_property_read_u32(np, "gpmc,device-width", &p->device_width);
1927 of_property_read_u32(np, "gpmc,mux-add-data", &p->mux_add_data);
1928
1929 if (!of_property_read_u32(np, "gpmc,burst-length", &p->burst_len)) {
1930 p->burst_wrap = of_property_read_bool(np, "gpmc,burst-wrap");
1931 p->burst_read = of_property_read_bool(np, "gpmc,burst-read");
1932 p->burst_write = of_property_read_bool(np, "gpmc,burst-write");
1933 if (!p->burst_read && !p->burst_write)
1934 pr_warn("%s: page/burst-length set but not used!\n",
1935 __func__);
1936 }
1937
1938 if (!of_property_read_u32(np, "gpmc,wait-pin", &p->wait_pin)) {
1939 p->wait_on_read = of_property_read_bool(np,
1940 "gpmc,wait-on-read");
1941 p->wait_on_write = of_property_read_bool(np,
1942 "gpmc,wait-on-write");
1943 if (!p->wait_on_read && !p->wait_on_write)
Roger Quadros2b540572014-09-02 16:57:06 +03001944 pr_debug("%s: rd/wr wait monitoring not enabled!\n",
1945 __func__);
Jon Hunter8c8a77712013-02-20 15:53:12 -06001946 }
1947}
1948
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001949static void __maybe_unused gpmc_read_timings_dt(struct device_node *np,
1950 struct gpmc_timings *gpmc_t)
1951{
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001952 struct gpmc_bool_timings *p;
1953
1954 if (!np || !gpmc_t)
1955 return;
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001956
1957 memset(gpmc_t, 0, sizeof(*gpmc_t));
1958
1959 /* minimum clock period for syncronous mode */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001960 of_property_read_u32(np, "gpmc,sync-clk-ps", &gpmc_t->sync_clk);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001961
1962 /* chip select timtings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001963 of_property_read_u32(np, "gpmc,cs-on-ns", &gpmc_t->cs_on);
1964 of_property_read_u32(np, "gpmc,cs-rd-off-ns", &gpmc_t->cs_rd_off);
1965 of_property_read_u32(np, "gpmc,cs-wr-off-ns", &gpmc_t->cs_wr_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001966
1967 /* ADV signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001968 of_property_read_u32(np, "gpmc,adv-on-ns", &gpmc_t->adv_on);
1969 of_property_read_u32(np, "gpmc,adv-rd-off-ns", &gpmc_t->adv_rd_off);
1970 of_property_read_u32(np, "gpmc,adv-wr-off-ns", &gpmc_t->adv_wr_off);
Neil Armstrong2c92c042015-12-28 14:39:20 +01001971 of_property_read_u32(np, "gpmc,adv-aad-mux-on-ns",
1972 &gpmc_t->adv_aad_mux_on);
1973 of_property_read_u32(np, "gpmc,adv-aad-mux-rd-off-ns",
1974 &gpmc_t->adv_aad_mux_rd_off);
1975 of_property_read_u32(np, "gpmc,adv-aad-mux-wr-off-ns",
1976 &gpmc_t->adv_aad_mux_wr_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001977
1978 /* WE signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001979 of_property_read_u32(np, "gpmc,we-on-ns", &gpmc_t->we_on);
1980 of_property_read_u32(np, "gpmc,we-off-ns", &gpmc_t->we_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001981
1982 /* OE signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001983 of_property_read_u32(np, "gpmc,oe-on-ns", &gpmc_t->oe_on);
1984 of_property_read_u32(np, "gpmc,oe-off-ns", &gpmc_t->oe_off);
Neil Armstrong2c92c042015-12-28 14:39:20 +01001985 of_property_read_u32(np, "gpmc,oe-aad-mux-on-ns",
1986 &gpmc_t->oe_aad_mux_on);
1987 of_property_read_u32(np, "gpmc,oe-aad-mux-off-ns",
1988 &gpmc_t->oe_aad_mux_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001989
1990 /* access and cycle timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001991 of_property_read_u32(np, "gpmc,page-burst-access-ns",
1992 &gpmc_t->page_burst_access);
1993 of_property_read_u32(np, "gpmc,access-ns", &gpmc_t->access);
1994 of_property_read_u32(np, "gpmc,rd-cycle-ns", &gpmc_t->rd_cycle);
1995 of_property_read_u32(np, "gpmc,wr-cycle-ns", &gpmc_t->wr_cycle);
1996 of_property_read_u32(np, "gpmc,bus-turnaround-ns",
1997 &gpmc_t->bus_turnaround);
1998 of_property_read_u32(np, "gpmc,cycle2cycle-delay-ns",
1999 &gpmc_t->cycle2cycle_delay);
2000 of_property_read_u32(np, "gpmc,wait-monitoring-ns",
2001 &gpmc_t->wait_monitoring);
2002 of_property_read_u32(np, "gpmc,clk-activation-ns",
2003 &gpmc_t->clk_activation);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002004
Jon Hunterd36b4cd2013-02-21 18:51:27 -06002005 /* only applicable to OMAP3+ */
2006 of_property_read_u32(np, "gpmc,wr-access-ns", &gpmc_t->wr_access);
2007 of_property_read_u32(np, "gpmc,wr-data-mux-bus-ns",
2008 &gpmc_t->wr_data_mux_bus);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002009
Jon Hunterd36b4cd2013-02-21 18:51:27 -06002010 /* bool timing parameters */
2011 p = &gpmc_t->bool_timings;
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002012
Jon Hunterd36b4cd2013-02-21 18:51:27 -06002013 p->cycle2cyclediffcsen =
2014 of_property_read_bool(np, "gpmc,cycle2cycle-diffcsen");
2015 p->cycle2cyclesamecsen =
2016 of_property_read_bool(np, "gpmc,cycle2cycle-samecsen");
2017 p->we_extra_delay = of_property_read_bool(np, "gpmc,we-extra-delay");
2018 p->oe_extra_delay = of_property_read_bool(np, "gpmc,oe-extra-delay");
2019 p->adv_extra_delay = of_property_read_bool(np, "gpmc,adv-extra-delay");
2020 p->cs_extra_delay = of_property_read_bool(np, "gpmc,cs-extra-delay");
2021 p->time_para_granularity =
2022 of_property_read_bool(np, "gpmc,time-para-granularity");
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002023}
2024
Jon Huntercdd69282013-02-08 16:46:13 -06002025/**
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01002026 * gpmc_probe_generic_child - configures the gpmc for a child device
Jon Huntercdd69282013-02-08 16:46:13 -06002027 * @pdev: pointer to gpmc platform device
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01002028 * @child: pointer to device-tree node for child device
Jon Huntercdd69282013-02-08 16:46:13 -06002029 *
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01002030 * Allocates and configures a GPMC chip-select for a child device.
Jon Huntercdd69282013-02-08 16:46:13 -06002031 * Returns 0 on success and appropriate negative error code on failure.
2032 */
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01002033static int gpmc_probe_generic_child(struct platform_device *pdev,
Jon Huntercdd69282013-02-08 16:46:13 -06002034 struct device_node *child)
2035{
2036 struct gpmc_settings gpmc_s;
2037 struct gpmc_timings gpmc_t;
2038 struct resource res;
2039 unsigned long base;
Tony Lindgren9ed7a772014-11-03 17:45:01 -08002040 const char *name;
Jon Huntercdd69282013-02-08 16:46:13 -06002041 int ret, cs;
Roger Quadrose378d222014-08-29 19:11:52 +03002042 u32 val;
Roger Quadros210325f02015-08-06 13:21:40 +03002043 struct gpio_desc *waitpin_desc = NULL;
2044 struct gpmc_device *gpmc = platform_get_drvdata(pdev);
Jon Huntercdd69282013-02-08 16:46:13 -06002045
2046 if (of_property_read_u32(child, "reg", &cs) < 0) {
Rob Herringdb749d12017-07-18 16:43:14 -05002047 dev_err(&pdev->dev, "%pOF has no 'reg' property\n",
2048 child);
Jon Huntercdd69282013-02-08 16:46:13 -06002049 return -ENODEV;
2050 }
2051
2052 if (of_address_to_resource(child, 0, &res) < 0) {
Rob Herringdb749d12017-07-18 16:43:14 -05002053 dev_err(&pdev->dev, "%pOF has malformed 'reg' property\n",
2054 child);
Jon Huntercdd69282013-02-08 16:46:13 -06002055 return -ENODEV;
2056 }
2057
Tony Lindgren9ed7a772014-11-03 17:45:01 -08002058 /*
2059 * Check if we have multiple instances of the same device
2060 * on a single chip select. If so, use the already initialized
2061 * timings.
2062 */
2063 name = gpmc_cs_get_name(cs);
Rob Herringc2ade652018-12-05 13:50:30 -06002064 if (name && of_node_name_eq(child, name))
Roger Quadrosd5071782018-04-20 13:02:49 +03002065 goto no_timings;
Tony Lindgren9ed7a772014-11-03 17:45:01 -08002066
Jon Huntercdd69282013-02-08 16:46:13 -06002067 ret = gpmc_cs_request(cs, resource_size(&res), &base);
2068 if (ret < 0) {
2069 dev_err(&pdev->dev, "cannot request GPMC CS %d\n", cs);
2070 return ret;
2071 }
Rob Herringc2ade652018-12-05 13:50:30 -06002072 gpmc_cs_set_name(cs, child->full_name);
Jon Huntercdd69282013-02-08 16:46:13 -06002073
Tony Lindgren35ac0512014-11-03 17:45:01 -08002074 gpmc_read_settings_dt(child, &gpmc_s);
2075 gpmc_read_timings_dt(child, &gpmc_t);
Jon Huntercdd69282013-02-08 16:46:13 -06002076
2077 /*
Tony Lindgrenfd4446f2013-11-14 15:25:09 -08002078 * For some GPMC devices we still need to rely on the bootloader
Tony Lindgren35ac0512014-11-03 17:45:01 -08002079 * timings because the devices can be connected via FPGA.
2080 * REVISIT: Add timing support from slls644g.pdf.
Tony Lindgrenfd4446f2013-11-14 15:25:09 -08002081 */
Tony Lindgren35ac0512014-11-03 17:45:01 -08002082 if (!gpmc_t.cs_rd_off) {
2083 WARN(1, "enable GPMC debug to configure .dts timings for CS%i\n",
2084 cs);
2085 gpmc_cs_show_timings(cs,
2086 "please add GPMC bootloader timings to .dts");
Tony Lindgrenfd4446f2013-11-14 15:25:09 -08002087 goto no_timings;
2088 }
2089
Roger Quadros4cf27d22014-08-29 19:11:53 +03002090 /* CS must be disabled while making changes to gpmc configuration */
2091 gpmc_cs_disable_mem(cs);
2092
Tony Lindgrenfd4446f2013-11-14 15:25:09 -08002093 /*
Jon Huntercdd69282013-02-08 16:46:13 -06002094 * FIXME: gpmc_cs_request() will map the CS to an arbitary
2095 * location in the gpmc address space. When booting with
2096 * device-tree we want the NOR flash to be mapped to the
2097 * location specified in the device-tree blob. So remap the
2098 * CS to this location. Once DT migration is complete should
2099 * just make gpmc_cs_request() map a specific address.
2100 */
2101 ret = gpmc_cs_remap(cs, res.start);
2102 if (ret < 0) {
Fabio Estevamf70bf2a2013-09-18 12:01:59 -07002103 dev_err(&pdev->dev, "cannot remap GPMC CS %d to %pa\n",
2104 cs, &res.start);
Roger Quadrosbdd7e032015-07-09 17:31:45 +03002105 if (res.start < GPMC_MEM_START) {
2106 dev_info(&pdev->dev,
2107 "GPMC CS %d start cannot be lesser than 0x%x\n",
2108 cs, GPMC_MEM_START);
2109 } else if (res.end > GPMC_MEM_END) {
2110 dev_info(&pdev->dev,
2111 "GPMC CS %d end cannot be greater than 0x%x\n",
2112 cs, GPMC_MEM_END);
2113 }
Jon Huntercdd69282013-02-08 16:46:13 -06002114 goto err;
2115 }
2116
Rob Herringc2ade652018-12-05 13:50:30 -06002117 if (of_node_name_eq(child, "nand")) {
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002118 /* Warn about older DT blobs with no compatible property */
2119 if (!of_property_read_bool(child, "compatible")) {
2120 dev_warn(&pdev->dev,
2121 "Incompatible NAND node: missing compatible");
2122 ret = -EINVAL;
2123 goto err;
2124 }
2125 }
2126
Rob Herringc2ade652018-12-05 13:50:30 -06002127 if (of_node_name_eq(child, "onenand")) {
Ladislav Michla758f502018-01-12 14:17:25 +01002128 /* Warn about older DT blobs with no compatible property */
2129 if (!of_property_read_bool(child, "compatible")) {
2130 dev_warn(&pdev->dev,
2131 "Incompatible OneNAND node: missing compatible");
2132 ret = -EINVAL;
2133 goto err;
2134 }
2135 }
2136
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002137 if (of_device_is_compatible(child, "ti,omap2-nand")) {
2138 /* NAND specific setup */
Boris Brezillonf6798882016-04-19 20:29:58 +02002139 val = 8;
2140 of_property_read_u32(child, "nand-bus-width", &val);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002141 switch (val) {
2142 case 8:
2143 gpmc_s.device_width = GPMC_DEVWIDTH_8BIT;
2144 break;
2145 case 16:
2146 gpmc_s.device_width = GPMC_DEVWIDTH_16BIT;
2147 break;
2148 default:
Rob Herringc86f9852018-08-27 19:57:23 -05002149 dev_err(&pdev->dev, "%pOFn: invalid 'nand-bus-width'\n",
2150 child);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002151 ret = -EINVAL;
2152 goto err;
2153 }
2154
2155 /* disable write protect */
2156 gpmc_configure(GPMC_CONFIG_WP, 0);
2157 gpmc_s.device_nand = true;
2158 } else {
2159 ret = of_property_read_u32(child, "bank-width",
2160 &gpmc_s.device_width);
Ladislav Michlc18a7ac2017-11-06 11:41:04 +01002161 if (ret < 0 && !gpmc_s.device_width) {
2162 dev_err(&pdev->dev,
2163 "%pOF has no 'gpmc,device-width' property\n",
Rob Herringdb749d12017-07-18 16:43:14 -05002164 child);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002165 goto err;
Uwe Kleine-Königc9eabf42017-05-25 22:07:13 +02002166 }
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002167 }
Jon Huntercdd69282013-02-08 16:46:13 -06002168
Roger Quadros210325f02015-08-06 13:21:40 +03002169 /* Reserve wait pin if it is required and valid */
2170 if (gpmc_s.wait_on_read || gpmc_s.wait_on_write) {
2171 unsigned int wait_pin = gpmc_s.wait_pin;
2172
2173 waitpin_desc = gpiochip_request_own_desc(&gpmc->gpio_chip,
Linus Walleij21abf102018-09-04 13:31:45 +02002174 wait_pin, "WAITPIN",
Linus Walleij5923ea62019-04-26 14:40:18 +02002175 GPIO_ACTIVE_HIGH,
2176 GPIOD_IN);
Roger Quadros210325f02015-08-06 13:21:40 +03002177 if (IS_ERR(waitpin_desc)) {
2178 dev_err(&pdev->dev, "invalid wait-pin: %d\n", wait_pin);
2179 ret = PTR_ERR(waitpin_desc);
2180 goto err;
2181 }
2182 }
2183
Uwe Kleine-Königfd820a12015-10-06 22:07:49 +02002184 gpmc_cs_show_timings(cs, "before gpmc_cs_program_settings");
Roger Quadros210325f02015-08-06 13:21:40 +03002185
Jon Huntercdd69282013-02-08 16:46:13 -06002186 ret = gpmc_cs_program_settings(cs, &gpmc_s);
2187 if (ret < 0)
Roger Quadros210325f02015-08-06 13:21:40 +03002188 goto err_cs;
Jon Huntercdd69282013-02-08 16:46:13 -06002189
Robert ABEL2e676902015-02-27 16:56:53 +01002190 ret = gpmc_cs_set_timings(cs, &gpmc_t, &gpmc_s);
Roger Quadros7604baf2014-08-29 19:11:51 +03002191 if (ret) {
Rob Herringc86f9852018-08-27 19:57:23 -05002192 dev_err(&pdev->dev, "failed to set gpmc timings for: %pOFn\n",
2193 child);
Roger Quadros210325f02015-08-06 13:21:40 +03002194 goto err_cs;
Roger Quadros7604baf2014-08-29 19:11:51 +03002195 }
Jon Huntercdd69282013-02-08 16:46:13 -06002196
Roger Quadrose378d222014-08-29 19:11:52 +03002197 /* Clear limited address i.e. enable A26-A11 */
2198 val = gpmc_read_reg(GPMC_CONFIG);
2199 val &= ~GPMC_CONFIG_LIMITEDADDRESS;
2200 gpmc_write_reg(GPMC_CONFIG, val);
2201
Roger Quadros4cf27d22014-08-29 19:11:53 +03002202 /* Enable CS region */
2203 gpmc_cs_enable_mem(cs);
Jon Huntercdd69282013-02-08 16:46:13 -06002204
Tony Lindgrenfd4446f2013-11-14 15:25:09 -08002205no_timings:
Robert ABELb1dc1ca2015-02-27 16:56:49 +01002206
2207 /* create platform device, NULL on error or when disabled */
2208 if (!of_platform_device_create(child, NULL, &pdev->dev))
2209 goto err_child_fail;
2210
2211 /* is child a common bus? */
2212 if (of_match_node(of_default_bus_match_table, child))
2213 /* create children and other common bus children */
Kefeng Wang9f2c5192016-06-01 14:53:09 +08002214 if (of_platform_default_populate(child, NULL, &pdev->dev))
Robert ABELb1dc1ca2015-02-27 16:56:49 +01002215 goto err_child_fail;
2216
2217 return 0;
2218
2219err_child_fail:
Jon Huntercdd69282013-02-08 16:46:13 -06002220
Rob Herringc86f9852018-08-27 19:57:23 -05002221 dev_err(&pdev->dev, "failed to create gpmc child %pOFn\n", child);
Javier Martinez Canillase8ffd6f2013-03-14 16:09:20 +01002222 ret = -ENODEV;
Jon Huntercdd69282013-02-08 16:46:13 -06002223
Roger Quadros210325f02015-08-06 13:21:40 +03002224err_cs:
Markus Elfring3f41a3c2016-07-23 18:54:02 +02002225 gpiochip_free_own_desc(waitpin_desc);
Jon Huntercdd69282013-02-08 16:46:13 -06002226err:
2227 gpmc_cs_free(cs);
2228
2229 return ret;
2230}
2231
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002232static int gpmc_probe_dt(struct platform_device *pdev)
2233{
2234 int ret;
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002235 const struct of_device_id *of_id =
2236 of_match_device(gpmc_dt_ids, &pdev->dev);
2237
2238 if (!of_id)
2239 return 0;
2240
Gupta Pekonf34f3712013-05-31 17:31:30 +05302241 ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-cs",
2242 &gpmc_cs_num);
2243 if (ret < 0) {
2244 pr_err("%s: number of chip-selects not defined\n", __func__);
2245 return ret;
2246 } else if (gpmc_cs_num < 1) {
2247 pr_err("%s: all chip-selects are disabled\n", __func__);
2248 return -EINVAL;
2249 } else if (gpmc_cs_num > GPMC_CS_NUM) {
2250 pr_err("%s: number of supported chip-selects cannot be > %d\n",
2251 __func__, GPMC_CS_NUM);
2252 return -EINVAL;
2253 }
2254
Jon Hunter9f833152013-02-20 15:53:38 -06002255 ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-waitpins",
2256 &gpmc_nr_waitpins);
2257 if (ret < 0) {
2258 pr_err("%s: number of wait pins not found!\n", __func__);
2259 return ret;
2260 }
2261
Roger Quadrosd2d00862016-03-07 12:18:43 +02002262 return 0;
2263}
2264
Johan Hovold23540d62016-07-24 14:10:58 +02002265static void gpmc_probe_dt_children(struct platform_device *pdev)
Roger Quadrosd2d00862016-03-07 12:18:43 +02002266{
2267 int ret;
2268 struct device_node *child;
2269
Guido Martínez68e2eb52014-07-02 10:35:18 -03002270 for_each_available_child_of_node(pdev->dev.of_node, child) {
Ladislav Michla758f502018-01-12 14:17:25 +01002271 ret = gpmc_probe_generic_child(pdev, child);
Johan Hovold23540d62016-07-24 14:10:58 +02002272 if (ret) {
Rob Herringc86f9852018-08-27 19:57:23 -05002273 dev_err(&pdev->dev, "failed to probe DT child '%pOFn': %d\n",
2274 child, ret);
Johan Hovold23540d62016-07-24 14:10:58 +02002275 }
Javier Martinez Canillas5330dc12013-03-14 22:54:11 +01002276 }
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002277}
2278#else
2279static int gpmc_probe_dt(struct platform_device *pdev)
2280{
2281 return 0;
2282}
Roger Quadrosd2d00862016-03-07 12:18:43 +02002283
Johan Hovold23540d62016-07-24 14:10:58 +02002284static void gpmc_probe_dt_children(struct platform_device *pdev)
Roger Quadrosd2d00862016-03-07 12:18:43 +02002285{
Roger Quadrosd2d00862016-03-07 12:18:43 +02002286}
Roger Quadros32dd6252016-06-17 10:16:50 +03002287#endif /* CONFIG_OF */
2288
2289static int gpmc_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
2290{
2291 return 1; /* we're input only */
2292}
2293
2294static int gpmc_gpio_direction_input(struct gpio_chip *chip,
2295 unsigned int offset)
2296{
2297 return 0; /* we're input only */
2298}
2299
2300static int gpmc_gpio_direction_output(struct gpio_chip *chip,
2301 unsigned int offset, int value)
2302{
2303 return -EINVAL; /* we're input only */
2304}
2305
2306static void gpmc_gpio_set(struct gpio_chip *chip, unsigned int offset,
2307 int value)
2308{
2309}
2310
2311static int gpmc_gpio_get(struct gpio_chip *chip, unsigned int offset)
2312{
2313 u32 reg;
2314
2315 offset += 8;
2316
2317 reg = gpmc_read_reg(GPMC_STATUS) & BIT(offset);
2318
2319 return !!reg;
2320}
2321
2322static int gpmc_gpio_init(struct gpmc_device *gpmc)
2323{
2324 int ret;
2325
2326 gpmc->gpio_chip.parent = gpmc->dev;
2327 gpmc->gpio_chip.owner = THIS_MODULE;
2328 gpmc->gpio_chip.label = DEVICE_NAME;
2329 gpmc->gpio_chip.ngpio = gpmc_nr_waitpins;
2330 gpmc->gpio_chip.get_direction = gpmc_gpio_get_direction;
2331 gpmc->gpio_chip.direction_input = gpmc_gpio_direction_input;
2332 gpmc->gpio_chip.direction_output = gpmc_gpio_direction_output;
2333 gpmc->gpio_chip.set = gpmc_gpio_set;
2334 gpmc->gpio_chip.get = gpmc_gpio_get;
2335 gpmc->gpio_chip.base = -1;
2336
Linus Walleij525fe432016-08-08 10:03:16 +02002337 ret = devm_gpiochip_add_data(gpmc->dev, &gpmc->gpio_chip, NULL);
Roger Quadros32dd6252016-06-17 10:16:50 +03002338 if (ret < 0) {
2339 dev_err(gpmc->dev, "could not register gpio chip: %d\n", ret);
2340 return ret;
2341 }
2342
2343 return 0;
2344}
2345
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08002346static int gpmc_probe(struct platform_device *pdev)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07002347{
Jon Hunter81190242012-10-17 09:41:25 -05002348 int rc;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07002349 u32 l;
Afzal Mohammedda496872012-09-23 17:28:25 -06002350 struct resource *res;
Roger Quadros384258f2015-07-30 14:49:23 +03002351 struct gpmc_device *gpmc;
2352
2353 gpmc = devm_kzalloc(&pdev->dev, sizeof(*gpmc), GFP_KERNEL);
2354 if (!gpmc)
2355 return -ENOMEM;
2356
2357 gpmc->dev = &pdev->dev;
2358 platform_set_drvdata(pdev, gpmc);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07002359
Afzal Mohammedda496872012-09-23 17:28:25 -06002360 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2361 if (res == NULL)
2362 return -ENOENT;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03002363
Afzal Mohammedda496872012-09-23 17:28:25 -06002364 phys_base = res->start;
2365 mem_size = resource_size(res);
Kevin Hilman8d084362010-01-29 14:20:06 -08002366
Thierry Reding5857bd92013-01-21 11:08:55 +01002367 gpmc_base = devm_ioremap_resource(&pdev->dev, res);
2368 if (IS_ERR(gpmc_base))
2369 return PTR_ERR(gpmc_base);
Afzal Mohammedda496872012-09-23 17:28:25 -06002370
2371 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
Roger Quadros384258f2015-07-30 14:49:23 +03002372 if (!res) {
2373 dev_err(&pdev->dev, "Failed to get resource: irq\n");
2374 return -ENOENT;
2375 }
2376
2377 gpmc->irq = res->start;
Afzal Mohammedda496872012-09-23 17:28:25 -06002378
Roger Quadros8bf9be52014-09-01 15:18:56 +03002379 gpmc_l3_clk = devm_clk_get(&pdev->dev, "fck");
Afzal Mohammedda496872012-09-23 17:28:25 -06002380 if (IS_ERR(gpmc_l3_clk)) {
Roger Quadros8bf9be52014-09-01 15:18:56 +03002381 dev_err(&pdev->dev, "Failed to get GPMC fck\n");
Afzal Mohammedda496872012-09-23 17:28:25 -06002382 return PTR_ERR(gpmc_l3_clk);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03002383 }
2384
Roger Quadros8bf9be52014-09-01 15:18:56 +03002385 if (!clk_get_rate(gpmc_l3_clk)) {
2386 dev_err(&pdev->dev, "Invalid GPMC fck clock rate\n");
2387 return -EINVAL;
2388 }
2389
Roger Quadrosd2d00862016-03-07 12:18:43 +02002390 if (pdev->dev.of_node) {
2391 rc = gpmc_probe_dt(pdev);
2392 if (rc)
2393 return rc;
2394 } else {
2395 gpmc_cs_num = GPMC_CS_NUM;
2396 gpmc_nr_waitpins = GPMC_NR_WAITPINS;
2397 }
2398
avinash philipb3f55252013-06-12 16:30:56 +05302399 pm_runtime_enable(&pdev->dev);
2400 pm_runtime_get_sync(&pdev->dev);
Olof Johansson1daa8c12010-01-20 22:39:29 +00002401
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07002402 l = gpmc_read_reg(GPMC_REVISION);
Jon Hunteraa8d4762013-02-21 15:25:23 -06002403
2404 /*
2405 * FIXME: Once device-tree migration is complete the below flags
2406 * should be populated based upon the device-tree compatible
2407 * string. For now just use the IP revision. OMAP3+ devices have
2408 * the wr_access and wr_data_mux_bus register fields. OMAP4+
2409 * devices support the addr-addr-data multiplex protocol.
2410 *
2411 * GPMC IP revisions:
2412 * - OMAP24xx = 2.0
2413 * - OMAP3xxx = 5.0
2414 * - OMAP44xx/54xx/AM335x = 6.0
2415 */
Afzal Mohammedda496872012-09-23 17:28:25 -06002416 if (GPMC_REVISION_MAJOR(l) > 0x4)
2417 gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
Jon Hunteraa8d4762013-02-21 15:25:23 -06002418 if (GPMC_REVISION_MAJOR(l) > 0x5)
2419 gpmc_capability |= GPMC_HAS_MUX_AAD;
Roger Quadros384258f2015-07-30 14:49:23 +03002420 dev_info(gpmc->dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
Afzal Mohammedda496872012-09-23 17:28:25 -06002421 GPMC_REVISION_MINOR(l));
2422
Jon Hunter84b00f02013-03-06 14:36:47 -06002423 gpmc_mem_init();
Roger Quadrosd2d00862016-03-07 12:18:43 +02002424 rc = gpmc_gpio_init(gpmc);
2425 if (rc)
2426 goto gpio_init_failed;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05302427
Roger Quadrosb2bac252016-02-19 11:01:02 +02002428 gpmc->nirqs = GPMC_NR_NAND_IRQS + gpmc_nr_waitpins;
Roger Quadros384258f2015-07-30 14:49:23 +03002429 rc = gpmc_setup_irq(gpmc);
2430 if (rc) {
2431 dev_err(gpmc->dev, "gpmc_setup_irq failed\n");
Linus Walleij525fe432016-08-08 10:03:16 +02002432 goto gpio_init_failed;
Roger Quadros384258f2015-07-30 14:49:23 +03002433 }
Afzal Mohammedda496872012-09-23 17:28:25 -06002434
Johan Hovold23540d62016-07-24 14:10:58 +02002435 gpmc_probe_dt_children(pdev);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002436
Afzal Mohammedda496872012-09-23 17:28:25 -06002437 return 0;
Roger Quadros384258f2015-07-30 14:49:23 +03002438
Roger Quadrosd2d00862016-03-07 12:18:43 +02002439gpio_init_failed:
2440 gpmc_mem_exit();
Roger Quadros384258f2015-07-30 14:49:23 +03002441 pm_runtime_put_sync(&pdev->dev);
Roger Quadrosd2d00862016-03-07 12:18:43 +02002442 pm_runtime_disable(&pdev->dev);
2443
Roger Quadros384258f2015-07-30 14:49:23 +03002444 return rc;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05302445}
Afzal Mohammedda496872012-09-23 17:28:25 -06002446
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08002447static int gpmc_remove(struct platform_device *pdev)
Afzal Mohammedda496872012-09-23 17:28:25 -06002448{
Roger Quadros384258f2015-07-30 14:49:23 +03002449 struct gpmc_device *gpmc = platform_get_drvdata(pdev);
2450
2451 gpmc_free_irq(gpmc);
Afzal Mohammedda496872012-09-23 17:28:25 -06002452 gpmc_mem_exit();
avinash philipb3f55252013-06-12 16:30:56 +05302453 pm_runtime_put_sync(&pdev->dev);
2454 pm_runtime_disable(&pdev->dev);
Roger Quadros384258f2015-07-30 14:49:23 +03002455
Afzal Mohammedda496872012-09-23 17:28:25 -06002456 return 0;
2457}
2458
avinash philipb536dd42013-06-18 00:16:38 +05302459#ifdef CONFIG_PM_SLEEP
2460static int gpmc_suspend(struct device *dev)
2461{
2462 omap3_gpmc_save_context();
2463 pm_runtime_put_sync(dev);
2464 return 0;
2465}
2466
2467static int gpmc_resume(struct device *dev)
2468{
2469 pm_runtime_get_sync(dev);
2470 omap3_gpmc_restore_context();
2471 return 0;
2472}
2473#endif
2474
2475static SIMPLE_DEV_PM_OPS(gpmc_pm_ops, gpmc_suspend, gpmc_resume);
2476
Afzal Mohammedda496872012-09-23 17:28:25 -06002477static struct platform_driver gpmc_driver = {
2478 .probe = gpmc_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08002479 .remove = gpmc_remove,
Afzal Mohammedda496872012-09-23 17:28:25 -06002480 .driver = {
2481 .name = DEVICE_NAME,
Daniel Mackbc6b1e72012-12-14 11:36:44 +01002482 .of_match_table = of_match_ptr(gpmc_dt_ids),
avinash philipb536dd42013-06-18 00:16:38 +05302483 .pm = &gpmc_pm_ops,
Afzal Mohammedda496872012-09-23 17:28:25 -06002484 },
2485};
2486
2487static __init int gpmc_init(void)
2488{
2489 return platform_driver_register(&gpmc_driver);
2490}
Tony Lindgrena8612802014-11-20 12:45:43 -08002491postcore_initcall(gpmc_init);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05302492
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302493static struct omap3_gpmc_regs gpmc_context;
2494
Felipe Balbib2fa3b72010-02-15 10:03:33 -08002495void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302496{
2497 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08002498
Tomeu Vizosoe984a1792015-08-05 14:24:15 +02002499 if (!gpmc_base)
2500 return;
2501
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302502 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
2503 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
2504 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
2505 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
2506 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
2507 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
2508 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
Gupta Pekonf34f3712013-05-31 17:31:30 +05302509 for (i = 0; i < gpmc_cs_num; i++) {
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302510 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
2511 if (gpmc_context.cs_context[i].is_valid) {
2512 gpmc_context.cs_context[i].config1 =
2513 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
2514 gpmc_context.cs_context[i].config2 =
2515 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
2516 gpmc_context.cs_context[i].config3 =
2517 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
2518 gpmc_context.cs_context[i].config4 =
2519 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
2520 gpmc_context.cs_context[i].config5 =
2521 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
2522 gpmc_context.cs_context[i].config6 =
2523 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
2524 gpmc_context.cs_context[i].config7 =
2525 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
2526 }
2527 }
2528}
2529
Felipe Balbib2fa3b72010-02-15 10:03:33 -08002530void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302531{
2532 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08002533
Tomeu Vizosoe984a1792015-08-05 14:24:15 +02002534 if (!gpmc_base)
2535 return;
2536
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302537 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
2538 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
2539 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
2540 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
2541 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
2542 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
2543 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
Gupta Pekonf34f3712013-05-31 17:31:30 +05302544 for (i = 0; i < gpmc_cs_num; i++) {
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05302545 if (gpmc_context.cs_context[i].is_valid) {
2546 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
2547 gpmc_context.cs_context[i].config1);
2548 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
2549 gpmc_context.cs_context[i].config2);
2550 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
2551 gpmc_context.cs_context[i].config3);
2552 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
2553 gpmc_context.cs_context[i].config4);
2554 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
2555 gpmc_context.cs_context[i].config5);
2556 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
2557 gpmc_context.cs_context[i].config6);
2558 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
2559 gpmc_context.cs_context[i].config7);
2560 }
2561 }
2562}