blob: 1b54c26c2bec15204b8acf4630ace9f445d0af87 [file] [log] [blame]
Mugunthan V Ndf828592012-03-18 20:17:54 +00001/*
2 * Texas Instruments Ethernet Switch Driver
3 *
4 * Copyright (C) 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/kernel.h>
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/timer.h>
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/irqreturn.h>
23#include <linux/interrupt.h>
24#include <linux/if_ether.h>
25#include <linux/etherdevice.h>
26#include <linux/netdevice.h>
Richard Cochran2e5b38a2012-10-29 08:45:20 +000027#include <linux/net_tstamp.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000028#include <linux/phy.h>
29#include <linux/workqueue.h>
30#include <linux/delay.h>
Mugunthan V Nf150bd72012-07-17 08:09:50 +000031#include <linux/pm_runtime.h>
Arnd Bergmanne2b3e492018-05-30 23:51:54 +020032#include <linux/gpio/consumer.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000033#include <linux/of.h>
Heiko Schocher9e42f712015-10-17 06:04:35 +020034#include <linux/of_mdio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000035#include <linux/of_net.h>
36#include <linux/of_device.h>
Mugunthan V N3b72c2f2013-02-05 08:26:48 +000037#include <linux/if_vlan.h>
Randy Dunlap514c6032018-04-05 16:25:34 -070038#include <linux/kmemleak.h>
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +030039#include <linux/sys_soc.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000040
Mugunthan V N739683b2013-06-06 23:45:14 +053041#include <linux/pinctrl/consumer.h>
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +030042#include <net/pkt_cls.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000043
Mugunthan V Ndbe34722013-08-19 17:47:40 +053044#include "cpsw.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000045#include "cpsw_ale.h"
Richard Cochran2e5b38a2012-10-29 08:45:20 +000046#include "cpts.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000047#include "davinci_cpdma.h"
48
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +030049#include <net/pkt_sched.h>
50
Mugunthan V Ndf828592012-03-18 20:17:54 +000051#define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
52 NETIF_MSG_DRV | NETIF_MSG_LINK | \
53 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
54 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
55 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
56 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
57 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
58 NETIF_MSG_RX_STATUS)
59
60#define cpsw_info(priv, type, format, ...) \
61do { \
62 if (netif_msg_##type(priv) && net_ratelimit()) \
63 dev_info(priv->dev, format, ## __VA_ARGS__); \
64} while (0)
65
66#define cpsw_err(priv, type, format, ...) \
67do { \
68 if (netif_msg_##type(priv) && net_ratelimit()) \
69 dev_err(priv->dev, format, ## __VA_ARGS__); \
70} while (0)
71
72#define cpsw_dbg(priv, type, format, ...) \
73do { \
74 if (netif_msg_##type(priv) && net_ratelimit()) \
75 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
76} while (0)
77
78#define cpsw_notice(priv, type, format, ...) \
79do { \
80 if (netif_msg_##type(priv) && net_ratelimit()) \
81 dev_notice(priv->dev, format, ## __VA_ARGS__); \
82} while (0)
83
Mugunthan V N5c50a852012-10-29 08:45:11 +000084#define ALE_ALL_PORTS 0x7
85
Mugunthan V Ndf828592012-03-18 20:17:54 +000086#define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
87#define CPSW_MINOR_VERSION(reg) (reg & 0xff)
88#define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
89
Richard Cochrane90cfac2012-10-29 08:45:14 +000090#define CPSW_VERSION_1 0x19010a
91#define CPSW_VERSION_2 0x19010c
Mugunthan V Nc193f362013-08-05 17:30:05 +053092#define CPSW_VERSION_3 0x19010f
Mugunthan V N926489b2013-08-12 17:11:15 +053093#define CPSW_VERSION_4 0x190112
Richard Cochran549985e2012-11-14 09:07:56 +000094
95#define HOST_PORT_NUM 0
Grygorii Strashkoc6395f12017-11-30 18:21:14 -060096#define CPSW_ALE_PORTS_NUM 3
Richard Cochran549985e2012-11-14 09:07:56 +000097#define SLIVER_SIZE 0x40
98
99#define CPSW1_HOST_PORT_OFFSET 0x028
100#define CPSW1_SLAVE_OFFSET 0x050
101#define CPSW1_SLAVE_SIZE 0x040
102#define CPSW1_CPDMA_OFFSET 0x100
103#define CPSW1_STATERAM_OFFSET 0x200
Mugunthan V Nd9718542013-07-23 15:38:17 +0530104#define CPSW1_HW_STATS 0x400
Richard Cochran549985e2012-11-14 09:07:56 +0000105#define CPSW1_CPTS_OFFSET 0x500
106#define CPSW1_ALE_OFFSET 0x600
107#define CPSW1_SLIVER_OFFSET 0x700
108
109#define CPSW2_HOST_PORT_OFFSET 0x108
110#define CPSW2_SLAVE_OFFSET 0x200
111#define CPSW2_SLAVE_SIZE 0x100
112#define CPSW2_CPDMA_OFFSET 0x800
Mugunthan V Nd9718542013-07-23 15:38:17 +0530113#define CPSW2_HW_STATS 0x900
Richard Cochran549985e2012-11-14 09:07:56 +0000114#define CPSW2_STATERAM_OFFSET 0xa00
115#define CPSW2_CPTS_OFFSET 0xc00
116#define CPSW2_ALE_OFFSET 0xd00
117#define CPSW2_SLIVER_OFFSET 0xd80
118#define CPSW2_BD_OFFSET 0x2000
119
Mugunthan V Ndf828592012-03-18 20:17:54 +0000120#define CPDMA_RXTHRESH 0x0c0
121#define CPDMA_RXFREE 0x0e0
122#define CPDMA_TXHDP 0x00
123#define CPDMA_RXHDP 0x20
124#define CPDMA_TXCP 0x40
125#define CPDMA_RXCP 0x60
126
Mugunthan V Ndf828592012-03-18 20:17:54 +0000127#define CPSW_POLL_WEIGHT 64
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500128#define CPSW_RX_VLAN_ENCAP_HDR_SIZE 4
Grygorii Strashko9421c902017-11-15 09:46:35 -0600129#define CPSW_MIN_PACKET_SIZE (VLAN_ETH_ZLEN)
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500130#define CPSW_MAX_PACKET_SIZE (VLAN_ETH_FRAME_LEN +\
131 ETH_FCS_LEN +\
132 CPSW_RX_VLAN_ENCAP_HDR_SIZE)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000133
134#define RX_PRIORITY_MAPPING 0x76543210
135#define TX_PRIORITY_MAPPING 0x33221100
Ivan Khoronzhuk5e391dc52018-04-19 22:49:09 +0300136#define CPDMA_TX_PRIORITY_MAP 0x76543210
Mugunthan V Ndf828592012-03-18 20:17:54 +0000137
Mugunthan V N3b72c2f2013-02-05 08:26:48 +0000138#define CPSW_VLAN_AWARE BIT(1)
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500139#define CPSW_RX_VLAN_ENCAP BIT(2)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +0000140#define CPSW_ALE_VLAN_AWARE 1
141
John Ogness35717d82014-11-14 15:42:52 +0100142#define CPSW_FIFO_NORMAL_MODE (0 << 16)
143#define CPSW_FIFO_DUAL_MAC_MODE (1 << 16)
144#define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000145
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000146#define CPSW_INTPACEEN (0x3f << 16)
147#define CPSW_INTPRESCALE_MASK (0x7FF << 0)
148#define CPSW_CMINTMAX_CNT 63
149#define CPSW_CMINTMIN_CNT 2
150#define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
151#define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
152
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300153#define cpsw_slave_index(cpsw, priv) \
154 ((cpsw->data.dual_emac) ? priv->emac_port : \
155 cpsw->data.active_slave)
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300156#define IRQ_NUM 2
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300157#define CPSW_MAX_QUEUES 8
Grygorii Strashko90225bf2017-01-06 14:07:33 -0600158#define CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT 256
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +0300159#define CPSW_FIFO_QUEUE_TYPE_SHIFT 16
160#define CPSW_FIFO_SHAPE_EN_SHIFT 16
161#define CPSW_FIFO_RATE_EN_SHIFT 20
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +0300162#define CPSW_TC_NUM 4
163#define CPSW_FIFO_SHAPERS_NUM (CPSW_TC_NUM - 1)
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +0300164#define CPSW_PCT_MASK 0x7f
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +0000165
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500166#define CPSW_RX_VLAN_ENCAP_HDR_PRIO_SHIFT 29
167#define CPSW_RX_VLAN_ENCAP_HDR_PRIO_MSK GENMASK(2, 0)
168#define CPSW_RX_VLAN_ENCAP_HDR_VID_SHIFT 16
169#define CPSW_RX_VLAN_ENCAP_HDR_PKT_TYPE_SHIFT 8
170#define CPSW_RX_VLAN_ENCAP_HDR_PKT_TYPE_MSK GENMASK(1, 0)
171enum {
172 CPSW_RX_VLAN_ENCAP_HDR_PKT_VLAN_TAG = 0,
173 CPSW_RX_VLAN_ENCAP_HDR_PKT_RESERV,
174 CPSW_RX_VLAN_ENCAP_HDR_PKT_PRIO_TAG,
175 CPSW_RX_VLAN_ENCAP_HDR_PKT_UNTAG,
176};
177
Mugunthan V Ndf828592012-03-18 20:17:54 +0000178static int debug_level;
179module_param(debug_level, int, 0);
180MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
181
182static int ale_ageout = 10;
183module_param(ale_ageout, int, 0);
184MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
185
186static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
187module_param(rx_packet_max, int, 0);
188MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
189
Grygorii Strashko90225bf2017-01-06 14:07:33 -0600190static int descs_pool_size = CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT;
191module_param(descs_pool_size, int, 0444);
192MODULE_PARM_DESC(descs_pool_size, "Number of CPDMA CPPI descriptors in pool");
193
Richard Cochran996a5c22012-10-29 08:45:12 +0000194struct cpsw_wr_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000195 u32 id_ver;
196 u32 soft_reset;
197 u32 control;
198 u32 int_control;
199 u32 rx_thresh_en;
200 u32 rx_en;
201 u32 tx_en;
202 u32 misc_en;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000203 u32 mem_allign1[8];
204 u32 rx_thresh_stat;
205 u32 rx_stat;
206 u32 tx_stat;
207 u32 misc_stat;
208 u32 mem_allign2[8];
209 u32 rx_imax;
210 u32 tx_imax;
211
Mugunthan V Ndf828592012-03-18 20:17:54 +0000212};
213
Richard Cochran996a5c22012-10-29 08:45:12 +0000214struct cpsw_ss_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000215 u32 id_ver;
216 u32 control;
217 u32 soft_reset;
218 u32 stat_port_en;
219 u32 ptype;
Richard Cochranbd357af2012-10-29 08:45:13 +0000220 u32 soft_idle;
221 u32 thru_rate;
222 u32 gap_thresh;
223 u32 tx_start_wds;
224 u32 flow_control;
225 u32 vlan_ltype;
226 u32 ts_ltype;
227 u32 dlr_ltype;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000228};
229
Richard Cochran9750a3a2012-10-29 08:45:15 +0000230/* CPSW_PORT_V1 */
231#define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
232#define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
233#define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
234#define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
235#define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
236#define CPSW1_TS_CTL 0x14 /* Time Sync Control */
237#define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
238#define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
239
240/* CPSW_PORT_V2 */
241#define CPSW2_CONTROL 0x00 /* Control Register */
242#define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
243#define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
244#define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
245#define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
246#define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
247#define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
248
249/* CPSW_PORT_V1 and V2 */
250#define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
251#define SA_HI 0x24 /* CPGMAC_SL Source Address High */
252#define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
253
254/* CPSW_PORT_V2 only */
255#define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
256#define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
257#define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
258#define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
259#define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
260#define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
261#define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
262#define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
263
264/* Bit definitions for the CPSW2_CONTROL register */
Ivan Khoronzhuk1239a962018-07-06 21:44:44 +0300265#define PASS_PRI_TAGGED BIT(24) /* Pass Priority Tagged */
266#define VLAN_LTYPE2_EN BIT(21) /* VLAN LTYPE 2 enable */
267#define VLAN_LTYPE1_EN BIT(20) /* VLAN LTYPE 1 enable */
268#define DSCP_PRI_EN BIT(16) /* DSCP Priority Enable */
Ivan Khoronzhuk1c0e8122018-07-06 21:44:45 +0300269#define TS_107 BIT(15) /* Tyme Sync Dest IP Address 107 */
Ivan Khoronzhuk1239a962018-07-06 21:44:44 +0300270#define TS_320 BIT(14) /* Time Sync Dest Port 320 enable */
271#define TS_319 BIT(13) /* Time Sync Dest Port 319 enable */
272#define TS_132 BIT(12) /* Time Sync Dest IP Addr 132 enable */
273#define TS_131 BIT(11) /* Time Sync Dest IP Addr 131 enable */
274#define TS_130 BIT(10) /* Time Sync Dest IP Addr 130 enable */
275#define TS_129 BIT(9) /* Time Sync Dest IP Addr 129 enable */
276#define TS_TTL_NONZERO BIT(8) /* Time Sync Time To Live Non-zero enable */
277#define TS_ANNEX_F_EN BIT(6) /* Time Sync Annex F enable */
278#define TS_ANNEX_D_EN BIT(4) /* Time Sync Annex D enable */
279#define TS_LTYPE2_EN BIT(3) /* Time Sync LTYPE 2 enable */
280#define TS_LTYPE1_EN BIT(2) /* Time Sync LTYPE 1 enable */
281#define TS_TX_EN BIT(1) /* Time Sync Transmit Enable */
282#define TS_RX_EN BIT(0) /* Time Sync Receive Enable */
Richard Cochran9750a3a2012-10-29 08:45:15 +0000283
George Cherian09c55372014-05-02 12:02:02 +0530284#define CTRL_V2_TS_BITS \
285 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
286 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000287
George Cherian09c55372014-05-02 12:02:02 +0530288#define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
289#define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
290#define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
291
292
293#define CTRL_V3_TS_BITS \
Ivan Khoronzhuk1c0e8122018-07-06 21:44:45 +0300294 (TS_107 | TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
George Cherian09c55372014-05-02 12:02:02 +0530295 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
296 TS_LTYPE1_EN)
297
298#define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
299#define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
300#define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000301
302/* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
303#define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
304#define TS_SEQ_ID_OFFSET_MASK (0x3f)
305#define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
306#define TS_MSG_TYPE_EN_MASK (0xffff)
307
308/* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
309#define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
Mugunthan V Ndf828592012-03-18 20:17:54 +0000310
Richard Cochran2e5b38a2012-10-29 08:45:20 +0000311/* Bit definitions for the CPSW1_TS_CTL register */
312#define CPSW_V1_TS_RX_EN BIT(0)
313#define CPSW_V1_TS_TX_EN BIT(4)
314#define CPSW_V1_MSG_TYPE_OFS 16
315
316/* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
317#define CPSW_V1_SEQ_ID_OFS_SHIFT 16
318
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -0500319#define CPSW_MAX_BLKS_TX 15
320#define CPSW_MAX_BLKS_TX_SHIFT 4
321#define CPSW_MAX_BLKS_RX 5
322
Mugunthan V Ndf828592012-03-18 20:17:54 +0000323struct cpsw_host_regs {
324 u32 max_blks;
325 u32 blk_cnt;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000326 u32 tx_in_ctl;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000327 u32 port_vlan;
328 u32 tx_pri_map;
329 u32 cpdma_tx_pri_map;
330 u32 cpdma_rx_chan_map;
331};
332
333struct cpsw_sliver_regs {
334 u32 id_ver;
335 u32 mac_control;
336 u32 mac_status;
337 u32 soft_reset;
338 u32 rx_maxlen;
339 u32 __reserved_0;
340 u32 rx_pause;
341 u32 tx_pause;
342 u32 __reserved_1;
343 u32 rx_pri_map;
344};
345
Mugunthan V Nd9718542013-07-23 15:38:17 +0530346struct cpsw_hw_stats {
347 u32 rxgoodframes;
348 u32 rxbroadcastframes;
349 u32 rxmulticastframes;
350 u32 rxpauseframes;
351 u32 rxcrcerrors;
352 u32 rxaligncodeerrors;
353 u32 rxoversizedframes;
354 u32 rxjabberframes;
355 u32 rxundersizedframes;
356 u32 rxfragments;
357 u32 __pad_0[2];
358 u32 rxoctets;
359 u32 txgoodframes;
360 u32 txbroadcastframes;
361 u32 txmulticastframes;
362 u32 txpauseframes;
363 u32 txdeferredframes;
364 u32 txcollisionframes;
365 u32 txsinglecollframes;
366 u32 txmultcollframes;
367 u32 txexcessivecollisions;
368 u32 txlatecollisions;
369 u32 txunderrun;
370 u32 txcarriersenseerrors;
371 u32 txoctets;
372 u32 octetframes64;
373 u32 octetframes65t127;
374 u32 octetframes128t255;
375 u32 octetframes256t511;
376 u32 octetframes512t1023;
377 u32 octetframes1024tup;
378 u32 netoctets;
379 u32 rxsofoverruns;
380 u32 rxmofoverruns;
381 u32 rxdmaoverruns;
382};
383
Grygorii Strashko2c8a14d2017-11-30 18:21:12 -0600384struct cpsw_slave_data {
385 struct device_node *phy_node;
386 char phy_id[MII_BUS_ID_SIZE];
387 int phy_if;
388 u8 mac_addr[ETH_ALEN];
389 u16 dual_emac_res_vlan; /* Reserved VLAN for DualEMAC */
390};
391
392struct cpsw_platform_data {
393 struct cpsw_slave_data *slave_data;
394 u32 ss_reg_ofs; /* Subsystem control register offset */
395 u32 channels; /* number of cpdma channels (symmetric) */
396 u32 slaves; /* number of slave cpgmac ports */
397 u32 active_slave; /* time stamping, ethtool and SIOCGMIIPHY slave */
398 u32 ale_entries; /* ale table size */
399 u32 bd_ram_size; /*buffer descriptor ram size */
400 u32 mac_control; /* Mac control register */
401 u16 default_vlan; /* Def VLAN for ALE lookup in VLAN aware mode*/
402 bool dual_emac; /* Enable Dual EMAC mode */
403};
404
Mugunthan V Ndf828592012-03-18 20:17:54 +0000405struct cpsw_slave {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000406 void __iomem *regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000407 struct cpsw_sliver_regs __iomem *sliver;
408 int slave_num;
409 u32 mac_control;
410 struct cpsw_slave_data *data;
411 struct phy_device *phy;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000412 struct net_device *ndev;
413 u32 port_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000414};
415
Richard Cochran9750a3a2012-10-29 08:45:15 +0000416static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
417{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600418 return readl_relaxed(slave->regs + offset);
Richard Cochran9750a3a2012-10-29 08:45:15 +0000419}
420
421static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
422{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600423 writel_relaxed(val, slave->regs + offset);
Richard Cochran9750a3a2012-10-29 08:45:15 +0000424}
425
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200426struct cpsw_vector {
427 struct cpdma_chan *ch;
428 int budget;
429};
430
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300431struct cpsw_common {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +0300432 struct device *dev;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300433 struct cpsw_platform_data data;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300434 struct napi_struct napi_rx;
435 struct napi_struct napi_tx;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300436 struct cpsw_ss_regs __iomem *regs;
437 struct cpsw_wr_regs __iomem *wr_regs;
438 u8 __iomem *hw_stats;
439 struct cpsw_host_regs __iomem *host_port_regs;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300440 u32 version;
441 u32 coal_intvl;
442 u32 bus_freq_mhz;
443 int rx_packet_max;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300444 struct cpsw_slave *slaves;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300445 struct cpdma_ctlr *dma;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200446 struct cpsw_vector txv[CPSW_MAX_QUEUES];
447 struct cpsw_vector rxv[CPSW_MAX_QUEUES];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300448 struct cpsw_ale *ale;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300449 bool quirk_irq;
450 bool rx_irq_disabled;
451 bool tx_irq_disabled;
452 u32 irqs_table[IRQ_NUM];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300453 struct cpts *cpts;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300454 int rx_ch_num, tx_ch_num;
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +0200455 int speed;
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +0200456 int usage_count;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300457};
458
459struct cpsw_priv {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000460 struct net_device *ndev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000461 struct device *dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000462 u32 msg_enable;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000463 u8 mac_addr[ETH_ALEN];
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530464 bool rx_pause;
465 bool tx_pause;
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +0300466 bool mqprio_hw;
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +0300467 int fifo_bw[CPSW_TC_NUM];
468 int shp_cfg_speed;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000469 u32 emac_port;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300470 struct cpsw_common *cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000471};
472
Mugunthan V Nd9718542013-07-23 15:38:17 +0530473struct cpsw_stats {
474 char stat_string[ETH_GSTRING_LEN];
475 int type;
476 int sizeof_stat;
477 int stat_offset;
478};
479
480enum {
481 CPSW_STATS,
482 CPDMA_RX_STATS,
483 CPDMA_TX_STATS,
484};
485
486#define CPSW_STAT(m) CPSW_STATS, \
487 sizeof(((struct cpsw_hw_stats *)0)->m), \
488 offsetof(struct cpsw_hw_stats, m)
489#define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
490 sizeof(((struct cpdma_chan_stats *)0)->m), \
491 offsetof(struct cpdma_chan_stats, m)
492#define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
493 sizeof(((struct cpdma_chan_stats *)0)->m), \
494 offsetof(struct cpdma_chan_stats, m)
495
496static const struct cpsw_stats cpsw_gstrings_stats[] = {
497 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
498 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
499 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
500 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
501 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
502 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
503 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
504 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
505 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
506 { "Rx Fragments", CPSW_STAT(rxfragments) },
507 { "Rx Octets", CPSW_STAT(rxoctets) },
508 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
509 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
510 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
511 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
512 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
513 { "Collisions", CPSW_STAT(txcollisionframes) },
514 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
515 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
516 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
517 { "Late Collisions", CPSW_STAT(txlatecollisions) },
518 { "Tx Underrun", CPSW_STAT(txunderrun) },
519 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
520 { "Tx Octets", CPSW_STAT(txoctets) },
521 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
522 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
523 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
524 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
525 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
526 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
527 { "Net Octets", CPSW_STAT(netoctets) },
528 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
529 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
530 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
Mugunthan V Nd9718542013-07-23 15:38:17 +0530531};
532
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300533static const struct cpsw_stats cpsw_gstrings_ch_stats[] = {
534 { "head_enqueue", CPDMA_RX_STAT(head_enqueue) },
535 { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
536 { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
537 { "misqueued", CPDMA_RX_STAT(misqueued) },
538 { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
539 { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
540 { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
541 { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
542 { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
543 { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
544 { "good_dequeue", CPDMA_RX_STAT(good_dequeue) },
545 { "requeue", CPDMA_RX_STAT(requeue) },
546 { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
547};
548
549#define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats)
550#define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats)
Mugunthan V Nd9718542013-07-23 15:38:17 +0530551
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300552#define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw)
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300553#define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000554#define for_each_slave(priv, func, arg...) \
555 do { \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000556 struct cpsw_slave *slave; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300557 struct cpsw_common *cpsw = (priv)->cpsw; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000558 int n; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300559 if (cpsw->data.dual_emac) \
560 (func)((cpsw)->slaves + priv->emac_port, ##arg);\
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000561 else \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300562 for (n = cpsw->data.slaves, \
563 slave = cpsw->slaves; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000564 n; n--) \
565 (func)(slave++, ##arg); \
Mugunthan V Ndf828592012-03-18 20:17:54 +0000566 } while (0)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000567
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300568#define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000569 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300570 if (!cpsw->data.dual_emac) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000571 break; \
572 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300573 ndev = cpsw->slaves[0].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000574 skb->dev = ndev; \
575 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300576 ndev = cpsw->slaves[1].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000577 skb->dev = ndev; \
578 } \
579 } while (0)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300580#define cpsw_add_mcast(cpsw, priv, addr) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000581 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300582 if (cpsw->data.dual_emac) { \
583 struct cpsw_slave *slave = cpsw->slaves + \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000584 priv->emac_port; \
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300585 int slave_port = cpsw_get_slave_port( \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000586 slave->slave_num); \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300587 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300588 1 << slave_port | ALE_PORT_HOST, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000589 ALE_VLAN, slave->port_vlan, 0); \
590 } else { \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300591 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300592 ALE_ALL_PORTS, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000593 0, 0, 0); \
594 } \
595 } while (0)
596
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300597static inline int cpsw_get_slave_port(u32 slave_num)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000598{
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300599 return slave_num + 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000600}
Mugunthan V Ndf828592012-03-18 20:17:54 +0000601
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530602static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
603{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300604 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
605 struct cpsw_ale *ale = cpsw->ale;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530606 int i;
607
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300608 if (cpsw->data.dual_emac) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530609 bool flag = false;
610
611 /* Enabling promiscuous mode for one interface will be
612 * common for both the interface as the interface shares
613 * the same hardware resource.
614 */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300615 for (i = 0; i < cpsw->data.slaves; i++)
616 if (cpsw->slaves[i].ndev->flags & IFF_PROMISC)
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530617 flag = true;
618
619 if (!enable && flag) {
620 enable = true;
621 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
622 }
623
624 if (enable) {
625 /* Enable Bypass */
626 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
627
628 dev_dbg(&ndev->dev, "promiscuity enabled\n");
629 } else {
630 /* Disable Bypass */
631 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
632 dev_dbg(&ndev->dev, "promiscuity disabled\n");
633 }
634 } else {
635 if (enable) {
636 unsigned long timeout = jiffies + HZ;
637
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400638 /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300639 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530640 cpsw_ale_control_set(ale, i,
641 ALE_PORT_NOLEARN, 1);
642 cpsw_ale_control_set(ale, i,
643 ALE_PORT_NO_SA_UPDATE, 1);
644 }
645
646 /* Clear All Untouched entries */
647 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
648 do {
649 cpu_relax();
650 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
651 break;
652 } while (time_after(timeout, jiffies));
653 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
654
655 /* Clear all mcast from ALE */
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300656 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1);
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530657
658 /* Flood All Unicast Packets to Host port */
659 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
660 dev_dbg(&ndev->dev, "promiscuity enabled\n");
661 } else {
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400662 /* Don't Flood All Unicast Packets to Host port */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530663 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
664
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400665 /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300666 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530667 cpsw_ale_control_set(ale, i,
668 ALE_PORT_NOLEARN, 0);
669 cpsw_ale_control_set(ale, i,
670 ALE_PORT_NO_SA_UPDATE, 0);
671 }
672 dev_dbg(&ndev->dev, "promiscuity disabled\n");
673 }
674 }
675}
676
Mugunthan V N5c50a852012-10-29 08:45:11 +0000677static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
678{
679 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300680 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N25906052015-01-13 17:35:49 +0530681 int vid;
682
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300683 if (cpsw->data.dual_emac)
684 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V N25906052015-01-13 17:35:49 +0530685 else
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300686 vid = cpsw->data.default_vlan;
Mugunthan V N5c50a852012-10-29 08:45:11 +0000687
688 if (ndev->flags & IFF_PROMISC) {
689 /* Enable promiscuous mode */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530690 cpsw_set_promiscious(ndev, true);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300691 cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000692 return;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530693 } else {
694 /* Disable promiscuous mode */
695 cpsw_set_promiscious(ndev, false);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000696 }
697
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400698 /* Restore allmulti on vlans if necessary */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300699 cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI);
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400700
Mugunthan V N5c50a852012-10-29 08:45:11 +0000701 /* Clear all mcast from ALE */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300702 cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000703
704 if (!netdev_mc_empty(ndev)) {
705 struct netdev_hw_addr *ha;
706
707 /* program multicast address list into ALE register */
708 netdev_for_each_mc_addr(ha, ndev) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300709 cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000710 }
711 }
712}
713
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300714static void cpsw_intr_enable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000715{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600716 writel_relaxed(0xFF, &cpsw->wr_regs->tx_en);
717 writel_relaxed(0xFF, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000718
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300719 cpdma_ctlr_int_ctrl(cpsw->dma, true);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000720 return;
721}
722
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300723static void cpsw_intr_disable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000724{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600725 writel_relaxed(0, &cpsw->wr_regs->tx_en);
726 writel_relaxed(0, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000727
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300728 cpdma_ctlr_int_ctrl(cpsw->dma, false);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000729 return;
730}
731
Olof Johansson1a3b5052013-12-11 15:58:07 -0800732static void cpsw_tx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000733{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300734 struct netdev_queue *txq;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000735 struct sk_buff *skb = token;
736 struct net_device *ndev = skb->dev;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300737 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000738
Mugunthan V Nfae50822013-01-17 06:31:34 +0000739 /* Check whether the queue is stopped due to stalled tx dma, if the
740 * queue is stopped then start the queue as we have free desc for tx
741 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300742 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
743 if (unlikely(netif_tx_queue_stopped(txq)))
744 netif_tx_wake_queue(txq);
745
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300746 cpts_tx_timestamp(cpsw->cpts, skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100747 ndev->stats.tx_packets++;
748 ndev->stats.tx_bytes += len;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000749 dev_kfree_skb_any(skb);
750}
751
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500752static void cpsw_rx_vlan_encap(struct sk_buff *skb)
753{
754 struct cpsw_priv *priv = netdev_priv(skb->dev);
755 struct cpsw_common *cpsw = priv->cpsw;
756 u32 rx_vlan_encap_hdr = *((u32 *)skb->data);
757 u16 vtag, vid, prio, pkt_type;
758
759 /* Remove VLAN header encapsulation word */
760 skb_pull(skb, CPSW_RX_VLAN_ENCAP_HDR_SIZE);
761
762 pkt_type = (rx_vlan_encap_hdr >>
763 CPSW_RX_VLAN_ENCAP_HDR_PKT_TYPE_SHIFT) &
764 CPSW_RX_VLAN_ENCAP_HDR_PKT_TYPE_MSK;
765 /* Ignore unknown & Priority-tagged packets*/
766 if (pkt_type == CPSW_RX_VLAN_ENCAP_HDR_PKT_RESERV ||
767 pkt_type == CPSW_RX_VLAN_ENCAP_HDR_PKT_PRIO_TAG)
768 return;
769
770 vid = (rx_vlan_encap_hdr >>
771 CPSW_RX_VLAN_ENCAP_HDR_VID_SHIFT) &
772 VLAN_VID_MASK;
773 /* Ignore vid 0 and pass packet as is */
774 if (!vid)
775 return;
776 /* Ignore default vlans in dual mac mode */
777 if (cpsw->data.dual_emac &&
778 vid == cpsw->slaves[priv->emac_port].port_vlan)
779 return;
780
781 prio = (rx_vlan_encap_hdr >>
782 CPSW_RX_VLAN_ENCAP_HDR_PRIO_SHIFT) &
783 CPSW_RX_VLAN_ENCAP_HDR_PRIO_MSK;
784
785 vtag = (prio << VLAN_PRIO_SHIFT) | vid;
786 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vtag);
787
788 /* strip vlan tag for VLAN-tagged packet */
789 if (pkt_type == CPSW_RX_VLAN_ENCAP_HDR_PKT_VLAN_TAG) {
790 memmove(skb->data + VLAN_HLEN, skb->data, 2 * ETH_ALEN);
791 skb_pull(skb, VLAN_HLEN);
792 }
793}
794
Olof Johansson1a3b5052013-12-11 15:58:07 -0800795static void cpsw_rx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000796{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300797 struct cpdma_chan *ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000798 struct sk_buff *skb = token;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000799 struct sk_buff *new_skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000800 struct net_device *ndev = skb->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000801 int ret = 0;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300802 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000803
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300804 cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000805
Mugunthan V N16e5c572014-04-10 14:23:23 +0530806 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
Ivan Khoronzhukfe734d02017-01-19 18:58:26 +0200807 /* In dual emac mode check for all interfaces */
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +0200808 if (cpsw->data.dual_emac && cpsw->usage_count &&
Ivan Khoronzhukfe734d02017-01-19 18:58:26 +0200809 (status >= 0)) {
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530810 /* The packet received is for the interface which
811 * is already down and the other interface is up
Joe Perchesdbedd442015-03-06 20:49:12 -0800812 * and running, instead of freeing which results
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530813 * in reducing of the number of rx descriptor in
814 * DMA engine, requeue skb back to cpdma.
815 */
816 new_skb = skb;
817 goto requeue;
818 }
819
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000820 /* the interface is going down, skbs are purged */
Mugunthan V Ndf828592012-03-18 20:17:54 +0000821 dev_kfree_skb_any(skb);
822 return;
823 }
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000824
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300825 new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000826 if (new_skb) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300827 skb_copy_queue_mapping(new_skb, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000828 skb_put(skb, len);
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -0500829 if (status & CPDMA_RX_VLAN_ENCAP)
830 cpsw_rx_vlan_encap(skb);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300831 cpts_rx_timestamp(cpsw->cpts, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000832 skb->protocol = eth_type_trans(skb, ndev);
833 netif_receive_skb(skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100834 ndev->stats.rx_bytes += len;
835 ndev->stats.rx_packets++;
Grygorii Strashko254a49d2016-08-09 15:09:44 +0300836 kmemleak_not_leak(new_skb);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000837 } else {
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100838 ndev->stats.rx_dropped++;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000839 new_skb = skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000840 }
841
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530842requeue:
Ivan Khoronzhukce52c742016-08-22 21:18:28 +0300843 if (netif_dormant(ndev)) {
844 dev_kfree_skb_any(new_skb);
845 return;
846 }
847
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200848 ch = cpsw->rxv[skb_get_queue_mapping(new_skb)].ch;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300849 ret = cpdma_chan_submit(ch, new_skb, new_skb->data,
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300850 skb_tailroom(new_skb), 0);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000851 if (WARN_ON(ret < 0))
852 dev_kfree_skb_any(new_skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000853}
854
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200855static void cpsw_split_res(struct net_device *ndev)
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200856{
857 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200858 u32 consumed_rate = 0, bigest_rate = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200859 struct cpsw_common *cpsw = priv->cpsw;
860 struct cpsw_vector *txv = cpsw->txv;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200861 int i, ch_weight, rlim_ch_num = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200862 int budget, bigest_rate_ch = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200863 u32 ch_rate, max_rate;
864 int ch_budget = 0;
865
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200866 for (i = 0; i < cpsw->tx_ch_num; i++) {
867 ch_rate = cpdma_chan_get_rate(txv[i].ch);
868 if (!ch_rate)
869 continue;
870
871 rlim_ch_num++;
872 consumed_rate += ch_rate;
873 }
874
875 if (cpsw->tx_ch_num == rlim_ch_num) {
876 max_rate = consumed_rate;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200877 } else if (!rlim_ch_num) {
878 ch_budget = CPSW_POLL_WEIGHT / cpsw->tx_ch_num;
879 bigest_rate = 0;
880 max_rate = consumed_rate;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200881 } else {
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +0200882 max_rate = cpsw->speed * 1000;
883
884 /* if max_rate is less then expected due to reduced link speed,
885 * split proportionally according next potential max speed
886 */
887 if (max_rate < consumed_rate)
888 max_rate *= 10;
889
890 if (max_rate < consumed_rate)
891 max_rate *= 10;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200892
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200893 ch_budget = (consumed_rate * CPSW_POLL_WEIGHT) / max_rate;
894 ch_budget = (CPSW_POLL_WEIGHT - ch_budget) /
895 (cpsw->tx_ch_num - rlim_ch_num);
896 bigest_rate = (max_rate - consumed_rate) /
897 (cpsw->tx_ch_num - rlim_ch_num);
898 }
899
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200900 /* split tx weight/budget */
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200901 budget = CPSW_POLL_WEIGHT;
902 for (i = 0; i < cpsw->tx_ch_num; i++) {
903 ch_rate = cpdma_chan_get_rate(txv[i].ch);
904 if (ch_rate) {
905 txv[i].budget = (ch_rate * CPSW_POLL_WEIGHT) / max_rate;
906 if (!txv[i].budget)
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200907 txv[i].budget++;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200908 if (ch_rate > bigest_rate) {
909 bigest_rate_ch = i;
910 bigest_rate = ch_rate;
911 }
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200912
913 ch_weight = (ch_rate * 100) / max_rate;
914 if (!ch_weight)
915 ch_weight++;
916 cpdma_chan_set_weight(cpsw->txv[i].ch, ch_weight);
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200917 } else {
918 txv[i].budget = ch_budget;
919 if (!bigest_rate_ch)
920 bigest_rate_ch = i;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200921 cpdma_chan_set_weight(cpsw->txv[i].ch, 0);
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200922 }
923
924 budget -= txv[i].budget;
925 }
926
927 if (budget)
928 txv[bigest_rate_ch].budget += budget;
929
930 /* split rx budget */
931 budget = CPSW_POLL_WEIGHT;
932 ch_budget = budget / cpsw->rx_ch_num;
933 for (i = 0; i < cpsw->rx_ch_num; i++) {
934 cpsw->rxv[i].budget = ch_budget;
935 budget -= ch_budget;
936 }
937
938 if (budget)
939 cpsw->rxv[0].budget += budget;
940}
941
Felipe Balbic03abd82015-01-16 10:11:12 -0600942static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000943{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300944 struct cpsw_common *cpsw = dev_id;
Felipe Balbi7ce67a32015-01-02 16:15:59 -0600945
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300946 writel(0, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300947 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX);
Felipe Balbic03abd82015-01-16 10:11:12 -0600948
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300949 if (cpsw->quirk_irq) {
950 disable_irq_nosync(cpsw->irqs_table[1]);
951 cpsw->tx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530952 }
953
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300954 napi_schedule(&cpsw->napi_tx);
Felipe Balbic03abd82015-01-16 10:11:12 -0600955 return IRQ_HANDLED;
956}
957
958static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
959{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300960 struct cpsw_common *cpsw = dev_id;
Felipe Balbic03abd82015-01-16 10:11:12 -0600961
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300962 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300963 writel(0, &cpsw->wr_regs->rx_en);
Sebastian Siewiorfd51cf12013-04-23 07:31:37 +0000964
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300965 if (cpsw->quirk_irq) {
966 disable_irq_nosync(cpsw->irqs_table[0]);
967 cpsw->rx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530968 }
969
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300970 napi_schedule(&cpsw->napi_rx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +0530971 return IRQ_HANDLED;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000972}
973
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +0300974static int cpsw_tx_mq_poll(struct napi_struct *napi_tx, int budget)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000975{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300976 u32 ch_map;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200977 int num_tx, cur_budget, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300978 struct cpsw_common *cpsw = napi_to_cpsw(napi_tx);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200979 struct cpsw_vector *txv;
Mugunthan V N32a74322015-08-04 16:06:20 +0530980
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300981 /* process every unprocessed channel */
982 ch_map = cpdma_ctrl_txchs_state(cpsw->dma);
Ivan Khoronzhuk79b33252018-07-24 00:26:29 +0300983 for (ch = 0, num_tx = 0; ch_map & 0xff; ch_map <<= 1, ch++) {
984 if (!(ch_map & 0x80))
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300985 continue;
986
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200987 txv = &cpsw->txv[ch];
988 if (unlikely(txv->budget > budget - num_tx))
989 cur_budget = budget - num_tx;
990 else
991 cur_budget = txv->budget;
992
993 num_tx += cpdma_chan_process(txv->ch, cur_budget);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +0200994 if (num_tx >= budget)
995 break;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300996 }
997
Mugunthan V N32a74322015-08-04 16:06:20 +0530998 if (num_tx < budget) {
999 napi_complete(napi_tx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001000 writel(0xff, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03001001 }
1002
1003 return num_tx;
1004}
1005
1006static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
1007{
1008 struct cpsw_common *cpsw = napi_to_cpsw(napi_tx);
1009 int num_tx;
1010
1011 num_tx = cpdma_chan_process(cpsw->txv[0].ch, budget);
1012 if (num_tx < budget) {
1013 napi_complete(napi_tx);
1014 writel(0xff, &cpsw->wr_regs->tx_en);
1015 if (cpsw->tx_irq_disabled) {
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001016 cpsw->tx_irq_disabled = false;
1017 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301018 }
Mugunthan V N32a74322015-08-04 16:06:20 +05301019 }
1020
Mugunthan V N32a74322015-08-04 16:06:20 +05301021 return num_tx;
1022}
1023
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03001024static int cpsw_rx_mq_poll(struct napi_struct *napi_rx, int budget)
Mugunthan V N32a74322015-08-04 16:06:20 +05301025{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001026 u32 ch_map;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001027 int num_rx, cur_budget, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001028 struct cpsw_common *cpsw = napi_to_cpsw(napi_rx);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001029 struct cpsw_vector *rxv;
Mugunthan V N510a1e722013-02-17 22:19:20 +00001030
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001031 /* process every unprocessed channel */
1032 ch_map = cpdma_ctrl_rxchs_state(cpsw->dma);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +02001033 for (ch = 0, num_rx = 0; ch_map; ch_map >>= 1, ch++) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001034 if (!(ch_map & 0x01))
1035 continue;
1036
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001037 rxv = &cpsw->rxv[ch];
1038 if (unlikely(rxv->budget > budget - num_rx))
1039 cur_budget = budget - num_rx;
1040 else
1041 cur_budget = rxv->budget;
1042
1043 num_rx += cpdma_chan_process(rxv->ch, cur_budget);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +02001044 if (num_rx >= budget)
1045 break;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001046 }
1047
Mugunthan V N510a1e722013-02-17 22:19:20 +00001048 if (num_rx < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001049 napi_complete_done(napi_rx, num_rx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001050 writel(0xff, &cpsw->wr_regs->rx_en);
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03001051 }
1052
1053 return num_rx;
1054}
1055
1056static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
1057{
1058 struct cpsw_common *cpsw = napi_to_cpsw(napi_rx);
1059 int num_rx;
1060
1061 num_rx = cpdma_chan_process(cpsw->rxv[0].ch, budget);
1062 if (num_rx < budget) {
1063 napi_complete_done(napi_rx, num_rx);
1064 writel(0xff, &cpsw->wr_regs->rx_en);
1065 if (cpsw->rx_irq_disabled) {
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001066 cpsw->rx_irq_disabled = false;
1067 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301068 }
Mugunthan V N510a1e722013-02-17 22:19:20 +00001069 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001070
Mugunthan V Ndf828592012-03-18 20:17:54 +00001071 return num_rx;
1072}
1073
1074static inline void soft_reset(const char *module, void __iomem *reg)
1075{
1076 unsigned long timeout = jiffies + HZ;
1077
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001078 writel_relaxed(1, reg);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001079 do {
1080 cpu_relax();
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001081 } while ((readl_relaxed(reg) & 1) && time_after(timeout, jiffies));
Mugunthan V Ndf828592012-03-18 20:17:54 +00001082
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001083 WARN(readl_relaxed(reg) & 1, "failed to soft-reset %s\n", module);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001084}
1085
Mugunthan V Ndf828592012-03-18 20:17:54 +00001086static void cpsw_set_slave_mac(struct cpsw_slave *slave,
1087 struct cpsw_priv *priv)
1088{
Richard Cochran9750a3a2012-10-29 08:45:15 +00001089 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
1090 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001091}
1092
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +03001093static bool cpsw_shp_is_off(struct cpsw_priv *priv)
1094{
1095 struct cpsw_common *cpsw = priv->cpsw;
1096 struct cpsw_slave *slave;
1097 u32 shift, mask, val;
1098
1099 val = readl_relaxed(&cpsw->regs->ptype);
1100
1101 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1102 shift = CPSW_FIFO_SHAPE_EN_SHIFT + 3 * slave->slave_num;
1103 mask = 7 << shift;
1104 val = val & mask;
1105
1106 return !val;
1107}
1108
1109static void cpsw_fifo_shp_on(struct cpsw_priv *priv, int fifo, int on)
1110{
1111 struct cpsw_common *cpsw = priv->cpsw;
1112 struct cpsw_slave *slave;
1113 u32 shift, mask, val;
1114
1115 val = readl_relaxed(&cpsw->regs->ptype);
1116
1117 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1118 shift = CPSW_FIFO_SHAPE_EN_SHIFT + 3 * slave->slave_num;
1119 mask = (1 << --fifo) << shift;
1120 val = on ? val | mask : val & ~mask;
1121
1122 writel_relaxed(val, &cpsw->regs->ptype);
1123}
1124
Mugunthan V Ndf828592012-03-18 20:17:54 +00001125static void _cpsw_adjust_link(struct cpsw_slave *slave,
1126 struct cpsw_priv *priv, bool *link)
1127{
1128 struct phy_device *phy = slave->phy;
1129 u32 mac_control = 0;
1130 u32 slave_port;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001131 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001132
1133 if (!phy)
1134 return;
1135
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001136 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001137
1138 if (phy->link) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001139 mac_control = cpsw->data.mac_control;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001140
1141 /* enable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001142 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001143 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1144
1145 if (phy->speed == 1000)
1146 mac_control |= BIT(7); /* GIGABITEN */
1147 if (phy->duplex)
1148 mac_control |= BIT(0); /* FULLDUPLEXEN */
Daniel Mack342b7b72012-09-27 09:19:34 +00001149
1150 /* set speed_in input in case RMII mode is used in 100Mbps */
1151 if (phy->speed == 100)
1152 mac_control |= BIT(15);
SZ Lin (林上智)f9db5062018-03-16 00:56:01 +08001153 /* in band mode only works in 10Mbps RGMII mode */
1154 else if ((phy->speed == 10) && phy_interface_is_rgmii(phy))
Mugunthan V Na81d8762013-12-13 18:42:55 +05301155 mac_control |= BIT(18); /* In Band mode */
Daniel Mack342b7b72012-09-27 09:19:34 +00001156
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301157 if (priv->rx_pause)
1158 mac_control |= BIT(3);
1159
1160 if (priv->tx_pause)
1161 mac_control |= BIT(4);
1162
Mugunthan V Ndf828592012-03-18 20:17:54 +00001163 *link = true;
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +03001164
1165 if (priv->shp_cfg_speed &&
1166 priv->shp_cfg_speed != slave->phy->speed &&
1167 !cpsw_shp_is_off(priv))
1168 dev_warn(priv->dev,
1169 "Speed was changed, CBS shaper speeds are changed!");
Mugunthan V Ndf828592012-03-18 20:17:54 +00001170 } else {
1171 mac_control = 0;
1172 /* disable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001173 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001174 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1175 }
1176
1177 if (mac_control != slave->mac_control) {
1178 phy_print_status(phy);
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001179 writel_relaxed(mac_control, &slave->sliver->mac_control);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001180 }
1181
1182 slave->mac_control = mac_control;
1183}
1184
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001185static int cpsw_get_common_speed(struct cpsw_common *cpsw)
1186{
1187 int i, speed;
1188
1189 for (i = 0, speed = 0; i < cpsw->data.slaves; i++)
1190 if (cpsw->slaves[i].phy && cpsw->slaves[i].phy->link)
1191 speed += cpsw->slaves[i].phy->speed;
1192
1193 return speed;
1194}
1195
1196static int cpsw_need_resplit(struct cpsw_common *cpsw)
1197{
1198 int i, rlim_ch_num;
1199 int speed, ch_rate;
1200
1201 /* re-split resources only in case speed was changed */
1202 speed = cpsw_get_common_speed(cpsw);
1203 if (speed == cpsw->speed || !speed)
1204 return 0;
1205
1206 cpsw->speed = speed;
1207
1208 for (i = 0, rlim_ch_num = 0; i < cpsw->tx_ch_num; i++) {
1209 ch_rate = cpdma_chan_get_rate(cpsw->txv[i].ch);
1210 if (!ch_rate)
1211 break;
1212
1213 rlim_ch_num++;
1214 }
1215
1216 /* cases not dependent on speed */
1217 if (!rlim_ch_num || rlim_ch_num == cpsw->tx_ch_num)
1218 return 0;
1219
1220 return 1;
1221}
1222
Mugunthan V Ndf828592012-03-18 20:17:54 +00001223static void cpsw_adjust_link(struct net_device *ndev)
1224{
1225 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001226 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001227 bool link = false;
1228
1229 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
1230
1231 if (link) {
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001232 if (cpsw_need_resplit(cpsw))
1233 cpsw_split_res(ndev);
1234
Mugunthan V Ndf828592012-03-18 20:17:54 +00001235 netif_carrier_on(ndev);
1236 if (netif_running(ndev))
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001237 netif_tx_wake_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001238 } else {
1239 netif_carrier_off(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001240 netif_tx_stop_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001241 }
1242}
1243
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001244static int cpsw_get_coalesce(struct net_device *ndev,
1245 struct ethtool_coalesce *coal)
1246{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001247 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001248
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001249 coal->rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001250 return 0;
1251}
1252
1253static int cpsw_set_coalesce(struct net_device *ndev,
1254 struct ethtool_coalesce *coal)
1255{
1256 struct cpsw_priv *priv = netdev_priv(ndev);
1257 u32 int_ctrl;
1258 u32 num_interrupts = 0;
1259 u32 prescale = 0;
1260 u32 addnl_dvdr = 1;
1261 u32 coal_intvl = 0;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001262 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001263
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001264 coal_intvl = coal->rx_coalesce_usecs;
1265
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001266 int_ctrl = readl(&cpsw->wr_regs->int_control);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001267 prescale = cpsw->bus_freq_mhz * 4;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001268
Mugunthan V Na84bc2a2014-07-15 20:26:53 +05301269 if (!coal->rx_coalesce_usecs) {
1270 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
1271 goto update_return;
1272 }
1273
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001274 if (coal_intvl < CPSW_CMINTMIN_INTVL)
1275 coal_intvl = CPSW_CMINTMIN_INTVL;
1276
1277 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
1278 /* Interrupt pacer works with 4us Pulse, we can
1279 * throttle further by dilating the 4us pulse.
1280 */
1281 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
1282
1283 if (addnl_dvdr > 1) {
1284 prescale *= addnl_dvdr;
1285 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
1286 coal_intvl = (CPSW_CMINTMAX_INTVL
1287 * addnl_dvdr);
1288 } else {
1289 addnl_dvdr = 1;
1290 coal_intvl = CPSW_CMINTMAX_INTVL;
1291 }
1292 }
1293
1294 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001295 writel(num_interrupts, &cpsw->wr_regs->rx_imax);
1296 writel(num_interrupts, &cpsw->wr_regs->tx_imax);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001297
1298 int_ctrl |= CPSW_INTPACEEN;
1299 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
1300 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
Mugunthan V Na84bc2a2014-07-15 20:26:53 +05301301
1302update_return:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001303 writel(int_ctrl, &cpsw->wr_regs->int_control);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001304
1305 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001306 cpsw->coal_intvl = coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001307
1308 return 0;
1309}
1310
Mugunthan V Nd9718542013-07-23 15:38:17 +05301311static int cpsw_get_sset_count(struct net_device *ndev, int sset)
1312{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001313 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1314
Mugunthan V Nd9718542013-07-23 15:38:17 +05301315 switch (sset) {
1316 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001317 return (CPSW_STATS_COMMON_LEN +
1318 (cpsw->rx_ch_num + cpsw->tx_ch_num) *
1319 CPSW_STATS_CH_LEN);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301320 default:
1321 return -EOPNOTSUPP;
1322 }
1323}
1324
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001325static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir)
1326{
1327 int ch_stats_len;
1328 int line;
1329 int i;
1330
1331 ch_stats_len = CPSW_STATS_CH_LEN * ch_num;
1332 for (i = 0; i < ch_stats_len; i++) {
1333 line = i % CPSW_STATS_CH_LEN;
1334 snprintf(*p, ETH_GSTRING_LEN,
Florian Fainellibf2ce3f2018-05-21 11:45:53 -07001335 "%s DMA chan %ld: %s", rx_dir ? "Rx" : "Tx",
1336 (long)(i / CPSW_STATS_CH_LEN),
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001337 cpsw_gstrings_ch_stats[line].stat_string);
1338 *p += ETH_GSTRING_LEN;
1339 }
1340}
1341
Mugunthan V Nd9718542013-07-23 15:38:17 +05301342static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1343{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001344 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301345 u8 *p = data;
1346 int i;
1347
1348 switch (stringset) {
1349 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001350 for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) {
Mugunthan V Nd9718542013-07-23 15:38:17 +05301351 memcpy(p, cpsw_gstrings_stats[i].stat_string,
1352 ETH_GSTRING_LEN);
1353 p += ETH_GSTRING_LEN;
1354 }
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001355
1356 cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1);
1357 cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301358 break;
1359 }
1360}
1361
1362static void cpsw_get_ethtool_stats(struct net_device *ndev,
1363 struct ethtool_stats *stats, u64 *data)
1364{
Mugunthan V Nd9718542013-07-23 15:38:17 +05301365 u8 *p;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001366 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001367 struct cpdma_chan_stats ch_stats;
1368 int i, l, ch;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301369
1370 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001371 for (l = 0; l < CPSW_STATS_COMMON_LEN; l++)
1372 data[l] = readl(cpsw->hw_stats +
1373 cpsw_gstrings_stats[l].stat_offset);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301374
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001375 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001376 cpdma_chan_get_stats(cpsw->rxv[ch].ch, &ch_stats);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001377 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1378 p = (u8 *)&ch_stats +
1379 cpsw_gstrings_ch_stats[i].stat_offset;
1380 data[l] = *(u32 *)p;
1381 }
1382 }
Mugunthan V Nd9718542013-07-23 15:38:17 +05301383
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001384 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001385 cpdma_chan_get_stats(cpsw->txv[ch].ch, &ch_stats);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001386 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1387 p = (u8 *)&ch_stats +
1388 cpsw_gstrings_ch_stats[i].stat_offset;
1389 data[l] = *(u32 *)p;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301390 }
1391 }
1392}
1393
Ivan Khoronzhuk27e9e102016-08-10 02:22:32 +03001394static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv,
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001395 struct sk_buff *skb,
1396 struct cpdma_chan *txch)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001397{
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001398 struct cpsw_common *cpsw = priv->cpsw;
1399
Ivan Khoronzhuk98fdd852017-06-27 16:58:51 +03001400 skb_tx_timestamp(skb);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001401 return cpdma_chan_submit(txch, skb, skb->data, skb->len,
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001402 priv->emac_port + cpsw->data.dual_emac);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001403}
1404
1405static inline void cpsw_add_dual_emac_def_ale_entries(
1406 struct cpsw_priv *priv, struct cpsw_slave *slave,
1407 u32 slave_port)
1408{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001409 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001410 u32 port_mask = 1 << slave_port | ALE_PORT_HOST;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001411
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001412 if (cpsw->version == CPSW_VERSION_1)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001413 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1414 else
1415 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001416 cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001417 port_mask, port_mask, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001418 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001419 port_mask, ALE_VLAN, slave->port_vlan, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001420 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
1421 HOST_PORT_NUM, ALE_VLAN |
1422 ALE_SECURE, slave->port_vlan);
Grygorii Strashko5e5add12018-05-01 12:41:22 -05001423 cpsw_ale_control_set(cpsw->ale, slave_port,
1424 ALE_PORT_DROP_UNKNOWN_VLAN, 1);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001425}
1426
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001427static void soft_reset_slave(struct cpsw_slave *slave)
Mugunthan V Ndf828592012-03-18 20:17:54 +00001428{
1429 char name[32];
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001430
1431 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1432 soft_reset(name, &slave->sliver->soft_reset);
1433}
1434
1435static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1436{
Mugunthan V Ndf828592012-03-18 20:17:54 +00001437 u32 slave_port;
Sekhar Nori30c57f02017-04-03 17:34:28 +05301438 struct phy_device *phy;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001439 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001440
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001441 soft_reset_slave(slave);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001442
1443 /* setup priority mapping */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001444 writel_relaxed(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001445
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001446 switch (cpsw->version) {
Richard Cochran9750a3a2012-10-29 08:45:15 +00001447 case CPSW_VERSION_1:
1448 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -05001449 /* Increase RX FIFO size to 5 for supporting fullduplex
1450 * flow control mode
1451 */
1452 slave_write(slave,
1453 (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) |
1454 CPSW_MAX_BLKS_RX, CPSW1_MAX_BLKS);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001455 break;
1456 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05301457 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05301458 case CPSW_VERSION_4:
Richard Cochran9750a3a2012-10-29 08:45:15 +00001459 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -05001460 /* Increase RX FIFO size to 5 for supporting fullduplex
1461 * flow control mode
1462 */
1463 slave_write(slave,
1464 (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) |
1465 CPSW_MAX_BLKS_RX, CPSW2_MAX_BLKS);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001466 break;
1467 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001468
1469 /* setup max packet size, and mac address */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001470 writel_relaxed(cpsw->rx_packet_max, &slave->sliver->rx_maxlen);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001471 cpsw_set_slave_mac(slave, priv);
1472
1473 slave->mac_control = 0; /* no link yet */
1474
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001475 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001476
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001477 if (cpsw->data.dual_emac)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001478 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1479 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001480 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001481 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001482
David Rivshind733f7542016-04-27 21:32:31 -04001483 if (slave->data->phy_node) {
Sekhar Nori30c57f02017-04-03 17:34:28 +05301484 phy = of_phy_connect(priv->ndev, slave->data->phy_node,
Heiko Schocher9e42f712015-10-17 06:04:35 +02001485 &cpsw_adjust_link, 0, slave->data->phy_if);
Sekhar Nori30c57f02017-04-03 17:34:28 +05301486 if (!phy) {
Rob Herringf7ce9102017-07-18 16:43:19 -05001487 dev_err(priv->dev, "phy \"%pOF\" not found on slave %d\n",
1488 slave->data->phy_node,
David Rivshind733f7542016-04-27 21:32:31 -04001489 slave->slave_num);
1490 return;
1491 }
1492 } else {
Sekhar Nori30c57f02017-04-03 17:34:28 +05301493 phy = phy_connect(priv->ndev, slave->data->phy_id,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001494 &cpsw_adjust_link, slave->data->phy_if);
Sekhar Nori30c57f02017-04-03 17:34:28 +05301495 if (IS_ERR(phy)) {
David Rivshind733f7542016-04-27 21:32:31 -04001496 dev_err(priv->dev,
1497 "phy \"%s\" not found on slave %d, err %ld\n",
1498 slave->data->phy_id, slave->slave_num,
Sekhar Nori30c57f02017-04-03 17:34:28 +05301499 PTR_ERR(phy));
David Rivshind733f7542016-04-27 21:32:31 -04001500 return;
1501 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001502 }
David Rivshind733f7542016-04-27 21:32:31 -04001503
Sekhar Nori30c57f02017-04-03 17:34:28 +05301504 slave->phy = phy;
1505
David Rivshind733f7542016-04-27 21:32:31 -04001506 phy_attached_info(slave->phy);
1507
1508 phy_start(slave->phy);
1509
1510 /* Configure GMII_SEL register */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001511 cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001512}
1513
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001514static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1515{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001516 struct cpsw_common *cpsw = priv->cpsw;
1517 const int vlan = cpsw->data.default_vlan;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001518 u32 reg;
1519 int i;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001520 int unreg_mcast_mask;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001521
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001522 reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001523 CPSW2_PORT_VLAN;
1524
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001525 writel(vlan, &cpsw->host_port_regs->port_vlan);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001526
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001527 for (i = 0; i < cpsw->data.slaves; i++)
1528 slave_write(cpsw->slaves + i, vlan, reg);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001529
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001530 if (priv->ndev->flags & IFF_ALLMULTI)
1531 unreg_mcast_mask = ALE_ALL_PORTS;
1532 else
1533 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1534
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001535 cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001536 ALE_ALL_PORTS, ALE_ALL_PORTS,
1537 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001538}
1539
Mugunthan V Ndf828592012-03-18 20:17:54 +00001540static void cpsw_init_host_port(struct cpsw_priv *priv)
1541{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001542 u32 fifo_mode;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001543 u32 control_reg;
1544 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001545
Mugunthan V Ndf828592012-03-18 20:17:54 +00001546 /* soft reset the controller and initialize ale */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001547 soft_reset("cpsw", &cpsw->regs->soft_reset);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001548 cpsw_ale_start(cpsw->ale);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001549
1550 /* switch to vlan unaware mode */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001551 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE,
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001552 CPSW_ALE_VLAN_AWARE);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001553 control_reg = readl(&cpsw->regs->control);
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -05001554 control_reg |= CPSW_VLAN_AWARE | CPSW_RX_VLAN_ENCAP;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001555 writel(control_reg, &cpsw->regs->control);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001556 fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001557 CPSW_FIFO_NORMAL_MODE;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001558 writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001559
1560 /* setup host port priority mapping */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001561 writel_relaxed(CPDMA_TX_PRIORITY_MAP,
1562 &cpsw->host_port_regs->cpdma_tx_pri_map);
1563 writel_relaxed(0, &cpsw->host_port_regs->cpdma_rx_chan_map);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001564
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001565 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001566 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1567
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001568 if (!cpsw->data.dual_emac) {
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001569 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001570 0, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001571 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001572 ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001573 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001574}
1575
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001576static int cpsw_fill_rx_channels(struct cpsw_priv *priv)
1577{
1578 struct cpsw_common *cpsw = priv->cpsw;
1579 struct sk_buff *skb;
1580 int ch_buf_num;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001581 int ch, i, ret;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001582
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001583 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001584 ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxv[ch].ch);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001585 for (i = 0; i < ch_buf_num; i++) {
1586 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1587 cpsw->rx_packet_max,
1588 GFP_KERNEL);
1589 if (!skb) {
1590 cpsw_err(priv, ifup, "cannot allocate skb\n");
1591 return -ENOMEM;
1592 }
1593
1594 skb_set_queue_mapping(skb, ch);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001595 ret = cpdma_chan_submit(cpsw->rxv[ch].ch, skb,
1596 skb->data, skb_tailroom(skb),
1597 0);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001598 if (ret < 0) {
1599 cpsw_err(priv, ifup,
1600 "cannot submit skb to channel %d rx, error %d\n",
1601 ch, ret);
1602 kfree_skb(skb);
1603 return ret;
1604 }
1605 kmemleak_not_leak(skb);
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001606 }
1607
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001608 cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n",
1609 ch, ch_buf_num);
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001610 }
1611
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001612 return 0;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001613}
1614
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001615static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw)
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001616{
Schuyler Patton3995d262014-03-03 16:19:06 +05301617 u32 slave_port;
1618
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001619 slave_port = cpsw_get_slave_port(slave->slave_num);
Schuyler Patton3995d262014-03-03 16:19:06 +05301620
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001621 if (!slave->phy)
1622 return;
1623 phy_stop(slave->phy);
1624 phy_disconnect(slave->phy);
1625 slave->phy = NULL;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001626 cpsw_ale_control_set(cpsw->ale, slave_port,
Schuyler Patton3995d262014-03-03 16:19:06 +05301627 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
Grygorii Strashko1f95ba02016-06-24 21:23:41 +03001628 soft_reset_slave(slave);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001629}
1630
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +03001631static int cpsw_tc_to_fifo(int tc, int num_tc)
1632{
1633 if (tc == num_tc - 1)
1634 return 0;
1635
1636 return CPSW_FIFO_SHAPERS_NUM - tc;
1637}
1638
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +03001639static int cpsw_set_fifo_bw(struct cpsw_priv *priv, int fifo, int bw)
1640{
1641 struct cpsw_common *cpsw = priv->cpsw;
1642 u32 val = 0, send_pct, shift;
1643 struct cpsw_slave *slave;
1644 int pct = 0, i;
1645
1646 if (bw > priv->shp_cfg_speed * 1000)
1647 goto err;
1648
1649 /* shaping has to stay enabled for highest fifos linearly
1650 * and fifo bw no more then interface can allow
1651 */
1652 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1653 send_pct = slave_read(slave, SEND_PERCENT);
1654 for (i = CPSW_FIFO_SHAPERS_NUM; i > 0; i--) {
1655 if (!bw) {
1656 if (i >= fifo || !priv->fifo_bw[i])
1657 continue;
1658
1659 dev_warn(priv->dev, "Prev FIFO%d is shaped", i);
1660 continue;
1661 }
1662
1663 if (!priv->fifo_bw[i] && i > fifo) {
1664 dev_err(priv->dev, "Upper FIFO%d is not shaped", i);
1665 return -EINVAL;
1666 }
1667
1668 shift = (i - 1) * 8;
1669 if (i == fifo) {
1670 send_pct &= ~(CPSW_PCT_MASK << shift);
1671 val = DIV_ROUND_UP(bw, priv->shp_cfg_speed * 10);
1672 if (!val)
1673 val = 1;
1674
1675 send_pct |= val << shift;
1676 pct += val;
1677 continue;
1678 }
1679
1680 if (priv->fifo_bw[i])
1681 pct += (send_pct >> shift) & CPSW_PCT_MASK;
1682 }
1683
1684 if (pct >= 100)
1685 goto err;
1686
1687 slave_write(slave, send_pct, SEND_PERCENT);
1688 priv->fifo_bw[fifo] = bw;
1689
1690 dev_warn(priv->dev, "set FIFO%d bw = %d\n", fifo,
1691 DIV_ROUND_CLOSEST(val * priv->shp_cfg_speed, 100));
1692
1693 return 0;
1694err:
1695 dev_err(priv->dev, "Bandwidth doesn't fit in tc configuration");
1696 return -EINVAL;
1697}
1698
1699static int cpsw_set_fifo_rlimit(struct cpsw_priv *priv, int fifo, int bw)
1700{
1701 struct cpsw_common *cpsw = priv->cpsw;
1702 struct cpsw_slave *slave;
1703 u32 tx_in_ctl_rg, val;
1704 int ret;
1705
1706 ret = cpsw_set_fifo_bw(priv, fifo, bw);
1707 if (ret)
1708 return ret;
1709
1710 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1711 tx_in_ctl_rg = cpsw->version == CPSW_VERSION_1 ?
1712 CPSW1_TX_IN_CTL : CPSW2_TX_IN_CTL;
1713
1714 if (!bw)
1715 cpsw_fifo_shp_on(priv, fifo, bw);
1716
1717 val = slave_read(slave, tx_in_ctl_rg);
1718 if (cpsw_shp_is_off(priv)) {
1719 /* disable FIFOs rate limited queues */
1720 val &= ~(0xf << CPSW_FIFO_RATE_EN_SHIFT);
1721
1722 /* set type of FIFO queues to normal priority mode */
1723 val &= ~(3 << CPSW_FIFO_QUEUE_TYPE_SHIFT);
1724
1725 /* set type of FIFO queues to be rate limited */
1726 if (bw)
1727 val |= 2 << CPSW_FIFO_QUEUE_TYPE_SHIFT;
1728 else
1729 priv->shp_cfg_speed = 0;
1730 }
1731
1732 /* toggle a FIFO rate limited queue */
1733 if (bw)
1734 val |= BIT(fifo + CPSW_FIFO_RATE_EN_SHIFT);
1735 else
1736 val &= ~BIT(fifo + CPSW_FIFO_RATE_EN_SHIFT);
1737 slave_write(slave, val, tx_in_ctl_rg);
1738
1739 /* FIFO transmit shape enable */
1740 cpsw_fifo_shp_on(priv, fifo, bw);
1741 return 0;
1742}
1743
1744/* Defaults:
1745 * class A - prio 3
1746 * class B - prio 2
1747 * shaping for class A should be set first
1748 */
1749static int cpsw_set_cbs(struct net_device *ndev,
1750 struct tc_cbs_qopt_offload *qopt)
1751{
1752 struct cpsw_priv *priv = netdev_priv(ndev);
1753 struct cpsw_common *cpsw = priv->cpsw;
1754 struct cpsw_slave *slave;
1755 int prev_speed = 0;
1756 int tc, ret, fifo;
1757 u32 bw = 0;
1758
1759 tc = netdev_txq_to_tc(priv->ndev, qopt->queue);
1760
1761 /* enable channels in backward order, as highest FIFOs must be rate
1762 * limited first and for compliance with CPDMA rate limited channels
1763 * that also used in bacward order. FIFO0 cannot be rate limited.
1764 */
1765 fifo = cpsw_tc_to_fifo(tc, ndev->num_tc);
1766 if (!fifo) {
1767 dev_err(priv->dev, "Last tc%d can't be rate limited", tc);
1768 return -EINVAL;
1769 }
1770
1771 /* do nothing, it's disabled anyway */
1772 if (!qopt->enable && !priv->fifo_bw[fifo])
1773 return 0;
1774
1775 /* shapers can be set if link speed is known */
1776 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
1777 if (slave->phy && slave->phy->link) {
1778 if (priv->shp_cfg_speed &&
1779 priv->shp_cfg_speed != slave->phy->speed)
1780 prev_speed = priv->shp_cfg_speed;
1781
1782 priv->shp_cfg_speed = slave->phy->speed;
1783 }
1784
1785 if (!priv->shp_cfg_speed) {
1786 dev_err(priv->dev, "Link speed is not known");
1787 return -1;
1788 }
1789
1790 ret = pm_runtime_get_sync(cpsw->dev);
1791 if (ret < 0) {
1792 pm_runtime_put_noidle(cpsw->dev);
1793 return ret;
1794 }
1795
1796 bw = qopt->enable ? qopt->idleslope : 0;
1797 ret = cpsw_set_fifo_rlimit(priv, fifo, bw);
1798 if (ret) {
1799 priv->shp_cfg_speed = prev_speed;
1800 prev_speed = 0;
1801 }
1802
1803 if (bw && prev_speed)
1804 dev_warn(priv->dev,
1805 "Speed was changed, CBS shaper speeds are changed!");
1806
1807 pm_runtime_put_sync(cpsw->dev);
1808 return ret;
1809}
1810
Ivan Khoronzhuk4b4255e2018-07-24 00:26:33 +03001811static void cpsw_cbs_resume(struct cpsw_slave *slave, struct cpsw_priv *priv)
1812{
1813 int fifo, bw;
1814
1815 for (fifo = CPSW_FIFO_SHAPERS_NUM; fifo > 0; fifo--) {
1816 bw = priv->fifo_bw[fifo];
1817 if (!bw)
1818 continue;
1819
1820 cpsw_set_fifo_rlimit(priv, fifo, bw);
1821 }
1822}
1823
1824static void cpsw_mqprio_resume(struct cpsw_slave *slave, struct cpsw_priv *priv)
1825{
1826 struct cpsw_common *cpsw = priv->cpsw;
1827 u32 tx_prio_map = 0;
1828 int i, tc, fifo;
1829 u32 tx_prio_rg;
1830
1831 if (!priv->mqprio_hw)
1832 return;
1833
1834 for (i = 0; i < 8; i++) {
1835 tc = netdev_get_prio_tc_map(priv->ndev, i);
1836 fifo = CPSW_FIFO_SHAPERS_NUM - tc;
1837 tx_prio_map |= fifo << (4 * i);
1838 }
1839
1840 tx_prio_rg = cpsw->version == CPSW_VERSION_1 ?
1841 CPSW1_TX_PRI_MAP : CPSW2_TX_PRI_MAP;
1842
1843 slave_write(slave, tx_prio_map, tx_prio_rg);
1844}
1845
1846/* restore resources after port reset */
1847static void cpsw_restore(struct cpsw_priv *priv)
1848{
1849 /* restore MQPRIO offload */
1850 for_each_slave(priv, cpsw_mqprio_resume, priv);
1851
1852 /* restore CBS offload */
1853 for_each_slave(priv, cpsw_cbs_resume, priv);
1854}
1855
Mugunthan V Ndf828592012-03-18 20:17:54 +00001856static int cpsw_ndo_open(struct net_device *ndev)
1857{
1858 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001859 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001860 int ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001861 u32 reg;
1862
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001863 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001864 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001865 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001866 return ret;
1867 }
Grygorii Strashko3fa88c52016-04-19 21:09:49 +03001868
Mugunthan V Ndf828592012-03-18 20:17:54 +00001869 netif_carrier_off(ndev);
1870
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001871 /* Notify the stack of the actual queue counts. */
1872 ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num);
1873 if (ret) {
1874 dev_err(priv->dev, "cannot set real number of tx queues\n");
1875 goto err_cleanup;
1876 }
1877
1878 ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num);
1879 if (ret) {
1880 dev_err(priv->dev, "cannot set real number of rx queues\n");
1881 goto err_cleanup;
1882 }
1883
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001884 reg = cpsw->version;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001885
1886 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1887 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1888 CPSW_RTL_VERSION(reg));
1889
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001890 /* Initialize host and slave ports */
1891 if (!cpsw->usage_count)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001892 cpsw_init_host_port(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001893 for_each_slave(priv, cpsw_slave_open, priv);
1894
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001895 /* Add default VLAN */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001896 if (!cpsw->data.dual_emac)
Mugunthan V Ne6afea02014-06-18 17:21:48 +05301897 cpsw_add_default_vlan(priv);
1898 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001899 cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001900 ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001901
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001902 /* initialize shared resources for every ndev */
1903 if (!cpsw->usage_count) {
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001904 /* disable priority elevation */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001905 writel_relaxed(0, &cpsw->regs->ptype);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001906
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001907 /* enable statistics collection only on all ports */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001908 writel_relaxed(0x7, &cpsw->regs->stat_port_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001909
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301910 /* Enable internal fifo flow control */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001911 writel(0x7, &cpsw->regs->flow_control);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301912
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001913 napi_enable(&cpsw->napi_rx);
1914 napi_enable(&cpsw->napi_tx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301915
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001916 if (cpsw->tx_irq_disabled) {
1917 cpsw->tx_irq_disabled = false;
1918 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301919 }
1920
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001921 if (cpsw->rx_irq_disabled) {
1922 cpsw->rx_irq_disabled = false;
1923 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301924 }
1925
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001926 ret = cpsw_fill_rx_channels(priv);
1927 if (ret < 0)
1928 goto err_cleanup;
Mugunthan V Nf280e892013-12-11 22:09:05 -06001929
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06001930 if (cpts_register(cpsw->cpts))
Mugunthan V Nf280e892013-12-11 22:09:05 -06001931 dev_err(priv->dev, "error registering cpts device\n");
1932
Mugunthan V Ndf828592012-03-18 20:17:54 +00001933 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001934
Ivan Khoronzhuk4b4255e2018-07-24 00:26:33 +03001935 cpsw_restore(priv);
1936
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001937 /* Enable Interrupt pacing if configured */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001938 if (cpsw->coal_intvl != 0) {
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001939 struct ethtool_coalesce coal;
1940
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001941 coal.rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001942 cpsw_set_coalesce(ndev, &coal);
1943 }
1944
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001945 cpdma_ctlr_start(cpsw->dma);
1946 cpsw_intr_enable(cpsw);
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001947 cpsw->usage_count++;
Mugunthan V Nf63a9752014-04-10 14:23:24 +05301948
Mugunthan V Ndf828592012-03-18 20:17:54 +00001949 return 0;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001950
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001951err_cleanup:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001952 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001953 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001954 pm_runtime_put_sync(cpsw->dev);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001955 netif_carrier_off(priv->ndev);
1956 return ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001957}
1958
1959static int cpsw_ndo_stop(struct net_device *ndev)
1960{
1961 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001962 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001963
1964 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001965 netif_tx_stop_all_queues(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001966 netif_carrier_off(priv->ndev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001967
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001968 if (cpsw->usage_count <= 1) {
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001969 napi_disable(&cpsw->napi_rx);
1970 napi_disable(&cpsw->napi_tx);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001971 cpts_unregister(cpsw->cpts);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001972 cpsw_intr_disable(cpsw);
1973 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001974 cpsw_ale_stop(cpsw->ale);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001975 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001976 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001977
1978 if (cpsw_need_resplit(cpsw))
1979 cpsw_split_res(ndev);
1980
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001981 cpsw->usage_count--;
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001982 pm_runtime_put_sync(cpsw->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001983 return 0;
1984}
1985
1986static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1987 struct net_device *ndev)
1988{
1989 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001990 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhukf44f8412017-06-27 16:58:52 +03001991 struct cpts *cpts = cpsw->cpts;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001992 struct netdev_queue *txq;
1993 struct cpdma_chan *txch;
1994 int ret, q_idx;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001995
Mugunthan V Ndf828592012-03-18 20:17:54 +00001996 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1997 cpsw_err(priv, tx_err, "packet pad failed\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001998 ndev->stats.tx_dropped++;
Ivan Khoronzhuk1bf96052017-02-11 03:49:57 +02001999 return NET_XMIT_DROP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002000 }
2001
Mugunthan V N9232b162013-02-11 09:52:19 +00002002 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
Ivan Khoronzhukf44f8412017-06-27 16:58:52 +03002003 cpts_is_tx_enabled(cpts) && cpts_can_timestamp(cpts, skb))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002004 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2005
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002006 q_idx = skb_get_queue_mapping(skb);
2007 if (q_idx >= cpsw->tx_ch_num)
2008 q_idx = q_idx % cpsw->tx_ch_num;
2009
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002010 txch = cpsw->txv[q_idx].ch;
Grygorii Strashko62f94c22018-02-06 19:17:06 -06002011 txq = netdev_get_tx_queue(ndev, q_idx);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002012 ret = cpsw_tx_packet_submit(priv, skb, txch);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002013 if (unlikely(ret != 0)) {
2014 cpsw_err(priv, tx_err, "desc submit failed\n");
2015 goto fail;
2016 }
2017
Mugunthan V Nfae50822013-01-17 06:31:34 +00002018 /* If there is no more tx desc left free then we need to
2019 * tell the kernel to stop sending us tx frames.
2020 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002021 if (unlikely(!cpdma_check_free_tx_desc(txch))) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002022 netif_tx_stop_queue(txq);
Grygorii Strashko62f94c22018-02-06 19:17:06 -06002023
2024 /* Barrier, so that stop_queue visible to other cpus */
2025 smp_mb__after_atomic();
2026
2027 if (cpdma_check_free_tx_desc(txch))
2028 netif_tx_wake_queue(txq);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002029 }
Mugunthan V Nfae50822013-01-17 06:31:34 +00002030
Mugunthan V Ndf828592012-03-18 20:17:54 +00002031 return NETDEV_TX_OK;
2032fail:
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01002033 ndev->stats.tx_dropped++;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002034 netif_tx_stop_queue(txq);
Grygorii Strashko62f94c22018-02-06 19:17:06 -06002035
2036 /* Barrier, so that stop_queue visible to other cpus */
2037 smp_mb__after_atomic();
2038
2039 if (cpdma_check_free_tx_desc(txch))
2040 netif_tx_wake_queue(txq);
2041
Mugunthan V Ndf828592012-03-18 20:17:54 +00002042 return NETDEV_TX_BUSY;
2043}
2044
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002045#if IS_ENABLED(CONFIG_TI_CPTS)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002046
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002047static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002048{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002049 struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave];
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002050 u32 ts_en, seq_id;
2051
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002052 if (!cpts_is_tx_enabled(cpsw->cpts) &&
2053 !cpts_is_rx_enabled(cpsw->cpts)) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002054 slave_write(slave, 0, CPSW1_TS_CTL);
2055 return;
2056 }
2057
2058 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
2059 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
2060
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002061 if (cpts_is_tx_enabled(cpsw->cpts))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002062 ts_en |= CPSW_V1_TS_TX_EN;
2063
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002064 if (cpts_is_rx_enabled(cpsw->cpts))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002065 ts_en |= CPSW_V1_TS_RX_EN;
2066
2067 slave_write(slave, ts_en, CPSW1_TS_CTL);
2068 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
2069}
2070
2071static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
2072{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002073 struct cpsw_slave *slave;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002074 struct cpsw_common *cpsw = priv->cpsw;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002075 u32 ctrl, mtype;
2076
Ivan Khoronzhukcb7d78d02016-12-10 14:23:46 +02002077 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002078
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002079 ctrl = slave_read(slave, CPSW2_CONTROL);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002080 switch (cpsw->version) {
George Cherian09c55372014-05-02 12:02:02 +05302081 case CPSW_VERSION_2:
2082 ctrl &= ~CTRL_V2_ALL_TS_MASK;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002083
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002084 if (cpts_is_tx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05302085 ctrl |= CTRL_V2_TX_TS_BITS;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002086
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002087 if (cpts_is_rx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05302088 ctrl |= CTRL_V2_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02002089 break;
George Cherian09c55372014-05-02 12:02:02 +05302090 case CPSW_VERSION_3:
2091 default:
2092 ctrl &= ~CTRL_V3_ALL_TS_MASK;
2093
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002094 if (cpts_is_tx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05302095 ctrl |= CTRL_V3_TX_TS_BITS;
2096
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002097 if (cpts_is_rx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05302098 ctrl |= CTRL_V3_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02002099 break;
George Cherian09c55372014-05-02 12:02:02 +05302100 }
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002101
2102 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
2103
2104 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
2105 slave_write(slave, ctrl, CPSW2_CONTROL);
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06002106 writel_relaxed(ETH_P_1588, &cpsw->regs->ts_ltype);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002107}
2108
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002109static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002110{
Mugunthan V N3177bf62012-11-27 07:53:40 +00002111 struct cpsw_priv *priv = netdev_priv(dev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002112 struct hwtstamp_config cfg;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002113 struct cpsw_common *cpsw = priv->cpsw;
2114 struct cpts *cpts = cpsw->cpts;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002115
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002116 if (cpsw->version != CPSW_VERSION_1 &&
2117 cpsw->version != CPSW_VERSION_2 &&
2118 cpsw->version != CPSW_VERSION_3)
Ben Hutchings2ee91e52013-11-14 00:47:36 +00002119 return -EOPNOTSUPP;
2120
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002121 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
2122 return -EFAULT;
2123
2124 /* reserved for future extensions */
2125 if (cfg.flags)
2126 return -EINVAL;
2127
Ben Hutchings2ee91e52013-11-14 00:47:36 +00002128 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002129 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002130
2131 switch (cfg.rx_filter) {
2132 case HWTSTAMP_FILTER_NONE:
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002133 cpts_rx_enable(cpts, 0);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002134 break;
2135 case HWTSTAMP_FILTER_ALL:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002136 case HWTSTAMP_FILTER_NTP_ALL:
2137 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002138 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
2139 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
2140 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002141 cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V1_L4_EVENT);
2142 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
2143 break;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002144 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2145 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2146 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2147 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
2148 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
2149 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
2150 case HWTSTAMP_FILTER_PTP_V2_EVENT:
2151 case HWTSTAMP_FILTER_PTP_V2_SYNC:
2152 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002153 cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V2_EVENT);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002154 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
2155 break;
2156 default:
2157 return -ERANGE;
2158 }
2159
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002160 cpts_tx_enable(cpts, cfg.tx_type == HWTSTAMP_TX_ON);
Ben Hutchings2ee91e52013-11-14 00:47:36 +00002161
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002162 switch (cpsw->version) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002163 case CPSW_VERSION_1:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002164 cpsw_hwtstamp_v1(cpsw);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002165 break;
2166 case CPSW_VERSION_2:
George Cherianf7d403c2014-05-02 12:02:01 +05302167 case CPSW_VERSION_3:
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002168 cpsw_hwtstamp_v2(priv);
2169 break;
2170 default:
Ben Hutchings2ee91e52013-11-14 00:47:36 +00002171 WARN_ON(1);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002172 }
2173
2174 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
2175}
2176
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002177static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
2178{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002179 struct cpsw_common *cpsw = ndev_to_cpsw(dev);
2180 struct cpts *cpts = cpsw->cpts;
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002181 struct hwtstamp_config cfg;
2182
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002183 if (cpsw->version != CPSW_VERSION_1 &&
2184 cpsw->version != CPSW_VERSION_2 &&
2185 cpsw->version != CPSW_VERSION_3)
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002186 return -EOPNOTSUPP;
2187
2188 cfg.flags = 0;
Grygorii Strashkob63ba582016-12-06 18:00:35 -06002189 cfg.tx_type = cpts_is_tx_enabled(cpts) ?
2190 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
2191 cfg.rx_filter = (cpts_is_rx_enabled(cpts) ?
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002192 cpts->rx_enable : HWTSTAMP_FILTER_NONE);
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002193
2194 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
2195}
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002196#else
2197static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
2198{
2199 return -EOPNOTSUPP;
2200}
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002201
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002202static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
2203{
2204 return -EOPNOTSUPP;
2205}
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002206#endif /*CONFIG_TI_CPTS*/
2207
2208static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2209{
Mugunthan V N11f2c982013-03-11 23:16:38 +00002210 struct cpsw_priv *priv = netdev_priv(dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002211 struct cpsw_common *cpsw = priv->cpsw;
2212 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V N11f2c982013-03-11 23:16:38 +00002213
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002214 if (!netif_running(dev))
2215 return -EINVAL;
2216
Mugunthan V N11f2c982013-03-11 23:16:38 +00002217 switch (cmd) {
Mugunthan V N11f2c982013-03-11 23:16:38 +00002218 case SIOCSHWTSTAMP:
Ben Hutchingsa5b41452013-11-18 23:23:40 +00002219 return cpsw_hwtstamp_set(dev, req);
2220 case SIOCGHWTSTAMP:
2221 return cpsw_hwtstamp_get(dev, req);
Mugunthan V N11f2c982013-03-11 23:16:38 +00002222 }
2223
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002224 if (!cpsw->slaves[slave_no].phy)
Stefan Sørensenc1b59942014-02-16 14:54:25 +01002225 return -EOPNOTSUPP;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002226 return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002227}
2228
Mugunthan V Ndf828592012-03-18 20:17:54 +00002229static void cpsw_ndo_tx_timeout(struct net_device *ndev)
2230{
2231 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002232 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002233 int ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002234
2235 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01002236 ndev->stats.tx_errors++;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002237 cpsw_intr_disable(cpsw);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002238 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002239 cpdma_chan_stop(cpsw->txv[ch].ch);
2240 cpdma_chan_start(cpsw->txv[ch].ch);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002241 }
2242
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002243 cpsw_intr_enable(cpsw);
Grygorii Strashko75514b62017-03-31 18:41:23 -05002244 netif_trans_update(ndev);
2245 netif_tx_wake_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002246}
2247
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302248static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
2249{
2250 struct cpsw_priv *priv = netdev_priv(ndev);
2251 struct sockaddr *addr = (struct sockaddr *)p;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002252 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302253 int flags = 0;
2254 u16 vid = 0;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002255 int ret;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302256
2257 if (!is_valid_ether_addr(addr->sa_data))
2258 return -EADDRNOTAVAIL;
2259
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002260 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002261 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002262 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002263 return ret;
2264 }
2265
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002266 if (cpsw->data.dual_emac) {
2267 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302268 flags = ALE_VLAN;
2269 }
2270
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002271 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302272 flags, vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002273 cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302274 flags, vid);
2275
2276 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
2277 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2278 for_each_slave(priv, cpsw_set_slave_mac, priv);
2279
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002280 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002281
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302282 return 0;
2283}
2284
Mugunthan V Ndf828592012-03-18 20:17:54 +00002285#ifdef CONFIG_NET_POLL_CONTROLLER
2286static void cpsw_ndo_poll_controller(struct net_device *ndev)
2287{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03002288 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002289
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03002290 cpsw_intr_disable(cpsw);
2291 cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw);
2292 cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw);
2293 cpsw_intr_enable(cpsw);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002294}
2295#endif
2296
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002297static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
2298 unsigned short vid)
2299{
2300 int ret;
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05302301 int unreg_mcast_mask = 0;
2302 u32 port_mask;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002303 struct cpsw_common *cpsw = priv->cpsw;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04002304
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002305 if (cpsw->data.dual_emac) {
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05302306 port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002307
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05302308 if (priv->ndev->flags & IFF_ALLMULTI)
2309 unreg_mcast_mask = port_mask;
2310 } else {
2311 port_mask = ALE_ALL_PORTS;
2312
2313 if (priv->ndev->flags & IFF_ALLMULTI)
2314 unreg_mcast_mask = ALE_ALL_PORTS;
2315 else
2316 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
2317 }
2318
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002319 ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03002320 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002321 if (ret != 0)
2322 return ret;
2323
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002324 ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03002325 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002326 if (ret != 0)
2327 goto clean_vid;
2328
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002329 ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05302330 port_mask, ALE_VLAN, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002331 if (ret != 0)
2332 goto clean_vlan_ucast;
2333 return 0;
2334
2335clean_vlan_ucast:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002336 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03002337 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002338clean_vid:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002339 cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002340 return ret;
2341}
2342
2343static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00002344 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002345{
2346 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002347 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002348 int ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002349
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002350 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002351 return 0;
2352
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002353 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002354 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002355 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002356 return ret;
2357 }
2358
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002359 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05302360 /* In dual EMAC, reserved VLAN id should not be used for
2361 * creating VLAN interfaces as this can break the dual
2362 * EMAC port separation
2363 */
2364 int i;
2365
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002366 for (i = 0; i < cpsw->data.slaves; i++) {
2367 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05302368 return -EINVAL;
2369 }
2370 }
2371
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002372 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002373 ret = cpsw_add_vlan_ale_entry(priv, vid);
2374
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002375 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002376 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002377}
2378
2379static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00002380 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002381{
2382 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002383 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002384 int ret;
2385
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002386 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002387 return 0;
2388
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002389 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002390 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002391 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002392 return ret;
2393 }
2394
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002395 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05302396 int i;
2397
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002398 for (i = 0; i < cpsw->data.slaves; i++) {
2399 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05302400 return -EINVAL;
2401 }
2402 }
2403
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002404 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002405 ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002406 if (ret != 0)
2407 return ret;
2408
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002409 ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03002410 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002411 if (ret != 0)
2412 return ret;
2413
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002414 ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002415 0, ALE_VLAN, vid);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002416 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002417 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002418}
2419
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002420static int cpsw_ndo_set_tx_maxrate(struct net_device *ndev, int queue, u32 rate)
2421{
2422 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002423 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002424 struct cpsw_slave *slave;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002425 u32 min_rate;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002426 u32 ch_rate;
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002427 int i, ret;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002428
2429 ch_rate = netdev_get_tx_queue(ndev, queue)->tx_maxrate;
2430 if (ch_rate == rate)
2431 return 0;
2432
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002433 ch_rate = rate * 1000;
2434 min_rate = cpdma_chan_get_min_rate(cpsw->dma);
2435 if ((ch_rate < min_rate && ch_rate)) {
2436 dev_err(priv->dev, "The channel rate cannot be less than %dMbps",
2437 min_rate);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002438 return -EINVAL;
2439 }
2440
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02002441 if (rate > cpsw->speed) {
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002442 dev_err(priv->dev, "The channel rate cannot be more than 2Gbps");
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002443 return -EINVAL;
2444 }
2445
2446 ret = pm_runtime_get_sync(cpsw->dev);
2447 if (ret < 0) {
2448 pm_runtime_put_noidle(cpsw->dev);
2449 return ret;
2450 }
2451
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002452 ret = cpdma_chan_set_rate(cpsw->txv[queue].ch, ch_rate);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002453 pm_runtime_put(cpsw->dev);
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002454
2455 if (ret)
2456 return ret;
2457
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002458 /* update rates for slaves tx queues */
2459 for (i = 0; i < cpsw->data.slaves; i++) {
2460 slave = &cpsw->slaves[i];
2461 if (!slave->ndev)
2462 continue;
2463
2464 netdev_get_tx_queue(slave->ndev, queue)->tx_maxrate = rate;
2465 }
2466
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002467 cpsw_split_res(ndev);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002468 return ret;
2469}
2470
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +03002471static int cpsw_set_mqprio(struct net_device *ndev, void *type_data)
2472{
2473 struct tc_mqprio_qopt_offload *mqprio = type_data;
2474 struct cpsw_priv *priv = netdev_priv(ndev);
2475 struct cpsw_common *cpsw = priv->cpsw;
2476 int fifo, num_tc, count, offset;
2477 struct cpsw_slave *slave;
2478 u32 tx_prio_map = 0;
2479 int i, tc, ret;
2480
2481 num_tc = mqprio->qopt.num_tc;
2482 if (num_tc > CPSW_TC_NUM)
2483 return -EINVAL;
2484
2485 if (mqprio->mode != TC_MQPRIO_MODE_DCB)
2486 return -EINVAL;
2487
2488 ret = pm_runtime_get_sync(cpsw->dev);
2489 if (ret < 0) {
2490 pm_runtime_put_noidle(cpsw->dev);
2491 return ret;
2492 }
2493
2494 if (num_tc) {
2495 for (i = 0; i < 8; i++) {
2496 tc = mqprio->qopt.prio_tc_map[i];
2497 fifo = cpsw_tc_to_fifo(tc, num_tc);
2498 tx_prio_map |= fifo << (4 * i);
2499 }
2500
2501 netdev_set_num_tc(ndev, num_tc);
2502 for (i = 0; i < num_tc; i++) {
2503 count = mqprio->qopt.count[i];
2504 offset = mqprio->qopt.offset[i];
2505 netdev_set_tc_queue(ndev, i, count, offset);
2506 }
2507 }
2508
2509 if (!mqprio->qopt.hw) {
2510 /* restore default configuration */
2511 netdev_reset_tc(ndev);
2512 tx_prio_map = TX_PRIORITY_MAPPING;
2513 }
2514
2515 priv->mqprio_hw = mqprio->qopt.hw;
2516
2517 offset = cpsw->version == CPSW_VERSION_1 ?
2518 CPSW1_TX_PRI_MAP : CPSW2_TX_PRI_MAP;
2519
2520 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
2521 slave_write(slave, tx_prio_map, offset);
2522
2523 pm_runtime_put_sync(cpsw->dev);
2524
2525 return 0;
2526}
2527
2528static int cpsw_ndo_setup_tc(struct net_device *ndev, enum tc_setup_type type,
2529 void *type_data)
2530{
2531 switch (type) {
Ivan Khoronzhuk57d90142018-07-24 00:26:32 +03002532 case TC_SETUP_QDISC_CBS:
2533 return cpsw_set_cbs(ndev, type_data);
2534
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +03002535 case TC_SETUP_QDISC_MQPRIO:
2536 return cpsw_set_mqprio(ndev, type_data);
2537
2538 default:
2539 return -EOPNOTSUPP;
2540 }
2541}
2542
Mugunthan V Ndf828592012-03-18 20:17:54 +00002543static const struct net_device_ops cpsw_netdev_ops = {
2544 .ndo_open = cpsw_ndo_open,
2545 .ndo_stop = cpsw_ndo_stop,
2546 .ndo_start_xmit = cpsw_ndo_start_xmit,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302547 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002548 .ndo_do_ioctl = cpsw_ndo_ioctl,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002549 .ndo_validate_addr = eth_validate_addr,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002550 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
Mugunthan V N5c50a852012-10-29 08:45:11 +00002551 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002552 .ndo_set_tx_maxrate = cpsw_ndo_set_tx_maxrate,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002553#ifdef CONFIG_NET_POLL_CONTROLLER
2554 .ndo_poll_controller = cpsw_ndo_poll_controller,
2555#endif
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002556 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
2557 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
Ivan Khoronzhuk7929a662018-07-24 00:26:31 +03002558 .ndo_setup_tc = cpsw_ndo_setup_tc,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002559};
2560
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302561static int cpsw_get_regs_len(struct net_device *ndev)
2562{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002563 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302564
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002565 return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302566}
2567
2568static void cpsw_get_regs(struct net_device *ndev,
2569 struct ethtool_regs *regs, void *p)
2570{
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302571 u32 *reg = p;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002572 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302573
2574 /* update CPSW IP version */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002575 regs->version = cpsw->version;
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302576
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002577 cpsw_ale_dump(cpsw->ale, reg);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302578}
2579
Mugunthan V Ndf828592012-03-18 20:17:54 +00002580static void cpsw_get_drvinfo(struct net_device *ndev,
2581 struct ethtool_drvinfo *info)
2582{
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002583 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002584 struct platform_device *pdev = to_platform_device(cpsw->dev);
Jiri Pirko7826d432013-01-06 00:44:26 +00002585
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302586 strlcpy(info->driver, "cpsw", sizeof(info->driver));
Jiri Pirko7826d432013-01-06 00:44:26 +00002587 strlcpy(info->version, "1.0", sizeof(info->version));
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002588 strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info));
Mugunthan V Ndf828592012-03-18 20:17:54 +00002589}
2590
2591static u32 cpsw_get_msglevel(struct net_device *ndev)
2592{
2593 struct cpsw_priv *priv = netdev_priv(ndev);
2594 return priv->msg_enable;
2595}
2596
2597static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
2598{
2599 struct cpsw_priv *priv = netdev_priv(ndev);
2600 priv->msg_enable = value;
2601}
2602
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002603#if IS_ENABLED(CONFIG_TI_CPTS)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002604static int cpsw_get_ts_info(struct net_device *ndev,
2605 struct ethtool_ts_info *info)
2606{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002607 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002608
2609 info->so_timestamping =
2610 SOF_TIMESTAMPING_TX_HARDWARE |
2611 SOF_TIMESTAMPING_TX_SOFTWARE |
2612 SOF_TIMESTAMPING_RX_HARDWARE |
2613 SOF_TIMESTAMPING_RX_SOFTWARE |
2614 SOF_TIMESTAMPING_SOFTWARE |
2615 SOF_TIMESTAMPING_RAW_HARDWARE;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002616 info->phc_index = cpsw->cpts->phc_index;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002617 info->tx_types =
2618 (1 << HWTSTAMP_TX_OFF) |
2619 (1 << HWTSTAMP_TX_ON);
2620 info->rx_filters =
2621 (1 << HWTSTAMP_FILTER_NONE) |
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002622 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002623 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002624 return 0;
2625}
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002626#else
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002627static int cpsw_get_ts_info(struct net_device *ndev,
2628 struct ethtool_ts_info *info)
2629{
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002630 info->so_timestamping =
2631 SOF_TIMESTAMPING_TX_SOFTWARE |
2632 SOF_TIMESTAMPING_RX_SOFTWARE |
2633 SOF_TIMESTAMPING_SOFTWARE;
2634 info->phc_index = -1;
2635 info->tx_types = 0;
2636 info->rx_filters = 0;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002637 return 0;
2638}
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002639#endif
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002640
Philippe Reynes24798762016-10-08 17:46:15 +02002641static int cpsw_get_link_ksettings(struct net_device *ndev,
2642 struct ethtool_link_ksettings *ecmd)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002643{
2644 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002645 struct cpsw_common *cpsw = priv->cpsw;
2646 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002647
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002648 if (!cpsw->slaves[slave_no].phy)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002649 return -EOPNOTSUPP;
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002650
2651 phy_ethtool_ksettings_get(cpsw->slaves[slave_no].phy, ecmd);
2652 return 0;
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002653}
2654
Philippe Reynes24798762016-10-08 17:46:15 +02002655static int cpsw_set_link_ksettings(struct net_device *ndev,
2656 const struct ethtool_link_ksettings *ecmd)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002657{
2658 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002659 struct cpsw_common *cpsw = priv->cpsw;
2660 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002661
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002662 if (cpsw->slaves[slave_no].phy)
Philippe Reynes24798762016-10-08 17:46:15 +02002663 return phy_ethtool_ksettings_set(cpsw->slaves[slave_no].phy,
2664 ecmd);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002665 else
2666 return -EOPNOTSUPP;
2667}
2668
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002669static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2670{
2671 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002672 struct cpsw_common *cpsw = priv->cpsw;
2673 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002674
2675 wol->supported = 0;
2676 wol->wolopts = 0;
2677
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002678 if (cpsw->slaves[slave_no].phy)
2679 phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002680}
2681
2682static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2683{
2684 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002685 struct cpsw_common *cpsw = priv->cpsw;
2686 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002687
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002688 if (cpsw->slaves[slave_no].phy)
2689 return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002690 else
2691 return -EOPNOTSUPP;
2692}
2693
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302694static void cpsw_get_pauseparam(struct net_device *ndev,
2695 struct ethtool_pauseparam *pause)
2696{
2697 struct cpsw_priv *priv = netdev_priv(ndev);
2698
2699 pause->autoneg = AUTONEG_DISABLE;
2700 pause->rx_pause = priv->rx_pause ? true : false;
2701 pause->tx_pause = priv->tx_pause ? true : false;
2702}
2703
2704static int cpsw_set_pauseparam(struct net_device *ndev,
2705 struct ethtool_pauseparam *pause)
2706{
2707 struct cpsw_priv *priv = netdev_priv(ndev);
2708 bool link;
2709
2710 priv->rx_pause = pause->rx_pause ? true : false;
2711 priv->tx_pause = pause->tx_pause ? true : false;
2712
2713 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302714 return 0;
2715}
2716
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002717static int cpsw_ethtool_op_begin(struct net_device *ndev)
2718{
2719 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002720 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002721 int ret;
2722
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002723 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002724 if (ret < 0) {
2725 cpsw_err(priv, drv, "ethtool begin failed %d\n", ret);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002726 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002727 }
2728
2729 return ret;
2730}
2731
2732static void cpsw_ethtool_op_complete(struct net_device *ndev)
2733{
2734 struct cpsw_priv *priv = netdev_priv(ndev);
2735 int ret;
2736
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002737 ret = pm_runtime_put(priv->cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002738 if (ret < 0)
2739 cpsw_err(priv, drv, "ethtool complete failed %d\n", ret);
2740}
2741
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002742static void cpsw_get_channels(struct net_device *ndev,
2743 struct ethtool_channels *ch)
2744{
2745 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2746
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03002747 ch->max_rx = cpsw->quirk_irq ? 1 : CPSW_MAX_QUEUES;
2748 ch->max_tx = cpsw->quirk_irq ? 1 : CPSW_MAX_QUEUES;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002749 ch->max_combined = 0;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002750 ch->max_other = 0;
2751 ch->other_count = 0;
2752 ch->rx_count = cpsw->rx_ch_num;
2753 ch->tx_count = cpsw->tx_ch_num;
2754 ch->combined_count = 0;
2755}
2756
2757static int cpsw_check_ch_settings(struct cpsw_common *cpsw,
2758 struct ethtool_channels *ch)
2759{
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03002760 if (cpsw->quirk_irq) {
2761 dev_err(cpsw->dev, "Maximum one tx/rx queue is allowed");
2762 return -EOPNOTSUPP;
2763 }
2764
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002765 if (ch->combined_count)
2766 return -EINVAL;
2767
2768 /* verify we have at least one channel in each direction */
2769 if (!ch->rx_count || !ch->tx_count)
2770 return -EINVAL;
2771
2772 if (ch->rx_count > cpsw->data.channels ||
2773 ch->tx_count > cpsw->data.channels)
2774 return -EINVAL;
2775
2776 return 0;
2777}
2778
2779static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx)
2780{
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002781 struct cpsw_common *cpsw = priv->cpsw;
2782 void (*handler)(void *, int, int);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002783 struct netdev_queue *queue;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002784 struct cpsw_vector *vec;
Ivan Khoronzhuk79b33252018-07-24 00:26:29 +03002785 int ret, *ch, vch;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002786
2787 if (rx) {
2788 ch = &cpsw->rx_ch_num;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002789 vec = cpsw->rxv;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002790 handler = cpsw_rx_handler;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002791 } else {
2792 ch = &cpsw->tx_ch_num;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002793 vec = cpsw->txv;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002794 handler = cpsw_tx_handler;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002795 }
2796
2797 while (*ch < ch_num) {
Ivan Khoronzhuk79b33252018-07-24 00:26:29 +03002798 vch = rx ? *ch : 7 - *ch;
2799 vec[*ch].ch = cpdma_chan_create(cpsw->dma, vch, handler, rx);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002800 queue = netdev_get_tx_queue(priv->ndev, *ch);
2801 queue->tx_maxrate = 0;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002802
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002803 if (IS_ERR(vec[*ch].ch))
2804 return PTR_ERR(vec[*ch].ch);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002805
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002806 if (!vec[*ch].ch)
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002807 return -EINVAL;
2808
2809 cpsw_info(priv, ifup, "created new %d %s channel\n", *ch,
2810 (rx ? "rx" : "tx"));
2811 (*ch)++;
2812 }
2813
2814 while (*ch > ch_num) {
2815 (*ch)--;
2816
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002817 ret = cpdma_chan_destroy(vec[*ch].ch);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002818 if (ret)
2819 return ret;
2820
2821 cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch,
2822 (rx ? "rx" : "tx"));
2823 }
2824
2825 return 0;
2826}
2827
2828static int cpsw_update_channels(struct cpsw_priv *priv,
2829 struct ethtool_channels *ch)
2830{
2831 int ret;
2832
2833 ret = cpsw_update_channels_res(priv, ch->rx_count, 1);
2834 if (ret)
2835 return ret;
2836
2837 ret = cpsw_update_channels_res(priv, ch->tx_count, 0);
2838 if (ret)
2839 return ret;
2840
2841 return 0;
2842}
2843
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002844static void cpsw_suspend_data_pass(struct net_device *ndev)
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002845{
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002846 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002847 struct cpsw_slave *slave;
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002848 int i;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002849
2850 /* Disable NAPI scheduling */
2851 cpsw_intr_disable(cpsw);
2852
2853 /* Stop all transmit queues for every network device.
2854 * Disable re-using rx descriptors with dormant_on.
2855 */
2856 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2857 if (!(slave->ndev && netif_running(slave->ndev)))
2858 continue;
2859
2860 netif_tx_stop_all_queues(slave->ndev);
2861 netif_dormant_on(slave->ndev);
2862 }
2863
2864 /* Handle rest of tx packets and stop cpdma channels */
2865 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002866}
2867
2868static int cpsw_resume_data_pass(struct net_device *ndev)
2869{
2870 struct cpsw_priv *priv = netdev_priv(ndev);
2871 struct cpsw_common *cpsw = priv->cpsw;
2872 struct cpsw_slave *slave;
2873 int i, ret;
2874
2875 /* Allow rx packets handling */
2876 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2877 if (slave->ndev && netif_running(slave->ndev))
2878 netif_dormant_off(slave->ndev);
2879
2880 /* After this receive is started */
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02002881 if (cpsw->usage_count) {
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002882 ret = cpsw_fill_rx_channels(priv);
2883 if (ret)
2884 return ret;
2885
2886 cpdma_ctlr_start(cpsw->dma);
2887 cpsw_intr_enable(cpsw);
2888 }
2889
2890 /* Resume transmit for every affected interface */
2891 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2892 if (slave->ndev && netif_running(slave->ndev))
2893 netif_tx_start_all_queues(slave->ndev);
2894
2895 return 0;
2896}
2897
2898static int cpsw_set_channels(struct net_device *ndev,
2899 struct ethtool_channels *chs)
2900{
2901 struct cpsw_priv *priv = netdev_priv(ndev);
2902 struct cpsw_common *cpsw = priv->cpsw;
2903 struct cpsw_slave *slave;
2904 int i, ret;
2905
2906 ret = cpsw_check_ch_settings(cpsw, chs);
2907 if (ret < 0)
2908 return ret;
2909
2910 cpsw_suspend_data_pass(ndev);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002911 ret = cpsw_update_channels(priv, chs);
2912 if (ret)
2913 goto err;
2914
2915 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2916 if (!(slave->ndev && netif_running(slave->ndev)))
2917 continue;
2918
2919 /* Inform stack about new count of queues */
2920 ret = netif_set_real_num_tx_queues(slave->ndev,
2921 cpsw->tx_ch_num);
2922 if (ret) {
2923 dev_err(priv->dev, "cannot set real number of tx queues\n");
2924 goto err;
2925 }
2926
2927 ret = netif_set_real_num_rx_queues(slave->ndev,
2928 cpsw->rx_ch_num);
2929 if (ret) {
2930 dev_err(priv->dev, "cannot set real number of rx queues\n");
2931 goto err;
2932 }
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002933 }
2934
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02002935 if (cpsw->usage_count)
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002936 cpsw_split_res(ndev);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002937
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002938 ret = cpsw_resume_data_pass(ndev);
2939 if (!ret)
2940 return 0;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002941err:
2942 dev_err(priv->dev, "cannot update channels number, closing device\n");
2943 dev_close(ndev);
2944 return ret;
2945}
2946
Yegor Yefremova0909942016-11-28 09:41:33 +01002947static int cpsw_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2948{
2949 struct cpsw_priv *priv = netdev_priv(ndev);
2950 struct cpsw_common *cpsw = priv->cpsw;
2951 int slave_no = cpsw_slave_index(cpsw, priv);
2952
2953 if (cpsw->slaves[slave_no].phy)
2954 return phy_ethtool_get_eee(cpsw->slaves[slave_no].phy, edata);
2955 else
2956 return -EOPNOTSUPP;
2957}
2958
2959static int cpsw_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2960{
2961 struct cpsw_priv *priv = netdev_priv(ndev);
2962 struct cpsw_common *cpsw = priv->cpsw;
2963 int slave_no = cpsw_slave_index(cpsw, priv);
2964
2965 if (cpsw->slaves[slave_no].phy)
2966 return phy_ethtool_set_eee(cpsw->slaves[slave_no].phy, edata);
2967 else
2968 return -EOPNOTSUPP;
2969}
2970
Yegor Yefremov6bb10c22016-11-28 10:47:52 +01002971static int cpsw_nway_reset(struct net_device *ndev)
2972{
2973 struct cpsw_priv *priv = netdev_priv(ndev);
2974 struct cpsw_common *cpsw = priv->cpsw;
2975 int slave_no = cpsw_slave_index(cpsw, priv);
2976
2977 if (cpsw->slaves[slave_no].phy)
2978 return genphy_restart_aneg(cpsw->slaves[slave_no].phy);
2979 else
2980 return -EOPNOTSUPP;
2981}
2982
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002983static void cpsw_get_ringparam(struct net_device *ndev,
2984 struct ethtool_ringparam *ering)
2985{
2986 struct cpsw_priv *priv = netdev_priv(ndev);
2987 struct cpsw_common *cpsw = priv->cpsw;
2988
2989 /* not supported */
2990 ering->tx_max_pending = 0;
2991 ering->tx_pending = cpdma_get_num_tx_descs(cpsw->dma);
Ivan Khoronzhukf89d21b2017-01-08 22:12:27 +02002992 ering->rx_max_pending = descs_pool_size - CPSW_MAX_QUEUES;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002993 ering->rx_pending = cpdma_get_num_rx_descs(cpsw->dma);
2994}
2995
2996static int cpsw_set_ringparam(struct net_device *ndev,
2997 struct ethtool_ringparam *ering)
2998{
2999 struct cpsw_priv *priv = netdev_priv(ndev);
3000 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02003001 int ret;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003002
3003 /* ignore ering->tx_pending - only rx_pending adjustment is supported */
3004
3005 if (ering->rx_mini_pending || ering->rx_jumbo_pending ||
Ivan Khoronzhukf89d21b2017-01-08 22:12:27 +02003006 ering->rx_pending < CPSW_MAX_QUEUES ||
3007 ering->rx_pending > (descs_pool_size - CPSW_MAX_QUEUES))
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003008 return -EINVAL;
3009
3010 if (ering->rx_pending == cpdma_get_num_rx_descs(cpsw->dma))
3011 return 0;
3012
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02003013 cpsw_suspend_data_pass(ndev);
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003014
3015 cpdma_set_num_rx_descs(cpsw->dma, ering->rx_pending);
3016
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02003017 if (cpsw->usage_count)
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003018 cpdma_chan_split_pool(cpsw->dma);
3019
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02003020 ret = cpsw_resume_data_pass(ndev);
3021 if (!ret)
3022 return 0;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003023
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02003024 dev_err(&ndev->dev, "cannot set ring params, closing device\n");
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003025 dev_close(ndev);
3026 return ret;
3027}
3028
Mugunthan V Ndf828592012-03-18 20:17:54 +00003029static const struct ethtool_ops cpsw_ethtool_ops = {
3030 .get_drvinfo = cpsw_get_drvinfo,
3031 .get_msglevel = cpsw_get_msglevel,
3032 .set_msglevel = cpsw_set_msglevel,
3033 .get_link = ethtool_op_get_link,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00003034 .get_ts_info = cpsw_get_ts_info,
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00003035 .get_coalesce = cpsw_get_coalesce,
3036 .set_coalesce = cpsw_set_coalesce,
Mugunthan V Nd9718542013-07-23 15:38:17 +05303037 .get_sset_count = cpsw_get_sset_count,
3038 .get_strings = cpsw_get_strings,
3039 .get_ethtool_stats = cpsw_get_ethtool_stats,
Mugunthan V N1923d6e2014-09-08 22:54:02 +05303040 .get_pauseparam = cpsw_get_pauseparam,
3041 .set_pauseparam = cpsw_set_pauseparam,
Matus Ujhelyid8a64422013-08-20 07:59:38 +02003042 .get_wol = cpsw_get_wol,
3043 .set_wol = cpsw_set_wol,
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05303044 .get_regs_len = cpsw_get_regs_len,
3045 .get_regs = cpsw_get_regs,
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03003046 .begin = cpsw_ethtool_op_begin,
3047 .complete = cpsw_ethtool_op_complete,
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03003048 .get_channels = cpsw_get_channels,
3049 .set_channels = cpsw_set_channels,
Philippe Reynes24798762016-10-08 17:46:15 +02003050 .get_link_ksettings = cpsw_get_link_ksettings,
3051 .set_link_ksettings = cpsw_set_link_ksettings,
Yegor Yefremova0909942016-11-28 09:41:33 +01003052 .get_eee = cpsw_get_eee,
3053 .set_eee = cpsw_set_eee,
Yegor Yefremov6bb10c22016-11-28 10:47:52 +01003054 .nway_reset = cpsw_nway_reset,
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06003055 .get_ringparam = cpsw_get_ringparam,
3056 .set_ringparam = cpsw_set_ringparam,
Mugunthan V Ndf828592012-03-18 20:17:54 +00003057};
3058
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003059static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw,
Richard Cochran549985e2012-11-14 09:07:56 +00003060 u32 slave_reg_ofs, u32 sliver_reg_ofs)
Mugunthan V Ndf828592012-03-18 20:17:54 +00003061{
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003062 void __iomem *regs = cpsw->regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003063 int slave_num = slave->slave_num;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003064 struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003065
3066 slave->data = data;
Richard Cochran549985e2012-11-14 09:07:56 +00003067 slave->regs = regs + slave_reg_ofs;
3068 slave->sliver = regs + sliver_reg_ofs;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003069 slave->port_vlan = data->dual_emac_res_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003070}
3071
David Rivshin552165b2016-04-27 21:25:25 -04003072static int cpsw_probe_dt(struct cpsw_platform_data *data,
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003073 struct platform_device *pdev)
3074{
3075 struct device_node *node = pdev->dev.of_node;
3076 struct device_node *slave_node;
3077 int i = 0, ret;
3078 u32 prop;
3079
3080 if (!node)
3081 return -EINVAL;
3082
3083 if (of_property_read_u32(node, "slaves", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303084 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003085 return -EINVAL;
3086 }
3087 data->slaves = prop;
3088
Mugunthan V Ne86ac132013-03-11 23:16:35 +00003089 if (of_property_read_u32(node, "active_slave", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303090 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303091 return -EINVAL;
Richard Cochran78ca0b22012-10-29 08:45:18 +00003092 }
Mugunthan V Ne86ac132013-03-11 23:16:35 +00003093 data->active_slave = prop;
Richard Cochran78ca0b22012-10-29 08:45:18 +00003094
Kees Cooka86854d2018-06-12 14:07:58 -07003095 data->slave_data = devm_kcalloc(&pdev->dev,
3096 data->slaves,
3097 sizeof(struct cpsw_slave_data),
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303098 GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00003099 if (!data->slave_data)
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303100 return -ENOMEM;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003101
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003102 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303103 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303104 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003105 }
3106 data->channels = prop;
3107
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003108 if (of_property_read_u32(node, "ale_entries", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303109 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303110 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003111 }
3112 data->ale_entries = prop;
3113
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003114 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303115 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303116 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003117 }
3118 data->bd_ram_size = prop;
3119
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003120 if (of_property_read_u32(node, "mac_control", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303121 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303122 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003123 }
3124 data->mac_control = prop;
3125
Markus Pargmann281abd92013-10-04 14:44:40 +02003126 if (of_property_read_bool(node, "dual_emac"))
3127 data->dual_emac = 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003128
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00003129 /*
3130 * Populate all the child nodes here...
3131 */
3132 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
3133 /* We do not want to force this, as in some cases may not have child */
3134 if (ret)
George Cherian88c99ff2014-05-12 10:21:19 +05303135 dev_warn(&pdev->dev, "Doesn't have any child node\n");
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00003136
Ben Hutchings8658aaf2016-06-21 01:16:31 +01003137 for_each_available_child_of_node(node, slave_node) {
Richard Cochran549985e2012-11-14 09:07:56 +00003138 struct cpsw_slave_data *slave_data = data->slave_data + i;
3139 const void *mac_addr = NULL;
Richard Cochran549985e2012-11-14 09:07:56 +00003140 int lenp;
3141 const __be32 *parp;
Richard Cochran549985e2012-11-14 09:07:56 +00003142
Markus Pargmannf468b102013-10-04 14:44:39 +02003143 /* This is no slave child node, continue */
3144 if (strcmp(slave_node->name, "slave"))
3145 continue;
3146
David Rivshin552165b2016-04-27 21:25:25 -04003147 slave_data->phy_node = of_parse_phandle(slave_node,
3148 "phy-handle", 0);
David Rivshinf1eea5c2015-12-16 23:02:10 -05003149 parp = of_get_property(slave_node, "phy_id", &lenp);
David Rivshinae092b52016-04-27 21:38:26 -04003150 if (slave_data->phy_node) {
3151 dev_dbg(&pdev->dev,
Rob Herringf7ce9102017-07-18 16:43:19 -05003152 "slave[%d] using phy-handle=\"%pOF\"\n",
3153 i, slave_data->phy_node);
David Rivshinae092b52016-04-27 21:38:26 -04003154 } else if (of_phy_is_fixed_link(slave_node)) {
David Rivshindfc0a6d2015-12-16 23:02:11 -05003155 /* In the case of a fixed PHY, the DT node associated
3156 * to the PHY is the Ethernet MAC DT node.
3157 */
Markus Brunner1f71e8c2015-11-03 22:09:51 +01003158 ret = of_phy_register_fixed_link(slave_node);
Johan Hovold23a09872016-11-17 17:40:04 +01003159 if (ret) {
3160 if (ret != -EPROBE_DEFER)
3161 dev_err(&pdev->dev, "failed to register fixed-link phy: %d\n", ret);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01003162 return ret;
Johan Hovold23a09872016-11-17 17:40:04 +01003163 }
David Rivshin06cd6d62016-04-27 21:45:45 -04003164 slave_data->phy_node = of_node_get(slave_node);
David Rivshinf1eea5c2015-12-16 23:02:10 -05003165 } else if (parp) {
3166 u32 phyid;
3167 struct device_node *mdio_node;
3168 struct platform_device *mdio;
3169
3170 if (lenp != (sizeof(__be32) * 2)) {
3171 dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i);
3172 goto no_phy_slave;
3173 }
3174 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
3175 phyid = be32_to_cpup(parp+1);
3176 mdio = of_find_device_by_node(mdio_node);
3177 of_node_put(mdio_node);
3178 if (!mdio) {
3179 dev_err(&pdev->dev, "Missing mdio platform device\n");
3180 return -EINVAL;
3181 }
3182 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
3183 PHY_ID_FMT, mdio->name, phyid);
Johan Hovold86e1d5a2016-11-17 17:39:59 +01003184 put_device(&mdio->dev);
David Rivshinf1eea5c2015-12-16 23:02:10 -05003185 } else {
David Rivshinae092b52016-04-27 21:38:26 -04003186 dev_err(&pdev->dev,
3187 "No slave[%d] phy_id, phy-handle, or fixed-link property\n",
3188 i);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01003189 goto no_phy_slave;
3190 }
Mugunthan V N47276fc2014-10-24 18:51:33 +05303191 slave_data->phy_if = of_get_phy_mode(slave_node);
3192 if (slave_data->phy_if < 0) {
3193 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
3194 i);
3195 return slave_data->phy_if;
3196 }
3197
3198no_phy_slave:
Richard Cochran549985e2012-11-14 09:07:56 +00003199 mac_addr = of_get_mac_address(slave_node);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02003200 if (mac_addr) {
Richard Cochran549985e2012-11-14 09:07:56 +00003201 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02003202 } else {
Mugunthan V Nb6745f62015-09-21 15:56:50 +05303203 ret = ti_cm_get_macid(&pdev->dev, i,
3204 slave_data->mac_addr);
3205 if (ret)
3206 return ret;
Markus Pargmann0ba517b2014-09-29 08:53:17 +02003207 }
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003208 if (data->dual_emac) {
Mugunthan V N91c41662013-04-15 07:31:28 +00003209 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003210 &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05303211 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003212 slave_data->dual_emac_res_vlan = i+1;
George Cherian88c99ff2014-05-12 10:21:19 +05303213 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
3214 slave_data->dual_emac_res_vlan, i);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003215 } else {
3216 slave_data->dual_emac_res_vlan = prop;
3217 }
3218 }
3219
Richard Cochran549985e2012-11-14 09:07:56 +00003220 i++;
Mugunthan V N3a27bfa2013-12-02 12:53:39 +05303221 if (i == data->slaves)
3222 break;
Richard Cochran549985e2012-11-14 09:07:56 +00003223 }
3224
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003225 return 0;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003226}
3227
Johan Hovolda4e32b02016-11-17 17:40:00 +01003228static void cpsw_remove_dt(struct platform_device *pdev)
3229{
Johan Hovold8cbcc462016-11-17 17:40:01 +01003230 struct net_device *ndev = platform_get_drvdata(pdev);
3231 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
3232 struct cpsw_platform_data *data = &cpsw->data;
3233 struct device_node *node = pdev->dev.of_node;
3234 struct device_node *slave_node;
3235 int i = 0;
3236
3237 for_each_available_child_of_node(node, slave_node) {
3238 struct cpsw_slave_data *slave_data = &data->slave_data[i];
3239
3240 if (strcmp(slave_node->name, "slave"))
3241 continue;
3242
Johan Hovold3f650472016-11-28 19:24:55 +01003243 if (of_phy_is_fixed_link(slave_node))
3244 of_phy_deregister_fixed_link(slave_node);
Johan Hovold8cbcc462016-11-17 17:40:01 +01003245
3246 of_node_put(slave_data->phy_node);
3247
3248 i++;
3249 if (i == data->slaves)
3250 break;
3251 }
3252
Johan Hovolda4e32b02016-11-17 17:40:00 +01003253 of_platform_depopulate(&pdev->dev);
3254}
3255
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003256static int cpsw_probe_dual_emac(struct cpsw_priv *priv)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003257{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003258 struct cpsw_common *cpsw = priv->cpsw;
3259 struct cpsw_platform_data *data = &cpsw->data;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003260 struct net_device *ndev;
3261 struct cpsw_priv *priv_sl2;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003262 int ret = 0;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003263
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03003264 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003265 if (!ndev) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003266 dev_err(cpsw->dev, "cpsw: error allocating net_device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003267 return -ENOMEM;
3268 }
3269
3270 priv_sl2 = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003271 priv_sl2->cpsw = cpsw;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003272 priv_sl2->ndev = ndev;
3273 priv_sl2->dev = &ndev->dev;
3274 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003275
3276 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
3277 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
3278 ETH_ALEN);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003279 dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n",
3280 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003281 } else {
Joe Perches6c1f0a12018-06-22 10:51:00 -07003282 eth_random_addr(priv_sl2->mac_addr);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003283 dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n",
3284 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003285 }
3286 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
3287
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003288 priv_sl2->emac_port = 1;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003289 cpsw->slaves[1].ndev = ndev;
Ivan Khoronzhuk193736c2018-07-27 19:54:39 +03003290 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_VLAN_CTAG_RX;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003291
3292 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003293 ndev->ethtool_ops = &cpsw_ethtool_ops;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003294
3295 /* register the network device */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003296 SET_NETDEV_DEV(ndev, cpsw->dev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003297 ret = register_netdev(ndev);
3298 if (ret) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003299 dev_err(cpsw->dev, "cpsw: error registering net device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003300 free_netdev(ndev);
3301 ret = -ENODEV;
3302 }
3303
3304 return ret;
3305}
3306
Mugunthan V N7da11602015-08-12 15:22:53 +05303307static const struct of_device_id cpsw_of_mtable[] = {
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03003308 { .compatible = "ti,cpsw"},
3309 { .compatible = "ti,am335x-cpsw"},
3310 { .compatible = "ti,am4372-cpsw"},
3311 { .compatible = "ti,dra7-cpsw"},
Mugunthan V N7da11602015-08-12 15:22:53 +05303312 { /* sentinel */ },
3313};
3314MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
3315
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03003316static const struct soc_device_attribute cpsw_soc_devices[] = {
3317 { .family = "AM33xx", .revision = "ES1.0"},
3318 { /* sentinel */ }
3319};
3320
Bill Pemberton663e12e2012-12-03 09:23:45 -05003321static int cpsw_probe(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00003322{
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03003323 struct clk *clk;
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00003324 struct cpsw_platform_data *data;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003325 struct net_device *ndev;
3326 struct cpsw_priv *priv;
3327 struct cpdma_params dma_params;
3328 struct cpsw_ale_params ale_params;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303329 void __iomem *ss_regs;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003330 void __iomem *cpts_regs;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303331 struct resource *res, *ss_res;
Mugunthan V N1d147cc2015-09-07 15:16:44 +05303332 struct gpio_descs *mode;
Richard Cochran549985e2012-11-14 09:07:56 +00003333 u32 slave_offset, sliver_offset, slave_size;
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03003334 const struct soc_device_attribute *soc;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03003335 struct cpsw_common *cpsw;
Ivan Khoronzhuk79b33252018-07-24 00:26:29 +03003336 int ret = 0, i, ch;
Felipe Balbi5087b912015-01-16 10:11:11 -06003337 int irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003338
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03003339 cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL);
Johan Hovold3420ea82016-11-17 17:40:03 +01003340 if (!cpsw)
3341 return -ENOMEM;
3342
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003343 cpsw->dev = &pdev->dev;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03003344
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03003345 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003346 if (!ndev) {
George Cherian88c99ff2014-05-12 10:21:19 +05303347 dev_err(&pdev->dev, "error allocating net_device\n");
Mugunthan V Ndf828592012-03-18 20:17:54 +00003348 return -ENOMEM;
3349 }
3350
3351 platform_set_drvdata(pdev, ndev);
3352 priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03003353 priv->cpsw = cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003354 priv->ndev = ndev;
3355 priv->dev = &ndev->dev;
3356 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003357 cpsw->rx_packet_max = max(rx_packet_max, 128);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003358
Mugunthan V N1d147cc2015-09-07 15:16:44 +05303359 mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
3360 if (IS_ERR(mode)) {
3361 ret = PTR_ERR(mode);
3362 dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
3363 goto clean_ndev_ret;
3364 }
3365
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00003366 /*
3367 * This may be required here for child devices.
3368 */
3369 pm_runtime_enable(&pdev->dev);
3370
Mugunthan V N739683b2013-06-06 23:45:14 +05303371 /* Select default pin state */
3372 pinctrl_pm_select_default_state(&pdev->dev);
3373
Johan Hovolda4e32b02016-11-17 17:40:00 +01003374 /* Need to enable clocks with runtime PM api to access module
3375 * registers
3376 */
3377 ret = pm_runtime_get_sync(&pdev->dev);
3378 if (ret < 0) {
3379 pm_runtime_put_noidle(&pdev->dev);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303380 goto clean_runtime_disable_ret;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003381 }
Johan Hovolda4e32b02016-11-17 17:40:00 +01003382
Johan Hovold23a09872016-11-17 17:40:04 +01003383 ret = cpsw_probe_dt(&cpsw->data, pdev);
3384 if (ret)
Johan Hovolda4e32b02016-11-17 17:40:00 +01003385 goto clean_dt_ret;
Johan Hovold23a09872016-11-17 17:40:04 +01003386
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003387 data = &cpsw->data;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03003388 cpsw->rx_ch_num = 1;
3389 cpsw->tx_ch_num = 1;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00003390
Mugunthan V Ndf828592012-03-18 20:17:54 +00003391 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
3392 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
George Cherian88c99ff2014-05-12 10:21:19 +05303393 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003394 } else {
Joe Perches7efd26d2012-07-12 19:33:06 +00003395 eth_random_addr(priv->mac_addr);
George Cherian88c99ff2014-05-12 10:21:19 +05303396 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003397 }
3398
3399 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
3400
Kees Cooka86854d2018-06-12 14:07:58 -07003401 cpsw->slaves = devm_kcalloc(&pdev->dev,
3402 data->slaves, sizeof(struct cpsw_slave),
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303403 GFP_KERNEL);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003404 if (!cpsw->slaves) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303405 ret = -ENOMEM;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003406 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003407 }
3408 for (i = 0; i < data->slaves; i++)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003409 cpsw->slaves[i].slave_num = i;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003410
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003411 cpsw->slaves[0].ndev = ndev;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003412 priv->emac_port = 0;
3413
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03003414 clk = devm_clk_get(&pdev->dev, "fck");
3415 if (IS_ERR(clk)) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303416 dev_err(priv->dev, "fck is not found\n");
Mugunthan V Nf150bd72012-07-17 08:09:50 +00003417 ret = -ENODEV;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003418 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003419 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003420 cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003421
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303422 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3423 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
3424 if (IS_ERR(ss_regs)) {
3425 ret = PTR_ERR(ss_regs);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003426 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003427 }
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003428 cpsw->regs = ss_regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003429
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003430 cpsw->version = readl(&cpsw->regs->id_ver);
Mugunthan V Nf280e892013-12-11 22:09:05 -06003431
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303432 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003433 cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res);
3434 if (IS_ERR(cpsw->wr_regs)) {
3435 ret = PTR_ERR(cpsw->wr_regs);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003436 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003437 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00003438
3439 memset(&dma_params, 0, sizeof(dma_params));
Richard Cochran549985e2012-11-14 09:07:56 +00003440 memset(&ale_params, 0, sizeof(ale_params));
3441
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003442 switch (cpsw->version) {
Richard Cochran549985e2012-11-14 09:07:56 +00003443 case CPSW_VERSION_1:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003444 cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003445 cpts_regs = ss_regs + CPSW1_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003446 cpsw->hw_stats = ss_regs + CPSW1_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00003447 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
3448 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
3449 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
3450 slave_offset = CPSW1_SLAVE_OFFSET;
3451 slave_size = CPSW1_SLAVE_SIZE;
3452 sliver_offset = CPSW1_SLIVER_OFFSET;
3453 dma_params.desc_mem_phys = 0;
3454 break;
3455 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05303456 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05303457 case CPSW_VERSION_4:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003458 cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003459 cpts_regs = ss_regs + CPSW2_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003460 cpsw->hw_stats = ss_regs + CPSW2_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00003461 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
3462 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
3463 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
3464 slave_offset = CPSW2_SLAVE_OFFSET;
3465 slave_size = CPSW2_SLAVE_SIZE;
3466 sliver_offset = CPSW2_SLIVER_OFFSET;
3467 dma_params.desc_mem_phys =
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303468 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
Richard Cochran549985e2012-11-14 09:07:56 +00003469 break;
3470 default:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003471 dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version);
Richard Cochran549985e2012-11-14 09:07:56 +00003472 ret = -ENODEV;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003473 goto clean_dt_ret;
Richard Cochran549985e2012-11-14 09:07:56 +00003474 }
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003475 for (i = 0; i < cpsw->data.slaves; i++) {
3476 struct cpsw_slave *slave = &cpsw->slaves[i];
3477
3478 cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset);
Richard Cochran549985e2012-11-14 09:07:56 +00003479 slave_offset += slave_size;
3480 sliver_offset += SLIVER_SIZE;
3481 }
3482
Mugunthan V Ndf828592012-03-18 20:17:54 +00003483 dma_params.dev = &pdev->dev;
Richard Cochran549985e2012-11-14 09:07:56 +00003484 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
3485 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
3486 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
3487 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
3488 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003489
3490 dma_params.num_chan = data->channels;
3491 dma_params.has_soft_reset = true;
3492 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
3493 dma_params.desc_mem_size = data->bd_ram_size;
3494 dma_params.desc_align = 16;
3495 dma_params.has_ext_regs = true;
Richard Cochran549985e2012-11-14 09:07:56 +00003496 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02003497 dma_params.bus_freq_mhz = cpsw->bus_freq_mhz;
Grygorii Strashko90225bf2017-01-06 14:07:33 -06003498 dma_params.descs_pool_size = descs_pool_size;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003499
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003500 cpsw->dma = cpdma_ctlr_create(&dma_params);
3501 if (!cpsw->dma) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00003502 dev_err(priv->dev, "error initializing dma\n");
3503 ret = -ENOMEM;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003504 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003505 }
3506
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03003507 soc = soc_device_match(cpsw_soc_devices);
3508 if (soc)
3509 cpsw->quirk_irq = 1;
3510
Ivan Khoronzhuk79b33252018-07-24 00:26:29 +03003511 ch = cpsw->quirk_irq ? 0 : 7;
3512 cpsw->txv[0].ch = cpdma_chan_create(cpsw->dma, ch, cpsw_tx_handler, 0);
Ivan Khoronzhuk8a83c5d2017-12-12 23:06:35 +02003513 if (IS_ERR(cpsw->txv[0].ch)) {
3514 dev_err(priv->dev, "error initializing tx dma channel\n");
3515 ret = PTR_ERR(cpsw->txv[0].ch);
3516 goto clean_dma_ret;
3517 }
3518
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02003519 cpsw->rxv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1);
Ivan Khoronzhuk8a83c5d2017-12-12 23:06:35 +02003520 if (IS_ERR(cpsw->rxv[0].ch)) {
3521 dev_err(priv->dev, "error initializing rx dma channel\n");
3522 ret = PTR_ERR(cpsw->rxv[0].ch);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003523 goto clean_dma_ret;
3524 }
3525
Ivan Khoronzhuk9fe9aa02017-02-15 19:45:02 +02003526 ale_params.dev = &pdev->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003527 ale_params.ale_ageout = ale_ageout;
3528 ale_params.ale_entries = data->ale_entries;
Grygorii Strashkoc6395f12017-11-30 18:21:14 -06003529 ale_params.ale_ports = CPSW_ALE_PORTS_NUM;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003530
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003531 cpsw->ale = cpsw_ale_create(&ale_params);
3532 if (!cpsw->ale) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00003533 dev_err(priv->dev, "error initializing ale engine\n");
3534 ret = -ENODEV;
3535 goto clean_dma_ret;
3536 }
3537
Grygorii Strashko4a88fb92016-12-06 18:00:42 -06003538 cpsw->cpts = cpts_create(cpsw->dev, cpts_regs, cpsw->dev->of_node);
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003539 if (IS_ERR(cpsw->cpts)) {
3540 ret = PTR_ERR(cpsw->cpts);
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003541 goto clean_dma_ret;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003542 }
3543
Felipe Balbic03abd82015-01-16 10:11:12 -06003544 ndev->irq = platform_get_irq(pdev, 1);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003545 if (ndev->irq < 0) {
3546 dev_err(priv->dev, "error getting irq resource\n");
Julia Lawallc1e33342015-12-26 20:12:13 +01003547 ret = ndev->irq;
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003548 goto clean_dma_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003549 }
3550
Grygorii Strashkoa3a41d22018-03-15 15:15:50 -05003551 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_VLAN_CTAG_RX;
Keerthy070f9c62017-07-20 16:59:52 +05303552
3553 ndev->netdev_ops = &cpsw_netdev_ops;
3554 ndev->ethtool_ops = &cpsw_ethtool_ops;
Ivan Khoronzhuk9611d6d2018-05-17 01:21:45 +03003555 netif_napi_add(ndev, &cpsw->napi_rx,
3556 cpsw->quirk_irq ? cpsw_rx_poll : cpsw_rx_mq_poll,
3557 CPSW_POLL_WEIGHT);
3558 netif_tx_napi_add(ndev, &cpsw->napi_tx,
3559 cpsw->quirk_irq ? cpsw_tx_poll : cpsw_tx_mq_poll,
3560 CPSW_POLL_WEIGHT);
Keerthy070f9c62017-07-20 16:59:52 +05303561 cpsw_split_res(ndev);
3562
3563 /* register the network device */
3564 SET_NETDEV_DEV(ndev, &pdev->dev);
3565 ret = register_netdev(ndev);
3566 if (ret) {
3567 dev_err(priv->dev, "error registering net device\n");
3568 ret = -ENODEV;
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003569 goto clean_dma_ret;
Keerthy070f9c62017-07-20 16:59:52 +05303570 }
3571
3572 if (cpsw->data.dual_emac) {
3573 ret = cpsw_probe_dual_emac(priv);
3574 if (ret) {
3575 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
3576 goto clean_unregister_netdev_ret;
3577 }
3578 }
3579
Felipe Balbic03abd82015-01-16 10:11:12 -06003580 /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
3581 * MISC IRQs which are always kept disabled with this driver so
3582 * we will not request them.
3583 *
3584 * If anyone wants to implement support for those, make sure to
3585 * first request and append them to irqs_table array.
3586 */
Daniel Mackc2b32e52014-09-04 09:00:23 +02003587
Felipe Balbic03abd82015-01-16 10:11:12 -06003588 /* RX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06003589 irq = platform_get_irq(pdev, 1);
Julia Lawallc1e33342015-12-26 20:12:13 +01003590 if (irq < 0) {
3591 ret = irq;
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003592 goto clean_dma_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01003593 }
Felipe Balbi5087b912015-01-16 10:11:11 -06003594
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003595 cpsw->irqs_table[0] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06003596 ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03003597 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06003598 if (ret < 0) {
3599 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003600 goto clean_dma_ret;
Felipe Balbi5087b912015-01-16 10:11:11 -06003601 }
3602
Felipe Balbic03abd82015-01-16 10:11:12 -06003603 /* TX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06003604 irq = platform_get_irq(pdev, 2);
Julia Lawallc1e33342015-12-26 20:12:13 +01003605 if (irq < 0) {
3606 ret = irq;
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003607 goto clean_dma_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01003608 }
Felipe Balbi5087b912015-01-16 10:11:11 -06003609
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003610 cpsw->irqs_table[1] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06003611 ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03003612 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06003613 if (ret < 0) {
3614 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
Grygorii Strashko1971ab52017-11-30 18:21:19 -06003615 goto clean_dma_ret;
Felipe Balbi5087b912015-01-16 10:11:11 -06003616 }
Daniel Mackc2b32e52014-09-04 09:00:23 +02003617
Grygorii Strashko90225bf2017-01-06 14:07:33 -06003618 cpsw_notice(priv, probe,
3619 "initialized device (regs %pa, irq %d, pool size %d)\n",
3620 &ss_res->start, ndev->irq, dma_params.descs_pool_size);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003621
Johan Hovoldc46ab7e2016-11-17 17:39:58 +01003622 pm_runtime_put(&pdev->dev);
3623
Mugunthan V Ndf828592012-03-18 20:17:54 +00003624 return 0;
3625
Johan Hovolda7fe9d42016-11-17 17:40:02 +01003626clean_unregister_netdev_ret:
3627 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003628clean_dma_ret:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003629 cpdma_ctlr_destroy(cpsw->dma);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003630clean_dt_ret:
3631 cpsw_remove_dt(pdev);
Johan Hovoldc46ab7e2016-11-17 17:39:58 +01003632 pm_runtime_put_sync(&pdev->dev);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303633clean_runtime_disable_ret:
Mugunthan V Nf150bd72012-07-17 08:09:50 +00003634 pm_runtime_disable(&pdev->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003635clean_ndev_ret:
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00003636 free_netdev(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003637 return ret;
3638}
3639
Bill Pemberton663e12e2012-12-03 09:23:45 -05003640static int cpsw_remove(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00003641{
3642 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003643 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03003644 int ret;
3645
3646 ret = pm_runtime_get_sync(&pdev->dev);
3647 if (ret < 0) {
3648 pm_runtime_put_noidle(&pdev->dev);
3649 return ret;
3650 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00003651
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003652 if (cpsw->data.dual_emac)
3653 unregister_netdev(cpsw->slaves[1].ndev);
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00003654 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003655
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003656 cpts_release(cpsw->cpts);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003657 cpdma_ctlr_destroy(cpsw->dma);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003658 cpsw_remove_dt(pdev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03003659 pm_runtime_put_sync(&pdev->dev);
3660 pm_runtime_disable(&pdev->dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003661 if (cpsw->data.dual_emac)
3662 free_netdev(cpsw->slaves[1].ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003663 free_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003664 return 0;
3665}
3666
Grygorii Strashko8963a502015-02-27 13:19:45 +02003667#ifdef CONFIG_PM_SLEEP
Mugunthan V Ndf828592012-03-18 20:17:54 +00003668static int cpsw_suspend(struct device *dev)
3669{
3670 struct platform_device *pdev = to_platform_device(dev);
3671 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003672 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003673
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003674 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05303675 int i;
Daniel Mack1e7a2e22013-11-15 08:29:16 +01003676
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003677 for (i = 0; i < cpsw->data.slaves; i++) {
3678 if (netif_running(cpsw->slaves[i].ndev))
3679 cpsw_ndo_stop(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303680 }
3681 } else {
3682 if (netif_running(ndev))
3683 cpsw_ndo_stop(ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303684 }
Daniel Mack1e7a2e22013-11-15 08:29:16 +01003685
Mugunthan V N739683b2013-06-06 23:45:14 +05303686 /* Select sleep pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003687 pinctrl_pm_select_sleep_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05303688
Mugunthan V Ndf828592012-03-18 20:17:54 +00003689 return 0;
3690}
3691
3692static int cpsw_resume(struct device *dev)
3693{
3694 struct platform_device *pdev = to_platform_device(dev);
3695 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuka60ced92017-02-14 14:42:15 +02003696 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003697
Mugunthan V N739683b2013-06-06 23:45:14 +05303698 /* Select default pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003699 pinctrl_pm_select_default_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05303700
Grygorii Strashko4ccfd632016-11-29 16:27:03 -06003701 /* shut up ASSERT_RTNL() warning in netif_set_real_num_tx/rx_queues */
3702 rtnl_lock();
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003703 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05303704 int i;
3705
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003706 for (i = 0; i < cpsw->data.slaves; i++) {
3707 if (netif_running(cpsw->slaves[i].ndev))
3708 cpsw_ndo_open(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303709 }
3710 } else {
3711 if (netif_running(ndev))
3712 cpsw_ndo_open(ndev);
3713 }
Grygorii Strashko4ccfd632016-11-29 16:27:03 -06003714 rtnl_unlock();
3715
Mugunthan V Ndf828592012-03-18 20:17:54 +00003716 return 0;
3717}
Grygorii Strashko8963a502015-02-27 13:19:45 +02003718#endif
Mugunthan V Ndf828592012-03-18 20:17:54 +00003719
Grygorii Strashko8963a502015-02-27 13:19:45 +02003720static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003721
3722static struct platform_driver cpsw_driver = {
3723 .driver = {
3724 .name = "cpsw",
Mugunthan V Ndf828592012-03-18 20:17:54 +00003725 .pm = &cpsw_pm_ops,
Sachin Kamat1e5c76d2013-09-30 09:55:12 +05303726 .of_match_table = cpsw_of_mtable,
Mugunthan V Ndf828592012-03-18 20:17:54 +00003727 },
3728 .probe = cpsw_probe,
Bill Pemberton663e12e2012-12-03 09:23:45 -05003729 .remove = cpsw_remove,
Mugunthan V Ndf828592012-03-18 20:17:54 +00003730};
3731
Grygorii Strashko6fb3b6b52015-10-23 14:41:12 +03003732module_platform_driver(cpsw_driver);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003733
3734MODULE_LICENSE("GPL");
3735MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
3736MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
3737MODULE_DESCRIPTION("TI CPSW Ethernet driver");