blob: 2c4bfa2e56ad3bec21fb93fe0e46d464b50e51b3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvin7e00df52008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#ifdef CONFIG_X86_LOCAL_APIC
24#include <asm/mpspec.h>
25#include <asm/apic.h>
26#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070027#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#endif
29
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/pda.h>
31#include <asm/pgtable.h>
32#include <asm/processor.h>
33#include <asm/desc.h>
34#include <asm/atomic.h>
35#include <asm/proto.h>
36#include <asm/sections.h>
37#include <asm/setup.h>
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include "cpu.h"
40
Yinghai Lu0a488a52008-09-04 21:09:47 +020041static struct cpu_dev *this_cpu __cpuinitdata;
42
Yinghai Lu950ad7f2008-09-04 20:09:01 -070043#ifdef CONFIG_X86_64
44/* We need valid kernel segments for data and code in long mode too
45 * IRET will check the segment types kkeil 2000/10/28
46 * Also sysret mandates a special GDT layout
47 */
48/* The TLS descriptors are currently at a different place compared to i386.
49 Hopefully nobody expects them at a fixed place (Wine?) */
50DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
51 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
52 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
53 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
54 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
55 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
56 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
57} };
58#else
Eric Dumazet63cc8c72008-05-12 15:44:40 +020059DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010060 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
61 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
62 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
63 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020064 /*
65 * Segments used for calling PnP BIOS have byte granularity.
66 * They code segments and data segments have fixed 64k limits,
67 * the transfer segment sizes are set at run time.
68 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010069 /* 32-bit code */
70 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
71 /* 16-bit code */
72 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
73 /* 16-bit data */
74 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
75 /* 16-bit data */
76 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
77 /* 16-bit data */
78 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020079 /*
80 * The APM segments have byte granularity and their bases
81 * are set at run time. All have 64k limits.
82 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010083 /* 32-bit code */
84 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020085 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010086 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
87 /* data */
88 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020089
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010090 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
91 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020092} };
Yinghai Lu950ad7f2008-09-04 20:09:01 -070093#endif
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020094EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +020095
Yinghai Luba51dce2008-09-04 20:09:02 -070096#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080097static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080098static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100static int __init cachesize_setup(char *str)
101{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100102 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 return 1;
104}
105__setup("cachesize=", cachesize_setup);
106
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100107/*
108 * Naming convention should be: <Name> [(<Codename>)]
109 * This table only is used unless init_<vendor>() below doesn't set it;
110 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
111 *
112 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114/* Look up CPU names by table lookup. */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800115static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116{
117 struct cpu_model_info *info;
118
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100119 if (c->x86_model >= 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 return NULL; /* Range check */
121
122 if (!this_cpu)
123 return NULL;
124
125 info = this_cpu->c_models;
126
127 while (info && info->family) {
128 if (info->family == c->x86)
129 return info->model_names[c->x86_model];
130 info++;
131 }
132 return NULL; /* Not found */
133}
134
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100135static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
Andi Kleen13530252008-01-30 13:33:20 +0100137 setup_clear_cpu_cap(X86_FEATURE_FXSR);
138 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 return 1;
140}
141__setup("nofxsr", x86_fxsr_setup);
142
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100143static int __init x86_sep_setup(char *s)
Chuck Ebbert4f886512006-03-23 02:59:34 -0800144{
Andi Kleen13530252008-01-30 13:33:20 +0100145 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800146 return 1;
147}
148__setup("nosep", x86_sep_setup);
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/* Standard macro to see if a specific flag is changeable */
151static inline int flag_is_changeable_p(u32 flag)
152{
153 u32 f1, f2;
154
155 asm("pushfl\n\t"
156 "pushfl\n\t"
157 "popl %0\n\t"
158 "movl %0,%1\n\t"
159 "xorl %2,%0\n\t"
160 "pushl %0\n\t"
161 "popfl\n\t"
162 "pushfl\n\t"
163 "popl %0\n\t"
164 "popfl\n\t"
165 : "=&r" (f1), "=&r" (f2)
166 : "ir" (flag));
167
168 return ((f1^f2) & flag) != 0;
169}
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800172static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
174 return flag_is_changeable_p(X86_EFLAGS_ID);
175}
176
Yinghai Lu0a488a52008-09-04 21:09:47 +0200177static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
178{
179 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
180 /* Disable processor serial number */
181 unsigned long lo, hi;
182 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
183 lo |= 0x200000;
184 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
185 printk(KERN_NOTICE "CPU serial number disabled.\n");
186 clear_cpu_cap(c, X86_FEATURE_PN);
187
188 /* Disabling the serial number may affect the cpuid level */
189 c->cpuid_level = cpuid_eax(0);
190 }
191}
192
193static int __init x86_serial_nr_setup(char *s)
194{
195 disable_x86_serial_nr = 0;
196 return 1;
197}
198__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700199#else
200/* Probe for the CPUID instruction */
201static inline int have_cpuid_p(void)
202{
203 return 1;
204}
205#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
208
Yinghai Lu9d31d352008-09-04 21:09:44 +0200209/* Current gdt points %fs at the "master" per-cpu area: after this,
210 * it's on the real one. */
211void switch_to_new_gdt(void)
212{
213 struct desc_ptr gdt_descr;
214
215 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
216 gdt_descr.size = GDT_SIZE - 1;
217 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700218#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200219 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700220#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200221}
222
Yinghai Lu10a434f2008-09-04 21:09:45 +0200223static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225static void __cpuinit default_init(struct cpuinfo_x86 *c)
226{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700227#ifdef CONFIG_X86_64
228 display_cacheinfo(c);
229#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 /* Not much we can do here... */
231 /* Check if at least it has cpuid */
232 if (c->cpuid_level == -1) {
233 /* No cpuid. It must be an ancient CPU */
234 if (c->x86 == 4)
235 strcpy(c->x86_model_id, "486");
236 else if (c->x86 == 3)
237 strcpy(c->x86_model_id, "386");
238 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700239#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
242static struct cpu_dev __cpuinitdata default_cpu = {
243 .c_init = default_init,
244 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200245 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248int __cpuinit get_model_name(struct cpuinfo_x86 *c)
249{
250 unsigned int *v;
251 char *p, *q;
252
Yinghai Lu3da99c92008-09-04 21:09:44 +0200253 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 return 0;
255
256 v = (unsigned int *) c->x86_model_id;
257 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
258 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
259 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
260 c->x86_model_id[48] = 0;
261
262 /* Intel chips right-justify this string for some dumb reason;
263 undo that brain damage */
264 p = q = &c->x86_model_id[0];
265 while (*p == ' ')
266 p++;
267 if (p != q) {
268 while (*p)
269 *q++ = *p++;
270 while (q <= &c->x86_model_id[48])
271 *q++ = '\0'; /* Zero-pad the rest */
272 }
273
274 return 1;
275}
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
278{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200279 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Yinghai Lu3da99c92008-09-04 21:09:44 +0200281 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200284 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200286 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
287 c->x86_cache_size = (ecx>>24) + (edx>>24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 }
289
290 if (n < 0x80000006) /* Some chips just has a large L1. */
291 return;
292
Yinghai Lu0a488a52008-09-04 21:09:47 +0200293 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 l2size = ecx >> 16;
295
296 /* do processor-specific cache resizing */
297 if (this_cpu->c_size_cache)
298 l2size = this_cpu->c_size_cache(c, l2size);
299
300 /* Allow user to override all this if necessary. */
301 if (cachesize_override != -1)
302 l2size = cachesize_override;
303
304 if (l2size == 0)
305 return; /* Again, no L2 cache is possible */
306
307 c->x86_cache_size = l2size;
308
309 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200310 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
Yinghai Lu9d31d352008-09-04 21:09:44 +0200313void __cpuinit detect_ht(struct cpuinfo_x86 *c)
314{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700315#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200316 u32 eax, ebx, ecx, edx;
317 int index_msb, core_bits;
318
319 if (!cpu_has(c, X86_FEATURE_HT))
320 return;
321
322 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
323 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200324
325 cpuid(1, &eax, &ebx, &ecx, &edx);
326
Yinghai Lu9d31d352008-09-04 21:09:44 +0200327 smp_num_siblings = (ebx & 0xff0000) >> 16;
328
329 if (smp_num_siblings == 1) {
330 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
331 } else if (smp_num_siblings > 1) {
332
333 if (smp_num_siblings > NR_CPUS) {
334 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
335 smp_num_siblings);
336 smp_num_siblings = 1;
337 return;
338 }
339
340 index_msb = get_count_order(smp_num_siblings);
341 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
342
Yinghai Lu9d31d352008-09-04 21:09:44 +0200343
344 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
345
346 index_msb = get_count_order(smp_num_siblings);
347
348 core_bits = get_count_order(c->x86_max_cores);
349
350 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
351 ((1 << core_bits) - 1);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200352 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200353
Yinghai Lu0a488a52008-09-04 21:09:47 +0200354out:
355 if ((c->x86_max_cores * smp_num_siblings) > 1) {
356 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
357 c->phys_proc_id);
358 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
359 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200360 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200361#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700362}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Yinghai Lu3da99c92008-09-04 21:09:44 +0200364static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 char *v = c->x86_vendor_id;
367 int i;
368 static int printed;
369
370 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200371 if (!cpu_devs[i])
372 break;
373
374 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
375 (cpu_devs[i]->c_ident[1] &&
376 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
377 this_cpu = cpu_devs[i];
378 c->x86_vendor = this_cpu->c_x86_vendor;
379 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
381 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 if (!printed) {
384 printed++;
385 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
386 printk(KERN_ERR "CPU: Your system may be unstable.\n");
387 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200388
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 c->x86_vendor = X86_VENDOR_UNKNOWN;
390 this_cpu = &default_cpu;
391}
392
Yinghai Lu9d31d352008-09-04 21:09:44 +0200393void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100396 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
397 (unsigned int *)&c->x86_vendor_id[0],
398 (unsigned int *)&c->x86_vendor_id[8],
399 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200402 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 if (c->cpuid_level >= 0x00000001) {
404 u32 junk, tfms, cap0, misc;
405 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200406 c->x86 = (tfms >> 8) & 0xf;
407 c->x86_model = (tfms >> 4) & 0xf;
408 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100409 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100411 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200412 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100413 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100414 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200415 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200419
420static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100421{
422 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200423 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100424
Yinghai Lu3da99c92008-09-04 21:09:44 +0200425 /* Intel-defined flags: level 0x00000001 */
426 if (c->cpuid_level >= 0x00000001) {
427 u32 capability, excap;
428 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
429 c->x86_capability[0] = capability;
430 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100431 }
432
Yinghai Lu3da99c92008-09-04 21:09:44 +0200433 /* AMD-defined flags: level 0x80000001 */
434 xlvl = cpuid_eax(0x80000000);
435 c->extended_cpuid_level = xlvl;
436 if ((xlvl & 0xffff0000) == 0x80000000) {
437 if (xlvl >= 0x80000001) {
438 c->x86_capability[1] = cpuid_edx(0x80000001);
439 c->x86_capability[6] = cpuid_ecx(0x80000001);
440 }
441 }
Yinghai Lu093af8d2008-01-30 13:33:32 +0100442}
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100443/*
444 * Do minimum CPU detection early.
445 * Fields really needed: vendor, cpuid_level, family, model, mask,
446 * cache alignment.
447 * The others are not touched to avoid unwanted side effects.
448 *
449 * WARNING: this function is only called on the BP. Don't add code here
450 * that is supposed to run on all CPUs.
451 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200452static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100453{
Huang, Yingd4387bd2008-01-31 22:05:45 +0100454 c->x86_clflush_size = 32;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200455 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100456
457 if (!have_cpuid_p())
458 return;
459
Yinghai Lu3da99c92008-09-04 21:09:44 +0200460 memset(&c->x86_capability, 0, sizeof c->x86_capability);
461
Yinghai Lu0a488a52008-09-04 21:09:47 +0200462 c->extended_cpuid_level = 0;
463
Rusty Russelld7cd5612006-12-07 02:14:08 +0100464 cpu_detect(c);
465
Yinghai Lu3da99c92008-09-04 21:09:44 +0200466 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100467
Yinghai Lu3da99c92008-09-04 21:09:44 +0200468 get_cpu_cap(c);
Yinghai Lu093af8d2008-01-30 13:33:32 +0100469
Yinghai Lu10a434f2008-09-04 21:09:45 +0200470 if (this_cpu->c_early_init)
471 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200472
473 validate_pat_support(c);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100474}
475
Yinghai Lu9d31d352008-09-04 21:09:44 +0200476void __init early_cpu_init(void)
477{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200478 struct cpu_dev **cdev;
479 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200480
Yinghai Lu10a434f2008-09-04 21:09:45 +0200481 printk("KERNEL supported cpus:\n");
482 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
483 struct cpu_dev *cpudev = *cdev;
484 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200485
Yinghai Lu10a434f2008-09-04 21:09:45 +0200486 if (count >= X86_VENDOR_NUM)
487 break;
488 cpu_devs[count] = cpudev;
489 count++;
490
491 for (j = 0; j < 2; j++) {
492 if (!cpudev->c_ident[j])
493 continue;
494 printk(" %s %s\n", cpudev->c_vendor,
495 cpudev->c_ident[j]);
496 }
497 }
498
Yinghai Lu9d31d352008-09-04 21:09:44 +0200499 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800500}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
H. Peter Anvin7e00df52008-08-18 17:39:32 -0700502/*
503 * The NOPL instruction is supposed to exist on all CPUs with
504 * family >= 6, unfortunately, that's not true in practice because
505 * of early VIA chips and (more importantly) broken virtualizers that
506 * are not easy to detect. Hence, probe for it based on first
507 * principles.
508 */
509static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
510{
511 const u32 nopl_signature = 0x888c53b1; /* Random number */
512 u32 has_nopl = nopl_signature;
513
514 clear_cpu_cap(c, X86_FEATURE_NOPL);
515 if (c->x86 >= 6) {
516 asm volatile("\n"
517 "1: .byte 0x0f,0x1f,0xc0\n" /* nopl %eax */
518 "2:\n"
519 " .section .fixup,\"ax\"\n"
520 "3: xor %0,%0\n"
521 " jmp 2b\n"
522 " .previous\n"
523 _ASM_EXTABLE(1b,3b)
524 : "+a" (has_nopl));
525
526 if (has_nopl == nopl_signature)
527 set_cpu_cap(c, X86_FEATURE_NOPL);
528 }
529}
530
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100531static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200533 if (!have_cpuid_p())
534 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Yinghai Lu3da99c92008-09-04 21:09:44 +0200536 c->extended_cpuid_level = 0;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100537
Yinghai Lu3da99c92008-09-04 21:09:44 +0200538 cpu_detect(c);
539
540 get_cpu_vendor(c);
541
542 get_cpu_cap(c);
543
544 if (c->cpuid_level >= 0x00000001) {
545 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
James Bottomley96c52742006-06-27 02:53:49 -0700546#ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200547 c->apicid = phys_pkg_id(c->initial_apicid, 0);
548 c->phys_proc_id = c->initial_apicid;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800549#else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200550 c->apicid = c->initial_apicid;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800551#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200553
554 if (c->extended_cpuid_level >= 0x80000004)
555 get_model_name(c); /* Default name */
556
557 init_scattered_cpuid_features(c);
558 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559}
560
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561/*
562 * This does the hard work of actually picking apart the CPU stuff...
563 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700564static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
566 int i;
567
568 c->loops_per_jiffy = loops_per_jiffy;
569 c->x86_cache_size = -1;
570 c->x86_vendor = X86_VENDOR_UNKNOWN;
571 c->cpuid_level = -1; /* CPUID not detected */
572 c->x86_model = c->x86_mask = 0; /* So far unknown... */
573 c->x86_vendor_id[0] = '\0'; /* Unset */
574 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100575 c->x86_max_cores = 1;
Andi Kleen770d1322006-12-07 02:14:05 +0100576 c->x86_clflush_size = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 memset(&c->x86_capability, 0, sizeof c->x86_capability);
578
579 if (!have_cpuid_p()) {
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100580 /*
581 * First of all, decide if this is a 486 or higher
582 * It's a 486 if we can modify the AC flag
583 */
584 if (flag_is_changeable_p(X86_EFLAGS_AC))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 c->x86 = 4;
586 else
587 c->x86 = 3;
588 }
589
590 generic_identify(c);
591
Andi Kleen38985342008-01-30 13:32:49 +0100592 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 this_cpu->c_identify(c);
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 /*
596 * Vendor-specific initialization. In this section we
597 * canonicalize the feature flags, meaning if there are
598 * features a certain CPU supports which CPUID doesn't
599 * tell us, CPUID claiming incorrect flags, or other bugs,
600 * we handle them here.
601 *
602 * At the end of this section, c->x86_capability better
603 * indicate the features this CPU genuinely supports!
604 */
605 if (this_cpu->c_init)
606 this_cpu->c_init(c);
607
608 /* Disable the PN if appropriate */
609 squash_the_stupid_serial_number(c);
610
611 /*
612 * The vendor-specific functions might have changed features. Now
613 * we do "generic changes."
614 */
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100617 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 char *p;
619 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100620 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 strcpy(c->x86_model_id, p);
622 else
623 /* Last resort... */
624 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800625 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 }
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 /*
629 * On SMP, boot_cpu_data holds the common feature set between
630 * all CPUs; so make sure that we indicate which features are
631 * common between the CPUs. The first time this routine gets
632 * executed, c == &boot_cpu_data.
633 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100634 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200636 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
638 }
639
Andi Kleen7d851c82008-01-30 13:33:20 +0100640 /* Clear all flags overriden by options */
641 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100642 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 mcheck_init(c);
Andi Kleen30d432d2008-01-30 13:33:16 +0100646
647 select_idle_routine(c);
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200648}
Shaohua Li31ab2692005-11-07 00:58:42 -0800649
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200650void __init identify_boot_cpu(void)
651{
652 identify_cpu(&boot_cpu_data);
653 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700654 enable_sep_cpu();
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200655}
Shaohua Li3b520b22005-07-07 17:56:38 -0700656
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200657void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
658{
659 BUG_ON(c == &boot_cpu_data);
660 identify_cpu(c);
661 enable_sep_cpu();
662 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
Yinghai Lua0854a42008-09-04 21:09:46 +0200665struct msr_range {
666 unsigned min;
667 unsigned max;
668};
669
670static struct msr_range msr_range_array[] __cpuinitdata = {
671 { 0x00000000, 0x00000418},
672 { 0xc0000000, 0xc000040b},
673 { 0xc0010000, 0xc0010142},
674 { 0xc0011000, 0xc001103b},
675};
676
677static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678{
Yinghai Lua0854a42008-09-04 21:09:46 +0200679 unsigned index;
680 u64 val;
681 int i;
682 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Yinghai Lua0854a42008-09-04 21:09:46 +0200684 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
685 index_min = msr_range_array[i].min;
686 index_max = msr_range_array[i].max;
687 for (index = index_min; index < index_max; index++) {
688 if (rdmsrl_amd_safe(index, &val))
689 continue;
690 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 }
693}
Yinghai Lua0854a42008-09-04 21:09:46 +0200694
695static int show_msr __cpuinitdata;
696static __init int setup_show_msr(char *arg)
697{
698 int num;
699
700 get_option(&arg, &num);
701
702 if (num > 0)
703 show_msr = num;
704 return 1;
705}
706__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Andi Kleen191679f2008-01-30 13:33:21 +0100708static __init int setup_noclflush(char *arg)
709{
710 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
711 return 1;
712}
713__setup("noclflush", setup_noclflush);
714
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800715void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716{
717 char *vendor = NULL;
718
719 if (c->x86_vendor < X86_VENDOR_NUM)
720 vendor = this_cpu->c_vendor;
721 else if (c->cpuid_level >= 0)
722 vendor = c->x86_vendor_id;
723
724 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200725 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Yinghai Lu9d31d352008-09-04 21:09:44 +0200727 if (c->x86_model_id[0])
728 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200730 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100732 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200733 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200735 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200736
737#ifdef CONFIG_SMP
738 if (c->cpu_index < show_msr)
739 print_cpu_msr();
740#else
741 if (show_msr)
742 print_cpu_msr();
743#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Andi Kleenac72e782008-01-30 13:33:21 +0100746static __init int setup_disablecpuid(char *arg)
747{
748 int bit;
749 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
750 setup_clear_cpu_cap(bit);
751 else
752 return 0;
753 return 1;
754}
755__setup("clearcpuid=", setup_disablecpuid);
756
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800757cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Yinghai Lud5494d42008-09-04 20:09:03 -0700759#ifdef CONFIG_X86_64
760struct x8664_pda **_cpu_pda __read_mostly;
761EXPORT_SYMBOL(_cpu_pda);
762
763struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
764
765char boot_cpu_stack[IRQSTACKSIZE] __page_aligned_bss;
766
767unsigned long __supported_pte_mask __read_mostly = ~0UL;
768EXPORT_SYMBOL_GPL(__supported_pte_mask);
769
770static int do_not_nx __cpuinitdata;
771
772/* noexec=on|off
773Control non executable mappings for 64bit processes.
774
775on Enable(default)
776off Disable
777*/
778static int __init nonx_setup(char *str)
779{
780 if (!str)
781 return -EINVAL;
782 if (!strncmp(str, "on", 2)) {
783 __supported_pte_mask |= _PAGE_NX;
784 do_not_nx = 0;
785 } else if (!strncmp(str, "off", 3)) {
786 do_not_nx = 1;
787 __supported_pte_mask &= ~_PAGE_NX;
788 }
789 return 0;
790}
791early_param("noexec", nonx_setup);
792
793int force_personality32;
794
795/* noexec32=on|off
796Control non executable heap for 32bit processes.
797To control the stack too use noexec=off
798
799on PROT_READ does not imply PROT_EXEC for 32bit processes (default)
800off PROT_READ implies PROT_EXEC
801*/
802static int __init nonx32_setup(char *str)
803{
804 if (!strcmp(str, "on"))
805 force_personality32 &= ~READ_IMPLIES_EXEC;
806 else if (!strcmp(str, "off"))
807 force_personality32 |= READ_IMPLIES_EXEC;
808 return 1;
809}
810__setup("noexec32=", nonx32_setup);
811
812void pda_init(int cpu)
813{
814 struct x8664_pda *pda = cpu_pda(cpu);
815
816 /* Setup up data that may be needed in __get_free_pages early */
817 loadsegment(fs, 0);
818 loadsegment(gs, 0);
819 /* Memory clobbers used to order PDA accessed */
820 mb();
821 wrmsrl(MSR_GS_BASE, pda);
822 mb();
823
824 pda->cpunumber = cpu;
825 pda->irqcount = -1;
826 pda->kernelstack = (unsigned long)stack_thread_info() -
827 PDA_STACKOFFSET + THREAD_SIZE;
828 pda->active_mm = &init_mm;
829 pda->mmu_state = 0;
830
831 if (cpu == 0) {
832 /* others are initialized in smpboot.c */
833 pda->pcurrent = &init_task;
834 pda->irqstackptr = boot_cpu_stack;
835 pda->irqstackptr += IRQSTACKSIZE - 64;
836 } else {
837 if (!pda->irqstackptr) {
838 pda->irqstackptr = (char *)
839 __get_free_pages(GFP_ATOMIC, IRQSTACK_ORDER);
840 if (!pda->irqstackptr)
841 panic("cannot allocate irqstack for cpu %d",
842 cpu);
843 pda->irqstackptr += IRQSTACKSIZE - 64;
844 }
845
846 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
847 pda->nodenumber = cpu_to_node(cpu);
848 }
849}
850
851char boot_exception_stacks[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ +
852 DEBUG_STKSZ] __page_aligned_bss;
853
854extern asmlinkage void ignore_sysret(void);
855
856/* May not be marked __init: used by software suspend */
857void syscall_init(void)
858{
859 /*
860 * LSTAR and STAR live in a bit strange symbiosis.
861 * They both write to the same internal register. STAR allows to
862 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
863 */
864 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
865 wrmsrl(MSR_LSTAR, system_call);
866 wrmsrl(MSR_CSTAR, ignore_sysret);
867
868#ifdef CONFIG_IA32_EMULATION
869 syscall32_cpu_init();
870#endif
871
872 /* Flags to clear on syscall */
873 wrmsrl(MSR_SYSCALL_MASK,
874 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
875}
876
877void __cpuinit check_efer(void)
878{
879 unsigned long efer;
880
881 rdmsrl(MSR_EFER, efer);
882 if (!(efer & EFER_NX) || do_not_nx)
883 __supported_pte_mask &= ~_PAGE_NX;
884}
885
886unsigned long kernel_eflags;
887
888/*
889 * Copies of the original ist values from the tss are only accessed during
890 * debugging, no special alignment required.
891 */
892DEFINE_PER_CPU(struct orig_ist, orig_ist);
893
894#else
895
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200896/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800897struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100898{
899 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100900 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100901 return regs;
902}
Yinghai Lud5494d42008-09-04 20:09:03 -0700903#endif
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100904
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200905/*
906 * cpu_init() initializes state that is per-CPU. Some data is already
907 * initialized (naturally) in the bootstrap process, such as the GDT
908 * and IDT. We reload them nevertheless, this function acts as a
909 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700910 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200911 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700912#ifdef CONFIG_X86_64
913void __cpuinit cpu_init(void)
914{
915 int cpu = stack_smp_processor_id();
916 struct tss_struct *t = &per_cpu(init_tss, cpu);
917 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
918 unsigned long v;
919 char *estacks = NULL;
920 struct task_struct *me;
921 int i;
922
923 /* CPU 0 is initialised in head64.c */
924 if (cpu != 0)
925 pda_init(cpu);
926 else
927 estacks = boot_exception_stacks;
928
929 me = current;
930
931 if (cpu_test_and_set(cpu, cpu_initialized))
932 panic("CPU#%d already initialized!\n", cpu);
933
934 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
935
936 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
937
938 /*
939 * Initialize the per-CPU GDT with the boot GDT,
940 * and set up the GDT descriptor:
941 */
942
943 switch_to_new_gdt();
944 load_idt((const struct desc_ptr *)&idt_descr);
945
946 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
947 syscall_init();
948
949 wrmsrl(MSR_FS_BASE, 0);
950 wrmsrl(MSR_KERNEL_GS_BASE, 0);
951 barrier();
952
953 check_efer();
954 if (cpu != 0 && x2apic)
955 enable_x2apic();
956
957 /*
958 * set up and load the per-CPU TSS
959 */
960 if (!orig_ist->ist[0]) {
961 static const unsigned int order[N_EXCEPTION_STACKS] = {
962 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STACK_ORDER,
963 [DEBUG_STACK - 1] = DEBUG_STACK_ORDER
964 };
965 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
966 if (cpu) {
967 estacks = (char *)__get_free_pages(GFP_ATOMIC, order[v]);
968 if (!estacks)
969 panic("Cannot allocate exception "
970 "stack %ld %d\n", v, cpu);
971 }
972 estacks += PAGE_SIZE << order[v];
973 orig_ist->ist[v] = t->x86_tss.ist[v] =
974 (unsigned long)estacks;
975 }
976 }
977
978 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
979 /*
980 * <= is required because the CPU will access up to
981 * 8 bits beyond the end of the IO permission bitmap.
982 */
983 for (i = 0; i <= IO_BITMAP_LONGS; i++)
984 t->io_bitmap[i] = ~0UL;
985
986 atomic_inc(&init_mm.mm_count);
987 me->active_mm = &init_mm;
988 if (me->mm)
989 BUG();
990 enter_lazy_tlb(&init_mm, me);
991
992 load_sp0(t, &current->thread);
993 set_tss_desc(cpu, t);
994 load_TR_desc();
995 load_LDT(&init_mm.context);
996
997#ifdef CONFIG_KGDB
998 /*
999 * If the kgdb is connected no debug regs should be altered. This
1000 * is only applicable when KGDB and a KGDB I/O module are built
1001 * into the kernel and you are using early debugging with
1002 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1003 */
1004 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1005 arch_kgdb_ops.correct_hw_break();
1006 else {
1007#endif
1008 /*
1009 * Clear all 6 debug registers:
1010 */
1011
1012 set_debugreg(0UL, 0);
1013 set_debugreg(0UL, 1);
1014 set_debugreg(0UL, 2);
1015 set_debugreg(0UL, 3);
1016 set_debugreg(0UL, 6);
1017 set_debugreg(0UL, 7);
1018#ifdef CONFIG_KGDB
1019 /* If the kgdb is connected no debug regs should be altered. */
1020 }
1021#endif
1022
1023 fpu_init();
1024
1025 raw_local_save_flags(kernel_eflags);
1026
1027 if (is_uv_system())
1028 uv_cpu_init();
1029}
1030
1031#else
1032
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001033void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001034{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001035 int cpu = smp_processor_id();
1036 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001037 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001038 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 if (cpu_test_and_set(cpu, cpu_initialized)) {
1041 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1042 for (;;) local_irq_enable();
1043 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1046
1047 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1048 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001050 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001051 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 * Set up and load the per-CPU TSS and LDT
1055 */
1056 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001057 curr->active_mm = &init_mm;
1058 if (curr->mm)
1059 BUG();
1060 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001062 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001063 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 load_TR_desc();
1065 load_LDT(&init_mm.context);
1066
Matt Mackall22c4e302006-01-08 01:05:24 -08001067#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 /* Set up doublefault TSS pointer in the GDT */
1069 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001070#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001072 /* Clear %gs. */
1073 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001076 set_debugreg(0, 0);
1077 set_debugreg(0, 1);
1078 set_debugreg(0, 2);
1079 set_debugreg(0, 3);
1080 set_debugreg(0, 6);
1081 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 /*
1084 * Force FPU initialization:
1085 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001086 if (cpu_has_xsave)
1087 current_thread_info()->status = TS_XSAVE;
1088 else
1089 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 clear_used_math();
1091 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001092
1093 /*
1094 * Boot processor to setup the FP and extended state context info.
1095 */
1096 if (!smp_processor_id())
1097 init_thread_xstate();
1098
1099 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100}
Li Shaohuae1367da2005-06-25 14:54:56 -07001101
1102#ifdef CONFIG_HOTPLUG_CPU
Chuck Ebbert3bc9b762006-03-23 02:59:33 -08001103void __cpuinit cpu_uninit(void)
Li Shaohuae1367da2005-06-25 14:54:56 -07001104{
1105 int cpu = raw_smp_processor_id();
1106 cpu_clear(cpu, cpu_initialized);
1107
1108 /* lazy TLB state */
1109 per_cpu(cpu_tlbstate, cpu).state = 0;
1110 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
1111}
1112#endif
Yinghai Lu1ba76582008-09-04 20:09:04 -07001113
1114#endif