blob: 85750974d182522d7d3dd4f5ad4a8bcbd9784f8a [file] [log] [blame]
Andy Shevchenko875a92b2018-06-29 15:36:34 +03001// SPDX-License-Identifier: GPL-2.0
Mika Westerberg7981c0012015-03-30 17:31:49 +03002/*
3 * Intel pinctrl/GPIO core driver.
4 *
5 * Copyright (C) 2015, Intel Corporation
6 * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7 * Mika Westerberg <mika.westerberg@linux.intel.com>
Mika Westerberg7981c0012015-03-30 17:31:49 +03008 */
9
Andy Shevchenko924cf802018-08-30 19:27:36 +030010#include <linux/acpi.h>
Mika Westerberg7981c0012015-03-30 17:31:49 +030011#include <linux/gpio/driver.h>
Andy Shevchenko66c812d2019-10-25 12:10:28 +030012#include <linux/interrupt.h>
Mika Westerberge57725e2017-01-27 13:07:14 +030013#include <linux/log2.h>
Andy Shevchenko6a33a1d2019-08-07 16:41:50 +030014#include <linux/module.h>
Mika Westerberg7981c0012015-03-30 17:31:49 +030015#include <linux/platform_device.h>
Andy Shevchenko924cf802018-08-30 19:27:36 +030016#include <linux/property.h>
Andy Shevchenko6a33a1d2019-08-07 16:41:50 +030017#include <linux/time.h>
Andy Shevchenko924cf802018-08-30 19:27:36 +030018
Mika Westerberg7981c0012015-03-30 17:31:49 +030019#include <linux/pinctrl/pinctrl.h>
20#include <linux/pinctrl/pinmux.h>
21#include <linux/pinctrl/pinconf.h>
22#include <linux/pinctrl/pinconf-generic.h>
23
Mika Westerbergc538b942016-10-10 16:39:31 +030024#include "../core.h"
Mika Westerberg7981c0012015-03-30 17:31:49 +030025#include "pinctrl-intel.h"
26
Mika Westerberg7981c0012015-03-30 17:31:49 +030027/* Offset from regs */
Mika Westerberge57725e2017-01-27 13:07:14 +030028#define REVID 0x000
29#define REVID_SHIFT 16
30#define REVID_MASK GENMASK(31, 16)
31
Andy Shevchenko91d898e2021-01-08 15:40:05 +020032#define CAPLIST 0x004
33#define CAPLIST_ID_SHIFT 16
34#define CAPLIST_ID_MASK GENMASK(23, 16)
35#define CAPLIST_ID_GPIO_HW_INFO 1
36#define CAPLIST_ID_PWM 2
37#define CAPLIST_ID_BLINK 3
38#define CAPLIST_ID_EXP 4
39#define CAPLIST_NEXT_SHIFT 0
40#define CAPLIST_NEXT_MASK GENMASK(15, 0)
41
Mika Westerberg7981c0012015-03-30 17:31:49 +030042#define PADBAR 0x00c
Mika Westerberg7981c0012015-03-30 17:31:49 +030043
44#define PADOWN_BITS 4
45#define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS)
Andy Shevchenkoe58926e2019-04-01 15:06:44 +030046#define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p))
Qipeng Zha99a735b2015-11-30 19:20:16 +080047#define PADOWN_GPP(p) ((p) / 8)
Mika Westerberg7981c0012015-03-30 17:31:49 +030048
49/* Offset from pad_regs */
50#define PADCFG0 0x000
51#define PADCFG0_RXEVCFG_SHIFT 25
Andy Shevchenkoe58926e2019-04-01 15:06:44 +030052#define PADCFG0_RXEVCFG_MASK GENMASK(26, 25)
Mika Westerberg7981c0012015-03-30 17:31:49 +030053#define PADCFG0_RXEVCFG_LEVEL 0
54#define PADCFG0_RXEVCFG_EDGE 1
55#define PADCFG0_RXEVCFG_DISABLED 2
56#define PADCFG0_RXEVCFG_EDGE_BOTH 3
Mika Westerberge57725e2017-01-27 13:07:14 +030057#define PADCFG0_PREGFRXSEL BIT(24)
Mika Westerberg7981c0012015-03-30 17:31:49 +030058#define PADCFG0_RXINV BIT(23)
59#define PADCFG0_GPIROUTIOXAPIC BIT(20)
60#define PADCFG0_GPIROUTSCI BIT(19)
61#define PADCFG0_GPIROUTSMI BIT(18)
62#define PADCFG0_GPIROUTNMI BIT(17)
63#define PADCFG0_PMODE_SHIFT 10
Andy Shevchenkoe58926e2019-04-01 15:06:44 +030064#define PADCFG0_PMODE_MASK GENMASK(13, 10)
Andy Shevchenko4973ddc2019-10-14 12:51:04 +030065#define PADCFG0_PMODE_GPIO 0
Mika Westerberg7981c0012015-03-30 17:31:49 +030066#define PADCFG0_GPIORXDIS BIT(9)
67#define PADCFG0_GPIOTXDIS BIT(8)
68#define PADCFG0_GPIORXSTATE BIT(1)
69#define PADCFG0_GPIOTXSTATE BIT(0)
70
71#define PADCFG1 0x004
72#define PADCFG1_TERM_UP BIT(13)
73#define PADCFG1_TERM_SHIFT 10
Andy Shevchenkoe58926e2019-04-01 15:06:44 +030074#define PADCFG1_TERM_MASK GENMASK(12, 10)
Andy Shevchenkodd262092020-10-14 13:46:37 +030075#define PADCFG1_TERM_20K BIT(2)
76#define PADCFG1_TERM_5K BIT(1)
77#define PADCFG1_TERM_1K BIT(0)
78#define PADCFG1_TERM_833 (BIT(1) | BIT(0))
Mika Westerberg7981c0012015-03-30 17:31:49 +030079
Mika Westerberge57725e2017-01-27 13:07:14 +030080#define PADCFG2 0x008
81#define PADCFG2_DEBEN BIT(0)
82#define PADCFG2_DEBOUNCE_SHIFT 1
83#define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1)
84
Andy Shevchenko6a33a1d2019-08-07 16:41:50 +030085#define DEBOUNCE_PERIOD_NSEC 31250
Mika Westerberge57725e2017-01-27 13:07:14 +030086
Mika Westerberg7981c0012015-03-30 17:31:49 +030087struct intel_pad_context {
88 u32 padcfg0;
89 u32 padcfg1;
Mika Westerberge57725e2017-01-27 13:07:14 +030090 u32 padcfg2;
Mika Westerberg7981c0012015-03-30 17:31:49 +030091};
92
93struct intel_community_context {
94 u32 *intmask;
Chris Chiua0a5f762019-04-15 13:53:58 +080095 u32 *hostown;
Mika Westerberg7981c0012015-03-30 17:31:49 +030096};
97
Mika Westerberg7981c0012015-03-30 17:31:49 +030098#define pin_to_padno(c, p) ((p) - (c)->pin_base)
Mika Westerberg919eb472017-06-06 16:18:17 +030099#define padgroup_offset(g, p) ((p) - (g)->base)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300100
101static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300102 unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300103{
104 struct intel_community *community;
105 int i;
106
107 for (i = 0; i < pctrl->ncommunities; i++) {
108 community = &pctrl->communities[i];
109 if (pin >= community->pin_base &&
110 pin < community->pin_base + community->npins)
111 return community;
112 }
113
114 dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
115 return NULL;
116}
117
Mika Westerberg919eb472017-06-06 16:18:17 +0300118static const struct intel_padgroup *
119intel_community_get_padgroup(const struct intel_community *community,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300120 unsigned int pin)
Mika Westerberg919eb472017-06-06 16:18:17 +0300121{
122 int i;
123
124 for (i = 0; i < community->ngpps; i++) {
125 const struct intel_padgroup *padgrp = &community->gpps[i];
126
127 if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
128 return padgrp;
129 }
130
131 return NULL;
132}
133
Andy Shevchenko04035f72018-09-26 17:50:26 +0300134static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
135 unsigned int pin, unsigned int reg)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300136{
137 const struct intel_community *community;
Andy Shevchenko04035f72018-09-26 17:50:26 +0300138 unsigned int padno;
Mika Westerberge57725e2017-01-27 13:07:14 +0300139 size_t nregs;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300140
141 community = intel_get_community(pctrl, pin);
142 if (!community)
143 return NULL;
144
145 padno = pin_to_padno(community, pin);
Mika Westerberge57725e2017-01-27 13:07:14 +0300146 nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
147
Andy Shevchenko7eb7ecd2019-07-23 18:55:14 +0300148 if (reg >= nregs * 4)
Mika Westerberge57725e2017-01-27 13:07:14 +0300149 return NULL;
150
151 return community->pad_regs + reg + padno * nregs * 4;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300152}
153
Andy Shevchenko04035f72018-09-26 17:50:26 +0300154static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300155{
156 const struct intel_community *community;
Mika Westerberg919eb472017-06-06 16:18:17 +0300157 const struct intel_padgroup *padgrp;
Andy Shevchenko04035f72018-09-26 17:50:26 +0300158 unsigned int gpp, offset, gpp_offset;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300159 void __iomem *padown;
160
161 community = intel_get_community(pctrl, pin);
162 if (!community)
163 return false;
164 if (!community->padown_offset)
165 return true;
166
Mika Westerberg919eb472017-06-06 16:18:17 +0300167 padgrp = intel_community_get_padgroup(community, pin);
168 if (!padgrp)
169 return false;
170
171 gpp_offset = padgroup_offset(padgrp, pin);
172 gpp = PADOWN_GPP(gpp_offset);
173 offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300174 padown = community->regs + offset;
175
Mika Westerberg919eb472017-06-06 16:18:17 +0300176 return !(readl(padown) & PADOWN_MASK(gpp_offset));
Mika Westerberg7981c0012015-03-30 17:31:49 +0300177}
178
Andy Shevchenko04035f72018-09-26 17:50:26 +0300179static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300180{
181 const struct intel_community *community;
Mika Westerberg919eb472017-06-06 16:18:17 +0300182 const struct intel_padgroup *padgrp;
Andy Shevchenko04035f72018-09-26 17:50:26 +0300183 unsigned int offset, gpp_offset;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300184 void __iomem *hostown;
185
186 community = intel_get_community(pctrl, pin);
187 if (!community)
188 return true;
189 if (!community->hostown_offset)
190 return false;
191
Mika Westerberg919eb472017-06-06 16:18:17 +0300192 padgrp = intel_community_get_padgroup(community, pin);
193 if (!padgrp)
194 return true;
195
196 gpp_offset = padgroup_offset(padgrp, pin);
197 offset = community->hostown_offset + padgrp->reg_num * 4;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300198 hostown = community->regs + offset;
199
Mika Westerberg919eb472017-06-06 16:18:17 +0300200 return !(readl(hostown) & BIT(gpp_offset));
Mika Westerberg7981c0012015-03-30 17:31:49 +0300201}
202
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300203/**
204 * enum - Locking variants of the pad configuration
205 *
206 * @PAD_UNLOCKED: pad is fully controlled by the configuration registers
207 * @PAD_LOCKED: pad configuration registers, except TX state, are locked
208 * @PAD_LOCKED_TX: pad configuration TX state is locked
209 * @PAD_LOCKED_FULL: pad configuration registers are locked completely
210 *
211 * Locking is considered as read-only mode for corresponding registers and
212 * their respective fields. That said, TX state bit is locked separately from
213 * the main locking scheme.
214 */
215enum {
216 PAD_UNLOCKED = 0,
217 PAD_LOCKED = 1,
218 PAD_LOCKED_TX = 2,
219 PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX,
220};
221
222static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300223{
224 struct intel_community *community;
Mika Westerberg919eb472017-06-06 16:18:17 +0300225 const struct intel_padgroup *padgrp;
Andy Shevchenko04035f72018-09-26 17:50:26 +0300226 unsigned int offset, gpp_offset;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300227 u32 value;
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300228 int ret = PAD_UNLOCKED;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300229
230 community = intel_get_community(pctrl, pin);
231 if (!community)
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300232 return PAD_LOCKED_FULL;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300233 if (!community->padcfglock_offset)
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300234 return PAD_UNLOCKED;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300235
Mika Westerberg919eb472017-06-06 16:18:17 +0300236 padgrp = intel_community_get_padgroup(community, pin);
237 if (!padgrp)
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300238 return PAD_LOCKED_FULL;
Mika Westerberg919eb472017-06-06 16:18:17 +0300239
240 gpp_offset = padgroup_offset(padgrp, pin);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300241
242 /*
243 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
244 * the pad is considered unlocked. Any other case means that it is
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300245 * either fully or partially locked.
Mika Westerberg7981c0012015-03-30 17:31:49 +0300246 */
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300247 offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300248 value = readl(community->regs + offset);
Mika Westerberg919eb472017-06-06 16:18:17 +0300249 if (value & BIT(gpp_offset))
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300250 ret |= PAD_LOCKED;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300251
Mika Westerberg919eb472017-06-06 16:18:17 +0300252 offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300253 value = readl(community->regs + offset);
Mika Westerberg919eb472017-06-06 16:18:17 +0300254 if (value & BIT(gpp_offset))
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300255 ret |= PAD_LOCKED_TX;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300256
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300257 return ret;
258}
259
260static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
261{
262 return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300263}
264
Andy Shevchenko04035f72018-09-26 17:50:26 +0300265static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300266{
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300267 return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300268}
269
270static int intel_get_groups_count(struct pinctrl_dev *pctldev)
271{
272 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
273
274 return pctrl->soc->ngroups;
275}
276
277static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300278 unsigned int group)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300279{
280 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
281
282 return pctrl->soc->groups[group].name;
283}
284
Andy Shevchenko04035f72018-09-26 17:50:26 +0300285static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
286 const unsigned int **pins, unsigned int *npins)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300287{
288 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
289
290 *pins = pctrl->soc->groups[group].pins;
291 *npins = pctrl->soc->groups[group].npins;
292 return 0;
293}
294
295static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300296 unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300297{
298 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
Mika Westerberge57725e2017-01-27 13:07:14 +0300299 void __iomem *padcfg;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300300 u32 cfg0, cfg1, mode;
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300301 int locked;
302 bool acpi;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300303
304 if (!intel_pad_owned_by_host(pctrl, pin)) {
305 seq_puts(s, "not available");
306 return;
307 }
308
309 cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
310 cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
311
312 mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
Andy Shevchenko4973ddc2019-10-14 12:51:04 +0300313 if (mode == PADCFG0_PMODE_GPIO)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300314 seq_puts(s, "GPIO ");
315 else
316 seq_printf(s, "mode %d ", mode);
317
318 seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
319
Mika Westerberge57725e2017-01-27 13:07:14 +0300320 /* Dump the additional PADCFG registers if available */
321 padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
322 if (padcfg)
323 seq_printf(s, " 0x%08x", readl(padcfg));
324
Mika Westerberg7981c0012015-03-30 17:31:49 +0300325 locked = intel_pad_locked(pctrl, pin);
Mika Westerberg4341e8a2015-10-21 13:08:44 +0300326 acpi = intel_pad_acpi_mode(pctrl, pin);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300327
328 if (locked || acpi) {
329 seq_puts(s, " [");
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300330 if (locked)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300331 seq_puts(s, "LOCKED");
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300332 if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
333 seq_puts(s, " tx");
334 else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
335 seq_puts(s, " full");
336
337 if (locked && acpi)
338 seq_puts(s, ", ");
339
Mika Westerberg7981c0012015-03-30 17:31:49 +0300340 if (acpi)
341 seq_puts(s, "ACPI");
342 seq_puts(s, "]");
343 }
344}
345
346static const struct pinctrl_ops intel_pinctrl_ops = {
347 .get_groups_count = intel_get_groups_count,
348 .get_group_name = intel_get_group_name,
349 .get_group_pins = intel_get_group_pins,
350 .pin_dbg_show = intel_pin_dbg_show,
351};
352
353static int intel_get_functions_count(struct pinctrl_dev *pctldev)
354{
355 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
356
357 return pctrl->soc->nfunctions;
358}
359
360static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300361 unsigned int function)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300362{
363 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
364
365 return pctrl->soc->functions[function].name;
366}
367
368static int intel_get_function_groups(struct pinctrl_dev *pctldev,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300369 unsigned int function,
Mika Westerberg7981c0012015-03-30 17:31:49 +0300370 const char * const **groups,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300371 unsigned int * const ngroups)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300372{
373 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
374
375 *groups = pctrl->soc->functions[function].groups;
376 *ngroups = pctrl->soc->functions[function].ngroups;
377 return 0;
378}
379
Andy Shevchenko04035f72018-09-26 17:50:26 +0300380static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
381 unsigned int function, unsigned int group)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300382{
383 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
384 const struct intel_pingroup *grp = &pctrl->soc->groups[group];
385 unsigned long flags;
386 int i;
387
Mika Westerberg27d90982016-06-16 11:25:36 +0300388 raw_spin_lock_irqsave(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300389
390 /*
391 * All pins in the groups needs to be accessible and writable
392 * before we can enable the mux for this group.
393 */
394 for (i = 0; i < grp->npins; i++) {
395 if (!intel_pad_usable(pctrl, grp->pins[i])) {
Mika Westerberg27d90982016-06-16 11:25:36 +0300396 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300397 return -EBUSY;
398 }
399 }
400
401 /* Now enable the mux setting for each pin in the group */
402 for (i = 0; i < grp->npins; i++) {
403 void __iomem *padcfg0;
404 u32 value;
405
406 padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
407 value = readl(padcfg0);
408
409 value &= ~PADCFG0_PMODE_MASK;
Mika Westerberg1f6b4192017-06-06 16:18:18 +0300410
411 if (grp->modes)
412 value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
413 else
414 value |= grp->mode << PADCFG0_PMODE_SHIFT;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300415
416 writel(value, padcfg0);
417 }
418
Mika Westerberg27d90982016-06-16 11:25:36 +0300419 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300420
421 return 0;
422}
423
Andy Shevchenko17fab472017-01-02 14:07:22 +0200424static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
425{
426 u32 value;
427
428 value = readl(padcfg0);
429 if (input) {
430 value &= ~PADCFG0_GPIORXDIS;
431 value |= PADCFG0_GPIOTXDIS;
432 } else {
433 value &= ~PADCFG0_GPIOTXDIS;
434 value |= PADCFG0_GPIORXDIS;
435 }
436 writel(value, padcfg0);
437}
438
Andy Shevchenko4973ddc2019-10-14 12:51:04 +0300439static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
440{
441 return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
442}
443
Mika Westerbergf5a26ac2017-11-29 16:25:44 +0300444static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
445{
446 u32 value;
447
Andy Shevchenkoaf7e3ee2020-06-12 17:49:54 +0300448 value = readl(padcfg0);
449
Mika Westerbergf5a26ac2017-11-29 16:25:44 +0300450 /* Put the pad into GPIO mode */
Andy Shevchenkoaf7e3ee2020-06-12 17:49:54 +0300451 value &= ~PADCFG0_PMODE_MASK;
452 value |= PADCFG0_PMODE_GPIO;
453
454 /* Disable input and output buffers */
Andy Shevchenkoe8873c02020-12-08 20:24:03 +0200455 value |= PADCFG0_GPIORXDIS;
456 value |= PADCFG0_GPIOTXDIS;
Andy Shevchenkoaf7e3ee2020-06-12 17:49:54 +0300457
Mika Westerbergf5a26ac2017-11-29 16:25:44 +0300458 /* Disable SCI/SMI/NMI generation */
459 value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
460 value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
Andy Shevchenkoaf7e3ee2020-06-12 17:49:54 +0300461
Mika Westerbergf5a26ac2017-11-29 16:25:44 +0300462 writel(value, padcfg0);
463}
464
Mika Westerberg7981c0012015-03-30 17:31:49 +0300465static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
466 struct pinctrl_gpio_range *range,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300467 unsigned int pin)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300468{
469 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
470 void __iomem *padcfg0;
471 unsigned long flags;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300472
Andy Shevchenkof62cdde2020-06-12 17:49:55 +0300473 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
474
Mika Westerberg27d90982016-06-16 11:25:36 +0300475 raw_spin_lock_irqsave(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300476
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300477 if (!intel_pad_owned_by_host(pctrl, pin)) {
Mika Westerberg27d90982016-06-16 11:25:36 +0300478 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300479 return -EBUSY;
480 }
481
Andy Shevchenko1bd23152019-08-12 19:14:01 +0300482 if (!intel_pad_is_unlocked(pctrl, pin)) {
483 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
484 return 0;
485 }
486
Andy Shevchenko4973ddc2019-10-14 12:51:04 +0300487 /*
488 * If pin is already configured in GPIO mode, we assume that
489 * firmware provides correct settings. In such case we avoid
490 * potential glitches on the pin. Otherwise, for the pin in
491 * alternative mode, consumer has to supply respective flags.
492 */
493 if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
494 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
495 return 0;
496 }
497
Mika Westerbergf5a26ac2017-11-29 16:25:44 +0300498 intel_gpio_set_gpio_mode(padcfg0);
Andy Shevchenko4973ddc2019-10-14 12:51:04 +0300499
Andy Shevchenko17fab472017-01-02 14:07:22 +0200500 /* Disable TX buffer and enable RX (this will be input) */
501 __intel_gpio_set_direction(padcfg0, true);
502
Mika Westerberg27d90982016-06-16 11:25:36 +0300503 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300504
505 return 0;
506}
507
508static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
509 struct pinctrl_gpio_range *range,
Andy Shevchenko04035f72018-09-26 17:50:26 +0300510 unsigned int pin, bool input)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300511{
512 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
513 void __iomem *padcfg0;
514 unsigned long flags;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300515
Mika Westerberg7981c0012015-03-30 17:31:49 +0300516 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300517
Andy Shevchenkof62cdde2020-06-12 17:49:55 +0300518 raw_spin_lock_irqsave(&pctrl->lock, flags);
519 __intel_gpio_set_direction(padcfg0, input);
Mika Westerberg27d90982016-06-16 11:25:36 +0300520 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300521
522 return 0;
523}
524
525static const struct pinmux_ops intel_pinmux_ops = {
526 .get_functions_count = intel_get_functions_count,
527 .get_function_name = intel_get_function_name,
528 .get_function_groups = intel_get_function_groups,
529 .set_mux = intel_pinmux_set_mux,
530 .gpio_request_enable = intel_gpio_request_enable,
531 .gpio_set_direction = intel_gpio_set_direction,
532};
533
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300534static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
535 enum pin_config_param param, u32 *arg)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300536{
Mika Westerberg04cc0582017-01-27 13:07:15 +0300537 const struct intel_community *community;
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300538 void __iomem *padcfg1;
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300539 unsigned long flags;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300540 u32 value, term;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300541
Mika Westerberg04cc0582017-01-27 13:07:15 +0300542 community = intel_get_community(pctrl, pin);
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300543 padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300544
545 raw_spin_lock_irqsave(&pctrl->lock, flags);
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300546 value = readl(padcfg1);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300547 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300548
Mika Westerberg7981c0012015-03-30 17:31:49 +0300549 term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
550
551 switch (param) {
552 case PIN_CONFIG_BIAS_DISABLE:
553 if (term)
554 return -EINVAL;
555 break;
556
557 case PIN_CONFIG_BIAS_PULL_UP:
558 if (!term || !(value & PADCFG1_TERM_UP))
559 return -EINVAL;
560
561 switch (term) {
Andy Shevchenkodd262092020-10-14 13:46:37 +0300562 case PADCFG1_TERM_833:
563 *arg = 833;
564 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300565 case PADCFG1_TERM_1K:
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300566 *arg = 1000;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300567 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300568 case PADCFG1_TERM_5K:
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300569 *arg = 5000;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300570 break;
571 case PADCFG1_TERM_20K:
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300572 *arg = 20000;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300573 break;
574 }
575
576 break;
577
578 case PIN_CONFIG_BIAS_PULL_DOWN:
579 if (!term || value & PADCFG1_TERM_UP)
580 return -EINVAL;
581
582 switch (term) {
Andy Shevchenkodd262092020-10-14 13:46:37 +0300583 case PADCFG1_TERM_833:
584 if (!(community->features & PINCTRL_FEATURE_1K_PD))
585 return -EINVAL;
586 *arg = 833;
587 break;
Mika Westerberg04cc0582017-01-27 13:07:15 +0300588 case PADCFG1_TERM_1K:
589 if (!(community->features & PINCTRL_FEATURE_1K_PD))
590 return -EINVAL;
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300591 *arg = 1000;
Mika Westerberg04cc0582017-01-27 13:07:15 +0300592 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300593 case PADCFG1_TERM_5K:
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300594 *arg = 5000;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300595 break;
596 case PADCFG1_TERM_20K:
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300597 *arg = 20000;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300598 break;
599 }
600
601 break;
602
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300603 default:
604 return -EINVAL;
Mika Westerberge57725e2017-01-27 13:07:14 +0300605 }
606
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300607 return 0;
608}
609
610static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
611 enum pin_config_param param, u32 *arg)
612{
613 void __iomem *padcfg2;
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300614 unsigned long flags;
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300615 unsigned long v;
616 u32 value2;
617
618 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
619 if (!padcfg2)
620 return -ENOTSUPP;
621
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300622 raw_spin_lock_irqsave(&pctrl->lock, flags);
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300623 value2 = readl(padcfg2);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300624 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Andy Shevchenko81ab5542020-06-12 17:49:59 +0300625 if (!(value2 & PADCFG2_DEBEN))
626 return -EINVAL;
627
628 v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
629 *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
630
631 return 0;
632}
633
634static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
635 unsigned long *config)
636{
637 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
638 enum pin_config_param param = pinconf_to_config_param(*config);
639 u32 arg = 0;
640 int ret;
641
642 if (!intel_pad_owned_by_host(pctrl, pin))
643 return -ENOTSUPP;
644
645 switch (param) {
646 case PIN_CONFIG_BIAS_DISABLE:
647 case PIN_CONFIG_BIAS_PULL_UP:
648 case PIN_CONFIG_BIAS_PULL_DOWN:
649 ret = intel_config_get_pull(pctrl, pin, param, &arg);
650 if (ret)
651 return ret;
652 break;
653
654 case PIN_CONFIG_INPUT_DEBOUNCE:
655 ret = intel_config_get_debounce(pctrl, pin, param, &arg);
656 if (ret)
657 return ret;
658 break;
659
Mika Westerberg7981c0012015-03-30 17:31:49 +0300660 default:
661 return -ENOTSUPP;
662 }
663
664 *config = pinconf_to_config_packed(param, arg);
665 return 0;
666}
667
Andy Shevchenko04035f72018-09-26 17:50:26 +0300668static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
Mika Westerberg7981c0012015-03-30 17:31:49 +0300669 unsigned long config)
670{
Andy Shevchenko04035f72018-09-26 17:50:26 +0300671 unsigned int param = pinconf_to_config_param(config);
672 unsigned int arg = pinconf_to_config_argument(config);
Mika Westerberg04cc0582017-01-27 13:07:15 +0300673 const struct intel_community *community;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300674 void __iomem *padcfg1;
675 unsigned long flags;
676 int ret = 0;
677 u32 value;
678
Mika Westerberg04cc0582017-01-27 13:07:15 +0300679 community = intel_get_community(pctrl, pin);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300680 padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
Andy Shevchenkof62cdde2020-06-12 17:49:55 +0300681
682 raw_spin_lock_irqsave(&pctrl->lock, flags);
683
Mika Westerberg7981c0012015-03-30 17:31:49 +0300684 value = readl(padcfg1);
685
686 switch (param) {
687 case PIN_CONFIG_BIAS_DISABLE:
688 value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
689 break;
690
691 case PIN_CONFIG_BIAS_PULL_UP:
692 value &= ~PADCFG1_TERM_MASK;
693
694 value |= PADCFG1_TERM_UP;
695
Andy Shevchenkof3c75e72020-10-14 13:46:38 +0300696 /* Set default strength value in case none is given */
697 if (arg == 1)
698 arg = 5000;
699
Mika Westerberg7981c0012015-03-30 17:31:49 +0300700 switch (arg) {
701 case 20000:
702 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
703 break;
704 case 5000:
705 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
706 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300707 case 1000:
708 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
709 break;
Andy Shevchenkodd262092020-10-14 13:46:37 +0300710 case 833:
711 value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
712 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300713 default:
714 ret = -EINVAL;
715 }
716
717 break;
718
719 case PIN_CONFIG_BIAS_PULL_DOWN:
720 value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
721
Andy Shevchenkof3c75e72020-10-14 13:46:38 +0300722 /* Set default strength value in case none is given */
723 if (arg == 1)
724 arg = 5000;
725
Mika Westerberg7981c0012015-03-30 17:31:49 +0300726 switch (arg) {
727 case 20000:
728 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
729 break;
730 case 5000:
731 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
732 break;
Mika Westerberg04cc0582017-01-27 13:07:15 +0300733 case 1000:
Dan Carpenteraa1dd802017-02-07 16:20:08 +0300734 if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
735 ret = -EINVAL;
736 break;
737 }
Mika Westerberg04cc0582017-01-27 13:07:15 +0300738 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
739 break;
Andy Shevchenkodd262092020-10-14 13:46:37 +0300740 case 833:
741 if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
742 ret = -EINVAL;
743 break;
744 }
745 value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
746 break;
Mika Westerberg7981c0012015-03-30 17:31:49 +0300747 default:
748 ret = -EINVAL;
749 }
750
751 break;
752 }
753
754 if (!ret)
755 writel(value, padcfg1);
756
Mika Westerberg27d90982016-06-16 11:25:36 +0300757 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +0300758
759 return ret;
760}
761
Andy Shevchenko04035f72018-09-26 17:50:26 +0300762static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
763 unsigned int pin, unsigned int debounce)
Mika Westerberge57725e2017-01-27 13:07:14 +0300764{
765 void __iomem *padcfg0, *padcfg2;
766 unsigned long flags;
767 u32 value0, value2;
Mika Westerberge57725e2017-01-27 13:07:14 +0300768
769 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
770 if (!padcfg2)
771 return -ENOTSUPP;
772
773 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
774
775 raw_spin_lock_irqsave(&pctrl->lock, flags);
776
777 value0 = readl(padcfg0);
778 value2 = readl(padcfg2);
779
780 /* Disable glitch filter and debouncer */
781 value0 &= ~PADCFG0_PREGFRXSEL;
782 value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
783
784 if (debounce) {
785 unsigned long v;
786
Andy Shevchenko6a33a1d2019-08-07 16:41:50 +0300787 v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
Mika Westerberge57725e2017-01-27 13:07:14 +0300788 if (v < 3 || v > 15) {
Andy Shevchenko8fff0422020-06-12 17:49:58 +0300789 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
790 return -EINVAL;
Mika Westerberge57725e2017-01-27 13:07:14 +0300791 }
Andy Shevchenkobb2f43d2020-06-12 17:49:57 +0300792
793 /* Enable glitch filter and debouncer */
794 value0 |= PADCFG0_PREGFRXSEL;
795 value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
796 value2 |= PADCFG2_DEBEN;
Mika Westerberge57725e2017-01-27 13:07:14 +0300797 }
798
799 writel(value0, padcfg0);
800 writel(value2, padcfg2);
801
Mika Westerberge57725e2017-01-27 13:07:14 +0300802 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
803
Andy Shevchenko8fff0422020-06-12 17:49:58 +0300804 return 0;
Mika Westerberge57725e2017-01-27 13:07:14 +0300805}
806
Andy Shevchenko04035f72018-09-26 17:50:26 +0300807static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
808 unsigned long *configs, unsigned int nconfigs)
Mika Westerberg7981c0012015-03-30 17:31:49 +0300809{
810 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
811 int i, ret;
812
813 if (!intel_pad_usable(pctrl, pin))
814 return -ENOTSUPP;
815
816 for (i = 0; i < nconfigs; i++) {
817 switch (pinconf_to_config_param(configs[i])) {
818 case PIN_CONFIG_BIAS_DISABLE:
819 case PIN_CONFIG_BIAS_PULL_UP:
820 case PIN_CONFIG_BIAS_PULL_DOWN:
821 ret = intel_config_set_pull(pctrl, pin, configs[i]);
822 if (ret)
823 return ret;
824 break;
825
Mika Westerberge57725e2017-01-27 13:07:14 +0300826 case PIN_CONFIG_INPUT_DEBOUNCE:
827 ret = intel_config_set_debounce(pctrl, pin,
828 pinconf_to_config_argument(configs[i]));
829 if (ret)
830 return ret;
831 break;
832
Mika Westerberg7981c0012015-03-30 17:31:49 +0300833 default:
834 return -ENOTSUPP;
835 }
836 }
837
838 return 0;
839}
840
841static const struct pinconf_ops intel_pinconf_ops = {
842 .is_generic = true,
843 .pin_config_get = intel_config_get,
844 .pin_config_set = intel_config_set,
845};
846
847static const struct pinctrl_desc intel_pinctrl_desc = {
848 .pctlops = &intel_pinctrl_ops,
849 .pmxops = &intel_pinmux_ops,
850 .confops = &intel_pinconf_ops,
851 .owner = THIS_MODULE,
852};
853
Mika Westerberga60eac32017-11-27 16:54:43 +0300854/**
855 * intel_gpio_to_pin() - Translate from GPIO offset to pin number
856 * @pctrl: Pinctrl structure
857 * @offset: GPIO offset from gpiolib
Andy Shevchenko946ffef2018-09-26 17:43:17 +0300858 * @community: Community is filled here if not %NULL
Mika Westerberga60eac32017-11-27 16:54:43 +0300859 * @padgrp: Pad group is filled here if not %NULL
860 *
861 * When coming through gpiolib irqchip, the GPIO offset is not
862 * automatically translated to pinctrl pin number. This function can be
863 * used to find out the corresponding pinctrl pin.
864 */
Andy Shevchenko04035f72018-09-26 17:50:26 +0300865static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
Mika Westerberga60eac32017-11-27 16:54:43 +0300866 const struct intel_community **community,
867 const struct intel_padgroup **padgrp)
868{
869 int i;
870
871 for (i = 0; i < pctrl->ncommunities; i++) {
872 const struct intel_community *comm = &pctrl->communities[i];
873 int j;
874
875 for (j = 0; j < comm->ngpps; j++) {
876 const struct intel_padgroup *pgrp = &comm->gpps[j];
877
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +0300878 if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Mika Westerberga60eac32017-11-27 16:54:43 +0300879 continue;
880
881 if (offset >= pgrp->gpio_base &&
882 offset < pgrp->gpio_base + pgrp->size) {
883 int pin;
884
885 pin = pgrp->base + offset - pgrp->gpio_base;
886 if (community)
887 *community = comm;
888 if (padgrp)
889 *padgrp = pgrp;
890
891 return pin;
892 }
893 }
894 }
895
896 return -EINVAL;
897}
898
Chris Chiu6cb08802019-08-16 17:38:38 +0800899/**
900 * intel_pin_to_gpio() - Translate from pin number to GPIO offset
901 * @pctrl: Pinctrl structure
902 * @pin: pin number
903 *
904 * Translate the pin number of pinctrl to GPIO offset
905 */
Arnd Bergmann55dac432019-09-06 20:51:59 +0200906static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
Chris Chiu6cb08802019-08-16 17:38:38 +0800907{
908 const struct intel_community *community;
909 const struct intel_padgroup *padgrp;
910
911 community = intel_get_community(pctrl, pin);
912 if (!community)
913 return -EINVAL;
914
915 padgrp = intel_community_get_padgroup(community, pin);
916 if (!padgrp)
917 return -EINVAL;
918
919 return pin - padgrp->base + padgrp->gpio_base;
920}
921
Andy Shevchenko04035f72018-09-26 17:50:26 +0300922static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
Andy Shevchenko55aedef52018-07-25 15:42:08 +0300923{
Mika Westerberg96147db2018-09-18 18:36:21 +0300924 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
925 void __iomem *reg;
926 u32 padcfg0;
Andy Shevchenko55aedef52018-07-25 15:42:08 +0300927 int pin;
928
Mika Westerberg96147db2018-09-18 18:36:21 +0300929 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
930 if (pin < 0)
931 return -EINVAL;
932
933 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
934 if (!reg)
935 return -EINVAL;
936
937 padcfg0 = readl(reg);
938 if (!(padcfg0 & PADCFG0_GPIOTXDIS))
939 return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
940
941 return !!(padcfg0 & PADCFG0_GPIORXSTATE);
Andy Shevchenko55aedef52018-07-25 15:42:08 +0300942}
943
Andy Shevchenko04035f72018-09-26 17:50:26 +0300944static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
945 int value)
Mika Westerberg96147db2018-09-18 18:36:21 +0300946{
947 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
948 unsigned long flags;
949 void __iomem *reg;
950 u32 padcfg0;
951 int pin;
952
953 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
954 if (pin < 0)
955 return;
956
957 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
958 if (!reg)
959 return;
960
961 raw_spin_lock_irqsave(&pctrl->lock, flags);
962 padcfg0 = readl(reg);
963 if (value)
964 padcfg0 |= PADCFG0_GPIOTXSTATE;
965 else
966 padcfg0 &= ~PADCFG0_GPIOTXSTATE;
967 writel(padcfg0, reg);
968 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
969}
970
971static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
972{
973 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300974 unsigned long flags;
Mika Westerberg96147db2018-09-18 18:36:21 +0300975 void __iomem *reg;
976 u32 padcfg0;
977 int pin;
978
979 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
980 if (pin < 0)
981 return -EINVAL;
982
983 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
984 if (!reg)
985 return -EINVAL;
986
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300987 raw_spin_lock_irqsave(&pctrl->lock, flags);
Mika Westerberg96147db2018-09-18 18:36:21 +0300988 padcfg0 = readl(reg);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +0300989 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg96147db2018-09-18 18:36:21 +0300990 if (padcfg0 & PADCFG0_PMODE_MASK)
991 return -EINVAL;
992
Matti Vaittinen6a304752019-12-12 08:34:32 +0200993 if (padcfg0 & PADCFG0_GPIOTXDIS)
994 return GPIO_LINE_DIRECTION_IN;
995
996 return GPIO_LINE_DIRECTION_OUT;
Mika Westerberg96147db2018-09-18 18:36:21 +0300997}
998
Andy Shevchenko04035f72018-09-26 17:50:26 +0300999static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
Mika Westerberg96147db2018-09-18 18:36:21 +03001000{
1001 return pinctrl_gpio_direction_input(chip->base + offset);
1002}
1003
Andy Shevchenko04035f72018-09-26 17:50:26 +03001004static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
Mika Westerberg96147db2018-09-18 18:36:21 +03001005 int value)
1006{
1007 intel_gpio_set(chip, offset, value);
1008 return pinctrl_gpio_direction_output(chip->base + offset);
1009}
1010
1011static const struct gpio_chip intel_gpio_chip = {
1012 .owner = THIS_MODULE,
1013 .request = gpiochip_generic_request,
1014 .free = gpiochip_generic_free,
1015 .get_direction = intel_gpio_get_direction,
1016 .direction_input = intel_gpio_direction_input,
1017 .direction_output = intel_gpio_direction_output,
1018 .get = intel_gpio_get,
1019 .set = intel_gpio_set,
1020 .set_config = gpiochip_generic_config,
1021};
1022
Mika Westerberg7981c0012015-03-30 17:31:49 +03001023static void intel_gpio_irq_ack(struct irq_data *d)
1024{
1025 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijacfd4c62015-12-08 00:18:59 +01001026 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001027 const struct intel_community *community;
Mika Westerberga60eac32017-11-27 16:54:43 +03001028 const struct intel_padgroup *padgrp;
1029 int pin;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001030
Mika Westerberga60eac32017-11-27 16:54:43 +03001031 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1032 if (pin >= 0) {
Andy Shevchenko04035f72018-09-26 17:50:26 +03001033 unsigned int gpp, gpp_offset, is_offset;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001034
Mika Westerberg919eb472017-06-06 16:18:17 +03001035 gpp = padgrp->reg_num;
1036 gpp_offset = padgroup_offset(padgrp, pin);
Mika Westerbergcf769bd2017-10-23 15:40:25 +03001037 is_offset = community->is_offset + gpp * 4;
Mika Westerberg919eb472017-06-06 16:18:17 +03001038
1039 raw_spin_lock(&pctrl->lock);
Mika Westerbergcf769bd2017-10-23 15:40:25 +03001040 writel(BIT(gpp_offset), community->regs + is_offset);
Mika Westerberg919eb472017-06-06 16:18:17 +03001041 raw_spin_unlock(&pctrl->lock);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001042 }
Mika Westerberg7981c0012015-03-30 17:31:49 +03001043}
1044
1045static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1046{
1047 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijacfd4c62015-12-08 00:18:59 +01001048 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001049 const struct intel_community *community;
Mika Westerberga60eac32017-11-27 16:54:43 +03001050 const struct intel_padgroup *padgrp;
1051 int pin;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001052
Mika Westerberga60eac32017-11-27 16:54:43 +03001053 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1054 if (pin >= 0) {
Andy Shevchenko04035f72018-09-26 17:50:26 +03001055 unsigned int gpp, gpp_offset;
Mika Westerberg919eb472017-06-06 16:18:17 +03001056 unsigned long flags;
Kai-Heng Feng670784f2019-04-30 16:37:53 +08001057 void __iomem *reg, *is;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001058 u32 value;
1059
Mika Westerberg919eb472017-06-06 16:18:17 +03001060 gpp = padgrp->reg_num;
1061 gpp_offset = padgroup_offset(padgrp, pin);
1062
Mika Westerberg7981c0012015-03-30 17:31:49 +03001063 reg = community->regs + community->ie_offset + gpp * 4;
Kai-Heng Feng670784f2019-04-30 16:37:53 +08001064 is = community->regs + community->is_offset + gpp * 4;
Mika Westerberg919eb472017-06-06 16:18:17 +03001065
1066 raw_spin_lock_irqsave(&pctrl->lock, flags);
Kai-Heng Feng670784f2019-04-30 16:37:53 +08001067
1068 /* Clear interrupt status first to avoid unexpected interrupt */
1069 writel(BIT(gpp_offset), is);
1070
Mika Westerberg7981c0012015-03-30 17:31:49 +03001071 value = readl(reg);
1072 if (mask)
1073 value &= ~BIT(gpp_offset);
1074 else
1075 value |= BIT(gpp_offset);
1076 writel(value, reg);
Mika Westerberg919eb472017-06-06 16:18:17 +03001077 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001078 }
Mika Westerberg7981c0012015-03-30 17:31:49 +03001079}
1080
1081static void intel_gpio_irq_mask(struct irq_data *d)
1082{
1083 intel_gpio_irq_mask_unmask(d, true);
1084}
1085
1086static void intel_gpio_irq_unmask(struct irq_data *d)
1087{
1088 intel_gpio_irq_mask_unmask(d, false);
1089}
1090
Andy Shevchenko04035f72018-09-26 17:50:26 +03001091static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001092{
1093 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijacfd4c62015-12-08 00:18:59 +01001094 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
Andy Shevchenko04035f72018-09-26 17:50:26 +03001095 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001096 unsigned long flags;
1097 void __iomem *reg;
1098 u32 value;
1099
1100 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
1101 if (!reg)
1102 return -EINVAL;
1103
Mika Westerberg4341e8a2015-10-21 13:08:44 +03001104 /*
1105 * If the pin is in ACPI mode it is still usable as a GPIO but it
1106 * cannot be used as IRQ because GPI_IS status bit will not be
1107 * updated by the host controller hardware.
1108 */
1109 if (intel_pad_acpi_mode(pctrl, pin)) {
1110 dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
1111 return -EPERM;
1112 }
1113
Mika Westerberg27d90982016-06-16 11:25:36 +03001114 raw_spin_lock_irqsave(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001115
Mika Westerbergf5a26ac2017-11-29 16:25:44 +03001116 intel_gpio_set_gpio_mode(reg);
1117
Andy Shevchenkoaf7e3ee2020-06-12 17:49:54 +03001118 /* Disable TX buffer and enable RX (this will be input) */
1119 __intel_gpio_set_direction(reg, true);
1120
Mika Westerberg7981c0012015-03-30 17:31:49 +03001121 value = readl(reg);
1122
1123 value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
1124
1125 if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
1126 value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
1127 } else if (type & IRQ_TYPE_EDGE_FALLING) {
1128 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1129 value |= PADCFG0_RXINV;
1130 } else if (type & IRQ_TYPE_EDGE_RISING) {
1131 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
Qipeng Zhabf380cf2016-03-17 02:15:25 +08001132 } else if (type & IRQ_TYPE_LEVEL_MASK) {
1133 if (type & IRQ_TYPE_LEVEL_LOW)
1134 value |= PADCFG0_RXINV;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001135 } else {
1136 value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
1137 }
1138
1139 writel(value, reg);
1140
1141 if (type & IRQ_TYPE_EDGE_BOTH)
Thomas Gleixnerfc756bc2015-06-23 15:52:45 +02001142 irq_set_handler_locked(d, handle_edge_irq);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001143 else if (type & IRQ_TYPE_LEVEL_MASK)
Thomas Gleixnerfc756bc2015-06-23 15:52:45 +02001144 irq_set_handler_locked(d, handle_level_irq);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001145
Mika Westerberg27d90982016-06-16 11:25:36 +03001146 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001147
1148 return 0;
1149}
1150
1151static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
1152{
1153 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijacfd4c62015-12-08 00:18:59 +01001154 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
Andy Shevchenko04035f72018-09-26 17:50:26 +03001155 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001156
Mika Westerberg7981c0012015-03-30 17:31:49 +03001157 if (on)
Nilesh Bacchewar01dabe92016-09-21 16:35:23 -07001158 enable_irq_wake(pctrl->irq);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001159 else
Nilesh Bacchewar01dabe92016-09-21 16:35:23 -07001160 disable_irq_wake(pctrl->irq);
Andy Shevchenko9a520fd2016-07-08 14:30:46 +03001161
Mika Westerberg7981c0012015-03-30 17:31:49 +03001162 dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
1163 return 0;
1164}
1165
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001166static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
1167 const struct intel_community *community)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001168{
Mika Westerberg193b40c2015-10-21 13:08:43 +03001169 struct gpio_chip *gc = &pctrl->chip;
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001170 unsigned int gpp;
1171 int ret = 0;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001172
1173 for (gpp = 0; gpp < community->ngpps; gpp++) {
Mika Westerberg919eb472017-06-06 16:18:17 +03001174 const struct intel_padgroup *padgrp = &community->gpps[gpp];
Mika Westerberg7981c0012015-03-30 17:31:49 +03001175 unsigned long pending, enabled, gpp_offset;
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +03001176
Andy Shevchenko5b613df2021-03-04 12:54:32 +02001177 raw_spin_lock(&pctrl->lock);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001178
Mika Westerbergcf769bd2017-10-23 15:40:25 +03001179 pending = readl(community->regs + community->is_offset +
1180 padgrp->reg_num * 4);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001181 enabled = readl(community->regs + community->ie_offset +
Mika Westerberg919eb472017-06-06 16:18:17 +03001182 padgrp->reg_num * 4);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001183
Andy Shevchenko5b613df2021-03-04 12:54:32 +02001184 raw_spin_unlock(&pctrl->lock);
Andy Shevchenkoe64fbfa2020-06-12 17:50:00 +03001185
Mika Westerberg7981c0012015-03-30 17:31:49 +03001186 /* Only interrupts that are enabled */
1187 pending &= enabled;
1188
Mika Westerberg919eb472017-06-06 16:18:17 +03001189 for_each_set_bit(gpp_offset, &pending, padgrp->size) {
Andy Shevchenko11b389c2019-11-06 16:39:48 +02001190 unsigned int irq;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001191
Thierry Redingf0fbe7b2017-11-07 19:15:47 +01001192 irq = irq_find_mapping(gc->irq.domain,
Mika Westerberga60eac32017-11-27 16:54:43 +03001193 padgrp->gpio_base + gpp_offset);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001194 generic_handle_irq(irq);
1195 }
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001196
1197 ret += pending ? 1 : 0;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001198 }
Mika Westerberg193b40c2015-10-21 13:08:43 +03001199
1200 return ret;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001201}
1202
Mika Westerberg193b40c2015-10-21 13:08:43 +03001203static irqreturn_t intel_gpio_irq(int irq, void *data)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001204{
Mika Westerberg193b40c2015-10-21 13:08:43 +03001205 const struct intel_community *community;
1206 struct intel_pinctrl *pctrl = data;
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001207 unsigned int i;
1208 int ret = 0;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001209
Mika Westerberg7981c0012015-03-30 17:31:49 +03001210 /* Need to check all communities for pending interrupts */
Mika Westerberg193b40c2015-10-21 13:08:43 +03001211 for (i = 0; i < pctrl->ncommunities; i++) {
1212 community = &pctrl->communities[i];
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001213 ret += intel_gpio_community_irq_handler(pctrl, community);
Mika Westerberg193b40c2015-10-21 13:08:43 +03001214 }
Mika Westerberg7981c0012015-03-30 17:31:49 +03001215
Andy Shevchenko86851bb2020-06-12 17:49:56 +03001216 return IRQ_RETVAL(ret);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001217}
1218
Linus Walleij6d416b92020-01-09 08:53:28 +01001219static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1220 const struct intel_community *community)
Mika Westerberga60eac32017-11-27 16:54:43 +03001221{
Colin Ian King33b6cb52017-12-04 17:08:15 +00001222 int ret = 0, i;
Mika Westerberga60eac32017-11-27 16:54:43 +03001223
1224 for (i = 0; i < community->ngpps; i++) {
1225 const struct intel_padgroup *gpp = &community->gpps[i];
1226
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001227 if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Mika Westerberga60eac32017-11-27 16:54:43 +03001228 continue;
1229
1230 ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1231 gpp->gpio_base, gpp->base,
1232 gpp->size);
1233 if (ret)
1234 return ret;
1235 }
1236
1237 return ret;
1238}
1239
Linus Walleij6d416b92020-01-09 08:53:28 +01001240static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
1241{
1242 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1243 int ret, i;
1244
1245 for (i = 0; i < pctrl->ncommunities; i++) {
1246 struct intel_community *community = &pctrl->communities[i];
1247
1248 ret = intel_gpio_add_community_ranges(pctrl, community);
1249 if (ret) {
1250 dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1251 return ret;
1252 }
1253 }
1254
1255 return 0;
1256}
1257
Andy Shevchenko11b389c2019-11-06 16:39:48 +02001258static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
Mika Westerberga60eac32017-11-27 16:54:43 +03001259{
1260 const struct intel_community *community;
Andy Shevchenko04035f72018-09-26 17:50:26 +03001261 unsigned int ngpio = 0;
Mika Westerberga60eac32017-11-27 16:54:43 +03001262 int i, j;
1263
1264 for (i = 0; i < pctrl->ncommunities; i++) {
1265 community = &pctrl->communities[i];
1266 for (j = 0; j < community->ngpps; j++) {
1267 const struct intel_padgroup *gpp = &community->gpps[j];
1268
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001269 if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Mika Westerberga60eac32017-11-27 16:54:43 +03001270 continue;
1271
1272 if (gpp->gpio_base + gpp->size > ngpio)
1273 ngpio = gpp->gpio_base + gpp->size;
1274 }
1275 }
1276
1277 return ngpio;
1278}
1279
Mika Westerberg7981c0012015-03-30 17:31:49 +03001280static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
1281{
Linus Walleij6d416b92020-01-09 08:53:28 +01001282 int ret;
Linus Walleijaf0c5332020-01-09 08:53:29 +01001283 struct gpio_irq_chip *girq;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001284
1285 pctrl->chip = intel_gpio_chip;
1286
Andy Shevchenko57ff2df2019-09-16 17:47:51 +03001287 /* Setup GPIO chip */
Mika Westerberga60eac32017-11-27 16:54:43 +03001288 pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001289 pctrl->chip.label = dev_name(pctrl->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001290 pctrl->chip.parent = pctrl->dev;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001291 pctrl->chip.base = -1;
Linus Walleij6d416b92020-01-09 08:53:28 +01001292 pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
Nilesh Bacchewar01dabe92016-09-21 16:35:23 -07001293 pctrl->irq = irq;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001294
Andy Shevchenko57ff2df2019-09-16 17:47:51 +03001295 /* Setup IRQ chip */
1296 pctrl->irqchip.name = dev_name(pctrl->dev);
1297 pctrl->irqchip.irq_ack = intel_gpio_irq_ack;
1298 pctrl->irqchip.irq_mask = intel_gpio_irq_mask;
1299 pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask;
1300 pctrl->irqchip.irq_set_type = intel_gpio_irq_type;
1301 pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake;
1302 pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND;
1303
Mika Westerberg193b40c2015-10-21 13:08:43 +03001304 /*
Linus Walleijaf0c5332020-01-09 08:53:29 +01001305 * On some platforms several GPIO controllers share the same interrupt
1306 * line.
Mika Westerberg193b40c2015-10-21 13:08:43 +03001307 */
Mika Westerberg1a7d1cb2016-06-16 11:25:37 +03001308 ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
1309 IRQF_SHARED | IRQF_NO_THREAD,
Mika Westerberg193b40c2015-10-21 13:08:43 +03001310 dev_name(pctrl->dev), pctrl);
1311 if (ret) {
1312 dev_err(pctrl->dev, "failed to request interrupt\n");
Mika Westerbergf25c3aa2017-01-10 17:31:57 +03001313 return ret;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001314 }
1315
Linus Walleijaf0c5332020-01-09 08:53:29 +01001316 girq = &pctrl->chip.irq;
1317 girq->chip = &pctrl->irqchip;
1318 /* This will let us handle the IRQ in the driver */
1319 girq->parent_handler = NULL;
1320 girq->num_parents = 0;
1321 girq->default_type = IRQ_TYPE_NONE;
1322 girq->handler = handle_bad_irq;
1323
1324 ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001325 if (ret) {
Linus Walleijaf0c5332020-01-09 08:53:29 +01001326 dev_err(pctrl->dev, "failed to register gpiochip\n");
Mika Westerbergf25c3aa2017-01-10 17:31:57 +03001327 return ret;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001328 }
1329
Mika Westerberg7981c0012015-03-30 17:31:49 +03001330 return 0;
1331}
1332
Andy Shevchenko036e1262021-01-07 21:01:57 +02001333static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl,
1334 struct intel_community *community)
Mika Westerberg919eb472017-06-06 16:18:17 +03001335{
1336 struct intel_padgroup *gpps;
Andy Shevchenko04035f72018-09-26 17:50:26 +03001337 unsigned int padown_num = 0;
Andy Shevchenko036e1262021-01-07 21:01:57 +02001338 size_t i, ngpps = community->ngpps;
Mika Westerberg919eb472017-06-06 16:18:17 +03001339
1340 gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1341 if (!gpps)
1342 return -ENOMEM;
1343
1344 for (i = 0; i < ngpps; i++) {
Andy Shevchenko036e1262021-01-07 21:01:57 +02001345 gpps[i] = community->gpps[i];
Mika Westerberg919eb472017-06-06 16:18:17 +03001346
1347 if (gpps[i].size > 32)
1348 return -EINVAL;
1349
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001350 /* Special treatment for GPIO base */
1351 switch (gpps[i].gpio_base) {
1352 case INTEL_GPIO_BASE_MATCH:
1353 gpps[i].gpio_base = gpps[i].base;
1354 break;
Andy Shevchenko9bd59152020-04-13 14:18:24 +03001355 case INTEL_GPIO_BASE_ZERO:
1356 gpps[i].gpio_base = 0;
1357 break;
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001358 case INTEL_GPIO_BASE_NOMAP:
Andy Shevchenko77e14122021-03-08 18:49:10 +02001359 break;
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001360 default:
1361 break;
1362 }
Mika Westerberga60eac32017-11-27 16:54:43 +03001363
Mika Westerberg919eb472017-06-06 16:18:17 +03001364 gpps[i].padown_num = padown_num;
Andy Shevchenko036e1262021-01-07 21:01:57 +02001365 padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1366 }
1367
1368 community->gpps = gpps;
1369
1370 return 0;
1371}
1372
1373static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl,
1374 struct intel_community *community)
1375{
1376 struct intel_padgroup *gpps;
1377 unsigned int npins = community->npins;
1378 unsigned int padown_num = 0;
1379 size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size);
1380
1381 if (community->gpp_size > 32)
1382 return -EINVAL;
1383
1384 gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1385 if (!gpps)
1386 return -ENOMEM;
1387
1388 for (i = 0; i < ngpps; i++) {
1389 unsigned int gpp_size = community->gpp_size;
1390
1391 gpps[i].reg_num = i;
1392 gpps[i].base = community->pin_base + i * gpp_size;
1393 gpps[i].size = min(gpp_size, npins);
1394 npins -= gpps[i].size;
1395
Andy Shevchenko77e14122021-03-08 18:49:10 +02001396 gpps[i].gpio_base = gpps[i].base;
Andy Shevchenko036e1262021-01-07 21:01:57 +02001397 gpps[i].padown_num = padown_num;
Mika Westerberg919eb472017-06-06 16:18:17 +03001398
1399 /*
1400 * In older hardware the number of padown registers per
1401 * group is fixed regardless of the group size.
1402 */
1403 if (community->gpp_num_padown_regs)
1404 padown_num += community->gpp_num_padown_regs;
1405 else
1406 padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1407 }
1408
1409 community->ngpps = ngpps;
1410 community->gpps = gpps;
1411
1412 return 0;
1413}
1414
Mika Westerberg7981c0012015-03-30 17:31:49 +03001415static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
1416{
1417#ifdef CONFIG_PM_SLEEP
1418 const struct intel_pinctrl_soc_data *soc = pctrl->soc;
1419 struct intel_community_context *communities;
1420 struct intel_pad_context *pads;
1421 int i;
1422
1423 pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
1424 if (!pads)
1425 return -ENOMEM;
1426
1427 communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
1428 sizeof(*communities), GFP_KERNEL);
1429 if (!communities)
1430 return -ENOMEM;
1431
1432
1433 for (i = 0; i < pctrl->ncommunities; i++) {
1434 struct intel_community *community = &pctrl->communities[i];
Chris Chiua0a5f762019-04-15 13:53:58 +08001435 u32 *intmask, *hostown;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001436
1437 intmask = devm_kcalloc(pctrl->dev, community->ngpps,
1438 sizeof(*intmask), GFP_KERNEL);
1439 if (!intmask)
1440 return -ENOMEM;
1441
1442 communities[i].intmask = intmask;
Chris Chiua0a5f762019-04-15 13:53:58 +08001443
1444 hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1445 sizeof(*hostown), GFP_KERNEL);
1446 if (!hostown)
1447 return -ENOMEM;
1448
1449 communities[i].hostown = hostown;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001450 }
1451
1452 pctrl->context.pads = pads;
1453 pctrl->context.communities = communities;
1454#endif
1455
1456 return 0;
1457}
1458
Andy Shevchenko0dd519e2018-10-17 19:10:27 +03001459static int intel_pinctrl_probe(struct platform_device *pdev,
1460 const struct intel_pinctrl_soc_data *soc_data)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001461{
1462 struct intel_pinctrl *pctrl;
1463 int i, ret, irq;
1464
Mika Westerberg7981c0012015-03-30 17:31:49 +03001465 pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1466 if (!pctrl)
1467 return -ENOMEM;
1468
1469 pctrl->dev = &pdev->dev;
1470 pctrl->soc = soc_data;
Mika Westerberg27d90982016-06-16 11:25:36 +03001471 raw_spin_lock_init(&pctrl->lock);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001472
1473 /*
1474 * Make a copy of the communities which we can use to hold pointers
1475 * to the registers.
1476 */
1477 pctrl->ncommunities = pctrl->soc->ncommunities;
1478 pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
1479 sizeof(*pctrl->communities), GFP_KERNEL);
1480 if (!pctrl->communities)
1481 return -ENOMEM;
1482
1483 for (i = 0; i < pctrl->ncommunities; i++) {
1484 struct intel_community *community = &pctrl->communities[i];
Mika Westerberg7981c0012015-03-30 17:31:49 +03001485 void __iomem *regs;
Andy Shevchenko91d898e2021-01-08 15:40:05 +02001486 u32 offset;
Andy Shevchenko998c49e2021-01-07 21:01:58 +02001487 u32 value;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001488
1489 *community = pctrl->soc->communities[i];
1490
Andy Shevchenko9d5b6a92019-07-03 17:44:20 +03001491 regs = devm_platform_ioremap_resource(pdev, community->barno);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001492 if (IS_ERR(regs))
1493 return PTR_ERR(regs);
1494
Roger Pau Monne39c1f1b2021-03-25 10:09:47 +01001495 /*
1496 * Determine community features based on the revision.
1497 * A value of all ones means the device is not present.
1498 */
Andy Shevchenko998c49e2021-01-07 21:01:58 +02001499 value = readl(regs + REVID);
Roger Pau Monne39c1f1b2021-03-25 10:09:47 +01001500 if (value == ~0u)
1501 return -ENODEV;
Andy Shevchenko998c49e2021-01-07 21:01:58 +02001502 if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) {
1503 community->features |= PINCTRL_FEATURE_DEBOUNCE;
1504 community->features |= PINCTRL_FEATURE_1K_PD;
Mika Westerberge57725e2017-01-27 13:07:14 +03001505 }
1506
Andy Shevchenko91d898e2021-01-08 15:40:05 +02001507 /* Determine community features based on the capabilities */
1508 offset = CAPLIST;
1509 do {
1510 value = readl(regs + offset);
1511 switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) {
1512 case CAPLIST_ID_GPIO_HW_INFO:
1513 community->features |= PINCTRL_FEATURE_GPIO_HW_INFO;
1514 break;
1515 case CAPLIST_ID_PWM:
1516 community->features |= PINCTRL_FEATURE_PWM;
1517 break;
1518 case CAPLIST_ID_BLINK:
1519 community->features |= PINCTRL_FEATURE_BLINK;
1520 break;
1521 case CAPLIST_ID_EXP:
1522 community->features |= PINCTRL_FEATURE_EXP;
1523 break;
1524 default:
1525 break;
1526 }
1527 offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT;
1528 } while (offset);
1529
1530 dev_dbg(&pdev->dev, "Community%d features: %#08x\n", i, community->features);
1531
Mika Westerberg7981c0012015-03-30 17:31:49 +03001532 /* Read offset of the pad configuration registers */
Andy Shevchenko91d898e2021-01-08 15:40:05 +02001533 offset = readl(regs + PADBAR);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001534
1535 community->regs = regs;
Andy Shevchenko91d898e2021-01-08 15:40:05 +02001536 community->pad_regs = regs + offset;
Mika Westerberg919eb472017-06-06 16:18:17 +03001537
Andy Shevchenko036e1262021-01-07 21:01:57 +02001538 if (community->gpps)
1539 ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community);
1540 else
1541 ret = intel_pinctrl_add_padgroups_by_size(pctrl, community);
Mika Westerberg919eb472017-06-06 16:18:17 +03001542 if (ret)
1543 return ret;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001544 }
1545
1546 irq = platform_get_irq(pdev, 0);
Stephen Boyd4e73d022019-07-30 11:15:34 -07001547 if (irq < 0)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001548 return irq;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001549
1550 ret = intel_pinctrl_pm_init(pctrl);
1551 if (ret)
1552 return ret;
1553
1554 pctrl->pctldesc = intel_pinctrl_desc;
1555 pctrl->pctldesc.name = dev_name(&pdev->dev);
1556 pctrl->pctldesc.pins = pctrl->soc->pins;
1557 pctrl->pctldesc.npins = pctrl->soc->npins;
1558
Laxman Dewangan54d46cd2016-02-28 14:42:47 +05301559 pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
1560 pctrl);
Masahiro Yamada323de9e2015-06-09 13:01:16 +09001561 if (IS_ERR(pctrl->pctldev)) {
Mika Westerberg7981c0012015-03-30 17:31:49 +03001562 dev_err(&pdev->dev, "failed to register pinctrl driver\n");
Masahiro Yamada323de9e2015-06-09 13:01:16 +09001563 return PTR_ERR(pctrl->pctldev);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001564 }
1565
1566 ret = intel_gpio_probe(pctrl, irq);
Laxman Dewangan54d46cd2016-02-28 14:42:47 +05301567 if (ret)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001568 return ret;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001569
1570 platform_set_drvdata(pdev, pctrl);
1571
1572 return 0;
1573}
Mika Westerberg7981c0012015-03-30 17:31:49 +03001574
Andy Shevchenko70c263c2018-08-30 19:27:40 +03001575int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
1576{
1577 const struct intel_pinctrl_soc_data *data;
1578
1579 data = device_get_match_data(&pdev->dev);
Andy Shevchenkoff360d62020-07-29 14:57:06 +03001580 if (!data)
1581 return -ENODATA;
1582
Andy Shevchenko70c263c2018-08-30 19:27:40 +03001583 return intel_pinctrl_probe(pdev, data);
1584}
1585EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
1586
Andy Shevchenko924cf802018-08-30 19:27:36 +03001587int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1588{
Andy Shevchenkoff360d62020-07-29 14:57:06 +03001589 const struct intel_pinctrl_soc_data *data;
1590
1591 data = intel_pinctrl_get_soc_data(pdev);
1592 if (IS_ERR(data))
1593 return PTR_ERR(data);
1594
1595 return intel_pinctrl_probe(pdev, data);
1596}
1597EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1598
1599const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1600{
Andy Shevchenko924cf802018-08-30 19:27:36 +03001601 const struct intel_pinctrl_soc_data *data = NULL;
1602 const struct intel_pinctrl_soc_data **table;
1603 struct acpi_device *adev;
1604 unsigned int i;
1605
1606 adev = ACPI_COMPANION(&pdev->dev);
1607 if (adev) {
1608 const void *match = device_get_match_data(&pdev->dev);
1609
1610 table = (const struct intel_pinctrl_soc_data **)match;
1611 for (i = 0; table[i]; i++) {
1612 if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1613 data = table[i];
1614 break;
1615 }
1616 }
1617 } else {
1618 const struct platform_device_id *id;
1619
1620 id = platform_get_device_id(pdev);
1621 if (!id)
Andy Shevchenkoff360d62020-07-29 14:57:06 +03001622 return ERR_PTR(-ENODEV);
Andy Shevchenko924cf802018-08-30 19:27:36 +03001623
1624 table = (const struct intel_pinctrl_soc_data **)id->driver_data;
1625 data = table[pdev->id];
1626 }
Andy Shevchenko924cf802018-08-30 19:27:36 +03001627
Andy Shevchenkoff360d62020-07-29 14:57:06 +03001628 return data ?: ERR_PTR(-ENODATA);
Andy Shevchenko924cf802018-08-30 19:27:36 +03001629}
Andy Shevchenkoff360d62020-07-29 14:57:06 +03001630EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
Andy Shevchenko924cf802018-08-30 19:27:36 +03001631
Mika Westerberg7981c0012015-03-30 17:31:49 +03001632#ifdef CONFIG_PM_SLEEP
Andy Shevchenko04035f72018-09-26 17:50:26 +03001633static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
Mika Westerbergc538b942016-10-10 16:39:31 +03001634{
1635 const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1636
1637 if (!pd || !intel_pad_usable(pctrl, pin))
1638 return false;
1639
1640 /*
1641 * Only restore the pin if it is actually in use by the kernel (or
1642 * by userspace). It is possible that some pins are used by the
1643 * BIOS during resume and those are not always locked down so leave
1644 * them alone.
1645 */
1646 if (pd->mux_owner || pd->gpio_owner ||
Chris Chiu6cb08802019-08-16 17:38:38 +08001647 gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
Mika Westerbergc538b942016-10-10 16:39:31 +03001648 return true;
1649
1650 return false;
1651}
1652
Binbin Wu2fef3272019-04-08 18:49:26 +08001653int intel_pinctrl_suspend_noirq(struct device *dev)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001654{
Wolfram Sangcb035d72018-10-21 22:00:29 +02001655 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001656 struct intel_community_context *communities;
1657 struct intel_pad_context *pads;
1658 int i;
1659
1660 pads = pctrl->context.pads;
1661 for (i = 0; i < pctrl->soc->npins; i++) {
1662 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
Mika Westerberge57725e2017-01-27 13:07:14 +03001663 void __iomem *padcfg;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001664 u32 val;
1665
Mika Westerbergc538b942016-10-10 16:39:31 +03001666 if (!intel_pinctrl_should_save(pctrl, desc->number))
Mika Westerberg7981c0012015-03-30 17:31:49 +03001667 continue;
1668
1669 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
1670 pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
1671 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
1672 pads[i].padcfg1 = val;
Mika Westerberge57725e2017-01-27 13:07:14 +03001673
1674 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1675 if (padcfg)
1676 pads[i].padcfg2 = readl(padcfg);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001677 }
1678
1679 communities = pctrl->context.communities;
1680 for (i = 0; i < pctrl->ncommunities; i++) {
1681 struct intel_community *community = &pctrl->communities[i];
1682 void __iomem *base;
Andy Shevchenko04035f72018-09-26 17:50:26 +03001683 unsigned int gpp;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001684
1685 base = community->regs + community->ie_offset;
1686 for (gpp = 0; gpp < community->ngpps; gpp++)
1687 communities[i].intmask[gpp] = readl(base + gpp * 4);
Chris Chiua0a5f762019-04-15 13:53:58 +08001688
1689 base = community->regs + community->hostown_offset;
1690 for (gpp = 0; gpp < community->ngpps; gpp++)
1691 communities[i].hostown[gpp] = readl(base + gpp * 4);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001692 }
1693
1694 return 0;
1695}
Binbin Wu2fef3272019-04-08 18:49:26 +08001696EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001697
Mika Westerbergf487bbf2015-10-13 17:51:25 +03001698static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1699{
1700 size_t i;
1701
1702 for (i = 0; i < pctrl->ncommunities; i++) {
1703 const struct intel_community *community;
1704 void __iomem *base;
Andy Shevchenko04035f72018-09-26 17:50:26 +03001705 unsigned int gpp;
Mika Westerbergf487bbf2015-10-13 17:51:25 +03001706
1707 community = &pctrl->communities[i];
1708 base = community->regs;
1709
1710 for (gpp = 0; gpp < community->ngpps; gpp++) {
1711 /* Mask and clear all interrupts */
1712 writel(0, base + community->ie_offset + gpp * 4);
Mika Westerbergcf769bd2017-10-23 15:40:25 +03001713 writel(0xffff, base + community->is_offset + gpp * 4);
Mika Westerbergf487bbf2015-10-13 17:51:25 +03001714 }
1715 }
1716}
1717
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001718static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
Chris Chiua0a5f762019-04-15 13:53:58 +08001719{
Andy Shevchenko5f61d952019-04-28 20:19:06 +03001720 u32 curr, updated;
Chris Chiua0a5f762019-04-15 13:53:58 +08001721
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001722 curr = readl(reg);
Andy Shevchenko5f61d952019-04-28 20:19:06 +03001723
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001724 updated = (curr & ~mask) | (value & mask);
1725 if (curr == updated)
1726 return false;
1727
1728 writel(updated, reg);
1729 return true;
Chris Chiua0a5f762019-04-15 13:53:58 +08001730}
1731
Andy Shevchenko7101e022019-10-22 13:00:01 +03001732static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
1733 void __iomem *base, unsigned int gpp, u32 saved)
1734{
1735 const struct intel_community *community = &pctrl->communities[c];
1736 const struct intel_padgroup *padgrp = &community->gpps[gpp];
1737 struct device *dev = pctrl->dev;
Andy Shevchenkod1bfd022020-06-10 21:14:49 +03001738 const char *dummy;
1739 u32 requested = 0;
1740 unsigned int i;
Andy Shevchenko7101e022019-10-22 13:00:01 +03001741
Andy Shevchenkoe5a4ab62020-04-13 14:18:20 +03001742 if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Andy Shevchenko7101e022019-10-22 13:00:01 +03001743 return;
1744
Andy Shevchenkod1bfd022020-06-10 21:14:49 +03001745 for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1746 requested |= BIT(i);
1747
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001748 if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
Andy Shevchenko7101e022019-10-22 13:00:01 +03001749 return;
1750
Andy Shevchenko764cfe32019-10-22 13:00:03 +03001751 dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
Andy Shevchenko7101e022019-10-22 13:00:01 +03001752}
1753
Andy Shevchenko471dd9a2019-10-22 13:00:02 +03001754static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1755 void __iomem *base, unsigned int gpp, u32 saved)
1756{
1757 struct device *dev = pctrl->dev;
1758
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001759 if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1760 return;
1761
Andy Shevchenko471dd9a2019-10-22 13:00:02 +03001762 dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1763}
1764
Andy Shevchenkof78f1522019-10-22 13:00:00 +03001765static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1766 unsigned int reg, u32 saved)
1767{
1768 u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1769 unsigned int n = reg / sizeof(u32);
1770 struct device *dev = pctrl->dev;
1771 void __iomem *padcfg;
Andy Shevchenkof78f1522019-10-22 13:00:00 +03001772
1773 padcfg = intel_get_padcfg(pctrl, pin, reg);
1774 if (!padcfg)
1775 return;
1776
Andy Shevchenko942c5ea2019-10-22 13:00:04 +03001777 if (!intel_gpio_update_reg(padcfg, ~mask, saved))
Andy Shevchenkof78f1522019-10-22 13:00:00 +03001778 return;
1779
Andy Shevchenkof78f1522019-10-22 13:00:00 +03001780 dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1781}
1782
Binbin Wu2fef3272019-04-08 18:49:26 +08001783int intel_pinctrl_resume_noirq(struct device *dev)
Mika Westerberg7981c0012015-03-30 17:31:49 +03001784{
Wolfram Sangcb035d72018-10-21 22:00:29 +02001785 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001786 const struct intel_community_context *communities;
1787 const struct intel_pad_context *pads;
1788 int i;
1789
1790 /* Mask all interrupts */
1791 intel_gpio_irq_init(pctrl);
1792
1793 pads = pctrl->context.pads;
1794 for (i = 0; i < pctrl->soc->npins; i++) {
1795 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
Mika Westerberg7981c0012015-03-30 17:31:49 +03001796
Mika Westerbergc538b942016-10-10 16:39:31 +03001797 if (!intel_pinctrl_should_save(pctrl, desc->number))
Mika Westerberg7981c0012015-03-30 17:31:49 +03001798 continue;
1799
Andy Shevchenkof78f1522019-10-22 13:00:00 +03001800 intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1801 intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1802 intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001803 }
1804
1805 communities = pctrl->context.communities;
1806 for (i = 0; i < pctrl->ncommunities; i++) {
1807 struct intel_community *community = &pctrl->communities[i];
1808 void __iomem *base;
Andy Shevchenko04035f72018-09-26 17:50:26 +03001809 unsigned int gpp;
Mika Westerberg7981c0012015-03-30 17:31:49 +03001810
1811 base = community->regs + community->ie_offset;
Andy Shevchenko471dd9a2019-10-22 13:00:02 +03001812 for (gpp = 0; gpp < community->ngpps; gpp++)
1813 intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
Chris Chiua0a5f762019-04-15 13:53:58 +08001814
1815 base = community->regs + community->hostown_offset;
Andy Shevchenko7101e022019-10-22 13:00:01 +03001816 for (gpp = 0; gpp < community->ngpps; gpp++)
1817 intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001818 }
1819
1820 return 0;
1821}
Binbin Wu2fef3272019-04-08 18:49:26 +08001822EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
Mika Westerberg7981c0012015-03-30 17:31:49 +03001823#endif
1824
1825MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
1826MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
1827MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
1828MODULE_LICENSE("GPL v2");