Thomas Gleixner | 2b27bdc | 2019-05-29 16:57:50 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 2 | /* |
| 3 | * IP block integration code for the HDQ1W/1-wire IP block |
| 4 | * |
| 5 | * Copyright (C) 2012 Texas Instruments, Inc. |
| 6 | * Paul Walmsley |
| 7 | * |
| 8 | * Based on the I2C reset code in arch/arm/mach-omap2/i2c.c by |
| 9 | * Avinash.H.M <avinashhm@ti.com> |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 10 | */ |
| 11 | |
Paul Walmsley | 96b1b29 | 2012-06-21 21:40:38 -0600 | [diff] [blame] | 12 | #include <linux/kernel.h> |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/err.h> |
| 15 | #include <linux/platform_device.h> |
| 16 | |
Tony Lindgren | b76c8b19 | 2013-01-11 11:24:18 -0800 | [diff] [blame] | 17 | #include "soc.h" |
Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 18 | #include "omap_hwmod.h" |
Tony Lindgren | 25c7d49 | 2012-10-02 17:25:48 -0700 | [diff] [blame] | 19 | #include "omap_device.h" |
Tony Lindgren | a0b30ca | 2012-09-20 11:41:48 -0700 | [diff] [blame] | 20 | #include "hdq1w.h" |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 21 | |
Paul Walmsley | b13159a | 2012-10-29 20:57:44 -0600 | [diff] [blame] | 22 | #include "prm.h" |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 23 | #include "common.h" |
| 24 | |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 25 | /** |
| 26 | * omap_hdq1w_reset - reset the OMAP HDQ1W module |
| 27 | * @oh: struct omap_hwmod * |
| 28 | * |
| 29 | * OCP soft reset the HDQ1W IP block. Section 20.6.1.4 "HDQ1W/1-Wire |
| 30 | * Software Reset" of the OMAP34xx Technical Reference Manual Revision |
| 31 | * ZR (SWPU223R) does not include the rather important fact that, for |
| 32 | * the reset to succeed, the HDQ1W module's internal clock gate must be |
| 33 | * programmed to allow the clock to propagate to the rest of the |
| 34 | * module. In this sense, it's rather similar to the I2C custom reset |
| 35 | * function. Returns 0. |
| 36 | */ |
| 37 | int omap_hdq1w_reset(struct omap_hwmod *oh) |
| 38 | { |
| 39 | u32 v; |
| 40 | int c = 0; |
| 41 | |
| 42 | /* Write to the SOFTRESET bit */ |
| 43 | omap_hwmod_softreset(oh); |
| 44 | |
| 45 | /* Enable the module's internal clocks */ |
| 46 | v = omap_hwmod_read(oh, HDQ_CTRL_STATUS_OFFSET); |
| 47 | v |= 1 << HDQ_CTRL_STATUS_CLOCKENABLE_SHIFT; |
| 48 | omap_hwmod_write(v, oh, HDQ_CTRL_STATUS_OFFSET); |
| 49 | |
| 50 | /* Poll on RESETDONE bit */ |
| 51 | omap_test_timeout((omap_hwmod_read(oh, |
| 52 | oh->class->sysc->syss_offs) |
| 53 | & SYSS_RESETDONE_MASK), |
| 54 | MAX_MODULE_SOFTRESET_WAIT, c); |
| 55 | |
| 56 | if (c == MAX_MODULE_SOFTRESET_WAIT) |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 57 | pr_warn("%s: %s: softreset failed (waited %d usec)\n", |
| 58 | __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT); |
Paul Walmsley | 9e1b749 | 2012-05-08 11:34:27 -0600 | [diff] [blame] | 59 | else |
| 60 | pr_debug("%s: %s: softreset in %d usec\n", __func__, |
| 61 | oh->name, c); |
| 62 | |
| 63 | return 0; |
| 64 | } |