blob: ec3714cf0989bfa1684ab4f34fde4aa46e804351 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
3 * Contains the definition of registers common to all PowerPC variants.
4 * If a register definition has been changed in a different PowerPC
5 * variant, we will case it in #ifndef XXX ... #endif, and have the
6 * number used in the Programming Environments Manual For 32-Bit
7 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
8 */
9
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100010#ifndef _ASM_POWERPC_REG_H
11#define _ASM_POWERPC_REG_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +100012#ifdef __KERNEL__
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013
14#include <linux/stringify.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100015#include <asm/cputable.h>
Christophe Leroyec0c4642018-07-05 16:24:57 +000016#include <asm/asm-const.h>
Christophe Leroy2c86cd12018-07-05 16:25:01 +000017#include <asm/feature-fixups.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018
19/* Pickup Book E specific registers. */
20#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
21#include <asm/reg_booke.h>
David Gibson26ef5c02005-11-10 11:50:16 +110022#endif /* CONFIG_BOOKE || CONFIG_40x */
23
Andy Fleming39aef682008-02-04 18:27:55 -060024#ifdef CONFIG_FSL_EMB_PERFMON
25#include <asm/reg_fsl_emb.h>
26#endif
27
Christophe Leroy968159c2017-08-08 13:58:54 +020028#ifdef CONFIG_PPC_8xx
David Gibson26ef5c02005-11-10 11:50:16 +110029#include <asm/reg_8xx.h>
Christophe Leroy968159c2017-08-08 13:58:54 +020030#endif /* CONFIG_PPC_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100032#define MSR_SF_LG 63 /* Enable 64 bit mode */
33#define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
34#define MSR_HV_LG 60 /* Hypervisor state */
Michael Neuling97a0aac2013-02-13 16:21:33 +000035#define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */
36#define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */
37#define MSR_TS_LG 33 /* Trans Mem state (2 bits) */
38#define MSR_TM_LG 32 /* Trans Mem Available */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100039#define MSR_VEC_LG 25 /* Enable AltiVec */
Michael Neulingce48b212008-06-25 14:07:18 +100040#define MSR_VSX_LG 23 /* Enable VSX */
Sukadev Bhattiprolu7f70c382019-08-19 23:13:16 -030041#define MSR_S_LG 22 /* Secure state */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100042#define MSR_POW_LG 18 /* Enable Power Management */
43#define MSR_WE_LG 18 /* Wait State Enable */
44#define MSR_TGPR_LG 17 /* TLB Update registers in use */
45#define MSR_CE_LG 17 /* Critical Interrupt Enable */
46#define MSR_ILE_LG 16 /* Interrupt Little Endian */
47#define MSR_EE_LG 15 /* External Interrupt Enable */
48#define MSR_PR_LG 14 /* Problem State / Privilege Level */
49#define MSR_FP_LG 13 /* Floating Point enable */
50#define MSR_ME_LG 12 /* Machine Check Enable */
51#define MSR_FE0_LG 11 /* Floating Exception mode 0 */
52#define MSR_SE_LG 10 /* Single Step */
53#define MSR_BE_LG 9 /* Branch Trace */
54#define MSR_DE_LG 9 /* Debug Exception Enable */
55#define MSR_FE1_LG 8 /* Floating Exception mode 1 */
56#define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
57#define MSR_IR_LG 5 /* Instruction Relocate */
58#define MSR_DR_LG 4 /* Data Relocate */
59#define MSR_PE_LG 3 /* Protection Enable */
60#define MSR_PX_LG 2 /* Protection Exclusive Mode */
61#define MSR_PMM_LG 2 /* Performance monitor */
62#define MSR_RI_LG 1 /* Recoverable Exception */
63#define MSR_LE_LG 0 /* Little Endian */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100064
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100065#ifdef __ASSEMBLY__
66#define __MASK(X) (1<<(X))
67#else
68#define __MASK(X) (1UL<<(X))
69#endif
70
Paul Mackerrasc0325242005-10-28 22:48:08 +100071#ifdef CONFIG_PPC64
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100072#define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
73#define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
74#define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
Sukadev Bhattiprolu7f70c382019-08-19 23:13:16 -030075#define MSR_S __MASK(MSR_S_LG) /* Secure state */
Paul Mackerrasc0325242005-10-28 22:48:08 +100076#else
77/* so tests for these bits fail on 32-bit */
78#define MSR_SF 0
79#define MSR_ISF 0
80#define MSR_HV 0
Sukadev Bhattiprolu7f70c382019-08-19 23:13:16 -030081#define MSR_S 0
Paul Mackerrasc0325242005-10-28 22:48:08 +100082#endif
83
Cyril Burde2a20a2016-02-29 17:53:48 +110084/*
85 * To be used in shared book E/book S, this avoids needing to worry about
86 * book S/book E in shared code
87 */
88#ifndef MSR_SPE
89#define MSR_SPE 0
90#endif
91
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100092#define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
Michael Neulingce48b212008-06-25 14:07:18 +100093#define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100094#define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
95#define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
96#define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
97#define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
98#define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
99#define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
100#define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
101#define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
102#define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
103#define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
104#define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
105#define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
106#define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
107#define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
108#define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
109#define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
110#define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
111#define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
112#define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
Paul Mackerrasfd582ec2005-10-11 22:08:12 +1000113#ifndef MSR_PMM
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000114#define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
Paul Mackerrasfd582ec2005-10-11 22:08:12 +1000115#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000116#define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
117#define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
118
Michael Neuling97a0aac2013-02-13 16:21:33 +0000119#define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */
120#define MSR_TS_N 0 /* Non-transactional */
121#define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */
122#define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */
123#define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */
Michael Neulingd2b9d2a2015-11-19 15:44:44 +1100124#define MSR_TM_RESV(x) (((x) & MSR_TS_MASK) == MSR_TS_MASK) /* Reserved */
Michael Neuling97a0aac2013-02-13 16:21:33 +0000125#define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T)
126#define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S)
127
Breno Leitao5c784c82018-08-16 14:21:07 -0300128#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
129#define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */
130#else
131#define MSR_TM_ACTIVE(x) 0
132#endif
133
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000134#if defined(CONFIG_PPC_BOOK3S_64)
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000135#define MSR_64BIT MSR_SF
136
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000137/* Server variant */
Anton Blanchardef1967f2013-09-23 12:04:42 +1000138#define __MSR (MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV)
139#ifdef __BIG_ENDIAN__
140#define MSR_ __MSR
Paul Mackerras8117ac62014-12-10 00:26:50 +0530141#define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV)
Anton Blanchardef1967f2013-09-23 12:04:42 +1000142#else
143#define MSR_ (__MSR | MSR_LE)
Paul Mackerras8117ac62014-12-10 00:26:50 +0530144#define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV | MSR_LE)
Anton Blanchardef1967f2013-09-23 12:04:42 +1000145#endif
Anton Blanchard594bd382013-08-07 02:01:20 +1000146#define MSR_KERNEL (MSR_ | MSR_64BIT)
147#define MSR_USER32 (MSR_ | MSR_PR | MSR_EE)
148#define MSR_USER64 (MSR_USER32 | MSR_64BIT)
Christophe Leroy968159c2017-08-08 13:58:54 +0200149#elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_PPC_8xx)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150/* Default MSR for kernel mode. */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000151#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000152#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000153#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000154
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000155#ifndef MSR_64BIT
156#define MSR_64BIT 0
157#endif
158
Simon Guoab3759b2018-05-23 15:01:45 +0800159/* Condition Register related */
160#define CR0_SHIFT 28
161#define CR0_MASK 0xF
162#define CR0_TBEGIN_FAILURE (0x2 << 28) /* 0b0010 */
163
164
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530165/* Power Management - Processor Stop Status and Control Register Fields */
166#define PSSCR_RL_MASK 0x0000000F /* Requested Level */
167#define PSSCR_MTL_MASK 0x000000F0 /* Maximum Transition Level */
168#define PSSCR_TR_MASK 0x00000300 /* Transition State */
169#define PSSCR_PSLL_MASK 0x000F0000 /* Power-Saving Level Limit */
170#define PSSCR_EC 0x00100000 /* Exit Criterion */
171#define PSSCR_ESL 0x00200000 /* Enable State Loss */
172#define PSSCR_SD 0x00400000 /* Status Disable */
Paul Mackerras7fd317f2016-11-21 16:00:23 +1100173#define PSSCR_PLS 0xf000000000000000 /* Power-saving Level Status */
Nicholas Piggin10d91612019-04-13 00:30:52 +1000174#define PSSCR_PLS_SHIFT 60
Nicholas Mc Guire0abb75b2018-07-07 11:07:25 +0200175#define PSSCR_GUEST_VIS 0xf0000000000003ffUL /* Guest-visible PSSCR fields */
Paul Mackerras4bb3c7a2018-03-21 21:32:01 +1100176#define PSSCR_FAKE_SUSPEND 0x00000400 /* Fake-suspend bit (P9 DD2.2) */
177#define PSSCR_FAKE_SUSPEND_LG 10 /* Fake-suspend bit position */
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530178
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000179/* Floating Point Status and Control Register (FPSCR) Fields */
180#define FPSCR_FX 0x80000000 /* FPU exception summary */
181#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
182#define FPSCR_VX 0x20000000 /* Invalid operation summary */
183#define FPSCR_OX 0x10000000 /* Overflow exception summary */
184#define FPSCR_UX 0x08000000 /* Underflow exception summary */
185#define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
186#define FPSCR_XX 0x02000000 /* Inexact exception summary */
187#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
188#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
189#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
190#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
191#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
192#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
193#define FPSCR_FR 0x00040000 /* Fraction rounded */
194#define FPSCR_FI 0x00020000 /* Fraction inexact */
195#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
196#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
197#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
198#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
199#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
200#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
201#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
202#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
203#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
204#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
205#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
206#define FPSCR_RN 0x00000003 /* FPU rounding control */
207
Kumar Gala39fd0932009-04-01 16:25:33 -0500208/* Bit definitions for SPEFSCR. */
209#define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
210#define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
211#define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
212#define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
213#define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
214#define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
215#define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
216#define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
217#define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
218#define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
219#define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
220#define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
221#define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
222#define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
223#define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
224#define SPEFSCR_OV 0x00004000 /* Integer overflow */
225#define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
226#define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
227#define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
228#define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
229#define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
230#define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
231#define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
232#define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
233#define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
234#define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
235#define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
236#define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
237
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000238/* Special Purpose Registers (SPRNs)*/
Tseng-Hui (Frank) Lin6edc6422011-03-02 07:20:50 +0000239
240#ifdef CONFIG_40x
241#define SPRN_PID 0x3B1 /* Process ID */
242#else
243#define SPRN_PID 0x030 /* Process ID */
244#ifdef CONFIG_BOOKE
245#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
246#endif
247#endif
248
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249#define SPRN_CTR 0x009 /* Count Register */
Anton Blanchard4c1985572006-12-08 17:46:58 +1100250#define SPRN_DSCR 0x11
Paul Mackerras48404f22011-05-01 19:48:20 +0000251#define SPRN_CFAR 0x1c /* Come From Address Register */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000252#define SPRN_AMR 0x1d /* Authority Mask Register */
253#define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */
254#define SPRN_AMOR 0x15d /* Authority Mask Override Register */
Tseng-Hui (Frank) Lin851d2e22011-05-02 20:43:04 +0000255#define SPRN_ACOP 0x1F /* Available Coprocessor Register */
Michael Neuling97a0aac2013-02-13 16:21:33 +0000256#define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */
257#define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */
258#define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */
Simon Guoab3759b2018-05-23 15:01:45 +0800259
260#define TEXASR_FC_LG (63 - 7) /* Failure Code */
261#define TEXASR_AB_LG (63 - 31) /* Abort */
262#define TEXASR_SU_LG (63 - 32) /* Suspend */
263#define TEXASR_HV_LG (63 - 34) /* Hypervisor state*/
264#define TEXASR_PR_LG (63 - 35) /* Privilege level */
265#define TEXASR_FS_LG (63 - 36) /* failure summary */
266#define TEXASR_EX_LG (63 - 37) /* TFIAR exact bit */
267#define TEXASR_ROT_LG (63 - 38) /* ROT bit */
268
269#define TEXASR_ABORT __MASK(TEXASR_AB_LG) /* terminated by tabort or treclaim */
270#define TEXASR_SUSP __MASK(TEXASR_SU_LG) /* tx failed in suspended state */
271#define TEXASR_HV __MASK(TEXASR_HV_LG) /* MSR[HV] when failure occurred */
272#define TEXASR_PR __MASK(TEXASR_PR_LG) /* MSR[PR] when failure occurred */
273#define TEXASR_FS __MASK(TEXASR_FS_LG) /* TEXASR Failure Summary */
274#define TEXASR_EXACT __MASK(TEXASR_EX_LG) /* TFIAR value is exact */
275#define TEXASR_ROT __MASK(TEXASR_ROT_LG)
276#define TEXASR_FC (ASM_CONST(0xFF) << TEXASR_FC_LG)
277
Michael Neuling97a0aac2013-02-13 16:21:33 +0000278#define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */
Simon Guoab3759b2018-05-23 15:01:45 +0800279
Paul Mackerras7fd317f2016-11-21 16:00:23 +1100280#define SPRN_TIDR 144 /* Thread ID register */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000281#define SPRN_CTRLF 0x088
282#define SPRN_CTRLT 0x098
Arnd Bergmannc902be72006-01-04 19:55:53 +0000283#define CTRL_CT 0xc0000000 /* current thread */
284#define CTRL_CT0 0x80000000 /* thread 0 */
285#define CTRL_CT1 0x40000000 /* thread 1 */
286#define CTRL_TE 0x00c00000 /* thread enable */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000287#define CTRL_RUNLATCH 0x1
Michael Neulinga8190a52012-12-20 14:06:43 +0000288#define SPRN_DAWR 0xB4
Michael Ellermane2186022014-05-23 18:15:30 +1000289#define SPRN_RPR 0xBA /* Relative Priority Register */
Michael Neulingb005255e2014-01-08 21:25:21 +1100290#define SPRN_CIABR 0xBB
291#define CIABR_PRIV 0x3
292#define CIABR_PRIV_USER 1
293#define CIABR_PRIV_SUPER 2
294#define CIABR_PRIV_HYPER 3
Michael Neulinga8190a52012-12-20 14:06:43 +0000295#define SPRN_DAWRX 0xBC
Paul Mackerras8563bf52014-01-08 21:25:29 +1100296#define DAWRX_USER __MASK(0)
297#define DAWRX_KERNEL __MASK(1)
298#define DAWRX_HYP __MASK(2)
299#define DAWRX_WTI __MASK(3)
300#define DAWRX_WT __MASK(4)
301#define DAWRX_DR __MASK(5)
302#define DAWRX_DW __MASK(6)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000303#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
Scott Woodd49747b2007-10-09 12:37:13 -0500304#define SPRN_DABR2 0x13D /* e300 */
Jens Osterkamp9176c0b2008-02-28 11:26:21 +0100305#define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */
Paul Mackerras8563bf52014-01-08 21:25:29 +1100306#define DABRX_USER __MASK(0)
307#define DABRX_KERNEL __MASK(1)
308#define DABRX_HYP __MASK(2)
309#define DABRX_BTI __MASK(3)
Michael Neuling4474ef02012-09-06 21:24:56 +0000310#define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000311#define SPRN_DAR 0x013 /* Data Address Register */
Scott Woodd49747b2007-10-09 12:37:13 -0500312#define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500313#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
Benjamin Herrenschmidt870cfe72017-07-19 14:49:26 +1000314#define DSISR_BAD_DIRECT_ST 0x80000000 /* Obsolete: Direct store error */
315#define DSISR_NOHPTE 0x40000000 /* no translation found */
316#define DSISR_ATTR_CONFLICT 0x20000000 /* P9: Process vs. Partition attr */
317#define DSISR_NOEXEC_OR_G 0x10000000 /* Alias of SRR1 bit, see below */
318#define DSISR_PROTFAULT 0x08000000 /* protection fault */
319#define DSISR_BADACCESS 0x04000000 /* bad access to CI or G */
320#define DSISR_ISSTORE 0x02000000 /* access was a store */
321#define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
322#define DSISR_NOSEGMENT 0x00200000 /* STAB miss (unsupported) */
323#define DSISR_KEYFAULT 0x00200000 /* Storage Key fault */
324#define DSISR_BAD_EXT_CTRL 0x00100000 /* Obsolete: External ctrl error */
325#define DSISR_UNSUPP_MMU 0x00080000 /* P9: Unsupported MMU config */
326#define DSISR_SET_RC 0x00040000 /* P9: Failed setting of R/C bits */
327#define DSISR_PRTABLE_FAULT 0x00020000 /* P9: Fault on process table */
328#define DSISR_ICSWX_NO_CT 0x00004000 /* P7: icswx unavailable cp type */
329#define DSISR_BAD_COPYPASTE 0x00000008 /* P9: Copy/Paste on wrong memtype */
330#define DSISR_BAD_AMO 0x00000004 /* P9: Incorrect AMO opcode */
331#define DSISR_BAD_CI_LDST 0x00000002 /* P8: Bad HV CI load/store */
332
333/*
334 * DSISR_NOEXEC_OR_G doesn't actually exist. This bit is always
335 * 0 on DSIs. However, on ISIs, the corresponding bit in SRR1
336 * indicates an attempt at executing from a no-execute PTE
337 * or segment or from a guarded page.
338 *
339 * We add a definition here for completeness as we alias
340 * DSISR and SRR1 in do_page_fault.
341 */
342
343/*
344 * DSISR bits that are treated as a fault. Any bit set
345 * here will skip hash_page, and cause do_page_fault to
346 * trigger a SIGBUS or SIGSEGV:
347 */
348#define DSISR_BAD_FAULT_32S (DSISR_BAD_DIRECT_ST | \
349 DSISR_BADACCESS | \
350 DSISR_BAD_EXT_CTRL)
351#define DSISR_BAD_FAULT_64S (DSISR_BAD_FAULT_32S | \
352 DSISR_ATTR_CONFLICT | \
Benjamin Herrenschmidt870cfe72017-07-19 14:49:26 +1000353 DSISR_UNSUPP_MMU | \
354 DSISR_PRTABLE_FAULT | \
355 DSISR_ICSWX_NO_CT | \
356 DSISR_BAD_COPYPASTE | \
357 DSISR_BAD_AMO | \
358 DSISR_BAD_CI_LDST)
359/*
360 * These bits are equivalent in SRR1 and DSISR for 0x400
361 * instruction access interrupts on Book3S
362 */
363#define DSISR_SRR1_MATCH_32S (DSISR_NOHPTE | \
364 DSISR_NOEXEC_OR_G | \
365 DSISR_PROTFAULT)
366#define DSISR_SRR1_MATCH_64S (DSISR_SRR1_MATCH_32S | \
367 DSISR_KEYFAULT | \
368 DSISR_UNSUPP_MMU | \
369 DSISR_SET_RC | \
370 DSISR_PRTABLE_FAULT)
371
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000372#define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
373#define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
Michael Ellermane0ddf7a2016-07-07 22:54:30 +1000374#define SPRN_CIR 0x11B /* Chip Information Register (hyper, R/0) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375#define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
376#define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
Paul Mackerras93b0f4d2013-09-06 13:17:46 +1000377#define SPRN_TBU40 0x11E /* Timebase upper 40 bits (hyper, R/W) */
Anton Blanchardf0509822006-12-08 17:51:13 +1100378#define SPRN_SPURR 0x134 /* Scaled PURR */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100379#define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */
380#define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */
381#define SPRN_HDSISR 0x132
382#define SPRN_HDAR 0x133
383#define SPRN_HDEC 0x136 /* Hypervisor Decrementer */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000384#define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100385#define SPRN_RMOR 0x138 /* Real mode offset register */
386#define SPRN_HRMOR 0x139 /* Real mode offset register */
387#define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */
388#define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */
Paul Mackerras7fd317f2016-11-21 16:00:23 +1100389#define SPRN_ASDR 0x330 /* Access segment descriptor register */
Michael Neulingb005255e2014-01-08 21:25:21 +1100390#define SPRN_IC 0x350 /* Virtual Instruction Count */
391#define SPRN_VTB 0x351 /* Virtual Time Base */
Michael Ellermane2186022014-05-23 18:15:30 +1000392#define SPRN_LDBAR 0x352 /* LD Base Address Register */
Vaidyanathan Srinivasanb3d627a2014-04-01 12:43:26 +0530393#define SPRN_PMICR 0x354 /* Power Management Idle Control Reg */
394#define SPRN_PMSR 0x355 /* Power Management Status Reg */
Michael Ellermane2186022014-05-23 18:15:30 +1000395#define SPRN_PMMAR 0x356 /* Power Management Memory Activity Register */
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530396#define SPRN_PSSCR 0x357 /* Processor Stop Status and Control Register (ISA 3.0) */
Balbir Singhd1e1b352017-08-30 21:45:09 +1000397#define SPRN_PSSCR_PR 0x337 /* PSSCR ISA 3.0, privileged mode access */
Vaidyanathan Srinivasanb3d627a2014-04-01 12:43:26 +0530398#define SPRN_PMCR 0x374 /* Power Management Control Register */
Paul Mackerras7aa15842018-04-20 19:53:22 +1000399#define SPRN_RWMR 0x375 /* Region-Weighting Mode Register */
Vaidyanathan Srinivasanb3d627a2014-04-01 12:43:26 +0530400
Michael Neuling74e400c2013-08-09 17:29:28 +1000401/* HFSCR and FSCR bit numbers are the same */
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +1000402#define FSCR_SCV_LG 12 /* Enable System Call Vectored */
Michael Neuling02ed21a2016-11-23 10:44:09 +1100403#define FSCR_MSGP_LG 10 /* Enable MSGP */
Michael Neuling74e400c2013-08-09 17:29:28 +1000404#define FSCR_TAR_LG 8 /* Enable Target Address Register */
405#define FSCR_EBB_LG 7 /* Enable Event Based Branching */
406#define FSCR_TM_LG 5 /* Enable Transactional Memory */
Paul Mackerras9f24b0c2013-09-05 16:01:16 +1000407#define FSCR_BHRB_LG 4 /* Enable Branch History Rolling Buffer*/
408#define FSCR_PM_LG 3 /* Enable prob/priv access to PMU SPRs */
Michael Neuling74e400c2013-08-09 17:29:28 +1000409#define FSCR_DSCR_LG 2 /* Enable Data Stream Control Register */
410#define FSCR_VECVSX_LG 1 /* Enable VMX/VSX */
411#define FSCR_FP_LG 0 /* Enable Floating Point */
Ian Munsie2468dcf2013-02-07 15:46:58 +0000412#define SPRN_FSCR 0x099 /* Facility Status & Control Register */
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +1000413#define FSCR_SCV __MASK(FSCR_SCV_LG)
Michael Neuling74e400c2013-08-09 17:29:28 +1000414#define FSCR_TAR __MASK(FSCR_TAR_LG)
415#define FSCR_EBB __MASK(FSCR_EBB_LG)
416#define FSCR_DSCR __MASK(FSCR_DSCR_LG)
Michael Neuling04b418c2013-03-05 17:35:23 +0000417#define SPRN_HFSCR 0xbe /* HV=1 Facility Status & Control Register */
Michael Neuling02ed21a2016-11-23 10:44:09 +1100418#define HFSCR_MSGP __MASK(FSCR_MSGP_LG)
Michael Neuling74e400c2013-08-09 17:29:28 +1000419#define HFSCR_TAR __MASK(FSCR_TAR_LG)
420#define HFSCR_EBB __MASK(FSCR_EBB_LG)
421#define HFSCR_TM __MASK(FSCR_TM_LG)
422#define HFSCR_PM __MASK(FSCR_PM_LG)
423#define HFSCR_BHRB __MASK(FSCR_BHRB_LG)
424#define HFSCR_DSCR __MASK(FSCR_DSCR_LG)
425#define HFSCR_VECVSX __MASK(FSCR_VECVSX_LG)
426#define HFSCR_FP __MASK(FSCR_FP_LG)
Suraj Jitindar Singh73937de2018-10-08 16:31:14 +1100427#define HFSCR_INTR_CAUSE (ASM_CONST(0xFF) << 56) /* interrupt cause */
Ian Munsie2468dcf2013-02-07 15:46:58 +0000428#define SPRN_TAR 0x32f /* Target Address Register */
Olof Johansson11999192007-02-04 16:36:51 -0600429#define SPRN_LPCR 0x13E /* LPAR Control Register */
Aneesh Kumar K.Va4b34952016-07-15 21:04:26 +1000430#define LPCR_VPM0 ASM_CONST(0x8000000000000000)
431#define LPCR_VPM1 ASM_CONST(0x4000000000000000)
432#define LPCR_ISL ASM_CONST(0x2000000000000000)
433#define LPCR_VC_SH 61
434#define LPCR_DPFD_SH 52
435#define LPCR_DPFD (ASM_CONST(7) << LPCR_DPFD_SH)
436#define LPCR_VRMASD_SH 47
Aneesh Kumar K.V4ab25372016-12-08 09:12:13 +0530437#define LPCR_VRMASD (ASM_CONST(0x1f) << LPCR_VRMASD_SH)
Aneesh Kumar K.Va4b34952016-07-15 21:04:26 +1000438#define LPCR_VRMA_L ASM_CONST(0x0008000000000000)
439#define LPCR_VRMA_LP0 ASM_CONST(0x0001000000000000)
440#define LPCR_VRMA_LP1 ASM_CONST(0x0000800000000000)
441#define LPCR_RMLS 0x1C000000 /* Implementation dependent RMO limit sel */
442#define LPCR_RMLS_SH 26
443#define LPCR_ILE ASM_CONST(0x0000000002000000) /* !HV irqs set MSR:LE */
444#define LPCR_AIL ASM_CONST(0x0000000001800000) /* Alternate interrupt location */
445#define LPCR_AIL_0 ASM_CONST(0x0000000000000000) /* MMU off exception offset 0x0 */
446#define LPCR_AIL_3 ASM_CONST(0x0000000001800000) /* MMU on exception offset 0xc00...4xxx */
447#define LPCR_ONL ASM_CONST(0x0000000000040000) /* online - PURR/SPURR count */
448#define LPCR_LD ASM_CONST(0x0000000000020000) /* large decremeter */
449#define LPCR_PECE ASM_CONST(0x000000000001f000) /* powersave exit cause enable */
450#define LPCR_PECEDP ASM_CONST(0x0000000000010000) /* directed priv dbells cause exit */
451#define LPCR_PECEDH ASM_CONST(0x0000000000008000) /* directed hyp dbells cause exit */
452#define LPCR_PECE0 ASM_CONST(0x0000000000004000) /* ext. exceptions can cause exit */
453#define LPCR_PECE1 ASM_CONST(0x0000000000002000) /* decrementer can cause exit */
454#define LPCR_PECE2 ASM_CONST(0x0000000000001000) /* machine check etc can cause exit */
Michael Ellerman1f0f2e72016-11-22 14:50:39 +1100455#define LPCR_PECE_HVEE ASM_CONST(0x0000400000000000) /* P9 Wakeup on HV interrupts */
Aneesh Kumar K.Va4b34952016-07-15 21:04:26 +1000456#define LPCR_MER ASM_CONST(0x0000000000000800) /* Mediated External Exception */
457#define LPCR_MER_SH 11
Paul Mackerras7fd317f2016-11-21 16:00:23 +1100458#define LPCR_GTSE ASM_CONST(0x0000000000000400) /* Guest Translation Shootdown Enable */
Aneesh Kumar K.Va4b34952016-07-15 21:04:26 +1000459#define LPCR_TC ASM_CONST(0x0000000000000200) /* Translation control */
Benjamin Herrenschmidt08a1e652017-04-05 17:54:55 +1000460#define LPCR_HEIC ASM_CONST(0x0000000000000010) /* Hypervisor External Interrupt Control */
Aneesh Kumar K.Va4b34952016-07-15 21:04:26 +1000461#define LPCR_LPES 0x0000000c
462#define LPCR_LPES0 ASM_CONST(0x0000000000000008) /* LPAR Env selector 0 */
463#define LPCR_LPES1 ASM_CONST(0x0000000000000004) /* LPAR Env selector 1 */
464#define LPCR_LPES_SH 2
465#define LPCR_RMI ASM_CONST(0x0000000000000002) /* real mode is cache inhibit */
466#define LPCR_HVICE ASM_CONST(0x0000000000000002) /* P9: HV interrupt enable */
467#define LPCR_HDICE ASM_CONST(0x0000000000000001) /* Hyp Decr enable (HV,PR,EE) */
468#define LPCR_UPRT ASM_CONST(0x0000000000400000) /* Use Process Table (ISA 3) */
469#define LPCR_HR ASM_CONST(0x0000000000100000)
Scott Woodd30f6e42011-12-20 15:34:43 +0000470#ifndef SPRN_LPID
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100471#define SPRN_LPID 0x13F /* Logical Partition Identifier */
Scott Woodd30f6e42011-12-20 15:34:43 +0000472#endif
Paul Mackerrasde56a942011-06-29 00:21:34 +0000473#define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */
Paul Mackerrasd0757452018-01-17 20:51:13 +1100474#define SPRN_HMER 0x150 /* Hypervisor maintenance exception reg */
475#define HMER_DEBUG_TRIG (1ul << (63 - 17)) /* Debug trigger */
476#define SPRN_HMEER 0x151 /* Hyp maintenance exception enable reg */
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000477#define SPRN_PCR 0x152 /* Processor compatibility register */
478#define PCR_VEC_DIS (1ul << (63-0)) /* Vec. disable (bit NA since POWER8) */
479#define PCR_VSX_DIS (1ul << (63-1)) /* VSX disable (bit NA since POWER8) */
Paul Mackerras5557ae02014-01-08 21:25:24 +1100480#define PCR_TM_DIS (1ul << (63-2)) /* Trans. memory disable (POWER8) */
Suraj Jitindar Singh9dd17e82016-11-21 16:02:35 +1100481/*
482 * These bits are used in the function kvmppc_set_arch_compat() to specify and
483 * determine both the compatibility level which we want to emulate and the
484 * compatibility level which the host is capable of emulating.
485 */
486#define PCR_ARCH_207 0x8 /* Architecture 2.07 */
Paul Mackerras5557ae02014-01-08 21:25:24 +1100487#define PCR_ARCH_206 0x4 /* Architecture 2.06 */
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000488#define PCR_ARCH_205 0x2 /* Architecture 2.05 */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100489#define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */
490#define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */
491#define SPRN_TLBVPNR 0x155 /* P7 TLB control register */
492#define SPRN_TLBRPNR 0x156 /* P7 TLB control register */
493#define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
495#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
496#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
497#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
498#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
499#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
500#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
501#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
502#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
503#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
504#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
505#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
506#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
507#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
508#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
509#define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000510#define SPRN_PPR 0x380 /* SMT Thread status Register */
Shreyas B. Prabhu77b54e9f2014-12-10 00:26:53 +0530511#define SPRN_TSCR 0x399 /* Thread Switch Control Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512
513#define SPRN_DEC 0x016 /* Decrement Register */
Adam Buchbinder446957b2016-02-24 10:51:11 -0800514#define SPRN_DER 0x095 /* Debug Enable Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515#define DER_RSTE 0x40000000 /* Reset Interrupt */
516#define DER_CHSTPE 0x20000000 /* Check Stop */
517#define DER_MCIE 0x10000000 /* Machine Check Interrupt */
518#define DER_EXTIE 0x02000000 /* External Interrupt */
519#define DER_ALIE 0x01000000 /* Alignment Interrupt */
520#define DER_PRIE 0x00800000 /* Program Interrupt */
521#define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
522#define DER_DECIE 0x00200000 /* Decrementer Interrupt */
523#define DER_SYSIE 0x00040000 /* System Call Interrupt */
524#define DER_TRE 0x00020000 /* Trace Interrupt */
525#define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
526#define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
527#define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
528#define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
529#define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
530#define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
531#define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
532#define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
533#define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
534#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
Michael Neulingb005255e2014-01-08 21:25:21 +1100535#define SPRN_DHDES 0x0B1 /* Directed Hyp. Doorbell Exc. State */
536#define SPRN_DPDES 0x0B0 /* Directed Priv. Doorbell Exc. State */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537#define SPRN_EAR 0x11A /* External Address Register */
538#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
Adam Buchbinder446957b2016-02-24 10:51:11 -0800539#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
Paul Mackerras969391c2011-06-29 00:26:11 +0000541#define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000542#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
543#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
544#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
545#define HID0_SBCLK (1<<27)
546#define HID0_EICE (1<<26)
547#define HID0_TBEN (1<<26) /* Timebase enable - 745x */
548#define HID0_ECLK (1<<25)
549#define HID0_PAR (1<<24)
550#define HID0_STEN (1<<24) /* Software table search enable - 745x */
551#define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
552#define HID0_DOZE (1<<23)
553#define HID0_NAP (1<<22)
554#define HID0_SLEEP (1<<21)
555#define HID0_DPM (1<<20)
556#define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
557#define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
558#define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
559#define HID0_ICE (1<<15) /* Instruction Cache Enable */
560#define HID0_DCE (1<<14) /* Data Cache Enable */
561#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
562#define HID0_DLOCK (1<<12) /* Data Cache Lock */
563#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
564#define HID0_DCI (1<<10) /* Data Cache Invalidate */
565#define HID0_SPD (1<<9) /* Speculative disable */
566#define HID0_DAPUEN (1<<8) /* Debug APU enable */
567#define HID0_SGE (1<<7) /* Store Gathering Enable */
568#define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
Kumar Galafc4033b2008-06-18 16:26:52 -0500569#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000570#define HID0_LRSTK (1<<4) /* Link register stack - 745x */
571#define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
572#define HID0_ABE (1<<3) /* Address Broadcast Enable */
573#define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
574#define HID0_BHTE (1<<2) /* Branch History Table Enable */
575#define HID0_BTCD (1<<1) /* Branch target cache disable */
576#define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
577#define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
Michael Ellermane2186022014-05-23 18:15:30 +1000578/* POWER8 HID0 bits */
579#define HID0_POWER8_4LPARMODE __MASK(61)
580#define HID0_POWER8_2LPARMODE __MASK(57)
581#define HID0_POWER8_1TO2LPAR __MASK(52)
582#define HID0_POWER8_1TO4LPAR __MASK(51)
583#define HID0_POWER8_DYNLPARDIS __MASK(48)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584
Aneesh Kumar K.Vad410672016-08-24 15:03:39 +0530585/* POWER9 HID0 bits */
586#define HID0_POWER9_RADIX __MASK(63 - 8)
587
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000588#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
Christophe Leroyd7cceda2018-11-17 10:24:56 +0000589#ifdef CONFIG_PPC_BOOK3S_32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000590#define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
591#define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
592#define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
593#define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
594#define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
595#define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
596#define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
597#define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
598#define HID1_PS (1<<16) /* 750FX PLL selection */
Li Yang86985db2010-11-03 17:35:31 +0800599#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600#define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100601#define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
Scott Woodd49747b2007-10-09 12:37:13 -0500603#define SPRN_IABR2 0x3FA /* 83xx */
604#define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */
Michael Neulingb005255e2014-01-08 21:25:21 +1100605#define SPRN_IAMR 0x03D /* Instr. Authority Mask Reg */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000606#define SPRN_HID4 0x3F4 /* 970 HID4 */
Paul Mackerras969391c2011-06-29 00:26:11 +0000607#define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */
608#define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */
609#define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */
610#define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */
Paul Mackerrasa0144e22013-09-20 14:52:38 +1000611#define HID4_RMOR (0xFFFFul << HID4_RMOR_SH)
Paul Mackerras969391c2011-06-29 00:26:11 +0000612#define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */
613#define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */
614#define HID4_LPID1_SH 0 /* partition ID top 2 bits */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100615#define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000616#define SPRN_HID5 0x3F6 /* 970 HID5 */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500617#define SPRN_HID6 0x3F9 /* BE HID 6 */
618#define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
619#define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
620#define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */
621#define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */
622#define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */
623#define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */
624#define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */
625#define SPRN_TSC 0x3FD /* Thread switch control on others */
626#define SPRN_TST 0x3FC /* Thread switch timeout on others */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000627#if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
628#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
629#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
630#endif
631#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
632#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
633#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
634#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
635#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
636#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
637#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
638#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
639#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
640#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
641#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
642#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
643#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
644#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
645#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
646#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
647#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
648#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
Christophe Leroy75b82472016-12-15 13:42:18 +0100649#ifndef SPRN_ICTRL
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650#define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
Christophe Leroy75b82472016-12-15 13:42:18 +0100651#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652#define ICTRL_EICE 0x08000000 /* enable icache parity errs */
653#define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
654#define ICTRL_EICP 0x00000100 /* enable icache par. check */
655#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
656#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
Adam Buchbinder446957b2016-02-24 10:51:11 -0800657#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000658#define SPRN_L2CR2 0x3f8
659#define L2CR_L2E 0x80000000 /* L2 enable */
660#define L2CR_L2PE 0x40000000 /* L2 parity enable */
661#define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
662#define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
663#define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
664#define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
665#define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
666#define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
667#define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
668#define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
669#define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
670#define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
671#define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
672#define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
673#define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
674#define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
675#define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
676#define L2CR_L2DO 0x00400000 /* L2 data only */
677#define L2CR_L2I 0x00200000 /* L2 global invalidate */
678#define L2CR_L2CTL 0x00100000 /* L2 RAM control */
679#define L2CR_L2WT 0x00080000 /* L2 write-through */
680#define L2CR_L2TS 0x00040000 /* L2 test support */
681#define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
682#define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
683#define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
684#define L2CR_L2SL 0x00008000 /* L2 DLL slow */
685#define L2CR_L2DF 0x00004000 /* L2 differential clock */
686#define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
687#define L2CR_L2IP 0x00000001 /* L2 GI in progress */
688#define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
689#define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
690#define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
691#define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
Adam Buchbinder446957b2016-02-24 10:51:11 -0800692#define SPRN_L3CR 0x3FA /* Level 3 Cache Control Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000693#define L3CR_L3E 0x80000000 /* L3 enable */
694#define L3CR_L3PE 0x40000000 /* L3 data parity enable */
695#define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
696#define L3CR_L3SIZ 0x10000000 /* L3 size */
697#define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
698#define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
699#define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
700#define L3CR_L3IO 0x00400000 /* L3 instruction only */
701#define L3CR_L3SPO 0x00040000 /* L3 sample point override */
702#define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
703#define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
704#define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
705#define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
706#define L3CR_L3I 0x00000400 /* L3 global invalidate */
707#define L3CR_L3RT 0x00000300 /* L3 SRAM type */
708#define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
709#define L3CR_L3DO 0x00000040 /* L3 data only mode */
710#define L3CR_PMEN 0x00000004 /* L3 private memory enable */
711#define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000712
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713#define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
714#define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
715#define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
716#define SPRN_LDSTDB 0x3f4 /* */
717#define SPRN_LR 0x008 /* Link Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718#ifndef SPRN_PIR
719#define SPRN_PIR 0x3FF /* Processor Identification Register */
720#endif
Ian Munsie42d02b82012-11-14 18:49:44 +0000721#define SPRN_TIR 0x1BE /* Thread Identification Register */
Aneesh Kumar K.Ve9983342016-04-29 23:25:42 +1000722#define SPRN_PTCR 0x1D0 /* Partition table control Register */
Michael Neulingb005255e2014-01-08 21:25:21 +1100723#define SPRN_PSPB 0x09F /* Problem State Priority Boost reg */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724#define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
725#define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500726#define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000727#define SPRN_PVR 0x11F /* Processor Version Register */
728#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
729#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
730#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
Paul Mackerras799d6042005-11-10 13:37:51 +1100731#define SPRN_ASR 0x118 /* Address Space Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000732#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
733#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
734#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
735#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
736#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
Anton Blanchard18ad51d2012-07-04 20:37:11 +0000737#define SPRN_USPRG3 0x103 /* SPRG3 userspace read */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000738#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
Scott Wood9d378df2014-03-10 17:29:38 -0500739#define SPRN_USPRG4 0x104 /* SPRG4 userspace read */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000740#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
Scott Wood9d378df2014-03-10 17:29:38 -0500741#define SPRN_USPRG5 0x105 /* SPRG5 userspace read */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000742#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
Scott Wood9d378df2014-03-10 17:29:38 -0500743#define SPRN_USPRG6 0x106 /* SPRG6 userspace read */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
Scott Wood9d378df2014-03-10 17:29:38 -0500745#define SPRN_USPRG7 0x107 /* SPRG7 userspace read */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000746#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
747#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
Paul Mackerras342d3db2011-12-12 12:38:05 +0000748#define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */
749#define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */
750#define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000751#define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */
Benjamin Herrenschmidt9b256712017-02-07 11:35:31 +1100752#define SRR1_WAKEMASK_P8 0x003c0000 /* reason for wakeup on POWER8 and 9 */
Nicholas Piggin1945bc42017-04-19 23:05:47 +1000753#define SRR1_WAKEMCE_RESVD 0x003c0000 /* Unused/reserved value used by MCE wakeup to indicate cause to idle wakeup handler */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000754#define SRR1_WAKESYSERR 0x00300000 /* System error */
755#define SRR1_WAKEEE 0x00200000 /* External interrupt */
Benjamin Herrenschmidt9b256712017-02-07 11:35:31 +1100756#define SRR1_WAKEHVI 0x00240000 /* Hypervisor Virtualization Interrupt (P9) */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000757#define SRR1_WAKEMT 0x00280000 /* mtctrl */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100758#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000759#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
Paul Mackerras755563b2015-03-19 19:29:01 +1100760#define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell on P8 */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000761#define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100762#define SRR1_WAKERESET 0x00100000 /* System reset */
Paul Mackerras755563b2015-03-19 19:29:01 +1100763#define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell on P8 */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100764#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */
Nicholas Piggin10d91612019-04-13 00:30:52 +1000765#define SRR1_WS_HVLOSS 0x00030000 /* HV resources not maintained */
766#define SRR1_WS_GPRLOSS 0x00020000 /* GPRs not maintained */
767#define SRR1_WS_NOLOSS 0x00010000 /* All resources maintained */
Michael Ellermand30a5a52017-08-08 16:39:25 +1000768#define SRR1_PROGTM 0x00200000 /* TM Bad Thing */
Alexander Graf25a8a022010-01-08 02:58:07 +0100769#define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */
Paul Mackerras28c483b2012-11-04 18:16:46 +0000770#define SRR1_PROGILL 0x00080000 /* Illegal instruction */
Alexander Graf25a8a022010-01-08 02:58:07 +0100771#define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */
772#define SRR1_PROGTRAP 0x00020000 /* Trap */
773#define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100774
Christophe Leroy0deae392018-12-10 11:41:29 +0000775#define SRR1_MCE_MCP 0x00080000 /* Machine check signal caused interrupt */
776
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200777#define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */
778#define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */
Michael Neulingb92a66a2012-09-10 00:35:26 +0000779#define HSRR1_DENORM 0x00100000 /* Denorm exception */
Paul Mackerras32eb1502018-10-08 16:30:56 +1100780#define HSRR1_HISI_WRITE 0x00010000 /* HISI bcs couldn't update mem */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000781
Olof Johanssonc388cfe2007-02-04 16:36:53 -0600782#define SPRN_TBCTL 0x35f /* PA6T Timebase control register */
783#define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */
784#define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */
785#define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */
786#define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */
787
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788#ifndef SPRN_SVR
789#define SPRN_SVR 0x11E /* System Version Register */
790#endif
791#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
792/* these bits were defined in inverted endian sense originally, ugh, confusing */
793#define THRM1_TIN (1 << 31)
794#define THRM1_TIV (1 << 30)
795#define THRM1_THRES(x) ((x&0x7f)<<23)
796#define THRM3_SITV(x) ((x&0x3fff)<<1)
797#define THRM1_TID (1<<2)
798#define THRM1_TIE (1<<1)
799#define THRM1_V (1<<0)
800#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
801#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
802#define THRM3_E (1<<0)
803#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
804#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
805#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
806#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
807#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
808#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
809#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
810#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
811#define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
812#define SPRN_XER 0x001 /* Fixed Point Exception Register */
813
Alexander Grafd6d549b2010-02-19 11:00:33 +0100814#define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */
815#define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */
816#define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */
817#define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */
818#define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */
819#define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */
820#define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */
821
Benjamin Herrenschmidt43501472005-11-07 14:27:33 +1100822#define SPRN_SCOMC 0x114 /* SCOM Access Control */
823#define SPRN_SCOMD 0x115 /* SCOM Access DATA */
824
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000825/* Performance monitor SPRs */
826#ifdef CONFIG_PPC64
827#define SPRN_MMCR0 795
828#define MMCR0_FC 0x80000000UL /* freeze counters */
829#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
830#define MMCR0_KERNEL_DISABLE MMCR0_FCS
831#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
832#define MMCR0_PROBLEM_DISABLE MMCR0_FCP
833#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
834#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
Paul Mackerras9bc01a92014-05-26 19:48:40 +1000835#define MMCR0_PMXE ASM_CONST(0x04000000) /* perf mon exception enable */
836#define MMCR0_FCECE ASM_CONST(0x02000000) /* freeze ctrs on enabled cond or event */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000837#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
Michael Ellerman76cb8a72014-03-14 16:00:34 +1100838#define MMCR0_BHRBA 0x00200000UL /* BHRB Access allowed in userspace */
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000839#define MMCR0_EBE 0x00100000UL /* Event based branch enable */
840#define MMCR0_PMCC 0x000c0000UL /* PMC control */
841#define MMCR0_PMCC_U6 0x00080000UL /* PMC1-6 are R/W by user (PR) */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000842#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
Paul Mackerras9bc01a92014-05-26 19:48:40 +1000843#define MMCR0_PMCjCE ASM_CONST(0x00004000) /* PMCj count enable*/
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000844#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
Paul Mackerras9bc01a92014-05-26 19:48:40 +1000845#define MMCR0_PMAO_SYNC ASM_CONST(0x00000800) /* PMU intr is synchronous */
846#define MMCR0_C56RUN ASM_CONST(0x00000100) /* PMC5/6 count when RUN=0 */
847/* performance monitor alert has occurred, set to 0 after handling exception */
848#define MMCR0_PMAO ASM_CONST(0x00000080)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000849#define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
Michael Ellerman7a7a41f2013-06-28 18:15:12 +1000850#define MMCR0_FC56 0x00000010UL /* freeze counters 5 and 6 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000851#define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
852#define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
853#define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
854#define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
855#define SPRN_MMCR1 798
Thomas Huth8dd75cc2016-05-12 13:29:11 +0200856#define SPRN_MMCR2 785
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200857#define SPRN_UMMCR2 769
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000858#define SPRN_MMCRA 0x312
Paul Mackerras0bbd0d42009-05-14 13:31:48 +1000859#define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */
Anton Blanchard81cd5ae2009-10-27 18:31:29 +0000860#define MMCRA_SDAR_DCACHE_MISS 0x40000000UL
861#define MMCRA_SDAR_ERAT_MISS 0x20000000UL
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000862#define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
863#define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
will schmidt078f1942007-06-27 02:12:33 +1000864#define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */
865#define MMCRA_SLOT_SHIFT 24
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000866#define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
Paul Mackerras0bbd0d42009-05-14 13:31:48 +1000867#define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */
Michael Neulinge78dbc82006-06-08 14:42:34 +1000868#define POWER6_MMCRA_SIHV 0x0000040000000000ULL
869#define POWER6_MMCRA_SIPR 0x0000020000000000ULL
870#define POWER6_MMCRA_THRM 0x00000020UL
871#define POWER6_MMCRA_OTHER 0x0000000EUL
sukadev@linux.vnet.ibm.come6878832012-09-18 20:56:11 +0000872
873#define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */
874#define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */
875
Michael Ellerman240686c2013-04-25 19:28:22 +0000876#define SPRN_MMCRH 316 /* Hypervisor monitor mode control register */
877#define SPRN_MMCRS 894 /* Supervisor monitor mode control register */
878#define SPRN_MMCRC 851 /* Core monitor mode control register */
Michael Ellerman93533742013-04-30 20:17:04 +0000879#define SPRN_EBBHR 804 /* Event based branch handler register */
880#define SPRN_EBBRR 805 /* Event based branch return register */
881#define SPRN_BESCR 806 /* Branch event status and control register */
Michael Ellermanc2e37a22014-03-14 16:00:29 +1100882#define BESCR_GE 0x8000000000000000ULL /* Global Enable */
Michael Neulingb005255e2014-01-08 21:25:21 +1100883#define SPRN_WORT 895 /* Workload optimization register - thread */
Shreyas B. Prabhu77b54e9f2014-12-10 00:26:53 +0530884#define SPRN_WORC 863 /* Workload optimization register - core */
Michael Ellerman240686c2013-04-25 19:28:22 +0000885
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000886#define SPRN_PMC1 787
887#define SPRN_PMC2 788
888#define SPRN_PMC3 789
889#define SPRN_PMC4 790
890#define SPRN_PMC5 791
891#define SPRN_PMC6 792
892#define SPRN_PMC7 793
893#define SPRN_PMC8 794
Michael Ellerman8f61aa32013-04-25 19:28:27 +0000894#define SPRN_SIER 784
895#define SIER_SIPR 0x2000000 /* Sampled MSR_PR */
896#define SIER_SIHV 0x1000000 /* Sampled MSR_HV */
897#define SIER_SIAR_VALID 0x0400000 /* SIAR contents valid */
898#define SIER_SDAR_VALID 0x0200000 /* SDAR contents valid */
Thomas Huthd23fac22016-05-12 13:26:44 +0200899#define SPRN_SIAR 796
900#define SPRN_SDAR 797
Michael Neulingb005255e2014-01-08 21:25:21 +1100901#define SPRN_TACR 888
902#define SPRN_TCSCR 889
903#define SPRN_CSIGR 890
904#define SPRN_SPMC1 892
905#define SPRN_SPMC2 893
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000906
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000907/* When EBB is enabled, some of MMCR0/MMCR2/SIER are user accessible */
908#define MMCR0_USER_MASK (MMCR0_FC | MMCR0_PMXE | MMCR0_PMAO)
909#define MMCR2_USER_MASK 0x4020100804020000UL /* (FC1P|FC2P|FC3P|FC4P|FC5P|FC6P) */
910#define SIER_USER_MASK 0x7fffffUL
911
Olof Johansson25fc5302007-04-18 16:38:21 +1000912#define SPRN_PA6T_MMCR0 795
913#define PA6T_MMCR0_EN0 0x0000000000000001UL
914#define PA6T_MMCR0_EN1 0x0000000000000002UL
915#define PA6T_MMCR0_EN2 0x0000000000000004UL
916#define PA6T_MMCR0_EN3 0x0000000000000008UL
917#define PA6T_MMCR0_EN4 0x0000000000000010UL
918#define PA6T_MMCR0_EN5 0x0000000000000020UL
919#define PA6T_MMCR0_SUPEN 0x0000000000000040UL
920#define PA6T_MMCR0_PREN 0x0000000000000080UL
921#define PA6T_MMCR0_HYPEN 0x0000000000000100UL
922#define PA6T_MMCR0_FCM0 0x0000000000000200UL
923#define PA6T_MMCR0_FCM1 0x0000000000000400UL
924#define PA6T_MMCR0_INTGEN 0x0000000000000800UL
925#define PA6T_MMCR0_INTEN0 0x0000000000001000UL
926#define PA6T_MMCR0_INTEN1 0x0000000000002000UL
927#define PA6T_MMCR0_INTEN2 0x0000000000004000UL
928#define PA6T_MMCR0_INTEN3 0x0000000000008000UL
929#define PA6T_MMCR0_INTEN4 0x0000000000010000UL
930#define PA6T_MMCR0_INTEN5 0x0000000000020000UL
931#define PA6T_MMCR0_DISCNT 0x0000000000040000UL
932#define PA6T_MMCR0_UOP 0x0000000000080000UL
933#define PA6T_MMCR0_TRG 0x0000000000100000UL
934#define PA6T_MMCR0_TRGEN 0x0000000000200000UL
935#define PA6T_MMCR0_TRGREG 0x0000000001600000UL
936#define PA6T_MMCR0_SIARLOG 0x0000000002000000UL
937#define PA6T_MMCR0_SDARLOG 0x0000000004000000UL
938#define PA6T_MMCR0_PROEN 0x0000000008000000UL
939#define PA6T_MMCR0_PROLOG 0x0000000010000000UL
940#define PA6T_MMCR0_DAMEN2 0x0000000020000000UL
941#define PA6T_MMCR0_DAMEN3 0x0000000040000000UL
942#define PA6T_MMCR0_DAMEN4 0x0000000080000000UL
943#define PA6T_MMCR0_DAMEN5 0x0000000100000000UL
944#define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL
945#define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL
946#define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL
947#define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL
948#define PA6T_MMCR0_HANDDIS 0x0000002000000000UL
949#define PA6T_MMCR0_PCTEN 0x0000004000000000UL
950#define PA6T_MMCR0_SOCEN 0x0000008000000000UL
951#define PA6T_MMCR0_SOCMOD 0x0000010000000000UL
952
953#define SPRN_PA6T_MMCR1 798
954#define PA6T_MMCR1_ES2 0x00000000000000ffUL
955#define PA6T_MMCR1_ES3 0x000000000000ff00UL
956#define PA6T_MMCR1_ES4 0x0000000000ff0000UL
957#define PA6T_MMCR1_ES5 0x00000000ff000000UL
958
Olof Johansson2e1957f2007-09-05 12:09:06 +1000959#define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */
960#define SPRN_PA6T_UPMC1 772 /* ... */
Olof Johansson25fc5302007-04-18 16:38:21 +1000961#define SPRN_PA6T_UPMC2 773
962#define SPRN_PA6T_UPMC3 774
963#define SPRN_PA6T_UPMC4 775
964#define SPRN_PA6T_UPMC5 776
Olof Johansson2e1957f2007-09-05 12:09:06 +1000965#define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */
966#define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */
967#define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */
968#define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */
969#define SPRN_PA6T_PMC0 787
970#define SPRN_PA6T_PMC1 788
971#define SPRN_PA6T_PMC2 789
972#define SPRN_PA6T_PMC3 790
973#define SPRN_PA6T_PMC4 791
974#define SPRN_PA6T_PMC5 792
975#define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */
976#define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */
977#define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */
978#define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */
979
980#define SPRN_PA6T_IER 981 /* Icache Error Register */
981#define SPRN_PA6T_DER 982 /* Dcache Error Register */
982#define SPRN_PA6T_BER 862 /* BIU Error Address Register */
983#define SPRN_PA6T_MER 849 /* MMU Error Register */
984
985#define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */
986#define SPRN_PA6T_IMA1 881 /* ... */
987#define SPRN_PA6T_IMA2 882
988#define SPRN_PA6T_IMA3 883
989#define SPRN_PA6T_IMA4 884
990#define SPRN_PA6T_IMA5 885
991#define SPRN_PA6T_IMA6 886
992#define SPRN_PA6T_IMA7 887
993#define SPRN_PA6T_IMA8 888
994#define SPRN_PA6T_IMA9 889
995#define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */
996#define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */
997#define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */
Geoff Levandcda563f2008-01-19 07:29:47 +1100998#define SPRN_BKMK 1020 /* Cell Bookmark Register */
Olof Johansson2e1957f2007-09-05 12:09:06 +1000999#define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */
1000
Olof Johansson6529c132007-01-28 21:25:57 -06001001
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001002#else /* 32-bit */
Andy Fleming555d97a2005-12-15 20:02:04 -06001003#define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */
1004#define MMCR0_FC 0x80000000UL /* freeze counters */
1005#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
1006#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
1007#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
1008#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
1009#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
1010#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
1011#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
1012#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
1013#define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/
1014#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
1015#define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */
1016#define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */
1017
1018#define SPRN_MMCR1 956
1019#define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */
1020#define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */
1021#define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */
1022#define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */
1023#define SPRN_MMCR2 944
1024#define SPRN_PMC1 953 /* Performance Counter Register 1 */
1025#define SPRN_PMC2 954 /* Performance Counter Register 2 */
1026#define SPRN_PMC3 957 /* Performance Counter Register 3 */
1027#define SPRN_PMC4 958 /* Performance Counter Register 4 */
1028#define SPRN_PMC5 945 /* Performance Counter Register 5 */
1029#define SPRN_PMC6 946 /* Performance Counter Register 6 */
1030
1031#define SPRN_SIAR 955 /* Sampled Instruction Address Register */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001032
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001033/* Bit definitions for MMCR0 and PMC1 / PMC2. */
1034#define MMCR0_PMC1_CYCLES (1 << 7)
1035#define MMCR0_PMC1_ICACHEMISS (5 << 7)
1036#define MMCR0_PMC1_DTLB (6 << 7)
1037#define MMCR0_PMC2_DCACHEMISS 0x6
1038#define MMCR0_PMC2_CYCLES 0x1
1039#define MMCR0_PMC2_ITLB 0x7
1040#define MMCR0_PMC2_LOADMISSTIME 0x5
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001041#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042
Anton Blanchard3a2c48c2006-06-10 20:18:39 +10001043/*
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001044 * SPRG usage:
1045 *
1046 * All 64-bit:
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001047 * - SPRG1 stores PACA pointer except 64-bit server in
1048 * HV mode in which case it is HSPRG0
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001049 *
1050 * 64-bit server:
Michael Neuling98ae22e2013-02-13 16:21:35 +00001051 * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4)
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +00001052 * - SPRG2 scratch for exception vectors
Anton Blanchard18ad51d2012-07-04 20:37:11 +00001053 * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible)
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001054 * - HSPRG0 stores PACA in HV mode
1055 * - HSPRG1 scratch for "HV" exceptions
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001056 *
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001057 * 64-bit embedded
1058 * - SPRG0 generic exception scratch
1059 * - SPRG2 TLB exception stack
Scott Wood9d378df2014-03-10 17:29:38 -05001060 * - SPRG3 critical exception scratch (user visible, sorry!)
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001061 * - SPRG4 unused (user visible)
1062 * - SPRG6 TLB miss scratch (user visible, sorry !)
Scott Wood9d378df2014-03-10 17:29:38 -05001063 * - SPRG7 CPU and NUMA node for VDSO getcpu (user visible)
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001064 * - SPRG8 machine check exception scratch
1065 * - SPRG9 debug exception scratch
1066 *
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001067 * All 32-bit:
Christophe Leroy4e67bfd2019-01-17 23:25:53 +11001068 * - SPRG3 current thread_struct physical addr pointer
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001069 * (virtual on BookE, physical on others)
1070 *
1071 * 32-bit classic:
1072 * - SPRG0 scratch for exception vectors
1073 * - SPRG1 scratch for exception vectors
1074 * - SPRG2 indicator that we are in RTAS
1075 * - SPRG4 (603 only) pseudo TLB LRU data
1076 *
1077 * 32-bit 40x:
1078 * - SPRG0 scratch for exception vectors
1079 * - SPRG1 scratch for exception vectors
1080 * - SPRG2 scratch for exception vectors
1081 * - SPRG4 scratch for exception vectors (not 403)
1082 * - SPRG5 scratch for exception vectors (not 403)
1083 * - SPRG6 scratch for exception vectors (not 403)
1084 * - SPRG7 scratch for exception vectors (not 403)
1085 *
1086 * 32-bit 440 and FSL BookE:
1087 * - SPRG0 scratch for exception vectors
1088 * - SPRG1 scratch for exception vectors (*)
1089 * - SPRG2 scratch for crit interrupts handler
1090 * - SPRG4 scratch for exception vectors
1091 * - SPRG5 scratch for exception vectors
1092 * - SPRG6 scratch for machine check handler
1093 * - SPRG7 scratch for exception vectors
1094 * - SPRG9 scratch for debug vectors (e500 only)
1095 *
1096 * Additionally, BookE separates "read" and "write"
1097 * of those registers. That allows to use the userspace
1098 * readable variant for reads, which can avoid a fault
1099 * with KVM type virtualization.
1100 *
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001101 * 32-bit 8xx:
1102 * - SPRG0 scratch for exception vectors
1103 * - SPRG1 scratch for exception vectors
LEROY Christopheae466bd2014-08-29 11:14:37 +02001104 * - SPRG2 scratch for exception vectors
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001105 *
1106 */
1107#ifdef CONFIG_PPC64
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +00001108#define SPRN_SPRG_PACA SPRN_SPRG1
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001109#else
1110#define SPRN_SPRG_THREAD SPRN_SPRG3
1111#endif
1112
1113#ifdef CONFIG_PPC_BOOK3S_64
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +00001114#define SPRN_SPRG_SCRATCH0 SPRN_SPRG2
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001115#define SPRN_SPRG_HPACA SPRN_HSPRG0
1116#define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1
Scott Wood9d378df2014-03-10 17:29:38 -05001117#define SPRN_SPRG_VDSO_READ SPRN_USPRG3
1118#define SPRN_SPRG_VDSO_WRITE SPRN_SPRG3
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001119
1120#define GET_PACA(rX) \
1121 BEGIN_FTR_SECTION_NESTED(66); \
1122 mfspr rX,SPRN_SPRG_PACA; \
1123 FTR_SECTION_ELSE_NESTED(66); \
1124 mfspr rX,SPRN_SPRG_HPACA; \
Paul Mackerras969391c2011-06-29 00:26:11 +00001125 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001126
1127#define SET_PACA(rX) \
1128 BEGIN_FTR_SECTION_NESTED(66); \
1129 mtspr SPRN_SPRG_PACA,rX; \
1130 FTR_SECTION_ELSE_NESTED(66); \
1131 mtspr SPRN_SPRG_HPACA,rX; \
Paul Mackerras969391c2011-06-29 00:26:11 +00001132 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
Paul Mackerras673b1892011-04-05 13:59:58 +10001133
1134#define GET_SCRATCH0(rX) \
1135 BEGIN_FTR_SECTION_NESTED(66); \
1136 mfspr rX,SPRN_SPRG_SCRATCH0; \
1137 FTR_SECTION_ELSE_NESTED(66); \
1138 mfspr rX,SPRN_SPRG_HSCRATCH0; \
Paul Mackerras969391c2011-06-29 00:26:11 +00001139 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
Paul Mackerras673b1892011-04-05 13:59:58 +10001140
1141#define SET_SCRATCH0(rX) \
1142 BEGIN_FTR_SECTION_NESTED(66); \
1143 mtspr SPRN_SPRG_SCRATCH0,rX; \
1144 FTR_SECTION_ELSE_NESTED(66); \
1145 mtspr SPRN_SPRG_HSCRATCH0,rX; \
Paul Mackerras969391c2011-06-29 00:26:11 +00001146 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
Paul Mackerras593adf32011-05-11 00:39:50 +00001147
1148#else /* CONFIG_PPC_BOOK3S_64 */
1149#define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0
1150#define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX
1151
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001152#endif
1153
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001154#ifdef CONFIG_PPC_BOOK3E_64
1155#define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8
Mihai Caraman8b64a9d2012-08-06 03:27:07 +00001156#define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001157#define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9
1158#define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2
1159#define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6
1160#define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0
Mihai Caraman5473eb12012-08-06 03:27:04 +00001161#define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH
Scott Wood9d378df2014-03-10 17:29:38 -05001162#define SPRN_SPRG_VDSO_READ SPRN_USPRG7
1163#define SPRN_SPRG_VDSO_WRITE SPRN_SPRG7
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001164
1165#define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX
1166#define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA
1167
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +00001168#endif
1169
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001170#ifdef CONFIG_PPC_BOOK3S_32
1171#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1172#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
Christophe Leroy93c4a162019-02-21 10:37:55 +00001173#define SPRN_SPRG_PGDIR SPRN_SPRG2
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001174#define SPRN_SPRG_603_LRU SPRN_SPRG4
1175#endif
1176
1177#ifdef CONFIG_40x
1178#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1179#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
1180#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
1181#define SPRN_SPRG_SCRATCH3 SPRN_SPRG4
1182#define SPRN_SPRG_SCRATCH4 SPRN_SPRG5
1183#define SPRN_SPRG_SCRATCH5 SPRN_SPRG6
1184#define SPRN_SPRG_SCRATCH6 SPRN_SPRG7
1185#endif
1186
1187#ifdef CONFIG_BOOKE
1188#define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0
1189#define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0
1190#define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1
1191#define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1
1192#define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2
1193#define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2
1194#define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R
1195#define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W
1196#define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R
1197#define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W
Ashish Kalra1325a682011-04-22 16:48:27 -05001198#define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1
1199#define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001200#define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R
1201#define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W
1202#ifdef CONFIG_E200
1203#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R
1204#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W
1205#else
1206#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9
1207#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9
1208#endif
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001209#endif
1210
Christophe Leroy968159c2017-08-08 13:58:54 +02001211#ifdef CONFIG_PPC_8xx
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001212#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1213#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
LEROY Christopheae466bd2014-08-29 11:14:37 +02001214#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001215#endif
1216
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +11001217
1218
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001219/*
Anton Blanchard3a2c48c2006-06-10 20:18:39 +10001220 * An mtfsf instruction with the L bit set. On CPUs that support this a
Anton Blanchard52aed7c2006-10-06 02:54:07 +10001221 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored.
Anton Blanchard3a2c48c2006-06-10 20:18:39 +10001222 *
1223 * Until binutils gets the new form of mtfsf, hardwire the instruction.
1224 */
1225#ifdef CONFIG_PPC64
1226#define MTFSF_L(REG) \
1227 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25))
1228#else
1229#define MTFSF_L(REG) mtfsf 0xff, (REG)
1230#endif
1231
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001232/* Processor Version Register (PVR) field extraction */
1233
1234#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
1235#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
1236
Michael Ellermand3dbeef2012-08-19 21:44:01 +00001237#define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr))
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001238
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001239/*
1240 * IBM has further subdivided the standard PowerPC 16-bit version and
1241 * revision subfields of the PVR for the PowerPC 403s into the following:
1242 */
1243
1244#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
1245#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
1246#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
1247#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
1248#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
1249#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
1250
1251/* Processor Version Numbers */
1252
1253#define PVR_403GA 0x00200000
1254#define PVR_403GB 0x00200100
1255#define PVR_403GC 0x00200200
1256#define PVR_403GCX 0x00201400
1257#define PVR_405GP 0x40110000
Dave Kleikampe7f75ad2010-03-05 10:43:12 +00001258#define PVR_476 0x11a52000
Tony Breedsdf777bd2011-11-30 21:39:23 +00001259#define PVR_476FPE 0x7ff50000
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260#define PVR_STB03XXX 0x40310000
1261#define PVR_NP405H 0x41410000
1262#define PVR_NP405L 0x41610000
1263#define PVR_601 0x00010000
1264#define PVR_602 0x00050000
1265#define PVR_603 0x00030000
1266#define PVR_603e 0x00060000
1267#define PVR_603ev 0x00070000
1268#define PVR_603r 0x00071000
1269#define PVR_604 0x00040000
1270#define PVR_604e 0x00090000
1271#define PVR_604r 0x000A0000
1272#define PVR_620 0x00140000
1273#define PVR_740 0x00080000
1274#define PVR_750 PVR_740
1275#define PVR_740P 0x10080000
1276#define PVR_750P PVR_740P
1277#define PVR_7400 0x000C0000
1278#define PVR_7410 0x800C0000
1279#define PVR_7450 0x80000000
1280#define PVR_8540 0x80200000
1281#define PVR_8560 0x80200000
Liu Yuac6f1202011-01-25 14:02:13 +08001282#define PVR_VER_E500V1 0x8020
1283#define PVR_VER_E500V2 0x8021
Wang Dongshengb0b7dcb2014-03-07 12:57:57 +08001284#define PVR_VER_E500MC 0x8023
1285#define PVR_VER_E5500 0x8024
Wang Dongsheng71a6fa12013-12-17 16:16:59 +08001286#define PVR_VER_E6500 0x8040
1287
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001288/*
1289 * For the 8xx processors, all of them report the same PVR family for
1290 * the PowerPC core. The various versions of these processors must be
1291 * differentiated by the version number in the Communication Processor
1292 * Module (CPM).
1293 */
Christophe Leroy3ee87672017-08-08 13:58:58 +02001294#define PVR_8xx 0x00500000
1295
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001296#define PVR_8240 0x00810100
1297#define PVR_8245 0x80811014
1298#define PVR_8260 PVR_8240
1299
Torez Smithb4e8c8d2010-03-05 10:45:54 +00001300/* 476 Simulator seems to currently have the PVR of the 602... */
1301#define PVR_476_ISS 0x00052000
1302
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001303/* 64-bit processors */
Michael Ellermand3dbeef2012-08-19 21:44:01 +00001304#define PVR_NORTHSTAR 0x0033
1305#define PVR_PULSAR 0x0034
1306#define PVR_POWER4 0x0035
1307#define PVR_ICESTAR 0x0036
1308#define PVR_SSTAR 0x0037
1309#define PVR_POWER4p 0x0038
1310#define PVR_970 0x0039
1311#define PVR_POWER5 0x003A
1312#define PVR_POWER5p 0x003B
1313#define PVR_970FX 0x003C
1314#define PVR_POWER6 0x003E
1315#define PVR_POWER7 0x003F
1316#define PVR_630 0x0040
1317#define PVR_630p 0x0041
1318#define PVR_970MP 0x0044
1319#define PVR_970GX 0x0045
sukadev@linux.vnet.ibm.com22d8ce82012-07-16 11:22:02 +00001320#define PVR_POWER7p 0x004A
Michael Neuling33959f82013-07-18 11:31:51 +10001321#define PVR_POWER8E 0x004B
Philippe Bergheaud86c9ffc2016-03-31 11:19:27 +02001322#define PVR_POWER8NVL 0x004C
Michael Neuling33959f82013-07-18 11:31:51 +10001323#define PVR_POWER8 0x004D
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001324#define PVR_POWER9 0x004E
Michael Ellermand3dbeef2012-08-19 21:44:01 +00001325#define PVR_BE 0x0070
1326#define PVR_PA6T 0x0090
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001327
Paul Mackerras388cc6e2013-09-21 14:35:02 +10001328/* "Logical" PVR values defined in PAPR, representing architecture levels */
1329#define PVR_ARCH_204 0x0f000001
1330#define PVR_ARCH_205 0x0f000002
1331#define PVR_ARCH_206 0x0f000003
1332#define PVR_ARCH_206p 0x0f100003
1333#define PVR_ARCH_207 0x0f000004
Suraj Jitindar Singh9dd17e82016-11-21 16:02:35 +11001334#define PVR_ARCH_300 0x0f000005
Paul Mackerras388cc6e2013-09-21 14:35:02 +10001335
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336/* Macros for setting and retrieving special purpose registers */
1337#ifndef __ASSEMBLY__
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001338#define mfmsr() ({unsigned long rval; \
Tiejun Chenb416c9a2012-07-11 14:22:46 +10001339 asm volatile("mfmsr %0" : "=r" (rval) : \
1340 : "memory"); rval;})
Benjamin Herrenschmidt0866eb92010-07-09 15:21:41 +10001341#ifdef CONFIG_PPC_BOOK3S_64
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001342#define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
Paul Mackerras4c75f842009-06-12 02:00:50 +00001343 : : "r" (v) : "memory")
Anton Blanchard1c539732015-07-07 13:56:59 +10001344#define mtmsr(v) __mtmsrd((v), 0)
Anton Blanchard611b0e52015-10-29 11:43:59 +11001345#define __MTMSR "mtmsrd"
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001346#else
Scott Wood326ed6a2011-07-25 11:02:11 +00001347#define mtmsr(v) asm volatile("mtmsr %0" : \
1348 : "r" ((unsigned long)(v)) \
1349 : "memory")
Anton Blanchard611b0e52015-10-29 11:43:59 +11001350#define __MTMSR "mtmsr"
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001351#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352
Anton Blanchard611b0e52015-10-29 11:43:59 +11001353static inline void mtmsr_isync(unsigned long val)
1354{
1355 asm volatile(__MTMSR " %0; " ASM_FTR_IFCLR("isync", "nop", %1) : :
1356 "r" (val), "i" (CPU_FTR_ARCH_206) : "memory");
1357}
1358
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001359#define mfspr(rn) ({unsigned long rval; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001360 asm volatile("mfspr %0," __stringify(rn) \
1361 : "=r" (rval)); rval;})
Christophe Leroy1458dd92016-02-09 17:08:14 +01001362#ifndef mtspr
Scott Wood326ed6a2011-07-25 11:02:11 +00001363#define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \
1364 : "r" ((unsigned long)(v)) \
Benjamin Herrenschmidt2fae0a52009-06-14 16:16:10 +00001365 : "memory")
Christophe Leroy1458dd92016-02-09 17:08:14 +01001366#endif
Christophe Leroy834e5a62016-08-23 15:58:56 +02001367#define wrtspr(rn) asm volatile("mtspr " __stringify(rn) ",0" : \
1368 : : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001369
Cyril Bur3cee0702016-09-23 16:18:10 +10001370extern unsigned long msr_check_and_set(unsigned long bits);
Anton Blanchard3eb5d582015-10-29 11:44:06 +11001371extern bool strict_msr_control;
1372extern void __msr_check_and_clear(unsigned long bits);
1373static inline void msr_check_and_clear(unsigned long bits)
1374{
1375 if (strict_msr_control)
1376 __msr_check_and_clear(bits);
1377}
1378
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001379#ifdef __powerpc64__
Scott Woodd52459c2013-07-23 20:21:11 -05001380#if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001381#define mftb() ({unsigned long rval; \
1382 asm volatile( \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001383 "90: mfspr %0, %2;\n" \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001384 "97: cmpwi %0,0;\n" \
1385 " beq- 90b;\n" \
1386 "99:\n" \
1387 ".section __ftr_fixup,\"a\"\n" \
1388 ".align 3\n" \
1389 "98:\n" \
Tobin C. Hardingeb039162017-03-09 16:42:12 +11001390 " .8byte %1\n" \
1391 " .8byte %1\n" \
1392 " .8byte 97b-98b\n" \
1393 " .8byte 99b-98b\n" \
1394 " .8byte 0\n" \
1395 " .8byte 0\n" \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001396 ".previous" \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001397 : "=r" (rval) \
Oliver O'Halloran2400fd82017-07-06 18:46:43 +10001398 : "i" (CPU_FTR_CELL_TB_BUG), "i" (SPRN_TBRL) : "cr0"); \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001399 rval;})
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001400#else
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001401#define mftb() ({unsigned long rval; \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001402 asm volatile("mfspr %0, %1" : \
1403 "=r" (rval) : "i" (SPRN_TBRL)); rval;})
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001404#endif /* !CONFIG_PPC_CELL */
1405
1406#else /* __powerpc64__ */
1407
Christophe Leroy968159c2017-08-08 13:58:54 +02001408#if defined(CONFIG_PPC_8xx)
LEROY Christopheae2163b2013-11-22 17:57:31 +01001409#define mftbl() ({unsigned long rval; \
1410 asm volatile("mftbl %0" : "=r" (rval)); rval;})
1411#define mftbu() ({unsigned long rval; \
1412 asm volatile("mftbu %0" : "=r" (rval)); rval;})
1413#else
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001414#define mftbl() ({unsigned long rval; \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001415 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1416 "i" (SPRN_TBRL)); rval;})
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001417#define mftbu() ({unsigned long rval; \
Scott Woodbeb2dc02013-08-20 19:33:12 -05001418 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1419 "i" (SPRN_TBRU)); rval;})
LEROY Christopheae2163b2013-11-22 17:57:31 +01001420#endif
Christophe Leroyc223c902016-05-17 08:33:46 +02001421#define mftb() mftbl()
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001422#endif /* !__powerpc64__ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001423
1424#define mttbl(v) asm volatile("mttbl %0":: "r"(v))
1425#define mttbu(v) asm volatile("mttbu %0":: "r"(v))
1426
1427#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001428#define mfsrin(v) ({unsigned int rval; \
1429 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
1430 rval;})
Christophe Leroy02d5d132019-02-21 19:08:44 +00001431
1432static inline void mtsrin(u32 val, u32 idx)
1433{
1434 asm volatile("mtsrin %0, %1" : : "r" (val), "r" (idx));
1435}
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001436#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437
1438#define proc_trap() asm volatile("trap")
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001439
Anton Blanchardacf620e2014-10-13 19:41:39 +11001440extern unsigned long current_stack_pointer(void);
Benjamin Herrenschmidt43501472005-11-07 14:27:33 +11001441
1442extern unsigned long scom970_read(unsigned int address);
1443extern void scom970_write(unsigned int address, unsigned long value);
1444
Anton Vorontsov322b4392008-12-17 10:08:55 +00001445struct pt_regs;
1446
1447extern void ppc_save_regs(struct pt_regs *regs);
1448
Gautham R. Shenoye63dbd12015-08-05 12:38:31 +05301449static inline void update_power8_hid0(unsigned long hid0)
1450{
1451 /*
1452 * The HID0 update on Power8 should at the very least be
1453 * preceded by a a SYNC instruction followed by an ISYNC
1454 * instruction
1455 */
1456 asm volatile("sync; mtspr %0,%1; isync":: "i"(SPRN_HID0), "r"(hid0));
1457}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458#endif /* __ASSEMBLY__ */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459#endif /* __KERNEL__ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001460#endif /* _ASM_POWERPC_REG_H */