blob: 81dcf5f1138e781b80156d145bf4cd6e94fe0159 [file] [log] [blame]
Thomas Gleixner97fb5e82019-05-29 07:17:58 -07001/* SPDX-License-Identifier: GPL-2.0-only */
jilai wang9626b692015-04-10 16:15:59 -04002/* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
Kumar Galab6a1dfb2015-03-11 16:28:10 -05003 */
4#ifndef __QCOM_SCM_INT_H
5#define __QCOM_SCM_INT_H
6
7#define QCOM_SCM_SVC_BOOT 0x1
8#define QCOM_SCM_BOOT_ADDR 0x1
Bjorn Andersson8c1b7dc2017-08-14 15:46:18 -07009#define QCOM_SCM_SET_DLOAD_MODE 0x10
Kumar Galab6a1dfb2015-03-11 16:28:10 -050010#define QCOM_SCM_BOOT_ADDR_MC 0x11
Andy Grossa811b422017-01-16 23:24:15 -060011#define QCOM_SCM_SET_REMOTE_STATE 0xa
12extern int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id);
Bjorn Andersson8c1b7dc2017-08-14 15:46:18 -070013extern int __qcom_scm_set_dload_mode(struct device *dev, bool enable);
Kumar Galab6a1dfb2015-03-11 16:28:10 -050014
15#define QCOM_SCM_FLAG_HLOS 0x01
16#define QCOM_SCM_FLAG_COLDBOOT_MC 0x02
17#define QCOM_SCM_FLAG_WARMBOOT_MC 0x04
Andy Gross16e59462016-06-03 18:25:25 -050018extern int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
19 const cpumask_t *cpus);
Kumar Galab6a1dfb2015-03-11 16:28:10 -050020extern int __qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
21
22#define QCOM_SCM_CMD_TERMINATE_PC 0x2
23#define QCOM_SCM_FLUSH_FLAG_MASK 0x3
24#define QCOM_SCM_CMD_CORE_HOTPLUGGED 0x10
25extern void __qcom_scm_cpu_power_down(u32 flags);
26
Bjorn Andersson4e659db2017-08-14 15:46:17 -070027#define QCOM_SCM_SVC_IO 0x5
28#define QCOM_SCM_IO_READ 0x1
29#define QCOM_SCM_IO_WRITE 0x2
30extern int __qcom_scm_io_readl(struct device *dev, phys_addr_t addr, unsigned int *val);
31extern int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val);
32
jilai wang9626b692015-04-10 16:15:59 -040033#define QCOM_SCM_SVC_INFO 0x6
34#define QCOM_IS_CALL_AVAIL_CMD 0x1
Andy Gross16e59462016-06-03 18:25:25 -050035extern int __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
36 u32 cmd_id);
jilai wang9626b692015-04-10 16:15:59 -040037
38#define QCOM_SCM_SVC_HDCP 0x11
39#define QCOM_SCM_CMD_HDCP 0x01
Andy Gross16e59462016-06-03 18:25:25 -050040extern int __qcom_scm_hdcp_req(struct device *dev,
41 struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp);
jilai wang9626b692015-04-10 16:15:59 -040042
Kumar Gala6b1751a2016-06-03 18:25:26 -050043extern void __qcom_scm_init(void);
44
Rob Clarkb0a16142019-08-23 05:16:33 -070045#define QCOM_SCM_OCMEM_SVC 0xf
46#define QCOM_SCM_OCMEM_LOCK_CMD 0x1
47#define QCOM_SCM_OCMEM_UNLOCK_CMD 0x2
48
49extern int __qcom_scm_ocmem_lock(struct device *dev, u32 id, u32 offset,
50 u32 size, u32 mode);
51extern int __qcom_scm_ocmem_unlock(struct device *dev, u32 id, u32 offset,
52 u32 size);
53
Bjorn Anderssonf01e90f2015-09-23 12:56:12 -070054#define QCOM_SCM_SVC_PIL 0x2
55#define QCOM_SCM_PAS_INIT_IMAGE_CMD 0x1
56#define QCOM_SCM_PAS_MEM_SETUP_CMD 0x2
57#define QCOM_SCM_PAS_AUTH_AND_RESET_CMD 0x5
58#define QCOM_SCM_PAS_SHUTDOWN_CMD 0x6
59#define QCOM_SCM_PAS_IS_SUPPORTED_CMD 0x7
Bjorn Anderssondd4fe5b2016-06-17 10:40:43 -070060#define QCOM_SCM_PAS_MSS_RESET 0xa
Bjorn Anderssonf01e90f2015-09-23 12:56:12 -070061extern bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral);
62extern int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
63 dma_addr_t metadata_phys);
64extern int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
65 phys_addr_t addr, phys_addr_t size);
66extern int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral);
67extern int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral);
Bjorn Anderssondd4fe5b2016-06-17 10:40:43 -070068extern int __qcom_scm_pas_mss_reset(struct device *dev, bool reset);
Bjorn Anderssonf01e90f2015-09-23 12:56:12 -070069
Kumar Galab6a1dfb2015-03-11 16:28:10 -050070/* common error codes */
Kumar Gala6b1751a2016-06-03 18:25:26 -050071#define QCOM_SCM_V2_EBUSY -12
Kumar Galab6a1dfb2015-03-11 16:28:10 -050072#define QCOM_SCM_ENOMEM -5
73#define QCOM_SCM_EOPNOTSUPP -4
74#define QCOM_SCM_EINVAL_ADDR -3
75#define QCOM_SCM_EINVAL_ARG -2
76#define QCOM_SCM_ERROR -1
77#define QCOM_SCM_INTERRUPTED 1
78
Andy Gross11bdcee2016-06-03 18:25:24 -050079static inline int qcom_scm_remap_error(int err)
80{
81 switch (err) {
82 case QCOM_SCM_ERROR:
83 return -EIO;
84 case QCOM_SCM_EINVAL_ADDR:
85 case QCOM_SCM_EINVAL_ARG:
86 return -EINVAL;
87 case QCOM_SCM_EOPNOTSUPP:
88 return -EOPNOTSUPP;
89 case QCOM_SCM_ENOMEM:
90 return -ENOMEM;
Kumar Gala6b1751a2016-06-03 18:25:26 -050091 case QCOM_SCM_V2_EBUSY:
92 return -EBUSY;
Andy Gross11bdcee2016-06-03 18:25:24 -050093 }
94 return -EINVAL;
95}
96
Rob Clarka2c680c2017-03-14 11:18:03 -040097#define QCOM_SCM_SVC_MP 0xc
98#define QCOM_SCM_RESTORE_SEC_CFG 2
99extern int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id,
100 u32 spare);
Stanimir Varbanovb182cc42017-03-14 11:18:04 -0400101#define QCOM_SCM_IOMMU_SECURE_PTBL_SIZE 3
102#define QCOM_SCM_IOMMU_SECURE_PTBL_INIT 4
Vivek Gautam5eb0e0e2019-09-20 13:34:28 +0530103#define QCOM_SCM_SVC_SMMU_PROGRAM 0x15
104#define QCOM_SCM_CONFIG_ERRATA1 0x3
105#define QCOM_SCM_CONFIG_ERRATA1_CLIENT_ALL 0x2
Stanimir Varbanovb182cc42017-03-14 11:18:04 -0400106extern int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
107 size_t *size);
108extern int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr,
109 u32 size, u32 spare);
Vivek Gautam5eb0e0e2019-09-20 13:34:28 +0530110extern int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev,
111 bool enable);
Avaneesh Kumar Dwivedid82bd352017-10-24 21:22:24 +0530112#define QCOM_MEM_PROT_ASSIGN_ID 0x16
113extern int __qcom_scm_assign_mem(struct device *dev,
114 phys_addr_t mem_region, size_t mem_sz,
115 phys_addr_t src, size_t src_sz,
116 phys_addr_t dest, size_t dest_sz);
Rob Clarka2c680c2017-03-14 11:18:03 -0400117
Kumar Galab6a1dfb2015-03-11 16:28:10 -0500118#endif