blob: 5ff3669c2b6084d63c247fb654da7dfee0624e3b [file] [log] [blame]
Thomas Gleixner6e7c1092019-05-20 09:18:57 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Clemens Ladisch3c57e892009-12-16 21:38:25 +01002/*
Guenter Roeckd547552a12019-12-24 07:20:55 -08003 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h/17h
4 * processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01005 *
6 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
Guenter Roeckd547552a12019-12-24 07:20:55 -08007 * Copyright (c) 2020 Guenter Roeck <linux@roeck-us.net>
Guenter Roeckc7579382020-01-14 17:40:12 -08008 *
9 * Implementation notes:
Guenter Roeckfd8bdb22020-01-22 18:41:18 -080010 * - CCD register address information as well as the calculation to
Guenter Roeckc7579382020-01-14 17:40:12 -080011 * convert raw register values is from https://github.com/ocerman/zenpower.
12 * The information is not confirmed from chip datasheets, but experiments
13 * suggest that it provides reasonable temperature values.
Clemens Ladisch3c57e892009-12-16 21:38:25 +010014 */
15
Guenter Roecka6d210d2018-04-29 08:39:24 -070016#include <linux/bitops.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010017#include <linux/err.h>
18#include <linux/hwmon.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010019#include <linux/init.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000022#include <linux/pci_ids.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070023#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010024#include <asm/processor.h>
25
Andre Przywara9e581312011-05-25 20:43:31 +020026MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010027MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
28MODULE_LICENSE("GPL");
29
30static bool force;
31module_param(force, bool, 0444);
32MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
33
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050034/* Provide lock for writing to NB_SMU_IND_ADDR */
35static DEFINE_MUTEX(nb_smu_ind_mutex);
36
Guenter Roeckccaf63b2018-04-29 09:16:45 -070037#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
38#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
39#endif
40
Clemens Ladischc5114a12010-01-10 20:52:34 +010041/* CPUID function 0x80000001, ebx */
Guenter Roecka6d210d2018-04-29 08:39:24 -070042#define CPUID_PKGTYPE_MASK GENMASK(31, 28)
Clemens Ladischc5114a12010-01-10 20:52:34 +010043#define CPUID_PKGTYPE_F 0x00000000
44#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
45
46/* DRAM controller (PCI function 2) */
47#define REG_DCT0_CONFIG_HIGH 0x094
Guenter Roecka6d210d2018-04-29 08:39:24 -070048#define DDR3_MODE BIT(8)
Clemens Ladischc5114a12010-01-10 20:52:34 +010049
50/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010051#define REG_HARDWARE_THERMAL_CONTROL 0x64
Guenter Roecka6d210d2018-04-29 08:39:24 -070052#define HTC_ENABLE BIT(0)
Clemens Ladisch3c57e892009-12-16 21:38:25 +010053
54#define REG_REPORTED_TEMPERATURE 0xa4
55
56#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
Guenter Roecka6d210d2018-04-29 08:39:24 -070057#define NB_CAP_HTC BIT(10)
Clemens Ladisch3c57e892009-12-16 21:38:25 +010058
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050059/*
Guenter Roeck40626a12018-04-29 08:08:24 -070060 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
61 * and REG_REPORTED_TEMPERATURE have been moved to
62 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
63 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050064 */
Guenter Roeck40626a12018-04-29 08:08:24 -070065#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050066#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050067
Wei Huang17822412020-08-27 00:42:41 -050068/* Common for Zen CPU families (Family 17h and 18h) */
69#define ZEN_REPORTED_TEMP_CTRL_OFFSET 0x00059800
Guenter Roeckfd8bdb22020-01-22 18:41:18 -080070
Wei Huang17822412020-08-27 00:42:41 -050071#define ZEN_CCD_TEMP(x) (0x00059954 + ((x) * 4))
72#define ZEN_CCD_TEMP_VALID BIT(11)
73#define ZEN_CCD_TEMP_MASK GENMASK(10, 0)
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070074
Wei Huang17822412020-08-27 00:42:41 -050075#define ZEN_CUR_TEMP_SHIFT 21
76#define ZEN_CUR_TEMP_RANGE_SEL_MASK BIT(19)
Guenter Roeckb00647c2020-01-14 17:54:05 -080077
Wei Huang17822412020-08-27 00:42:41 -050078#define ZEN_SVI_BASE 0x0005A000
Guenter Roecka6d210d2018-04-29 08:39:24 -070079
Wei Huang17822412020-08-27 00:42:41 -050080/* F17h thermal registers through SMN */
81#define F17H_M01H_SVI_TEL_PLANE0 (ZEN_SVI_BASE + 0xc)
82#define F17H_M01H_SVI_TEL_PLANE1 (ZEN_SVI_BASE + 0x10)
Wei Huangd6144a42020-08-27 00:42:42 -050083#define F17H_M31H_SVI_TEL_PLANE0 (ZEN_SVI_BASE + 0x14)
84#define F17H_M31H_SVI_TEL_PLANE1 (ZEN_SVI_BASE + 0x10)
Wei Huang17822412020-08-27 00:42:41 -050085
Wei Huangd6144a42020-08-27 00:42:42 -050086#define F17H_M01H_CFACTOR_ICORE 1000000 /* 1A / LSB */
87#define F17H_M01H_CFACTOR_ISOC 250000 /* 0.25A / LSB */
88#define F17H_M31H_CFACTOR_ICORE 1000000 /* 1A / LSB */
89#define F17H_M31H_CFACTOR_ISOC 310000 /* 0.31A / LSB */
Guenter Roeckb00647c2020-01-14 17:54:05 -080090
Wei Huang55163a12020-09-14 15:07:15 -050091/* F19h thermal registers through SMN */
92#define F19H_M01_SVI_TEL_PLANE0 (ZEN_SVI_BASE + 0x14)
93#define F19H_M01_SVI_TEL_PLANE1 (ZEN_SVI_BASE + 0x10)
94
95#define F19H_M01H_CFACTOR_ICORE 1000000 /* 1A / LSB */
96#define F19H_M01H_CFACTOR_ISOC 310000 /* 0.31A / LSB */
97
Guenter Roeck68546ab2017-09-04 18:33:53 -070098struct k10temp_data {
99 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -0700100 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700101 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -0700102 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -0700103 u32 temp_adjust_mask;
Guenter Roeck60465242020-01-23 08:58:22 -0800104 u32 show_temp;
Guenter Roeck60465242020-01-23 08:58:22 -0800105 bool is_zen;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700106};
107
Guenter Roeck60465242020-01-23 08:58:22 -0800108#define TCTL_BIT 0
109#define TDIE_BIT 1
110#define TCCD_BIT(x) ((x) + 2)
111
112#define HAVE_TEMP(d, channel) ((d)->show_temp & BIT(channel))
113#define HAVE_TDIE(d) HAVE_TEMP(d, TDIE_BIT)
114
Guenter Roeck1b50b772017-09-04 18:33:53 -0700115struct tctl_offset {
116 u8 model;
117 char const *id;
118 int offset;
119};
120
121static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -0800122 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -0700123 { 0x17, "AMD Ryzen 7 1700X", 20000 },
124 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -0700125 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeckcd6a2062018-08-09 11:50:46 -0700126 { 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
127 { 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
Guenter Roeck68546ab2017-09-04 18:33:53 -0700128};
129
Guenter Roeck40626a12018-04-29 08:08:24 -0700130static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
131{
132 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
133}
134
Guenter Roeck68546ab2017-09-04 18:33:53 -0700135static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
136{
137 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
138}
139
140static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
141 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500142{
143 mutex_lock(&nb_smu_ind_mutex);
144 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700145 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500146 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700147 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500148 mutex_unlock(&nb_smu_ind_mutex);
149}
150
Guenter Roeck40626a12018-04-29 08:08:24 -0700151static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
152{
153 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
154 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
155}
156
Guenter Roeck68546ab2017-09-04 18:33:53 -0700157static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
158{
159 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
160 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
161}
162
Wei Huang17822412020-08-27 00:42:41 -0500163static void read_tempreg_nb_zen(struct pci_dev *pdev, u32 *regval)
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700164{
Guenter Roeck3b031622018-05-04 13:01:33 -0700165 amd_smn_read(amd_pci_dev_to_node_id(pdev),
Wei Huang17822412020-08-27 00:42:41 -0500166 ZEN_REPORTED_TEMP_CTRL_OFFSET, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700167}
168
Guenter Roeckd547552a12019-12-24 07:20:55 -0800169static long get_raw_temp(struct k10temp_data *data)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100170{
Guenter Roeckf934c052018-04-26 12:22:29 -0700171 u32 regval;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800172 long temp;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100173
Guenter Roeck68546ab2017-09-04 18:33:53 -0700174 data->read_tempreg(data->pdev, &regval);
Wei Huang17822412020-08-27 00:42:41 -0500175 temp = (regval >> ZEN_CUR_TEMP_SHIFT) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700176 if (regval & data->temp_adjust_mask)
177 temp -= 49000;
Guenter Roeckf934c052018-04-26 12:22:29 -0700178 return temp;
179}
180
Jason Yan0e786f32020-04-09 16:45:02 +0800181static const char *k10temp_temp_label[] = {
Guenter Roeckd547552a12019-12-24 07:20:55 -0800182 "Tctl",
Guenter Roeckb02c6852020-01-23 07:57:09 -0800183 "Tdie",
Guenter Roeckc7579382020-01-14 17:40:12 -0800184 "Tccd1",
185 "Tccd2",
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800186 "Tccd3",
187 "Tccd4",
188 "Tccd5",
189 "Tccd6",
190 "Tccd7",
191 "Tccd8",
Guenter Roeckd547552a12019-12-24 07:20:55 -0800192};
193
194static int k10temp_read_labels(struct device *dev,
195 enum hwmon_sensor_types type,
196 u32 attr, int channel, const char **str)
197{
Guenter Roeckb00647c2020-01-14 17:54:05 -0800198 switch (type) {
199 case hwmon_temp:
200 *str = k10temp_temp_label[channel];
201 break;
Guenter Roeckb00647c2020-01-14 17:54:05 -0800202 default:
203 return -EOPNOTSUPP;
204 }
205 return 0;
206}
207
208static int k10temp_read_temp(struct device *dev, u32 attr, int channel,
209 long *val)
Guenter Roeckf934c052018-04-26 12:22:29 -0700210{
211 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100212 u32 regval;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100213
Guenter Roeckd547552a12019-12-24 07:20:55 -0800214 switch (attr) {
215 case hwmon_temp_input:
216 switch (channel) {
Guenter Roeckb02c6852020-01-23 07:57:09 -0800217 case 0: /* Tctl */
218 *val = get_raw_temp(data);
Guenter Roeckd547552a12019-12-24 07:20:55 -0800219 if (*val < 0)
220 *val = 0;
221 break;
Guenter Roeckb02c6852020-01-23 07:57:09 -0800222 case 1: /* Tdie */
223 *val = get_raw_temp(data) - data->temp_offset;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800224 if (*val < 0)
225 *val = 0;
226 break;
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800227 case 2 ... 9: /* Tccd{1-8} */
Guenter Roeckc7579382020-01-14 17:40:12 -0800228 amd_smn_read(amd_pci_dev_to_node_id(data->pdev),
Wei Huang17822412020-08-27 00:42:41 -0500229 ZEN_CCD_TEMP(channel - 2), &regval);
230 *val = (regval & ZEN_CCD_TEMP_MASK) * 125 - 49000;
Guenter Roeckc7579382020-01-14 17:40:12 -0800231 break;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800232 default:
233 return -EOPNOTSUPP;
234 }
235 break;
236 case hwmon_temp_max:
237 *val = 70 * 1000;
238 break;
239 case hwmon_temp_crit:
240 data->read_htcreg(data->pdev, &regval);
241 *val = ((regval >> 16) & 0x7f) * 500 + 52000;
242 break;
243 case hwmon_temp_crit_hyst:
244 data->read_htcreg(data->pdev, &regval);
245 *val = (((regval >> 16) & 0x7f)
246 - ((regval >> 24) & 0xf)) * 500 + 52000;
247 break;
248 default:
249 return -EOPNOTSUPP;
250 }
251 return 0;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100252}
253
Guenter Roeckb00647c2020-01-14 17:54:05 -0800254static int k10temp_read(struct device *dev, enum hwmon_sensor_types type,
255 u32 attr, int channel, long *val)
256{
257 switch (type) {
258 case hwmon_temp:
259 return k10temp_read_temp(dev, attr, channel, val);
Guenter Roeckb00647c2020-01-14 17:54:05 -0800260 default:
261 return -EOPNOTSUPP;
262 }
263}
264
Guenter Roeckd547552a12019-12-24 07:20:55 -0800265static umode_t k10temp_is_visible(const void *_data,
266 enum hwmon_sensor_types type,
267 u32 attr, int channel)
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700268{
Guenter Roeckd547552a12019-12-24 07:20:55 -0800269 const struct k10temp_data *data = _data;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700270 struct pci_dev *pdev = data->pdev;
Guenter Roeckf934c052018-04-26 12:22:29 -0700271 u32 reg;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700272
Guenter Roeckd547552a12019-12-24 07:20:55 -0800273 switch (type) {
274 case hwmon_temp:
275 switch (attr) {
276 case hwmon_temp_input:
Guenter Roeck60465242020-01-23 08:58:22 -0800277 if (!HAVE_TEMP(data, channel))
Guenter Roeckd547552a12019-12-24 07:20:55 -0800278 return 0;
279 break;
280 case hwmon_temp_max:
Guenter Roeck60465242020-01-23 08:58:22 -0800281 if (channel || data->is_zen)
Guenter Roeckd547552a12019-12-24 07:20:55 -0800282 return 0;
283 break;
284 case hwmon_temp_crit:
285 case hwmon_temp_crit_hyst:
286 if (channel || !data->read_htcreg)
287 return 0;
288
289 pci_read_config_dword(pdev,
290 REG_NORTHBRIDGE_CAPABILITIES,
291 &reg);
292 if (!(reg & NB_CAP_HTC))
293 return 0;
294
295 data->read_htcreg(data->pdev, &reg);
296 if (!(reg & HTC_ENABLE))
297 return 0;
298 break;
299 case hwmon_temp_label:
Guenter Roeck60465242020-01-23 08:58:22 -0800300 /* Show temperature labels only on Zen CPUs */
301 if (!data->is_zen || !HAVE_TEMP(data, channel))
Guenter Roeckd547552a12019-12-24 07:20:55 -0800302 return 0;
303 break;
304 default:
305 return 0;
306 }
307 break;
Guenter Roeckf934c052018-04-26 12:22:29 -0700308 default:
Guenter Roeckd547552a12019-12-24 07:20:55 -0800309 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700310 }
Guenter Roeckd547552a12019-12-24 07:20:55 -0800311 return 0444;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700312}
313
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500314static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100315{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100316 u32 pkg_type, reg_dram_cfg;
317
318 if (boot_cpu_data.x86 != 0x10)
319 return false;
320
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100321 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100322 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
323 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100324 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100325 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
326 if (pkg_type == CPUID_PKGTYPE_F)
327 return true;
328 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
329 return false;
330
Jean Delvareeefc2d92010-06-20 09:22:31 +0200331 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100332 pci_bus_read_config_dword(pdev->bus,
333 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
334 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200335 if (reg_dram_cfg & DDR3_MODE)
336 return false;
337
338 /*
339 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
340 * memory. We blacklist all the cores which do exist in socket AM2+
341 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
342 * and AM3 formats, but that's the best we can do.
343 */
344 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800345 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100346}
347
Guenter Roeckd547552a12019-12-24 07:20:55 -0800348static const struct hwmon_channel_info *k10temp_info[] = {
349 HWMON_CHANNEL_INFO(temp,
350 HWMON_T_INPUT | HWMON_T_MAX |
351 HWMON_T_CRIT | HWMON_T_CRIT_HYST |
352 HWMON_T_LABEL,
Guenter Roeckc7579382020-01-14 17:40:12 -0800353 HWMON_T_INPUT | HWMON_T_LABEL,
354 HWMON_T_INPUT | HWMON_T_LABEL,
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800355 HWMON_T_INPUT | HWMON_T_LABEL,
356 HWMON_T_INPUT | HWMON_T_LABEL,
357 HWMON_T_INPUT | HWMON_T_LABEL,
358 HWMON_T_INPUT | HWMON_T_LABEL,
359 HWMON_T_INPUT | HWMON_T_LABEL,
360 HWMON_T_INPUT | HWMON_T_LABEL,
Guenter Roeckd547552a12019-12-24 07:20:55 -0800361 HWMON_T_INPUT | HWMON_T_LABEL),
Guenter Roeckb00647c2020-01-14 17:54:05 -0800362 HWMON_CHANNEL_INFO(in,
363 HWMON_I_INPUT | HWMON_I_LABEL,
364 HWMON_I_INPUT | HWMON_I_LABEL),
365 HWMON_CHANNEL_INFO(curr,
366 HWMON_C_INPUT | HWMON_C_LABEL,
367 HWMON_C_INPUT | HWMON_C_LABEL),
Guenter Roeckd547552a12019-12-24 07:20:55 -0800368 NULL
369};
370
371static const struct hwmon_ops k10temp_hwmon_ops = {
372 .is_visible = k10temp_is_visible,
373 .read = k10temp_read,
374 .read_string = k10temp_read_labels,
375};
376
377static const struct hwmon_chip_info k10temp_chip_info = {
378 .ops = &k10temp_hwmon_ops,
379 .info = k10temp_info,
380};
381
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800382static void k10temp_get_ccd_support(struct pci_dev *pdev,
383 struct k10temp_data *data, int limit)
384{
385 u32 regval;
386 int i;
387
388 for (i = 0; i < limit; i++) {
389 amd_smn_read(amd_pci_dev_to_node_id(pdev),
Wei Huang17822412020-08-27 00:42:41 -0500390 ZEN_CCD_TEMP(i), &regval);
391 if (regval & ZEN_CCD_TEMP_VALID)
Guenter Roeck60465242020-01-23 08:58:22 -0800392 data->show_temp |= BIT(TCCD_BIT(i));
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800393 }
394}
395
Guenter Roeckd547552a12019-12-24 07:20:55 -0800396static int k10temp_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100397{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100398 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700399 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700400 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700401 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700402 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100403
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700404 if (unreliable) {
405 if (!force) {
406 dev_err(dev,
407 "unreliable CPU thermal sensor; monitoring disabled\n");
408 return -ENODEV;
409 }
410 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100411 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700412 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100413
Guenter Roeck68546ab2017-09-04 18:33:53 -0700414 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
415 if (!data)
416 return -ENOMEM;
417
418 data->pdev = pdev;
Guenter Roeck60465242020-01-23 08:58:22 -0800419 data->show_temp |= BIT(TCTL_BIT); /* Always show Tctl */
Guenter Roeck68546ab2017-09-04 18:33:53 -0700420
Guenter Roeck53dfa002018-09-02 12:02:53 -0700421 if (boot_cpu_data.x86 == 0x15 &&
422 ((boot_cpu_data.x86_model & 0xf0) == 0x60 ||
423 (boot_cpu_data.x86_model & 0xf0) == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700424 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700425 data->read_tempreg = read_tempreg_nb_f15;
Pu Wend93217d2018-12-08 14:33:28 +0800426 } else if (boot_cpu_data.x86 == 0x17 || boot_cpu_data.x86 == 0x18) {
Wei Huang17822412020-08-27 00:42:41 -0500427 data->temp_adjust_mask = ZEN_CUR_TEMP_RANGE_SEL_MASK;
428 data->read_tempreg = read_tempreg_nb_zen;
Guenter Roeck60465242020-01-23 08:58:22 -0800429 data->show_temp |= BIT(TDIE_BIT); /* show Tdie */
430 data->is_zen = true;
Guenter Roeckc7579382020-01-14 17:40:12 -0800431
432 switch (boot_cpu_data.x86_model) {
433 case 0x1: /* Zen */
434 case 0x8: /* Zen+ */
435 case 0x11: /* Zen APU */
436 case 0x18: /* Zen+ APU */
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800437 k10temp_get_ccd_support(pdev, data, 4);
Guenter Roeckc7579382020-01-14 17:40:12 -0800438 break;
439 case 0x31: /* Zen2 Threadripper */
440 case 0x71: /* Zen2 */
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800441 k10temp_get_ccd_support(pdev, data, 8);
Guenter Roeckc7579382020-01-14 17:40:12 -0800442 break;
443 }
Wei Huang55163a12020-09-14 15:07:15 -0500444 } else if (boot_cpu_data.x86 == 0x19) {
445 data->temp_adjust_mask = ZEN_CUR_TEMP_RANGE_SEL_MASK;
446 data->read_tempreg = read_tempreg_nb_zen;
447 data->show_temp |= BIT(TDIE_BIT);
448 data->is_zen = true;
449
450 switch (boot_cpu_data.x86_model) {
Gabriel Craciunescuc8d0d3f2020-12-23 01:53:15 +0100451 case 0x0 ... 0x1: /* Zen3 SP3/TR */
452 case 0x21: /* Zen3 Ryzen Desktop */
Wei Huang55163a12020-09-14 15:07:15 -0500453 k10temp_get_ccd_support(pdev, data, 8);
454 break;
455 }
Guenter Roeck1b597882018-04-24 06:55:55 -0700456 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700457 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700458 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700459 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700460
Guenter Roeck1b50b772017-09-04 18:33:53 -0700461 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
462 const struct tctl_offset *entry = &tctl_offset_table[i];
463
464 if (boot_cpu_data.x86 == entry->model &&
465 strstr(boot_cpu_data.x86_model_id, entry->id)) {
466 data->temp_offset = entry->offset;
467 break;
468 }
469 }
470
Guenter Roeckd547552a12019-12-24 07:20:55 -0800471 hwmon_dev = devm_hwmon_device_register_with_info(dev, "k10temp", data,
472 &k10temp_chip_info,
473 NULL);
Guenter Roeck8999eab2020-09-08 10:13:45 -0700474 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100475}
476
Jingoo Hancd9bb052013-12-03 07:10:29 +0000477static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100478 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
479 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500480 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200481 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200482 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800483 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500484 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Guenter Roeckccaf63b2018-04-29 09:16:45 -0700485 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
Wei Hu30b146d12013-08-23 13:14:03 -0700486 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500487 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700488 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700489 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brian210ba122018-11-06 20:08:21 +0000490 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Alexander Monakov279f0b32020-05-10 20:48:41 +0000491 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M60H_DF_F3) },
Marcel Bocu12163cf2019-07-22 20:46:53 +0300492 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M70H_DF_F3) },
Wei Huang55163a12020-09-14 15:07:15 -0500493 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_19H_DF_F3) },
Pu Wend93217d2018-12-08 14:33:28 +0800494 { PCI_VDEVICE(HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100495 {}
496};
497MODULE_DEVICE_TABLE(pci, k10temp_id_table);
498
499static struct pci_driver k10temp_driver = {
500 .name = "k10temp",
501 .id_table = k10temp_id_table,
502 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100503};
504
Axel Linf71f5a52012-04-02 21:25:46 -0400505module_pci_driver(k10temp_driver);