Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 2 | |
| 3 | #define pr_fmt(fmt) "DMAR-IR: " fmt |
| 4 | |
Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 5 | #include <linux/interrupt.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 6 | #include <linux/dmar.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 7 | #include <linux/spinlock.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 8 | #include <linux/slab.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 9 | #include <linux/jiffies.h> |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 10 | #include <linux/hpet.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 11 | #include <linux/pci.h> |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 12 | #include <linux/irq.h> |
Lv Zheng | 8b48463 | 2013-12-03 08:49:16 +0800 | [diff] [blame] | 13 | #include <linux/intel-iommu.h> |
| 14 | #include <linux/acpi.h> |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 15 | #include <linux/irqdomain.h> |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 16 | #include <linux/crash_dump.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 17 | #include <asm/io_apic.h> |
Yinghai Lu | 17483a1 | 2008-12-12 13:14:18 -0800 | [diff] [blame] | 18 | #include <asm/smp.h> |
Jaswinder Singh Rajput | 6d652ea | 2009-01-07 21:38:59 +0530 | [diff] [blame] | 19 | #include <asm/cpu.h> |
Suresh Siddha | 8a8f422 | 2012-03-30 11:47:08 -0700 | [diff] [blame] | 20 | #include <asm/irq_remapping.h> |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 21 | #include <asm/pci-direct.h> |
Joerg Roedel | 5e2b930 | 2012-03-30 11:47:05 -0700 | [diff] [blame] | 22 | #include <asm/msidef.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 23 | |
Suresh Siddha | 8a8f422 | 2012-03-30 11:47:08 -0700 | [diff] [blame] | 24 | #include "irq_remapping.h" |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 25 | |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 26 | enum irq_mode { |
| 27 | IRQ_REMAPPING, |
| 28 | IRQ_POSTING, |
| 29 | }; |
| 30 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 31 | struct ioapic_scope { |
| 32 | struct intel_iommu *iommu; |
| 33 | unsigned int id; |
| 34 | unsigned int bus; /* PCI bus number */ |
| 35 | unsigned int devfn; /* PCI devfn number */ |
| 36 | }; |
| 37 | |
| 38 | struct hpet_scope { |
| 39 | struct intel_iommu *iommu; |
| 40 | u8 id; |
| 41 | unsigned int bus; |
| 42 | unsigned int devfn; |
| 43 | }; |
| 44 | |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 45 | struct irq_2_iommu { |
| 46 | struct intel_iommu *iommu; |
| 47 | u16 irte_index; |
| 48 | u16 sub_handle; |
| 49 | u8 irte_mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 50 | enum irq_mode mode; |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 51 | }; |
| 52 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 53 | struct intel_ir_data { |
| 54 | struct irq_2_iommu irq_2_iommu; |
| 55 | struct irte irte_entry; |
| 56 | union { |
| 57 | struct msi_msg msi_entry; |
| 58 | }; |
| 59 | }; |
| 60 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 61 | #define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0) |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 62 | #define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8) |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 63 | |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 64 | static int __read_mostly eim_mode; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 65 | static struct ioapic_scope ir_ioapic[MAX_IO_APICS]; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 66 | static struct hpet_scope ir_hpet[MAX_HPET_TBS]; |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 67 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 68 | /* |
| 69 | * Lock ordering: |
| 70 | * ->dmar_global_lock |
| 71 | * ->irq_2_ir_lock |
| 72 | * ->qi->q_lock |
| 73 | * ->iommu->register_lock |
| 74 | * Note: |
| 75 | * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called |
| 76 | * in single-threaded environment with interrupt disabled, so no need to tabke |
| 77 | * the dmar_global_lock. |
| 78 | */ |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 79 | static DEFINE_RAW_SPINLOCK(irq_2_ir_lock); |
Tobias Klauser | 71bb620 | 2017-05-24 16:31:23 +0200 | [diff] [blame] | 80 | static const struct irq_domain_ops intel_ir_domain_ops; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 81 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 82 | static void iommu_disable_irq_remapping(struct intel_iommu *iommu); |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 83 | static int __init parse_ioapics_under_ir(void); |
| 84 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 85 | static bool ir_pre_enabled(struct intel_iommu *iommu) |
| 86 | { |
| 87 | return (iommu->flags & VTD_FLAG_IRQ_REMAP_PRE_ENABLED); |
| 88 | } |
| 89 | |
| 90 | static void clear_ir_pre_enabled(struct intel_iommu *iommu) |
| 91 | { |
| 92 | iommu->flags &= ~VTD_FLAG_IRQ_REMAP_PRE_ENABLED; |
| 93 | } |
| 94 | |
| 95 | static void init_ir_status(struct intel_iommu *iommu) |
| 96 | { |
| 97 | u32 gsts; |
| 98 | |
| 99 | gsts = readl(iommu->reg + DMAR_GSTS_REG); |
| 100 | if (gsts & DMA_GSTS_IRES) |
| 101 | iommu->flags |= VTD_FLAG_IRQ_REMAP_PRE_ENABLED; |
| 102 | } |
| 103 | |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 104 | static int alloc_irte(struct intel_iommu *iommu, int irq, |
| 105 | struct irq_2_iommu *irq_iommu, u16 count) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 106 | { |
| 107 | struct ir_table *table = iommu->ir_table; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 108 | unsigned int mask = 0; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 109 | unsigned long flags; |
Dan Carpenter | 9f4c744 | 2014-01-09 08:32:36 +0300 | [diff] [blame] | 110 | int index; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 111 | |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 112 | if (!count || !irq_iommu) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 113 | return -1; |
| 114 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 115 | if (count > 1) { |
| 116 | count = __roundup_pow_of_two(count); |
| 117 | mask = ilog2(count); |
| 118 | } |
| 119 | |
| 120 | if (mask > ecap_max_handle_mask(iommu->ecap)) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 121 | pr_err("Requested mask %x exceeds the max invalidation handle" |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 122 | " mask value %Lx\n", mask, |
| 123 | ecap_max_handle_mask(iommu->ecap)); |
| 124 | return -1; |
| 125 | } |
| 126 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 127 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 128 | index = bitmap_find_free_region(table->bitmap, |
| 129 | INTR_REMAP_TABLE_ENTRIES, mask); |
| 130 | if (index < 0) { |
| 131 | pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id); |
| 132 | } else { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 133 | irq_iommu->iommu = iommu; |
| 134 | irq_iommu->irte_index = index; |
| 135 | irq_iommu->sub_handle = 0; |
| 136 | irq_iommu->irte_mask = mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 137 | irq_iommu->mode = IRQ_REMAPPING; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 138 | } |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 139 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 140 | |
| 141 | return index; |
| 142 | } |
| 143 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 144 | static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 145 | { |
| 146 | struct qi_desc desc; |
| 147 | |
| 148 | desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask) |
| 149 | | QI_IEC_SELECTIVE; |
| 150 | desc.high = 0; |
| 151 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 152 | return qi_submit_sync(&desc, iommu); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 153 | } |
| 154 | |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 155 | static int modify_irte(struct irq_2_iommu *irq_iommu, |
| 156 | struct irte *irte_modified) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 157 | { |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 158 | struct intel_iommu *iommu; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 159 | unsigned long flags; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 160 | struct irte *irte; |
| 161 | int rc, index; |
| 162 | |
| 163 | if (!irq_iommu) |
| 164 | return -1; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 165 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 166 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 167 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 168 | iommu = irq_iommu->iommu; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 169 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 170 | index = irq_iommu->irte_index + irq_iommu->sub_handle; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 171 | irte = &iommu->ir_table->base[index]; |
| 172 | |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 173 | #if defined(CONFIG_HAVE_CMPXCHG_DOUBLE) |
| 174 | if ((irte->pst == 1) || (irte_modified->pst == 1)) { |
| 175 | bool ret; |
| 176 | |
| 177 | ret = cmpxchg_double(&irte->low, &irte->high, |
| 178 | irte->low, irte->high, |
| 179 | irte_modified->low, irte_modified->high); |
| 180 | /* |
| 181 | * We use cmpxchg16 to atomically update the 128-bit IRTE, |
| 182 | * and it cannot be updated by the hardware or other processors |
| 183 | * behind us, so the return value of cmpxchg16 should be the |
| 184 | * same as the old value. |
| 185 | */ |
| 186 | WARN_ON(!ret); |
| 187 | } else |
| 188 | #endif |
| 189 | { |
| 190 | set_64bit(&irte->low, irte_modified->low); |
| 191 | set_64bit(&irte->high, irte_modified->high); |
| 192 | } |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 193 | __iommu_flush_cache(iommu, irte, sizeof(*irte)); |
| 194 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 195 | rc = qi_flush_iec(iommu, index, 0); |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 196 | |
| 197 | /* Update iommu mode according to the IRTE mode */ |
| 198 | irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING; |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 199 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 200 | |
| 201 | return rc; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 202 | } |
| 203 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 204 | static struct intel_iommu *map_hpet_to_ir(u8 hpet_id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 205 | { |
| 206 | int i; |
| 207 | |
| 208 | for (i = 0; i < MAX_HPET_TBS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 209 | if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 210 | return ir_hpet[i].iommu; |
| 211 | return NULL; |
| 212 | } |
| 213 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 214 | static struct intel_iommu *map_ioapic_to_ir(int apic) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 215 | { |
| 216 | int i; |
| 217 | |
| 218 | for (i = 0; i < MAX_IO_APICS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 219 | if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 220 | return ir_ioapic[i].iommu; |
| 221 | return NULL; |
| 222 | } |
| 223 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 224 | static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev) |
Suresh Siddha | 75c46fa | 2008-07-10 11:16:57 -0700 | [diff] [blame] | 225 | { |
| 226 | struct dmar_drhd_unit *drhd; |
| 227 | |
| 228 | drhd = dmar_find_matched_drhd_unit(dev); |
| 229 | if (!drhd) |
| 230 | return NULL; |
| 231 | |
| 232 | return drhd->iommu; |
| 233 | } |
| 234 | |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 235 | static int clear_entries(struct irq_2_iommu *irq_iommu) |
| 236 | { |
| 237 | struct irte *start, *entry, *end; |
| 238 | struct intel_iommu *iommu; |
| 239 | int index; |
| 240 | |
| 241 | if (irq_iommu->sub_handle) |
| 242 | return 0; |
| 243 | |
| 244 | iommu = irq_iommu->iommu; |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 245 | index = irq_iommu->irte_index; |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 246 | |
| 247 | start = iommu->ir_table->base + index; |
| 248 | end = start + (1 << irq_iommu->irte_mask); |
| 249 | |
| 250 | for (entry = start; entry < end; entry++) { |
Linus Torvalds | c513b67 | 2010-08-06 11:02:31 -0700 | [diff] [blame] | 251 | set_64bit(&entry->low, 0); |
| 252 | set_64bit(&entry->high, 0); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 253 | } |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 254 | bitmap_release_region(iommu->ir_table->bitmap, index, |
| 255 | irq_iommu->irte_mask); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 256 | |
| 257 | return qi_flush_iec(iommu, index, irq_iommu->irte_mask); |
| 258 | } |
| 259 | |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 260 | /* |
| 261 | * source validation type |
| 262 | */ |
| 263 | #define SVT_NO_VERIFY 0x0 /* no verification is required */ |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 264 | #define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */ |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 265 | #define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */ |
| 266 | |
| 267 | /* |
| 268 | * source-id qualifier |
| 269 | */ |
| 270 | #define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */ |
| 271 | #define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore |
| 272 | * the third least significant bit |
| 273 | */ |
| 274 | #define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore |
| 275 | * the second and third least significant bits |
| 276 | */ |
| 277 | #define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore |
| 278 | * the least three significant bits |
| 279 | */ |
| 280 | |
| 281 | /* |
| 282 | * set SVT, SQ and SID fields of irte to verify |
| 283 | * source ids of interrupt requests |
| 284 | */ |
| 285 | static void set_irte_sid(struct irte *irte, unsigned int svt, |
| 286 | unsigned int sq, unsigned int sid) |
| 287 | { |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 288 | if (disable_sourceid_checking) |
| 289 | svt = SVT_NO_VERIFY; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 290 | irte->svt = svt; |
| 291 | irte->sq = sq; |
| 292 | irte->sid = sid; |
| 293 | } |
| 294 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 295 | static int set_ioapic_sid(struct irte *irte, int apic) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 296 | { |
| 297 | int i; |
| 298 | u16 sid = 0; |
| 299 | |
| 300 | if (!irte) |
| 301 | return -1; |
| 302 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 303 | down_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 304 | for (i = 0; i < MAX_IO_APICS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 305 | if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) { |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 306 | sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn; |
| 307 | break; |
| 308 | } |
| 309 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 310 | up_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 311 | |
| 312 | if (sid == 0) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 313 | pr_warn("Failed to set source-id of IOAPIC (%d)\n", apic); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 314 | return -1; |
| 315 | } |
| 316 | |
Jiang Liu | 2fe2c60 | 2014-01-06 14:18:17 +0800 | [diff] [blame] | 317 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 318 | |
| 319 | return 0; |
| 320 | } |
| 321 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 322 | static int set_hpet_sid(struct irte *irte, u8 id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 323 | { |
| 324 | int i; |
| 325 | u16 sid = 0; |
| 326 | |
| 327 | if (!irte) |
| 328 | return -1; |
| 329 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 330 | down_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 331 | for (i = 0; i < MAX_HPET_TBS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 332 | if (ir_hpet[i].iommu && ir_hpet[i].id == id) { |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 333 | sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn; |
| 334 | break; |
| 335 | } |
| 336 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 337 | up_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 338 | |
| 339 | if (sid == 0) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 340 | pr_warn("Failed to set source-id of HPET block (%d)\n", id); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 341 | return -1; |
| 342 | } |
| 343 | |
| 344 | /* |
| 345 | * Should really use SQ_ALL_16. Some platforms are broken. |
| 346 | * While we figure out the right quirks for these broken platforms, use |
| 347 | * SQ_13_IGNORE_3 for now. |
| 348 | */ |
| 349 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid); |
| 350 | |
| 351 | return 0; |
| 352 | } |
| 353 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 354 | struct set_msi_sid_data { |
| 355 | struct pci_dev *pdev; |
| 356 | u16 alias; |
| 357 | }; |
| 358 | |
| 359 | static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque) |
| 360 | { |
| 361 | struct set_msi_sid_data *data = opaque; |
| 362 | |
| 363 | data->pdev = pdev; |
| 364 | data->alias = alias; |
| 365 | |
| 366 | return 0; |
| 367 | } |
| 368 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 369 | static int set_msi_sid(struct irte *irte, struct pci_dev *dev) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 370 | { |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 371 | struct set_msi_sid_data data; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 372 | |
| 373 | if (!irte || !dev) |
| 374 | return -1; |
| 375 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 376 | pci_for_each_dma_alias(dev, set_msi_sid_cb, &data); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 377 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 378 | /* |
| 379 | * DMA alias provides us with a PCI device and alias. The only case |
| 380 | * where the it will return an alias on a different bus than the |
| 381 | * device is the case of a PCIe-to-PCI bridge, where the alias is for |
| 382 | * the subordinate bus. In this case we can only verify the bus. |
| 383 | * |
| 384 | * If the alias device is on a different bus than our source device |
| 385 | * then we have a topology based alias, use it. |
| 386 | * |
| 387 | * Otherwise, the alias is for a device DMA quirk and we cannot |
| 388 | * assume that MSI uses the same requester ID. Therefore use the |
| 389 | * original device. |
| 390 | */ |
| 391 | if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number) |
| 392 | set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16, |
| 393 | PCI_DEVID(PCI_BUS_NUM(data.alias), |
| 394 | dev->bus->number)); |
| 395 | else if (data.pdev->bus->number != dev->bus->number) |
| 396 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias); |
| 397 | else |
| 398 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, |
| 399 | PCI_DEVID(dev->bus->number, dev->devfn)); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 400 | |
| 401 | return 0; |
| 402 | } |
| 403 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 404 | static int iommu_load_old_irte(struct intel_iommu *iommu) |
| 405 | { |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 406 | struct irte *old_ir_table; |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 407 | phys_addr_t irt_phys; |
Joerg Roedel | 7c3c987 | 2015-06-12 15:06:26 +0200 | [diff] [blame] | 408 | unsigned int i; |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 409 | size_t size; |
| 410 | u64 irta; |
| 411 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 412 | /* Check whether the old ir-table has the same size as ours */ |
| 413 | irta = dmar_readq(iommu->reg + DMAR_IRTA_REG); |
| 414 | if ((irta & INTR_REMAP_TABLE_REG_SIZE_MASK) |
| 415 | != INTR_REMAP_TABLE_REG_SIZE) |
| 416 | return -EINVAL; |
| 417 | |
| 418 | irt_phys = irta & VTD_PAGE_MASK; |
| 419 | size = INTR_REMAP_TABLE_ENTRIES*sizeof(struct irte); |
| 420 | |
| 421 | /* Map the old IR table */ |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 422 | old_ir_table = memremap(irt_phys, size, MEMREMAP_WB); |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 423 | if (!old_ir_table) |
| 424 | return -ENOMEM; |
| 425 | |
| 426 | /* Copy data over */ |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 427 | memcpy(iommu->ir_table->base, old_ir_table, size); |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 428 | |
| 429 | __iommu_flush_cache(iommu, iommu->ir_table->base, size); |
| 430 | |
Joerg Roedel | 7c3c987 | 2015-06-12 15:06:26 +0200 | [diff] [blame] | 431 | /* |
| 432 | * Now check the table for used entries and mark those as |
| 433 | * allocated in the bitmap |
| 434 | */ |
| 435 | for (i = 0; i < INTR_REMAP_TABLE_ENTRIES; i++) { |
| 436 | if (iommu->ir_table->base[i].present) |
| 437 | bitmap_set(iommu->ir_table->bitmap, i, 1); |
| 438 | } |
| 439 | |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 440 | memunmap(old_ir_table); |
Dan Williams | 5069076 | 2015-07-30 12:54:01 -0400 | [diff] [blame] | 441 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 442 | return 0; |
| 443 | } |
| 444 | |
| 445 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 446 | static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 447 | { |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 448 | unsigned long flags; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 449 | u64 addr; |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 450 | u32 sts; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 451 | |
| 452 | addr = virt_to_phys((void *)iommu->ir_table->base); |
| 453 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 454 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 455 | |
| 456 | dmar_writeq(iommu->reg + DMAR_IRTA_REG, |
| 457 | (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE); |
| 458 | |
| 459 | /* Set interrupt-remapping table pointer */ |
Jan Kiszka | f63ef69 | 2014-08-11 13:13:25 +0200 | [diff] [blame] | 460 | writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 461 | |
| 462 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 463 | readl, (sts & DMA_GSTS_IRTPS), sts); |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 464 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 465 | |
| 466 | /* |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 467 | * Global invalidation of interrupt entry cache to make sure the |
| 468 | * hardware uses the new irq remapping table. |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 469 | */ |
| 470 | qi_global_iec(iommu); |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | static void iommu_enable_irq_remapping(struct intel_iommu *iommu) |
| 474 | { |
| 475 | unsigned long flags; |
| 476 | u32 sts; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 477 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 478 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 479 | |
| 480 | /* Enable interrupt-remapping */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 481 | iommu->gcmd |= DMA_GCMD_IRE; |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 482 | iommu->gcmd &= ~DMA_GCMD_CFI; /* Block compatibility-format MSIs */ |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 483 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 484 | |
| 485 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 486 | readl, (sts & DMA_GSTS_IRES), sts); |
| 487 | |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 488 | /* |
| 489 | * With CFI clear in the Global Command register, we should be |
| 490 | * protected from dangerous (i.e. compatibility) interrupts |
| 491 | * regardless of x2apic status. Check just to be sure. |
| 492 | */ |
| 493 | if (sts & DMA_GSTS_CFIS) |
| 494 | WARN(1, KERN_WARNING |
| 495 | "Compatibility-format IRQs enabled despite intr remapping;\n" |
| 496 | "you are vulnerable to IRQ injection.\n"); |
| 497 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 498 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 499 | } |
| 500 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 501 | static int intel_setup_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 502 | { |
| 503 | struct ir_table *ir_table; |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 504 | struct fwnode_handle *fn; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 505 | unsigned long *bitmap; |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 506 | struct page *pages; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 507 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 508 | if (iommu->ir_table) |
| 509 | return 0; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 510 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 511 | ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 512 | if (!ir_table) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 513 | return -ENOMEM; |
| 514 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 515 | pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO, |
Suresh Siddha | 824cd75 | 2009-10-02 11:01:23 -0700 | [diff] [blame] | 516 | INTR_REMAP_PAGE_ORDER); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 517 | if (!pages) { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 518 | pr_err("IR%d: failed to allocate pages of order %d\n", |
| 519 | iommu->seq_id, INTR_REMAP_PAGE_ORDER); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 520 | goto out_free_table; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 521 | } |
| 522 | |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 523 | bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES), |
| 524 | sizeof(long), GFP_ATOMIC); |
| 525 | if (bitmap == NULL) { |
| 526 | pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 527 | goto out_free_pages; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 528 | } |
| 529 | |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 530 | fn = irq_domain_alloc_named_id_fwnode("INTEL-IR", iommu->seq_id); |
| 531 | if (!fn) |
| 532 | goto out_free_bitmap; |
| 533 | |
| 534 | iommu->ir_domain = |
| 535 | irq_domain_create_hierarchy(arch_get_ir_parent_domain(), |
| 536 | 0, INTR_REMAP_TABLE_ENTRIES, |
| 537 | fn, &intel_ir_domain_ops, |
| 538 | iommu); |
| 539 | irq_domain_free_fwnode(fn); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 540 | if (!iommu->ir_domain) { |
| 541 | pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id); |
| 542 | goto out_free_bitmap; |
| 543 | } |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 544 | iommu->ir_msi_domain = |
| 545 | arch_create_remap_msi_irq_domain(iommu->ir_domain, |
| 546 | "INTEL-IR-MSI", |
| 547 | iommu->seq_id); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 548 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 549 | ir_table->base = page_address(pages); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 550 | ir_table->bitmap = bitmap; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 551 | iommu->ir_table = ir_table; |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 552 | |
| 553 | /* |
| 554 | * If the queued invalidation is already initialized, |
| 555 | * shouldn't disable it. |
| 556 | */ |
| 557 | if (!iommu->qi) { |
| 558 | /* |
| 559 | * Clear previous faults. |
| 560 | */ |
| 561 | dmar_fault(-1, iommu); |
| 562 | dmar_disable_qi(iommu); |
| 563 | |
| 564 | if (dmar_enable_qi(iommu)) { |
| 565 | pr_err("Failed to enable queued invalidation\n"); |
| 566 | goto out_free_bitmap; |
| 567 | } |
| 568 | } |
| 569 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 570 | init_ir_status(iommu); |
| 571 | |
| 572 | if (ir_pre_enabled(iommu)) { |
Qiuxu Zhuo | 8e12188 | 2017-04-28 01:16:15 +0800 | [diff] [blame] | 573 | if (!is_kdump_kernel()) { |
| 574 | pr_warn("IRQ remapping was enabled on %s but we are not in kdump mode\n", |
| 575 | iommu->name); |
| 576 | clear_ir_pre_enabled(iommu); |
| 577 | iommu_disable_irq_remapping(iommu); |
| 578 | } else if (iommu_load_old_irte(iommu)) |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 579 | pr_err("Failed to copy IR table for %s from previous kernel\n", |
| 580 | iommu->name); |
| 581 | else |
| 582 | pr_info("Copied IR table for %s from previous kernel\n", |
| 583 | iommu->name); |
| 584 | } |
| 585 | |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 586 | iommu_set_irq_remapping(iommu, eim_mode); |
| 587 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 588 | return 0; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 589 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 590 | out_free_bitmap: |
| 591 | kfree(bitmap); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 592 | out_free_pages: |
| 593 | __free_pages(pages, INTR_REMAP_PAGE_ORDER); |
| 594 | out_free_table: |
| 595 | kfree(ir_table); |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 596 | |
| 597 | iommu->ir_table = NULL; |
| 598 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 599 | return -ENOMEM; |
| 600 | } |
| 601 | |
| 602 | static void intel_teardown_irq_remapping(struct intel_iommu *iommu) |
| 603 | { |
| 604 | if (iommu && iommu->ir_table) { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 605 | if (iommu->ir_msi_domain) { |
| 606 | irq_domain_remove(iommu->ir_msi_domain); |
| 607 | iommu->ir_msi_domain = NULL; |
| 608 | } |
| 609 | if (iommu->ir_domain) { |
| 610 | irq_domain_remove(iommu->ir_domain); |
| 611 | iommu->ir_domain = NULL; |
| 612 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 613 | free_pages((unsigned long)iommu->ir_table->base, |
| 614 | INTR_REMAP_PAGE_ORDER); |
| 615 | kfree(iommu->ir_table->bitmap); |
| 616 | kfree(iommu->ir_table); |
| 617 | iommu->ir_table = NULL; |
| 618 | } |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 619 | } |
| 620 | |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 621 | /* |
| 622 | * Disable Interrupt Remapping. |
| 623 | */ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 624 | static void iommu_disable_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 625 | { |
| 626 | unsigned long flags; |
| 627 | u32 sts; |
| 628 | |
| 629 | if (!ecap_ir_support(iommu->ecap)) |
| 630 | return; |
| 631 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 632 | /* |
| 633 | * global invalidation of interrupt entry cache before disabling |
| 634 | * interrupt-remapping. |
| 635 | */ |
| 636 | qi_global_iec(iommu); |
| 637 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 638 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 639 | |
CQ Tang | fda3bec | 2016-01-13 21:15:03 +0000 | [diff] [blame] | 640 | sts = readl(iommu->reg + DMAR_GSTS_REG); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 641 | if (!(sts & DMA_GSTS_IRES)) |
| 642 | goto end; |
| 643 | |
| 644 | iommu->gcmd &= ~DMA_GCMD_IRE; |
| 645 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
| 646 | |
| 647 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 648 | readl, !(sts & DMA_GSTS_IRES), sts); |
| 649 | |
| 650 | end: |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 651 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 652 | } |
| 653 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 654 | static int __init dmar_x2apic_optout(void) |
| 655 | { |
| 656 | struct acpi_table_dmar *dmar; |
| 657 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 658 | if (!dmar || no_x2apic_optout) |
| 659 | return 0; |
| 660 | return dmar->flags & DMAR_X2APIC_OPT_OUT; |
| 661 | } |
| 662 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 663 | static void __init intel_cleanup_irq_remapping(void) |
| 664 | { |
| 665 | struct dmar_drhd_unit *drhd; |
| 666 | struct intel_iommu *iommu; |
| 667 | |
| 668 | for_each_iommu(iommu, drhd) { |
| 669 | if (ecap_ir_support(iommu->ecap)) { |
| 670 | iommu_disable_irq_remapping(iommu); |
| 671 | intel_teardown_irq_remapping(iommu); |
| 672 | } |
| 673 | } |
| 674 | |
| 675 | if (x2apic_supported()) |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 676 | pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n"); |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 677 | } |
| 678 | |
| 679 | static int __init intel_prepare_irq_remapping(void) |
| 680 | { |
| 681 | struct dmar_drhd_unit *drhd; |
| 682 | struct intel_iommu *iommu; |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 683 | int eim = 0; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 684 | |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 685 | if (irq_remap_broken) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 686 | pr_warn("This system BIOS has enabled interrupt remapping\n" |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 687 | "on a chipset that contains an erratum making that\n" |
| 688 | "feature unstable. To maintain system stability\n" |
| 689 | "interrupt remapping is being disabled. Please\n" |
| 690 | "contact your BIOS vendor for an update\n"); |
| 691 | add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 692 | return -ENODEV; |
| 693 | } |
| 694 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 695 | if (dmar_table_init() < 0) |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 696 | return -ENODEV; |
| 697 | |
| 698 | if (!dmar_ir_support()) |
| 699 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 700 | |
Joerg Roedel | b61e5e8 | 2015-11-02 19:57:31 +0900 | [diff] [blame] | 701 | if (parse_ioapics_under_ir()) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 702 | pr_info("Not enabling interrupt remapping\n"); |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 703 | goto error; |
| 704 | } |
| 705 | |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 706 | /* First make sure all IOMMUs support IRQ remapping */ |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 707 | for_each_iommu(iommu, drhd) |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 708 | if (!ecap_ir_support(iommu->ecap)) |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 709 | goto error; |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 710 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 711 | /* Detect remapping mode: lapic or x2apic */ |
| 712 | if (x2apic_supported()) { |
| 713 | eim = !dmar_x2apic_optout(); |
| 714 | if (!eim) { |
| 715 | pr_info("x2apic is disabled because BIOS sets x2apic opt out bit."); |
| 716 | pr_info("Use 'intremap=no_x2apic_optout' to override the BIOS setting.\n"); |
| 717 | } |
| 718 | } |
| 719 | |
| 720 | for_each_iommu(iommu, drhd) { |
| 721 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 722 | pr_info("%s does not support EIM\n", iommu->name); |
| 723 | eim = 0; |
| 724 | } |
| 725 | } |
| 726 | |
| 727 | eim_mode = eim; |
| 728 | if (eim) |
| 729 | pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n"); |
| 730 | |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 731 | /* Do the initializations early */ |
| 732 | for_each_iommu(iommu, drhd) { |
| 733 | if (intel_setup_irq_remapping(iommu)) { |
| 734 | pr_err("Failed to setup irq remapping for %s\n", |
| 735 | iommu->name); |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 736 | goto error; |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 737 | } |
| 738 | } |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 739 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 740 | return 0; |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 741 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 742 | error: |
| 743 | intel_cleanup_irq_remapping(); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 744 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 745 | } |
| 746 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 747 | /* |
| 748 | * Set Posted-Interrupts capability. |
| 749 | */ |
| 750 | static inline void set_irq_posting_cap(void) |
| 751 | { |
| 752 | struct dmar_drhd_unit *drhd; |
| 753 | struct intel_iommu *iommu; |
| 754 | |
| 755 | if (!disable_irq_post) { |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 756 | /* |
| 757 | * If IRTE is in posted format, the 'pda' field goes across the |
| 758 | * 64-bit boundary, we need use cmpxchg16b to atomically update |
| 759 | * it. We only expose posted-interrupt when X86_FEATURE_CX16 |
| 760 | * is supported. Actually, hardware platforms supporting PI |
| 761 | * should have X86_FEATURE_CX16 support, this has been confirmed |
| 762 | * with Intel hardware guys. |
| 763 | */ |
Borislav Petkov | 362f924 | 2015-12-07 10:39:41 +0100 | [diff] [blame] | 764 | if (boot_cpu_has(X86_FEATURE_CX16)) |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 765 | intel_irq_remap_ops.capability |= 1 << IRQ_POSTING_CAP; |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 766 | |
| 767 | for_each_iommu(iommu, drhd) |
| 768 | if (!cap_pi_support(iommu->cap)) { |
| 769 | intel_irq_remap_ops.capability &= |
| 770 | ~(1 << IRQ_POSTING_CAP); |
| 771 | break; |
| 772 | } |
| 773 | } |
| 774 | } |
| 775 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 776 | static int __init intel_enable_irq_remapping(void) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 777 | { |
| 778 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 779 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 780 | bool setup = false; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 781 | |
| 782 | /* |
| 783 | * Setup Interrupt-remapping for all the DRHD's now. |
| 784 | */ |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 785 | for_each_iommu(iommu, drhd) { |
Joerg Roedel | 571dbbd | 2015-06-12 15:15:34 +0200 | [diff] [blame] | 786 | if (!ir_pre_enabled(iommu)) |
| 787 | iommu_enable_irq_remapping(iommu); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 788 | setup = true; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 789 | } |
| 790 | |
| 791 | if (!setup) |
| 792 | goto error; |
| 793 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 794 | irq_remapping_enabled = 1; |
Joerg Roedel | afcc8a4 | 2012-09-26 12:44:36 +0200 | [diff] [blame] | 795 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 796 | set_irq_posting_cap(); |
| 797 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 798 | pr_info("Enabled IRQ remapping in %s mode\n", eim_mode ? "x2apic" : "xapic"); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 799 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 800 | return eim_mode ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 801 | |
| 802 | error: |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 803 | intel_cleanup_irq_remapping(); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 804 | return -1; |
| 805 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 806 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 807 | static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope, |
| 808 | struct intel_iommu *iommu, |
| 809 | struct acpi_dmar_hardware_unit *drhd) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 810 | { |
| 811 | struct acpi_dmar_pci_path *path; |
| 812 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 813 | int count, free = -1; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 814 | |
| 815 | bus = scope->bus; |
| 816 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 817 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 818 | / sizeof(struct acpi_dmar_pci_path); |
| 819 | |
| 820 | while (--count > 0) { |
| 821 | /* |
| 822 | * Access PCI directly due to the PCI |
| 823 | * subsystem isn't initialized yet. |
| 824 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 825 | bus = read_pci_config_byte(bus, path->device, path->function, |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 826 | PCI_SECONDARY_BUS); |
| 827 | path++; |
| 828 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 829 | |
| 830 | for (count = 0; count < MAX_HPET_TBS; count++) { |
| 831 | if (ir_hpet[count].iommu == iommu && |
| 832 | ir_hpet[count].id == scope->enumeration_id) |
| 833 | return 0; |
| 834 | else if (ir_hpet[count].iommu == NULL && free == -1) |
| 835 | free = count; |
| 836 | } |
| 837 | if (free == -1) { |
| 838 | pr_warn("Exceeded Max HPET blocks\n"); |
| 839 | return -ENOSPC; |
| 840 | } |
| 841 | |
| 842 | ir_hpet[free].iommu = iommu; |
| 843 | ir_hpet[free].id = scope->enumeration_id; |
| 844 | ir_hpet[free].bus = bus; |
| 845 | ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function); |
| 846 | pr_info("HPET id %d under DRHD base 0x%Lx\n", |
| 847 | scope->enumeration_id, drhd->address); |
| 848 | |
| 849 | return 0; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 850 | } |
| 851 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 852 | static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope, |
| 853 | struct intel_iommu *iommu, |
| 854 | struct acpi_dmar_hardware_unit *drhd) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 855 | { |
| 856 | struct acpi_dmar_pci_path *path; |
| 857 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 858 | int count, free = -1; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 859 | |
| 860 | bus = scope->bus; |
| 861 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 862 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 863 | / sizeof(struct acpi_dmar_pci_path); |
| 864 | |
| 865 | while (--count > 0) { |
| 866 | /* |
| 867 | * Access PCI directly due to the PCI |
| 868 | * subsystem isn't initialized yet. |
| 869 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 870 | bus = read_pci_config_byte(bus, path->device, path->function, |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 871 | PCI_SECONDARY_BUS); |
| 872 | path++; |
| 873 | } |
| 874 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 875 | for (count = 0; count < MAX_IO_APICS; count++) { |
| 876 | if (ir_ioapic[count].iommu == iommu && |
| 877 | ir_ioapic[count].id == scope->enumeration_id) |
| 878 | return 0; |
| 879 | else if (ir_ioapic[count].iommu == NULL && free == -1) |
| 880 | free = count; |
| 881 | } |
| 882 | if (free == -1) { |
| 883 | pr_warn("Exceeded Max IO APICS\n"); |
| 884 | return -ENOSPC; |
| 885 | } |
| 886 | |
| 887 | ir_ioapic[free].bus = bus; |
| 888 | ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function); |
| 889 | ir_ioapic[free].iommu = iommu; |
| 890 | ir_ioapic[free].id = scope->enumeration_id; |
| 891 | pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n", |
| 892 | scope->enumeration_id, drhd->address, iommu->seq_id); |
| 893 | |
| 894 | return 0; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 895 | } |
| 896 | |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 897 | static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header, |
| 898 | struct intel_iommu *iommu) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 899 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 900 | int ret = 0; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 901 | struct acpi_dmar_hardware_unit *drhd; |
| 902 | struct acpi_dmar_device_scope *scope; |
| 903 | void *start, *end; |
| 904 | |
| 905 | drhd = (struct acpi_dmar_hardware_unit *)header; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 906 | start = (void *)(drhd + 1); |
| 907 | end = ((void *)drhd) + header->length; |
| 908 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 909 | while (start < end && ret == 0) { |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 910 | scope = start; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 911 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) |
| 912 | ret = ir_parse_one_ioapic_scope(scope, iommu, drhd); |
| 913 | else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) |
| 914 | ret = ir_parse_one_hpet_scope(scope, iommu, drhd); |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 915 | start += scope->length; |
| 916 | } |
| 917 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 918 | return ret; |
| 919 | } |
| 920 | |
| 921 | static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu) |
| 922 | { |
| 923 | int i; |
| 924 | |
| 925 | for (i = 0; i < MAX_HPET_TBS; i++) |
| 926 | if (ir_hpet[i].iommu == iommu) |
| 927 | ir_hpet[i].iommu = NULL; |
| 928 | |
| 929 | for (i = 0; i < MAX_IO_APICS; i++) |
| 930 | if (ir_ioapic[i].iommu == iommu) |
| 931 | ir_ioapic[i].iommu = NULL; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 932 | } |
| 933 | |
| 934 | /* |
| 935 | * Finds the assocaition between IOAPIC's and its Interrupt-remapping |
| 936 | * hardware unit. |
| 937 | */ |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 938 | static int __init parse_ioapics_under_ir(void) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 939 | { |
| 940 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 941 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 942 | bool ir_supported = false; |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 943 | int ioapic_idx; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 944 | |
Joerg Roedel | 66ef950 | 2015-10-23 11:57:13 +0200 | [diff] [blame] | 945 | for_each_iommu(iommu, drhd) { |
| 946 | int ret; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 947 | |
Joerg Roedel | 66ef950 | 2015-10-23 11:57:13 +0200 | [diff] [blame] | 948 | if (!ecap_ir_support(iommu->ecap)) |
| 949 | continue; |
| 950 | |
| 951 | ret = ir_parse_ioapic_hpet_scope(drhd->hdr, iommu); |
| 952 | if (ret) |
| 953 | return ret; |
| 954 | |
| 955 | ir_supported = true; |
| 956 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 957 | |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 958 | if (!ir_supported) |
Baoquan He | a13c8f2 | 2015-10-22 14:00:51 +0800 | [diff] [blame] | 959 | return -ENODEV; |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 960 | |
| 961 | for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) { |
| 962 | int ioapic_id = mpc_ioapic_id(ioapic_idx); |
| 963 | if (!map_ioapic_to_ir(ioapic_id)) { |
| 964 | pr_err(FW_BUG "ioapic %d has no mapping iommu, " |
| 965 | "interrupt remapping will be disabled\n", |
| 966 | ioapic_id); |
| 967 | return -1; |
| 968 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 969 | } |
| 970 | |
Baoquan He | a13c8f2 | 2015-10-22 14:00:51 +0800 | [diff] [blame] | 971 | return 0; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 972 | } |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 973 | |
Rashika Kheria | 6a7885c | 2013-12-18 12:04:27 +0530 | [diff] [blame] | 974 | static int __init ir_dev_scope_init(void) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 975 | { |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 976 | int ret; |
| 977 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 978 | if (!irq_remapping_enabled) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 979 | return 0; |
| 980 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 981 | down_write(&dmar_global_lock); |
| 982 | ret = dmar_dev_scope_init(); |
| 983 | up_write(&dmar_global_lock); |
| 984 | |
| 985 | return ret; |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 986 | } |
| 987 | rootfs_initcall(ir_dev_scope_init); |
| 988 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 989 | static void disable_irq_remapping(void) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 990 | { |
| 991 | struct dmar_drhd_unit *drhd; |
| 992 | struct intel_iommu *iommu = NULL; |
| 993 | |
| 994 | /* |
| 995 | * Disable Interrupt-remapping for all the DRHD's now. |
| 996 | */ |
| 997 | for_each_iommu(iommu, drhd) { |
| 998 | if (!ecap_ir_support(iommu->ecap)) |
| 999 | continue; |
| 1000 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1001 | iommu_disable_irq_remapping(iommu); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1002 | } |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 1003 | |
| 1004 | /* |
| 1005 | * Clear Posted-Interrupts capability. |
| 1006 | */ |
| 1007 | if (!disable_irq_post) |
| 1008 | intel_irq_remap_ops.capability &= ~(1 << IRQ_POSTING_CAP); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1009 | } |
| 1010 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1011 | static int reenable_irq_remapping(int eim) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1012 | { |
| 1013 | struct dmar_drhd_unit *drhd; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 1014 | bool setup = false; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1015 | struct intel_iommu *iommu = NULL; |
| 1016 | |
| 1017 | for_each_iommu(iommu, drhd) |
| 1018 | if (iommu->qi) |
| 1019 | dmar_reenable_qi(iommu); |
| 1020 | |
| 1021 | /* |
| 1022 | * Setup Interrupt-remapping for all the DRHD's now. |
| 1023 | */ |
| 1024 | for_each_iommu(iommu, drhd) { |
| 1025 | if (!ecap_ir_support(iommu->ecap)) |
| 1026 | continue; |
| 1027 | |
| 1028 | /* Set up interrupt remapping for iommu.*/ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1029 | iommu_set_irq_remapping(iommu, eim); |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 1030 | iommu_enable_irq_remapping(iommu); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 1031 | setup = true; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1032 | } |
| 1033 | |
| 1034 | if (!setup) |
| 1035 | goto error; |
| 1036 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 1037 | set_irq_posting_cap(); |
| 1038 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1039 | return 0; |
| 1040 | |
| 1041 | error: |
| 1042 | /* |
| 1043 | * handle error condition gracefully here! |
| 1044 | */ |
| 1045 | return -1; |
| 1046 | } |
| 1047 | |
Jiang Liu | 3c6e567 | 2015-04-14 10:29:47 +0800 | [diff] [blame] | 1048 | static void prepare_irte(struct irte *irte, int vector, unsigned int dest) |
Joerg Roedel | 0c3f173 | 2012-03-30 11:47:02 -0700 | [diff] [blame] | 1049 | { |
| 1050 | memset(irte, 0, sizeof(*irte)); |
| 1051 | |
| 1052 | irte->present = 1; |
| 1053 | irte->dst_mode = apic->irq_dest_mode; |
| 1054 | /* |
| 1055 | * Trigger mode in the IRTE will always be edge, and for IO-APIC, the |
| 1056 | * actual level or edge trigger will be setup in the IO-APIC |
| 1057 | * RTE. This will help simplify level triggered irq migration. |
| 1058 | * For more details, see the comments (in io_apic.c) explainig IO-APIC |
| 1059 | * irq migration in the presence of interrupt-remapping. |
| 1060 | */ |
| 1061 | irte->trigger_mode = 0; |
| 1062 | irte->dlvry_mode = apic->irq_delivery_mode; |
| 1063 | irte->vector = vector; |
| 1064 | irte->dest_id = IRTE_DEST(dest); |
| 1065 | irte->redir_hint = 1; |
| 1066 | } |
| 1067 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1068 | static struct irq_domain *intel_get_ir_irq_domain(struct irq_alloc_info *info) |
| 1069 | { |
| 1070 | struct intel_iommu *iommu = NULL; |
| 1071 | |
| 1072 | if (!info) |
| 1073 | return NULL; |
| 1074 | |
| 1075 | switch (info->type) { |
| 1076 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 1077 | iommu = map_ioapic_to_ir(info->ioapic_id); |
| 1078 | break; |
| 1079 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 1080 | iommu = map_hpet_to_ir(info->hpet_id); |
| 1081 | break; |
| 1082 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1083 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1084 | iommu = map_dev_to_ir(info->msi_dev); |
| 1085 | break; |
| 1086 | default: |
| 1087 | BUG_ON(1); |
| 1088 | break; |
| 1089 | } |
| 1090 | |
| 1091 | return iommu ? iommu->ir_domain : NULL; |
| 1092 | } |
| 1093 | |
| 1094 | static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info) |
| 1095 | { |
| 1096 | struct intel_iommu *iommu; |
| 1097 | |
| 1098 | if (!info) |
| 1099 | return NULL; |
| 1100 | |
| 1101 | switch (info->type) { |
| 1102 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1103 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1104 | iommu = map_dev_to_ir(info->msi_dev); |
| 1105 | if (iommu) |
| 1106 | return iommu->ir_msi_domain; |
| 1107 | break; |
| 1108 | default: |
| 1109 | break; |
| 1110 | } |
| 1111 | |
| 1112 | return NULL; |
| 1113 | } |
| 1114 | |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 1115 | struct irq_remap_ops intel_irq_remap_ops = { |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 1116 | .prepare = intel_prepare_irq_remapping, |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1117 | .enable = intel_enable_irq_remapping, |
| 1118 | .disable = disable_irq_remapping, |
| 1119 | .reenable = reenable_irq_remapping, |
Joerg Roedel | 4f3d8b6 | 2012-03-30 11:47:01 -0700 | [diff] [blame] | 1120 | .enable_faulting = enable_drhd_fault_handling, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1121 | .get_ir_irq_domain = intel_get_ir_irq_domain, |
| 1122 | .get_irq_domain = intel_get_irq_domain, |
| 1123 | }; |
| 1124 | |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1125 | static void intel_ir_reconfigure_irte(struct irq_data *irqd, bool force) |
| 1126 | { |
| 1127 | struct intel_ir_data *ir_data = irqd->chip_data; |
| 1128 | struct irte *irte = &ir_data->irte_entry; |
| 1129 | struct irq_cfg *cfg = irqd_cfg(irqd); |
| 1130 | |
| 1131 | /* |
| 1132 | * Atomically updates the IRTE with the new destination, vector |
| 1133 | * and flushes the interrupt entry cache. |
| 1134 | */ |
| 1135 | irte->vector = cfg->vector; |
| 1136 | irte->dest_id = IRTE_DEST(cfg->dest_apicid); |
| 1137 | |
| 1138 | /* Update the hardware only if the interrupt is in remapped mode. */ |
Jagannathan Raman | aa7528f | 2018-03-06 17:39:41 -0500 | [diff] [blame] | 1139 | if (force || ir_data->irq_2_iommu.mode == IRQ_REMAPPING) |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1140 | modify_irte(&ir_data->irq_2_iommu, irte); |
| 1141 | } |
| 1142 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1143 | /* |
| 1144 | * Migrate the IO-APIC irq in the presence of intr-remapping. |
| 1145 | * |
| 1146 | * For both level and edge triggered, irq migration is a simple atomic |
| 1147 | * update(of vector and cpu destination) of IRTE and flush the hardware cache. |
| 1148 | * |
| 1149 | * For level triggered, we eliminate the io-apic RTE modification (with the |
| 1150 | * updated vector information), by using a virtual vector (io-apic pin number). |
| 1151 | * Real vector that is used for interrupting cpu will be coming from |
| 1152 | * the interrupt-remapping table entry. |
| 1153 | * |
| 1154 | * As the migration is a simple atomic update of IRTE, the same mechanism |
| 1155 | * is used to migrate MSI irq's in the presence of interrupt-remapping. |
| 1156 | */ |
| 1157 | static int |
| 1158 | intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask, |
| 1159 | bool force) |
| 1160 | { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1161 | struct irq_data *parent = data->parent_data; |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1162 | struct irq_cfg *cfg = irqd_cfg(data); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1163 | int ret; |
| 1164 | |
| 1165 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 1166 | if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE) |
| 1167 | return ret; |
| 1168 | |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1169 | intel_ir_reconfigure_irte(data, false); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1170 | /* |
| 1171 | * After this point, all the interrupts will start arriving |
| 1172 | * at the new destination. So, time to cleanup the previous |
| 1173 | * vector allocation. |
| 1174 | */ |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 1175 | send_cleanup_vector(cfg); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1176 | |
| 1177 | return IRQ_SET_MASK_OK_DONE; |
| 1178 | } |
| 1179 | |
| 1180 | static void intel_ir_compose_msi_msg(struct irq_data *irq_data, |
| 1181 | struct msi_msg *msg) |
| 1182 | { |
| 1183 | struct intel_ir_data *ir_data = irq_data->chip_data; |
| 1184 | |
| 1185 | *msg = ir_data->msi_entry; |
| 1186 | } |
| 1187 | |
Feng Wu | 8541186 | 2015-06-09 13:20:31 +0800 | [diff] [blame] | 1188 | static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info) |
| 1189 | { |
| 1190 | struct intel_ir_data *ir_data = data->chip_data; |
| 1191 | struct vcpu_data *vcpu_pi_info = info; |
| 1192 | |
| 1193 | /* stop posting interrupts, back to remapping mode */ |
| 1194 | if (!vcpu_pi_info) { |
| 1195 | modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry); |
| 1196 | } else { |
| 1197 | struct irte irte_pi; |
| 1198 | |
| 1199 | /* |
| 1200 | * We are not caching the posted interrupt entry. We |
| 1201 | * copy the data from the remapped entry and modify |
| 1202 | * the fields which are relevant for posted mode. The |
| 1203 | * cached remapped entry is used for switching back to |
| 1204 | * remapped mode. |
| 1205 | */ |
| 1206 | memset(&irte_pi, 0, sizeof(irte_pi)); |
| 1207 | dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry); |
| 1208 | |
| 1209 | /* Update the posted mode fields */ |
| 1210 | irte_pi.p_pst = 1; |
| 1211 | irte_pi.p_urgent = 0; |
| 1212 | irte_pi.p_vector = vcpu_pi_info->vector; |
| 1213 | irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >> |
| 1214 | (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT); |
| 1215 | irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) & |
| 1216 | ~(-1UL << PDA_HIGH_BIT); |
| 1217 | |
| 1218 | modify_irte(&ir_data->irq_2_iommu, &irte_pi); |
| 1219 | } |
| 1220 | |
| 1221 | return 0; |
| 1222 | } |
| 1223 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1224 | static struct irq_chip intel_ir_chip = { |
Thomas Gleixner | 1bb3a5a | 2017-06-20 01:37:03 +0200 | [diff] [blame] | 1225 | .name = "INTEL-IR", |
Thomas Gleixner | 8a2b7d1 | 2018-06-04 17:33:56 +0200 | [diff] [blame] | 1226 | .irq_ack = apic_ack_irq, |
Thomas Gleixner | 1bb3a5a | 2017-06-20 01:37:03 +0200 | [diff] [blame] | 1227 | .irq_set_affinity = intel_ir_set_affinity, |
| 1228 | .irq_compose_msi_msg = intel_ir_compose_msi_msg, |
| 1229 | .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1230 | }; |
| 1231 | |
| 1232 | static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data, |
| 1233 | struct irq_cfg *irq_cfg, |
| 1234 | struct irq_alloc_info *info, |
| 1235 | int index, int sub_handle) |
| 1236 | { |
| 1237 | struct IR_IO_APIC_route_entry *entry; |
| 1238 | struct irte *irte = &data->irte_entry; |
| 1239 | struct msi_msg *msg = &data->msi_entry; |
| 1240 | |
| 1241 | prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid); |
| 1242 | switch (info->type) { |
| 1243 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 1244 | /* Set source-id of interrupt request */ |
| 1245 | set_ioapic_sid(irte, info->ioapic_id); |
| 1246 | apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n", |
| 1247 | info->ioapic_id, irte->present, irte->fpd, |
| 1248 | irte->dst_mode, irte->redir_hint, |
| 1249 | irte->trigger_mode, irte->dlvry_mode, |
| 1250 | irte->avail, irte->vector, irte->dest_id, |
| 1251 | irte->sid, irte->sq, irte->svt); |
| 1252 | |
| 1253 | entry = (struct IR_IO_APIC_route_entry *)info->ioapic_entry; |
| 1254 | info->ioapic_entry = NULL; |
| 1255 | memset(entry, 0, sizeof(*entry)); |
| 1256 | entry->index2 = (index >> 15) & 0x1; |
| 1257 | entry->zero = 0; |
| 1258 | entry->format = 1; |
| 1259 | entry->index = (index & 0x7fff); |
| 1260 | /* |
| 1261 | * IO-APIC RTE will be configured with virtual vector. |
| 1262 | * irq handler will do the explicit EOI to the io-apic. |
| 1263 | */ |
| 1264 | entry->vector = info->ioapic_pin; |
| 1265 | entry->mask = 0; /* enable IRQ */ |
| 1266 | entry->trigger = info->ioapic_trigger; |
| 1267 | entry->polarity = info->ioapic_polarity; |
| 1268 | if (info->ioapic_trigger) |
| 1269 | entry->mask = 1; /* Mask level triggered irqs. */ |
| 1270 | break; |
| 1271 | |
| 1272 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 1273 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1274 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1275 | if (info->type == X86_IRQ_ALLOC_TYPE_HPET) |
| 1276 | set_hpet_sid(irte, info->hpet_id); |
| 1277 | else |
| 1278 | set_msi_sid(irte, info->msi_dev); |
| 1279 | |
| 1280 | msg->address_hi = MSI_ADDR_BASE_HI; |
| 1281 | msg->data = sub_handle; |
| 1282 | msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT | |
| 1283 | MSI_ADDR_IR_SHV | |
| 1284 | MSI_ADDR_IR_INDEX1(index) | |
| 1285 | MSI_ADDR_IR_INDEX2(index); |
| 1286 | break; |
| 1287 | |
| 1288 | default: |
| 1289 | BUG_ON(1); |
| 1290 | break; |
| 1291 | } |
| 1292 | } |
| 1293 | |
| 1294 | static void intel_free_irq_resources(struct irq_domain *domain, |
| 1295 | unsigned int virq, unsigned int nr_irqs) |
| 1296 | { |
| 1297 | struct irq_data *irq_data; |
| 1298 | struct intel_ir_data *data; |
| 1299 | struct irq_2_iommu *irq_iommu; |
| 1300 | unsigned long flags; |
| 1301 | int i; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1302 | for (i = 0; i < nr_irqs; i++) { |
| 1303 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1304 | if (irq_data && irq_data->chip_data) { |
| 1305 | data = irq_data->chip_data; |
| 1306 | irq_iommu = &data->irq_2_iommu; |
| 1307 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
| 1308 | clear_entries(irq_iommu); |
| 1309 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
| 1310 | irq_domain_reset_irq_data(irq_data); |
| 1311 | kfree(data); |
| 1312 | } |
| 1313 | } |
| 1314 | } |
| 1315 | |
| 1316 | static int intel_irq_remapping_alloc(struct irq_domain *domain, |
| 1317 | unsigned int virq, unsigned int nr_irqs, |
| 1318 | void *arg) |
| 1319 | { |
| 1320 | struct intel_iommu *iommu = domain->host_data; |
| 1321 | struct irq_alloc_info *info = arg; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1322 | struct intel_ir_data *data, *ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1323 | struct irq_data *irq_data; |
| 1324 | struct irq_cfg *irq_cfg; |
| 1325 | int i, ret, index; |
| 1326 | |
| 1327 | if (!info || !iommu) |
| 1328 | return -EINVAL; |
| 1329 | if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI && |
| 1330 | info->type != X86_IRQ_ALLOC_TYPE_MSIX) |
| 1331 | return -EINVAL; |
| 1332 | |
| 1333 | /* |
| 1334 | * With IRQ remapping enabled, don't need contiguous CPU vectors |
| 1335 | * to support multiple MSI interrupts. |
| 1336 | */ |
| 1337 | if (info->type == X86_IRQ_ALLOC_TYPE_MSI) |
| 1338 | info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS; |
| 1339 | |
| 1340 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 1341 | if (ret < 0) |
| 1342 | return ret; |
| 1343 | |
| 1344 | ret = -ENOMEM; |
| 1345 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 1346 | if (!data) |
| 1347 | goto out_free_parent; |
| 1348 | |
| 1349 | down_read(&dmar_global_lock); |
| 1350 | index = alloc_irte(iommu, virq, &data->irq_2_iommu, nr_irqs); |
| 1351 | up_read(&dmar_global_lock); |
| 1352 | if (index < 0) { |
| 1353 | pr_warn("Failed to allocate IRTE\n"); |
| 1354 | kfree(data); |
| 1355 | goto out_free_parent; |
| 1356 | } |
| 1357 | |
| 1358 | for (i = 0; i < nr_irqs; i++) { |
| 1359 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1360 | irq_cfg = irqd_cfg(irq_data); |
| 1361 | if (!irq_data || !irq_cfg) { |
| 1362 | ret = -EINVAL; |
| 1363 | goto out_free_data; |
| 1364 | } |
| 1365 | |
| 1366 | if (i > 0) { |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1367 | ird = kzalloc(sizeof(*ird), GFP_KERNEL); |
| 1368 | if (!ird) |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1369 | goto out_free_data; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1370 | /* Initialize the common data */ |
| 1371 | ird->irq_2_iommu = data->irq_2_iommu; |
| 1372 | ird->irq_2_iommu.sub_handle = i; |
| 1373 | } else { |
| 1374 | ird = data; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1375 | } |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1376 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1377 | irq_data->hwirq = (index << 16) + i; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1378 | irq_data->chip_data = ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1379 | irq_data->chip = &intel_ir_chip; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1380 | intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1381 | irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT); |
| 1382 | } |
| 1383 | return 0; |
| 1384 | |
| 1385 | out_free_data: |
| 1386 | intel_free_irq_resources(domain, virq, i); |
| 1387 | out_free_parent: |
| 1388 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1389 | return ret; |
| 1390 | } |
| 1391 | |
| 1392 | static void intel_irq_remapping_free(struct irq_domain *domain, |
| 1393 | unsigned int virq, unsigned int nr_irqs) |
| 1394 | { |
| 1395 | intel_free_irq_resources(domain, virq, nr_irqs); |
| 1396 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1397 | } |
| 1398 | |
Thomas Gleixner | 7249164 | 2017-09-13 23:29:10 +0200 | [diff] [blame] | 1399 | static int intel_irq_remapping_activate(struct irq_domain *domain, |
Thomas Gleixner | 702cb0a | 2017-12-29 16:59:06 +0100 | [diff] [blame] | 1400 | struct irq_data *irq_data, bool reserve) |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1401 | { |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1402 | intel_ir_reconfigure_irte(irq_data, true); |
Thomas Gleixner | 7249164 | 2017-09-13 23:29:10 +0200 | [diff] [blame] | 1403 | return 0; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1404 | } |
| 1405 | |
| 1406 | static void intel_irq_remapping_deactivate(struct irq_domain *domain, |
| 1407 | struct irq_data *irq_data) |
| 1408 | { |
| 1409 | struct intel_ir_data *data = irq_data->chip_data; |
| 1410 | struct irte entry; |
| 1411 | |
| 1412 | memset(&entry, 0, sizeof(entry)); |
| 1413 | modify_irte(&data->irq_2_iommu, &entry); |
| 1414 | } |
| 1415 | |
Tobias Klauser | 71bb620 | 2017-05-24 16:31:23 +0200 | [diff] [blame] | 1416 | static const struct irq_domain_ops intel_ir_domain_ops = { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1417 | .alloc = intel_irq_remapping_alloc, |
| 1418 | .free = intel_irq_remapping_free, |
| 1419 | .activate = intel_irq_remapping_activate, |
| 1420 | .deactivate = intel_irq_remapping_deactivate, |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 1421 | }; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1422 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1423 | /* |
| 1424 | * Support of Interrupt Remapping Unit Hotplug |
| 1425 | */ |
| 1426 | static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu) |
| 1427 | { |
| 1428 | int ret; |
| 1429 | int eim = x2apic_enabled(); |
| 1430 | |
| 1431 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 1432 | pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n", |
| 1433 | iommu->reg_phys, iommu->ecap); |
| 1434 | return -ENODEV; |
| 1435 | } |
| 1436 | |
| 1437 | if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) { |
| 1438 | pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n", |
| 1439 | iommu->reg_phys); |
| 1440 | return -ENODEV; |
| 1441 | } |
| 1442 | |
| 1443 | /* TODO: check all IOAPICs are covered by IOMMU */ |
| 1444 | |
| 1445 | /* Setup Interrupt-remapping now. */ |
| 1446 | ret = intel_setup_irq_remapping(iommu); |
| 1447 | if (ret) { |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 1448 | pr_err("Failed to setup irq remapping for %s\n", |
| 1449 | iommu->name); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1450 | intel_teardown_irq_remapping(iommu); |
| 1451 | ir_remove_ioapic_hpet_scope(iommu); |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 1452 | } else { |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 1453 | iommu_enable_irq_remapping(iommu); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1454 | } |
| 1455 | |
| 1456 | return ret; |
| 1457 | } |
| 1458 | |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1459 | int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert) |
| 1460 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1461 | int ret = 0; |
| 1462 | struct intel_iommu *iommu = dmaru->iommu; |
| 1463 | |
| 1464 | if (!irq_remapping_enabled) |
| 1465 | return 0; |
| 1466 | if (iommu == NULL) |
| 1467 | return -EINVAL; |
| 1468 | if (!ecap_ir_support(iommu->ecap)) |
| 1469 | return 0; |
Feng Wu | c1d9933 | 2015-06-09 13:20:37 +0800 | [diff] [blame] | 1470 | if (irq_remapping_cap(IRQ_POSTING_CAP) && |
| 1471 | !cap_pi_support(iommu->cap)) |
| 1472 | return -EBUSY; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1473 | |
| 1474 | if (insert) { |
| 1475 | if (!iommu->ir_table) |
| 1476 | ret = dmar_ir_add(dmaru, iommu); |
| 1477 | } else { |
| 1478 | if (iommu->ir_table) { |
| 1479 | if (!bitmap_empty(iommu->ir_table->bitmap, |
| 1480 | INTR_REMAP_TABLE_ENTRIES)) { |
| 1481 | ret = -EBUSY; |
| 1482 | } else { |
| 1483 | iommu_disable_irq_remapping(iommu); |
| 1484 | intel_teardown_irq_remapping(iommu); |
| 1485 | ir_remove_ioapic_hpet_scope(iommu); |
| 1486 | } |
| 1487 | } |
| 1488 | } |
| 1489 | |
| 1490 | return ret; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1491 | } |