Jacob Pan | af2730f | 2010-02-12 10:31:47 -0800 | [diff] [blame] | 1 | /* |
Kuppuswamy Sathyanarayanan | 05454c2 | 2013-10-17 15:35:27 -0700 | [diff] [blame] | 2 | * intel-mid.h: Intel MID specific setup code |
Jacob Pan | af2730f | 2010-02-12 10:31:47 -0800 | [diff] [blame] | 3 | * |
| 4 | * (C) Copyright 2009 Intel Corporation |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License |
| 8 | * as published by the Free Software Foundation; version 2 |
| 9 | * of the License. |
| 10 | */ |
Kuppuswamy Sathyanarayanan | 05454c2 | 2013-10-17 15:35:27 -0700 | [diff] [blame] | 11 | #ifndef _ASM_X86_INTEL_MID_H |
| 12 | #define _ASM_X86_INTEL_MID_H |
Feng Tang | c20b5c3 | 2010-09-13 15:08:55 +0800 | [diff] [blame] | 13 | |
| 14 | #include <linux/sfi.h> |
Andy Shevchenko | 5823d089 | 2016-06-14 21:29:45 +0300 | [diff] [blame] | 15 | #include <linux/pci.h> |
David Cohen | 40a96d5 | 2013-10-17 15:35:36 -0700 | [diff] [blame] | 16 | #include <linux/platform_device.h> |
Feng Tang | c20b5c3 | 2010-09-13 15:08:55 +0800 | [diff] [blame] | 17 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 18 | extern int intel_mid_pci_init(void); |
Andy Shevchenko | 5823d089 | 2016-06-14 21:29:45 +0300 | [diff] [blame] | 19 | extern int intel_mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state); |
| 20 | |
| 21 | #define INTEL_MID_PWR_LSS_OFFSET 4 |
| 22 | #define INTEL_MID_PWR_LSS_TYPE (1 << 7) |
| 23 | |
| 24 | extern int intel_mid_pwr_get_lss_id(struct pci_dev *pdev); |
| 25 | |
David Cohen | 40a96d5 | 2013-10-17 15:35:36 -0700 | [diff] [blame] | 26 | extern int get_gpio_by_name(const char *name); |
| 27 | extern void intel_scu_device_register(struct platform_device *pdev); |
Feng Tang | 7309282 | 2010-11-10 17:29:00 +0000 | [diff] [blame] | 28 | extern int __init sfi_parse_mrtc(struct sfi_table_header *table); |
Kuppuswamy Sathyanarayanan | aeedb37 | 2013-10-17 15:35:33 -0700 | [diff] [blame] | 29 | extern int __init sfi_parse_mtmr(struct sfi_table_header *table); |
Feng Tang | 7309282 | 2010-11-10 17:29:00 +0000 | [diff] [blame] | 30 | extern int sfi_mrtc_num; |
| 31 | extern struct sfi_rtc_table_entry sfi_mrtc_array[]; |
Jacob Pan | af2730f | 2010-02-12 10:31:47 -0800 | [diff] [blame] | 32 | |
Jacob Pan | a0c173b | 2010-05-19 12:01:24 -0700 | [diff] [blame] | 33 | /* |
Kuppuswamy Sathyanarayanan | 49c72a0 | 2013-10-17 15:35:32 -0700 | [diff] [blame] | 34 | * Here defines the array of devices platform data that IAFW would export |
| 35 | * through SFI "DEVS" table, we use name and type to match the device and |
| 36 | * its platform data. |
| 37 | */ |
| 38 | struct devs_id { |
| 39 | char name[SFI_NAME_LEN + 1]; |
| 40 | u8 type; |
| 41 | u8 delay; |
| 42 | void *(*get_platform_data)(void *info); |
| 43 | /* Custom handler for devices */ |
| 44 | void (*device_handler)(struct sfi_device_table_entry *pentry, |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 45 | struct devs_id *dev); |
Kuppuswamy Sathyanarayanan | 49c72a0 | 2013-10-17 15:35:32 -0700 | [diff] [blame] | 46 | }; |
| 47 | |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 48 | #define sfi_device(i) \ |
| 49 | static const struct devs_id *const __intel_mid_sfi_##i##_dev __used \ |
David Cohen | 40a96d5 | 2013-10-17 15:35:36 -0700 | [diff] [blame] | 50 | __attribute__((__section__(".x86_intel_mid_dev.init"))) = &i |
| 51 | |
Andy Shevchenko | 05f310e | 2016-07-12 14:16:32 +0300 | [diff] [blame] | 52 | /** |
| 53 | * struct mid_sd_board_info - template for SD device creation |
| 54 | * @name: identifies the driver |
| 55 | * @bus_num: board-specific identifier for a given SD controller |
| 56 | * @max_clk: the maximum frequency device supports |
| 57 | * @platform_data: the particular data stored there is driver-specific |
| 58 | */ |
| 59 | struct mid_sd_board_info { |
| 60 | char name[SFI_NAME_LEN]; |
| 61 | int bus_num; |
| 62 | unsigned short addr; |
| 63 | u32 max_clk; |
| 64 | void *platform_data; |
| 65 | }; |
| 66 | |
Kuppuswamy Sathyanarayanan | 49c72a0 | 2013-10-17 15:35:32 -0700 | [diff] [blame] | 67 | /* |
Jacob Pan | a0c173b | 2010-05-19 12:01:24 -0700 | [diff] [blame] | 68 | * Medfield is the follow-up of Moorestown, it combines two chip solution into |
| 69 | * one. Other than that it also added always-on and constant tsc and lapic |
| 70 | * timers. Medfield is the platform name, and the chip name is called Penwell |
| 71 | * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be |
| 72 | * identified via MSRs. |
| 73 | */ |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 74 | enum intel_mid_cpu_type { |
Alan Cox | 1a8359e | 2012-01-26 17:33:30 +0000 | [diff] [blame] | 75 | /* 1 was Moorestown */ |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 76 | INTEL_MID_CPU_CHIP_PENWELL = 2, |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 77 | INTEL_MID_CPU_CHIP_CLOVERVIEW, |
David Cohen | bc20aa48 | 2013-12-16 12:07:38 -0800 | [diff] [blame] | 78 | INTEL_MID_CPU_CHIP_TANGIER, |
Jacob Pan | a0c173b | 2010-05-19 12:01:24 -0700 | [diff] [blame] | 79 | }; |
| 80 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 81 | extern enum intel_mid_cpu_type __intel_mid_cpu_chip; |
Mathias Nyman | 35d4769 | 2011-11-15 14:46:52 -0800 | [diff] [blame] | 82 | |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 83 | /** |
| 84 | * struct intel_mid_ops - Interface between intel-mid & sub archs |
| 85 | * @arch_setup: arch_setup function to re-initialize platform |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 86 | * structures (x86_init, x86_platform_init) |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 87 | * |
| 88 | * This structure can be extended if any new interface is required |
| 89 | * between intel-mid & its sub arch files. |
| 90 | */ |
| 91 | struct intel_mid_ops { |
| 92 | void (*arch_setup)(void); |
| 93 | }; |
| 94 | |
| 95 | /* Helper API's for INTEL_MID_OPS_INIT */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 96 | #define DECLARE_INTEL_MID_OPS_INIT(cpuname, cpuid) \ |
| 97 | [cpuid] = get_##cpuname##_ops |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 98 | |
| 99 | /* Maximum number of CPU ops */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 100 | #define MAX_CPU_OPS(a) (sizeof(a)/sizeof(void *)) |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 101 | |
| 102 | /* |
| 103 | * For every new cpu addition, a weak get_<cpuname>_ops() function needs be |
| 104 | * declared in arch/x86/platform/intel_mid/intel_mid_weak_decls.h. |
| 105 | */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 106 | #define INTEL_MID_OPS_INIT { \ |
| 107 | DECLARE_INTEL_MID_OPS_INIT(penwell, INTEL_MID_CPU_CHIP_PENWELL), \ |
| 108 | DECLARE_INTEL_MID_OPS_INIT(cloverview, INTEL_MID_CPU_CHIP_CLOVERVIEW), \ |
| 109 | DECLARE_INTEL_MID_OPS_INIT(tangier, INTEL_MID_CPU_CHIP_TANGIER) \ |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 110 | }; |
| 111 | |
Mathias Nyman | 35d4769 | 2011-11-15 14:46:52 -0800 | [diff] [blame] | 112 | #ifdef CONFIG_X86_INTEL_MID |
| 113 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 114 | static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void) |
H. Peter Anvin | a75af58 | 2010-05-19 13:40:14 -0700 | [diff] [blame] | 115 | { |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 116 | return __intel_mid_cpu_chip; |
H. Peter Anvin | a75af58 | 2010-05-19 13:40:14 -0700 | [diff] [blame] | 117 | } |
| 118 | |
David Cohen | 40a96d5 | 2013-10-17 15:35:36 -0700 | [diff] [blame] | 119 | static inline bool intel_mid_has_msic(void) |
| 120 | { |
| 121 | return (intel_mid_identify_cpu() == INTEL_MID_CPU_CHIP_PENWELL); |
| 122 | } |
| 123 | |
Mathias Nyman | 35d4769 | 2011-11-15 14:46:52 -0800 | [diff] [blame] | 124 | #else /* !CONFIG_X86_INTEL_MID */ |
| 125 | |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 126 | #define intel_mid_identify_cpu() 0 |
| 127 | #define intel_mid_has_msic() 0 |
Mathias Nyman | 35d4769 | 2011-11-15 14:46:52 -0800 | [diff] [blame] | 128 | |
| 129 | #endif /* !CONFIG_X86_INTEL_MID */ |
| 130 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 131 | enum intel_mid_timer_options { |
| 132 | INTEL_MID_TIMER_DEFAULT, |
| 133 | INTEL_MID_TIMER_APBT_ONLY, |
| 134 | INTEL_MID_TIMER_LAPIC_APBT, |
Jacob Pan | a0c173b | 2010-05-19 12:01:24 -0700 | [diff] [blame] | 135 | }; |
| 136 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 137 | extern enum intel_mid_timer_options intel_mid_timer_options; |
H. Peter Anvin | 1467138 | 2010-05-19 14:37:40 -0700 | [diff] [blame] | 138 | |
Dirk Brandewie | 0a91532 | 2011-11-10 13:42:53 +0000 | [diff] [blame] | 139 | /* |
| 140 | * Penwell uses spread spectrum clock, so the freq number is not exactly |
| 141 | * the same as reported by MSR based on SDM. |
| 142 | */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 143 | #define FSB_FREQ_83SKU 83200 |
| 144 | #define FSB_FREQ_100SKU 99840 |
| 145 | #define FSB_FREQ_133SKU 133000 |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 146 | |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 147 | #define FSB_FREQ_167SKU 167000 |
| 148 | #define FSB_FREQ_200SKU 200000 |
| 149 | #define FSB_FREQ_267SKU 267000 |
| 150 | #define FSB_FREQ_333SKU 333000 |
| 151 | #define FSB_FREQ_400SKU 400000 |
Kuppuswamy Sathyanarayanan | 85611e3 | 2013-12-16 12:07:37 -0800 | [diff] [blame] | 152 | |
| 153 | /* Bus Select SoC Fuse value */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 154 | #define BSEL_SOC_FUSE_MASK 0x7 |
| 155 | /* FSB 133MHz */ |
| 156 | #define BSEL_SOC_FUSE_001 0x1 |
| 157 | /* FSB 100MHz */ |
| 158 | #define BSEL_SOC_FUSE_101 0x5 |
| 159 | /* FSB 83MHz */ |
| 160 | #define BSEL_SOC_FUSE_111 0x7 |
Dirk Brandewie | 0a91532 | 2011-11-10 13:42:53 +0000 | [diff] [blame] | 161 | |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 162 | #define SFI_MTMR_MAX_NUM 8 |
| 163 | #define SFI_MRTC_MAX 8 |
Jacob Pan | 16ab539 | 2010-02-12 03:08:30 -0800 | [diff] [blame] | 164 | |
Feng Tang | 1da4b1c | 2010-11-09 11:22:58 +0000 | [diff] [blame] | 165 | extern void intel_scu_devices_create(void); |
| 166 | extern void intel_scu_devices_destroy(void); |
| 167 | |
Feng Tang | 7309282 | 2010-11-10 17:29:00 +0000 | [diff] [blame] | 168 | /* VRTC timer */ |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 169 | #define MRST_VRTC_MAP_SZ 1024 |
| 170 | /* #define MRST_VRTC_PGOFFSET 0xc00 */ |
Feng Tang | 7309282 | 2010-11-10 17:29:00 +0000 | [diff] [blame] | 171 | |
Kuppuswamy Sathyanarayanan | 712b6aa | 2013-10-17 15:35:29 -0700 | [diff] [blame] | 172 | extern void intel_mid_rtc_init(void); |
Feng Tang | 7309282 | 2010-11-10 17:29:00 +0000 | [diff] [blame] | 173 | |
Andy Shevchenko | 06a3fcc | 2016-06-15 15:04:20 +0300 | [diff] [blame] | 174 | /* The offset for the mapping of global gpio pin to irq */ |
| 175 | #define INTEL_MID_IRQ_OFFSET 0x100 |
David Cohen | 40a96d5 | 2013-10-17 15:35:36 -0700 | [diff] [blame] | 176 | |
Kuppuswamy Sathyanarayanan | 05454c2 | 2013-10-17 15:35:27 -0700 | [diff] [blame] | 177 | #endif /* _ASM_X86_INTEL_MID_H */ |