blob: 89cc8166db94c81ddf03cea9130fcc734482a5dd [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe7e2010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe183052011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000098 "LAST",
99};
100
Alex Deucher0c195112012-07-17 14:02:33 -0400101/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500102 * radeon_program_register_sequence - program an array of registers.
103 *
104 * @rdev: radeon_device pointer
105 * @registers: pointer to the register array
106 * @array_size: size of the register array
107 *
108 * Programs an array or registers with and and or masks.
109 * This is a helper for setting golden registers.
110 */
111void radeon_program_register_sequence(struct radeon_device *rdev,
112 const u32 *registers,
113 const u32 array_size)
114{
115 u32 tmp, reg, and_mask, or_mask;
116 int i;
117
118 if (array_size % 3)
119 return;
120
121 for (i = 0; i < array_size; i +=3) {
122 reg = registers[i + 0];
123 and_mask = registers[i + 1];
124 or_mask = registers[i + 2];
125
126 if (and_mask == 0xffffffff) {
127 tmp = or_mask;
128 } else {
129 tmp = RREG32(reg);
130 tmp &= ~and_mask;
131 tmp |= or_mask;
132 }
133 WREG32(reg, tmp);
134 }
135}
136
137/**
Alex Deucher0c195112012-07-17 14:02:33 -0400138 * radeon_surface_init - Clear GPU surface registers.
139 *
140 * @rdev: radeon_device pointer
141 *
142 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200143 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000144void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200145{
146 /* FIXME: check this out */
147 if (rdev->family < CHIP_R600) {
148 int i;
149
Dave Airlie550e2d92009-12-09 14:15:38 +1000150 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
151 if (rdev->surface_regs[i].bo)
152 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
153 else
154 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200155 }
Dave Airliee024e112009-06-24 09:48:08 +1000156 /* enable surfaces */
157 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200158 }
159}
160
161/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 * GPU scratch registers helpers function.
163 */
Alex Deucher0c195112012-07-17 14:02:33 -0400164/**
165 * radeon_scratch_init - Init scratch register driver information.
166 *
167 * @rdev: radeon_device pointer
168 *
169 * Init CP scratch register driver information (r1xx-r5xx)
170 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000171void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172{
173 int i;
174
175 /* FIXME: check this out */
176 if (rdev->family < CHIP_R300) {
177 rdev->scratch.num_reg = 5;
178 } else {
179 rdev->scratch.num_reg = 7;
180 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400181 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 for (i = 0; i < rdev->scratch.num_reg; i++) {
183 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400184 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 }
186}
187
Alex Deucher0c195112012-07-17 14:02:33 -0400188/**
189 * radeon_scratch_get - Allocate a scratch register
190 *
191 * @rdev: radeon_device pointer
192 * @reg: scratch register mmio offset
193 *
194 * Allocate a CP scratch register for use by the driver (all asics).
195 * Returns 0 on success or -EINVAL on failure.
196 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
198{
199 int i;
200
201 for (i = 0; i < rdev->scratch.num_reg; i++) {
202 if (rdev->scratch.free[i]) {
203 rdev->scratch.free[i] = false;
204 *reg = rdev->scratch.reg[i];
205 return 0;
206 }
207 }
208 return -EINVAL;
209}
210
Alex Deucher0c195112012-07-17 14:02:33 -0400211/**
212 * radeon_scratch_free - Free a scratch register
213 *
214 * @rdev: radeon_device pointer
215 * @reg: scratch register mmio offset
216 *
217 * Free a CP scratch register allocated for use by the driver (all asics)
218 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
220{
221 int i;
222
223 for (i = 0; i < rdev->scratch.num_reg; i++) {
224 if (rdev->scratch.reg[i] == reg) {
225 rdev->scratch.free[i] = true;
226 return;
227 }
228 }
229}
230
Alex Deucher0c195112012-07-17 14:02:33 -0400231/*
232 * radeon_wb_*()
233 * Writeback is the the method by which the the GPU updates special pages
234 * in memory with the status of certain GPU events (fences, ring pointers,
235 * etc.).
236 */
237
238/**
239 * radeon_wb_disable - Disable Writeback
240 *
241 * @rdev: radeon_device pointer
242 *
243 * Disables Writeback (all asics). Used for suspend.
244 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400245void radeon_wb_disable(struct radeon_device *rdev)
246{
247 int r;
248
249 if (rdev->wb.wb_obj) {
250 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
251 if (unlikely(r != 0))
252 return;
253 radeon_bo_kunmap(rdev->wb.wb_obj);
254 radeon_bo_unpin(rdev->wb.wb_obj);
255 radeon_bo_unreserve(rdev->wb.wb_obj);
256 }
257 rdev->wb.enabled = false;
258}
259
Alex Deucher0c195112012-07-17 14:02:33 -0400260/**
261 * radeon_wb_fini - Disable Writeback and free memory
262 *
263 * @rdev: radeon_device pointer
264 *
265 * Disables Writeback and frees the Writeback memory (all asics).
266 * Used at driver shutdown.
267 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400268void radeon_wb_fini(struct radeon_device *rdev)
269{
270 radeon_wb_disable(rdev);
271 if (rdev->wb.wb_obj) {
272 radeon_bo_unref(&rdev->wb.wb_obj);
273 rdev->wb.wb = NULL;
274 rdev->wb.wb_obj = NULL;
275 }
276}
277
Alex Deucher0c195112012-07-17 14:02:33 -0400278/**
279 * radeon_wb_init- Init Writeback driver info and allocate memory
280 *
281 * @rdev: radeon_device pointer
282 *
283 * Disables Writeback and frees the Writeback memory (all asics).
284 * Used at driver startup.
285 * Returns 0 on success or an -error on failure.
286 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400287int radeon_wb_init(struct radeon_device *rdev)
288{
289 int r;
290
291 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100292 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400293 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400294 if (r) {
295 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
296 return r;
297 }
298 }
299 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
300 if (unlikely(r != 0)) {
301 radeon_wb_fini(rdev);
302 return r;
303 }
304 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
305 &rdev->wb.gpu_addr);
306 if (r) {
307 radeon_bo_unreserve(rdev->wb.wb_obj);
308 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
309 radeon_wb_fini(rdev);
310 return r;
311 }
312 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
313 radeon_bo_unreserve(rdev->wb.wb_obj);
314 if (r) {
315 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
316 radeon_wb_fini(rdev);
317 return r;
318 }
319
Alex Deuchere6ba7592011-06-13 22:02:51 +0000320 /* clear wb memory */
321 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400322 /* disable event_write fences */
323 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400324 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200325 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400326 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200327 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400328 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500329 /* often unreliable on AGP */
330 rdev->wb.enabled = false;
331 } else if (rdev->family < CHIP_R300) {
332 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400333 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400334 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400335 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400336 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200337 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400338 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200339 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400340 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400341 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400342 /* always use writeback/events on NI, APUs */
343 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500344 rdev->wb.enabled = true;
345 rdev->wb.use_event = true;
346 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400347
348 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
349
350 return 0;
351}
352
Jerome Glissed594e462010-02-17 21:54:29 +0000353/**
354 * radeon_vram_location - try to find VRAM location
355 * @rdev: radeon device structure holding all necessary informations
356 * @mc: memory controller structure holding memory informations
357 * @base: base address at which to put VRAM
358 *
359 * Function will place try to place VRAM at base address provided
360 * as parameter (which is so far either PCI aperture address or
361 * for IGP TOM base address).
362 *
363 * If there is not enough space to fit the unvisible VRAM in the 32bits
364 * address space then we limit the VRAM size to the aperture.
365 *
366 * If we are using AGP and if the AGP aperture doesn't allow us to have
367 * room for all the VRAM than we restrict the VRAM to the PCI aperture
368 * size and print a warning.
369 *
370 * This function will never fails, worst case are limiting VRAM.
371 *
372 * Note: GTT start, end, size should be initialized before calling this
373 * function on AGP platform.
374 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300375 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000376 * this shouldn't be a problem as we are using the PCI aperture as a reference.
377 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
378 * not IGP.
379 *
380 * Note: we use mc_vram_size as on some board we need to program the mc to
381 * cover the whole aperture even if VRAM size is inferior to aperture size
382 * Novell bug 204882 + along with lots of ubuntu ones
383 *
384 * Note: when limiting vram it's safe to overwritte real_vram_size because
385 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
386 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
387 * ones)
388 *
389 * Note: IGP TOM addr should be the same as the aperture addr, we don't
390 * explicitly check for that thought.
391 *
392 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 */
Jerome Glissed594e462010-02-17 21:54:29 +0000394void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395{
Christian König1bcb04f2012-10-23 15:53:16 +0200396 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
397
Jerome Glissed594e462010-02-17 21:54:29 +0000398 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400399 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000400 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
401 mc->real_vram_size = mc->aper_size;
402 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403 }
Jerome Glissed594e462010-02-17 21:54:29 +0000404 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400405 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000406 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
407 mc->real_vram_size = mc->aper_size;
408 mc->mc_vram_size = mc->aper_size;
409 }
410 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200411 if (limit && limit < mc->real_vram_size)
412 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500413 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000414 mc->mc_vram_size >> 20, mc->vram_start,
415 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416}
417
Jerome Glissed594e462010-02-17 21:54:29 +0000418/**
419 * radeon_gtt_location - try to find GTT location
420 * @rdev: radeon device structure holding all necessary informations
421 * @mc: memory controller structure holding memory informations
422 *
423 * Function will place try to place GTT before or after VRAM.
424 *
425 * If GTT size is bigger than space left then we ajust GTT size.
426 * Thus function will never fails.
427 *
428 * FIXME: when reducing GTT size align new size on power of 2.
429 */
430void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
431{
432 u64 size_af, size_bf;
433
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400434 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400435 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000436 if (size_bf > size_af) {
437 if (mc->gtt_size > size_bf) {
438 dev_warn(rdev->dev, "limiting GTT\n");
439 mc->gtt_size = size_bf;
440 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400441 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000442 } else {
443 if (mc->gtt_size > size_af) {
444 dev_warn(rdev->dev, "limiting GTT\n");
445 mc->gtt_size = size_af;
446 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400447 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000448 }
449 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500450 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000451 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
452}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200453
454/*
455 * GPU helpers function.
456 */
Alex Deucher0c195112012-07-17 14:02:33 -0400457/**
458 * radeon_card_posted - check if the hw has already been initialized
459 *
460 * @rdev: radeon_device pointer
461 *
462 * Check if the asic has been initialized (all asics).
463 * Used at driver startup.
464 * Returns true if initialized or false if not.
465 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200466bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200467{
468 uint32_t reg;
469
Matt Fleming83e68182012-11-14 09:42:35 +0000470 if (efi_enabled(EFI_BOOT) &&
471 rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000472 return false;
473
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400475 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500476 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
477 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400478 if (rdev->num_crtc >= 4) {
479 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
480 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
481 }
482 if (rdev->num_crtc >= 6) {
483 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
484 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
485 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500486 if (reg & EVERGREEN_CRTC_MASTER_EN)
487 return true;
488 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
490 RREG32(AVIVO_D2CRTC_CONTROL);
491 if (reg & AVIVO_CRTC_EN) {
492 return true;
493 }
494 } else {
495 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
496 RREG32(RADEON_CRTC2_GEN_CNTL);
497 if (reg & RADEON_CRTC_EN) {
498 return true;
499 }
500 }
501
502 /* then check MEM_SIZE, in case the crtcs are off */
503 if (rdev->family >= CHIP_R600)
504 reg = RREG32(R600_CONFIG_MEMSIZE);
505 else
506 reg = RREG32(RADEON_CONFIG_MEMSIZE);
507
508 if (reg)
509 return true;
510
511 return false;
512
513}
514
Alex Deucher0c195112012-07-17 14:02:33 -0400515/**
516 * radeon_update_bandwidth_info - update display bandwidth params
517 *
518 * @rdev: radeon_device pointer
519 *
520 * Used when sclk/mclk are switched or display modes are set.
521 * params are used to calculate display watermarks (all asics)
522 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400523void radeon_update_bandwidth_info(struct radeon_device *rdev)
524{
525 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400526 u32 sclk = rdev->pm.current_sclk;
527 u32 mclk = rdev->pm.current_mclk;
528
529 /* sclk/mclk in Mhz */
530 a.full = dfixed_const(100);
531 rdev->pm.sclk.full = dfixed_const(sclk);
532 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
533 rdev->pm.mclk.full = dfixed_const(mclk);
534 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400535
536 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000537 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400538 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000539 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400540 }
541}
542
Alex Deucher0c195112012-07-17 14:02:33 -0400543/**
544 * radeon_boot_test_post_card - check and possibly initialize the hw
545 *
546 * @rdev: radeon_device pointer
547 *
548 * Check if the asic is initialized and if not, attempt to initialize
549 * it (all asics).
550 * Returns true if initialized or false if not.
551 */
Dave Airlie72542d72009-12-01 14:06:31 +1000552bool radeon_boot_test_post_card(struct radeon_device *rdev)
553{
554 if (radeon_card_posted(rdev))
555 return true;
556
557 if (rdev->bios) {
558 DRM_INFO("GPU not posted. posting now...\n");
559 if (rdev->is_atom_bios)
560 atom_asic_init(rdev->mode_info.atom_context);
561 else
562 radeon_combios_asic_init(rdev->ddev);
563 return true;
564 } else {
565 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
566 return false;
567 }
568}
569
Alex Deucher0c195112012-07-17 14:02:33 -0400570/**
571 * radeon_dummy_page_init - init dummy page used by the driver
572 *
573 * @rdev: radeon_device pointer
574 *
575 * Allocate the dummy page used by the driver (all asics).
576 * This dummy page is used by the driver as a filler for gart entries
577 * when pages are taken out of the GART
578 * Returns 0 on sucess, -ENOMEM on failure.
579 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000580int radeon_dummy_page_init(struct radeon_device *rdev)
581{
Dave Airlie82568562010-02-05 16:00:07 +1000582 if (rdev->dummy_page.page)
583 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000584 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
585 if (rdev->dummy_page.page == NULL)
586 return -ENOMEM;
587 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
588 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000589 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
590 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000591 __free_page(rdev->dummy_page.page);
592 rdev->dummy_page.page = NULL;
593 return -ENOMEM;
594 }
595 return 0;
596}
597
Alex Deucher0c195112012-07-17 14:02:33 -0400598/**
599 * radeon_dummy_page_fini - free dummy page used by the driver
600 *
601 * @rdev: radeon_device pointer
602 *
603 * Frees the dummy page used by the driver (all asics).
604 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000605void radeon_dummy_page_fini(struct radeon_device *rdev)
606{
607 if (rdev->dummy_page.page == NULL)
608 return;
609 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
610 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
611 __free_page(rdev->dummy_page.page);
612 rdev->dummy_page.page = NULL;
613}
614
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400617/*
618 * ATOM is an interpreted byte code stored in tables in the vbios. The
619 * driver registers callbacks to access registers and the interpreter
620 * in the driver parses the tables and executes then to program specific
621 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
622 * atombios.h, and atom.c
623 */
624
625/**
626 * cail_pll_read - read PLL register
627 *
628 * @info: atom card_info pointer
629 * @reg: PLL register offset
630 *
631 * Provides a PLL register accessor for the atom interpreter (r4xx+).
632 * Returns the value of the PLL register.
633 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
635{
636 struct radeon_device *rdev = info->dev->dev_private;
637 uint32_t r;
638
639 r = rdev->pll_rreg(rdev, reg);
640 return r;
641}
642
Alex Deucher0c195112012-07-17 14:02:33 -0400643/**
644 * cail_pll_write - write PLL register
645 *
646 * @info: atom card_info pointer
647 * @reg: PLL register offset
648 * @val: value to write to the pll register
649 *
650 * Provides a PLL register accessor for the atom interpreter (r4xx+).
651 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
653{
654 struct radeon_device *rdev = info->dev->dev_private;
655
656 rdev->pll_wreg(rdev, reg, val);
657}
658
Alex Deucher0c195112012-07-17 14:02:33 -0400659/**
660 * cail_mc_read - read MC (Memory Controller) register
661 *
662 * @info: atom card_info pointer
663 * @reg: MC register offset
664 *
665 * Provides an MC register accessor for the atom interpreter (r4xx+).
666 * Returns the value of the MC register.
667 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
669{
670 struct radeon_device *rdev = info->dev->dev_private;
671 uint32_t r;
672
673 r = rdev->mc_rreg(rdev, reg);
674 return r;
675}
676
Alex Deucher0c195112012-07-17 14:02:33 -0400677/**
678 * cail_mc_write - write MC (Memory Controller) register
679 *
680 * @info: atom card_info pointer
681 * @reg: MC register offset
682 * @val: value to write to the pll register
683 *
684 * Provides a MC register accessor for the atom interpreter (r4xx+).
685 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
687{
688 struct radeon_device *rdev = info->dev->dev_private;
689
690 rdev->mc_wreg(rdev, reg, val);
691}
692
Alex Deucher0c195112012-07-17 14:02:33 -0400693/**
694 * cail_reg_write - write MMIO register
695 *
696 * @info: atom card_info pointer
697 * @reg: MMIO register offset
698 * @val: value to write to the pll register
699 *
700 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
701 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200702static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
703{
704 struct radeon_device *rdev = info->dev->dev_private;
705
706 WREG32(reg*4, val);
707}
708
Alex Deucher0c195112012-07-17 14:02:33 -0400709/**
710 * cail_reg_read - read MMIO register
711 *
712 * @info: atom card_info pointer
713 * @reg: MMIO register offset
714 *
715 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
716 * Returns the value of the MMIO register.
717 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200718static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
719{
720 struct radeon_device *rdev = info->dev->dev_private;
721 uint32_t r;
722
723 r = RREG32(reg*4);
724 return r;
725}
726
Alex Deucher0c195112012-07-17 14:02:33 -0400727/**
728 * cail_ioreg_write - write IO register
729 *
730 * @info: atom card_info pointer
731 * @reg: IO register offset
732 * @val: value to write to the pll register
733 *
734 * Provides a IO register accessor for the atom interpreter (r4xx+).
735 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400736static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
737{
738 struct radeon_device *rdev = info->dev->dev_private;
739
740 WREG32_IO(reg*4, val);
741}
742
Alex Deucher0c195112012-07-17 14:02:33 -0400743/**
744 * cail_ioreg_read - read IO register
745 *
746 * @info: atom card_info pointer
747 * @reg: IO register offset
748 *
749 * Provides an IO register accessor for the atom interpreter (r4xx+).
750 * Returns the value of the IO register.
751 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400752static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
753{
754 struct radeon_device *rdev = info->dev->dev_private;
755 uint32_t r;
756
757 r = RREG32_IO(reg*4);
758 return r;
759}
760
Alex Deucher0c195112012-07-17 14:02:33 -0400761/**
762 * radeon_atombios_init - init the driver info and callbacks for atombios
763 *
764 * @rdev: radeon_device pointer
765 *
766 * Initializes the driver info and register access callbacks for the
767 * ATOM interpreter (r4xx+).
768 * Returns 0 on sucess, -ENOMEM on failure.
769 * Called at driver startup.
770 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771int radeon_atombios_init(struct radeon_device *rdev)
772{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400773 struct card_info *atom_card_info =
774 kzalloc(sizeof(struct card_info), GFP_KERNEL);
775
776 if (!atom_card_info)
777 return -ENOMEM;
778
779 rdev->mode_info.atom_card_info = atom_card_info;
780 atom_card_info->dev = rdev->ddev;
781 atom_card_info->reg_read = cail_reg_read;
782 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400783 /* needed for iio ops */
784 if (rdev->rio_mem) {
785 atom_card_info->ioreg_read = cail_ioreg_read;
786 atom_card_info->ioreg_write = cail_ioreg_write;
787 } else {
788 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
789 atom_card_info->ioreg_read = cail_reg_read;
790 atom_card_info->ioreg_write = cail_reg_write;
791 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400792 atom_card_info->mc_read = cail_mc_read;
793 atom_card_info->mc_write = cail_mc_write;
794 atom_card_info->pll_read = cail_pll_read;
795 atom_card_info->pll_write = cail_pll_write;
796
797 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700798 if (!rdev->mode_info.atom_context) {
799 radeon_atombios_fini(rdev);
800 return -ENOMEM;
801 }
802
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100803 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000805 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 return 0;
807}
808
Alex Deucher0c195112012-07-17 14:02:33 -0400809/**
810 * radeon_atombios_fini - free the driver info and callbacks for atombios
811 *
812 * @rdev: radeon_device pointer
813 *
814 * Frees the driver info and register access callbacks for the ATOM
815 * interpreter (r4xx+).
816 * Called at driver shutdown.
817 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818void radeon_atombios_fini(struct radeon_device *rdev)
819{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100820 if (rdev->mode_info.atom_context) {
821 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100822 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700823 kfree(rdev->mode_info.atom_context);
824 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400825 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700826 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827}
828
Alex Deucher0c195112012-07-17 14:02:33 -0400829/* COMBIOS */
830/*
831 * COMBIOS is the bios format prior to ATOM. It provides
832 * command tables similar to ATOM, but doesn't have a unified
833 * parser. See radeon_combios.c
834 */
835
836/**
837 * radeon_combios_init - init the driver info for combios
838 *
839 * @rdev: radeon_device pointer
840 *
841 * Initializes the driver info for combios (r1xx-r3xx).
842 * Returns 0 on sucess.
843 * Called at driver startup.
844 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845int radeon_combios_init(struct radeon_device *rdev)
846{
847 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
848 return 0;
849}
850
Alex Deucher0c195112012-07-17 14:02:33 -0400851/**
852 * radeon_combios_fini - free the driver info for combios
853 *
854 * @rdev: radeon_device pointer
855 *
856 * Frees the driver info for combios (r1xx-r3xx).
857 * Called at driver shutdown.
858 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859void radeon_combios_fini(struct radeon_device *rdev)
860{
861}
862
Alex Deucher0c195112012-07-17 14:02:33 -0400863/* if we get transitioned to only one device, take VGA back */
864/**
865 * radeon_vga_set_decode - enable/disable vga decode
866 *
867 * @cookie: radeon_device pointer
868 * @state: enable/disable vga decode
869 *
870 * Enable/disable vga decode (all asics).
871 * Returns VGA resource flags.
872 */
Dave Airlie28d52042009-09-21 14:33:58 +1000873static unsigned int radeon_vga_set_decode(void *cookie, bool state)
874{
875 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000876 radeon_vga_set_state(rdev, state);
877 if (state)
878 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
879 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
880 else
881 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
882}
Dave Airliec1176d62009-10-08 14:03:05 +1000883
Alex Deucher0c195112012-07-17 14:02:33 -0400884/**
Christian König1bcb04f2012-10-23 15:53:16 +0200885 * radeon_check_pot_argument - check that argument is a power of two
886 *
887 * @arg: value to check
888 *
889 * Validates that a certain argument is a power of two (all asics).
890 * Returns true if argument is valid.
891 */
892static bool radeon_check_pot_argument(int arg)
893{
894 return (arg & (arg - 1)) == 0;
895}
896
897/**
Alex Deucher0c195112012-07-17 14:02:33 -0400898 * radeon_check_arguments - validate module params
899 *
900 * @rdev: radeon_device pointer
901 *
902 * Validates certain module parameters and updates
903 * the associated values used by the driver (all asics).
904 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400905static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +0100906{
907 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +0200908 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100909 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
910 radeon_vram_limit);
911 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +0100912 }
Christian König1bcb04f2012-10-23 15:53:16 +0200913
Jerome Glisse36421332009-12-11 21:18:34 +0100914 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +0200915 if (radeon_gart_size < 32) {
Jerome Glisse36421332009-12-11 21:18:34 +0100916 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
917 radeon_gart_size);
918 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +0200919
920 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100921 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
922 radeon_gart_size);
923 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +0100924 }
Christian König1bcb04f2012-10-23 15:53:16 +0200925 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
926
Jerome Glisse36421332009-12-11 21:18:34 +0100927 /* AGP mode can only be -1, 1, 2, 4, 8 */
928 switch (radeon_agpmode) {
929 case -1:
930 case 0:
931 case 1:
932 case 2:
933 case 4:
934 case 8:
935 break;
936 default:
937 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
938 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
939 radeon_agpmode = 0;
940 break;
941 }
942}
943
Alex Deucher0c195112012-07-17 14:02:33 -0400944/**
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100945 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
946 * needed for waking up.
947 *
948 * @pdev: pci dev pointer
949 */
950static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
951{
952
953 /* 6600m in a macbook pro */
954 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
955 pdev->subsystem_device == 0x00e2) {
956 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
957 return true;
958 }
959
960 return false;
961}
962
963/**
Alex Deucher0c195112012-07-17 14:02:33 -0400964 * radeon_switcheroo_set_state - set switcheroo state
965 *
966 * @pdev: pci dev pointer
967 * @state: vga switcheroo state
968 *
969 * Callback for the switcheroo driver. Suspends or resumes the
970 * the asics before or after it is powered up using ACPI methods.
971 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000972static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
973{
974 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000975 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
976 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100977 unsigned d3_delay = dev->pdev->d3_delay;
978
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000979 printk(KERN_INFO "radeon: switched on\n");
980 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000981 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100982
983 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
984 dev->pdev->d3_delay = 20;
985
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000986 radeon_resume_kms(dev);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100987
988 dev->pdev->d3_delay = d3_delay;
989
Dave Airlie5bcf7192010-12-07 09:20:40 +1000990 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000991 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000992 } else {
993 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000994 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000995 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000996 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000997 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000998 }
999}
1000
Alex Deucher0c195112012-07-17 14:02:33 -04001001/**
1002 * radeon_switcheroo_can_switch - see if switcheroo state can change
1003 *
1004 * @pdev: pci dev pointer
1005 *
1006 * Callback for the switcheroo driver. Check of the switcheroo
1007 * state can be changed.
1008 * Returns true if the state can be changed, false if not.
1009 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001010static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1011{
1012 struct drm_device *dev = pci_get_drvdata(pdev);
1013 bool can_switch;
1014
1015 spin_lock(&dev->count_lock);
1016 can_switch = (dev->open_count == 0);
1017 spin_unlock(&dev->count_lock);
1018 return can_switch;
1019}
1020
Takashi Iwai26ec6852012-05-11 07:51:17 +02001021static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1022 .set_gpu_state = radeon_switcheroo_set_state,
1023 .reprobe = NULL,
1024 .can_switch = radeon_switcheroo_can_switch,
1025};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001026
Alex Deucher0c195112012-07-17 14:02:33 -04001027/**
1028 * radeon_device_init - initialize the driver
1029 *
1030 * @rdev: radeon_device pointer
1031 * @pdev: drm dev pointer
1032 * @pdev: pci dev pointer
1033 * @flags: driver flags
1034 *
1035 * Initializes the driver info and hw (all asics).
1036 * Returns 0 for success or an error on failure.
1037 * Called at driver startup.
1038 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001039int radeon_device_init(struct radeon_device *rdev,
1040 struct drm_device *ddev,
1041 struct pci_dev *pdev,
1042 uint32_t flags)
1043{
Alex Deucher351a52a2010-06-30 11:52:50 -04001044 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001045 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001046
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001048 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049 rdev->ddev = ddev;
1050 rdev->pdev = pdev;
1051 rdev->flags = flags;
1052 rdev->family = flags & RADEON_FAMILY_MASK;
1053 rdev->is_atom_bios = false;
1054 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1055 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001056 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001057 /* set up ring ids */
1058 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1059 rdev->ring[i].idx = i;
1060 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001061
Thomas Reimd522d9c2011-07-29 14:28:59 +00001062 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1063 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1064 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001065
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066 /* mutex initialization are all done here so we
1067 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001068 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001069 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001070 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001071 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001072 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001073 mutex_init(&rdev->gpu_clock_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001074 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001075 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001076 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001077 r = radeon_gem_init(rdev);
1078 if (r)
1079 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001080 /* initialize vm here */
Christian König36ff39c2012-05-09 10:07:08 +02001081 mutex_init(&rdev->vm_manager.lock);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001082 /* Adjust VM size here.
1083 * Currently set to 4GB ((1 << 20) 4k pages).
1084 * Max GPUVM size for cayman and SI is 40 bits.
1085 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001086 rdev->vm_manager.max_pfn = 1 << 20;
1087 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088
Jerome Glisse4aac0472009-09-14 18:29:49 +02001089 /* Set asic functions */
1090 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001091 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001092 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001093 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001094
Alex Deucherf95df9c2010-03-21 14:02:25 -04001095 /* all of the newer IGP chips have an internal gart
1096 * However some rs4xx report as AGP, so remove that here.
1097 */
1098 if ((rdev->family >= CHIP_RS400) &&
1099 (rdev->flags & RADEON_IS_IGP)) {
1100 rdev->flags &= ~RADEON_IS_AGP;
1101 }
1102
Jerome Glisse30256a32009-11-30 17:47:59 +01001103 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001104 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001105 }
1106
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001107 /* Set the internal MC address mask
1108 * This is the max address of the GPU's
1109 * internal address space.
1110 */
1111 if (rdev->family >= CHIP_CAYMAN)
1112 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1113 else if (rdev->family >= CHIP_CEDAR)
1114 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1115 else
1116 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1117
Dave Airliead49f502009-07-10 22:36:26 +10001118 /* set DMA mask + need_dma32 flags.
1119 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001120 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001121 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001122 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001123 */
1124 rdev->need_dma32 = false;
1125 if (rdev->flags & RADEON_IS_AGP)
1126 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001127 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001128 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001129 rdev->need_dma32 = true;
1130
1131 dma_bits = rdev->need_dma32 ? 32 : 40;
1132 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001133 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001134 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001135 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1137 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001138 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1139 if (r) {
1140 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1141 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1142 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143
1144 /* Registers mapping */
1145 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001146 spin_lock_init(&rdev->mmio_idx_lock);
Jordan Crouse01d73a62010-05-27 13:40:24 -06001147 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1148 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1150 if (rdev->rmmio == NULL) {
1151 return -ENOMEM;
1152 }
1153 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1154 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1155
Alex Deucher351a52a2010-06-30 11:52:50 -04001156 /* io port mapping */
1157 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1158 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1159 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1160 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1161 break;
1162 }
1163 }
1164 if (rdev->rio_mem == NULL)
1165 DRM_ERROR("Unable to find PCI I/O BAR\n");
1166
Dave Airlie28d52042009-09-21 14:33:58 +10001167 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001168 /* this will fail for cards that aren't VGA class devices, just
1169 * ignore it */
1170 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Takashi Iwai26ec6852012-05-11 07:51:17 +02001171 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
Dave Airlie28d52042009-09-21 14:33:58 +10001172
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001173 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001174 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001175 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001176
Christian König04eb2202012-07-07 12:47:58 +02001177 r = radeon_ib_ring_tests(rdev);
1178 if (r)
1179 DRM_ERROR("ib ring test failed (%d).\n", r);
1180
Jerome Glisse409851f2013-04-25 22:29:27 -04001181 r = radeon_gem_debugfs_init(rdev);
1182 if (r) {
1183 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1184 }
1185
Jerome Glisseb574f252009-10-06 19:04:29 +02001186 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1187 /* Acceleration not working on AGP card try again
1188 * with fallback to PCI or PCIE GART
1189 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001190 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001191 radeon_fini(rdev);
1192 radeon_agp_disable(rdev);
1193 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001194 if (r)
1195 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001196 }
Christian König60a7e392011-09-27 12:31:00 +02001197 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +02001198 radeon_test_moves(rdev);
1199 }
Christian König60a7e392011-09-27 12:31:00 +02001200 if ((radeon_testing & 2)) {
1201 radeon_test_syncing(rdev);
1202 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001204 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205 }
Jerome Glisse6cf8a3f52009-09-10 21:46:48 +02001206 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001207}
1208
Christian König4d8bf9a2011-10-24 14:54:54 +02001209static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1210
Alex Deucher0c195112012-07-17 14:02:33 -04001211/**
1212 * radeon_device_fini - tear down the driver
1213 *
1214 * @rdev: radeon_device pointer
1215 *
1216 * Tear down the driver info (all asics).
1217 * Called at driver shutdown.
1218 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219void radeon_device_fini(struct radeon_device *rdev)
1220{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 DRM_INFO("radeon: finishing device.\n");
1222 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001223 /* evict vram memory */
1224 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001225 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001226 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001227 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001228 if (rdev->rio_mem)
1229 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001230 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001231 iounmap(rdev->rmmio);
1232 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +02001233 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234}
1235
1236
1237/*
1238 * Suspend & resume.
1239 */
Alex Deucher0c195112012-07-17 14:02:33 -04001240/**
1241 * radeon_suspend_kms - initiate device suspend
1242 *
1243 * @pdev: drm dev pointer
1244 * @state: suspend state
1245 *
1246 * Puts the hw in the suspend state (all asics).
1247 * Returns 0 for success or an error on failure.
1248 * Called at driver suspend.
1249 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
1251{
Darren Jenkins875c1862009-12-30 12:18:30 +11001252 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001253 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001254 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001255 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001256 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257
Darren Jenkins875c1862009-12-30 12:18:30 +11001258 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259 return -ENODEV;
1260 }
1261 if (state.event == PM_EVENT_PRETHAW) {
1262 return 0;
1263 }
Darren Jenkins875c1862009-12-30 12:18:30 +11001264 rdev = dev->dev_private;
1265
Dave Airlie5bcf7192010-12-07 09:20:40 +10001266 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001267 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001268
Seth Forshee86698c22012-01-31 19:06:25 -06001269 drm_kms_helper_poll_disable(dev);
1270
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001271 /* turn off display hw */
1272 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1273 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1274 }
1275
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276 /* unpin the front buffers */
1277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1278 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001279 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280
1281 if (rfb == NULL || rfb->obj == NULL) {
1282 continue;
1283 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001284 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001285 /* don't unpin kernel fb objects */
1286 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001287 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001288 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001289 radeon_bo_unpin(robj);
1290 radeon_bo_unreserve(robj);
1291 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001292 }
1293 }
1294 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001295 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001296
1297 mutex_lock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001299 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1300 r = radeon_fence_wait_empty_locked(rdev, i);
1301 if (r) {
1302 /* delay GPU reset to resume */
1303 force_completion = true;
1304 }
1305 }
1306 if (force_completion) {
1307 radeon_fence_driver_force_completion(rdev);
1308 }
Christian König8a47cc92012-05-09 15:34:48 +02001309 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310
Yang Zhaof657c2a2009-09-15 12:21:01 +10001311 radeon_save_bios_scratch_regs(rdev);
1312
Alex Deucherce8f5372010-05-07 15:10:16 -04001313 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001314 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001315 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001316 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001317 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001318
Jerome Glisse10b06122010-05-21 18:48:54 +02001319 radeon_agp_suspend(rdev);
1320
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001321 pci_save_state(dev->pdev);
1322 if (state.event == PM_EVENT_SUSPEND) {
1323 /* Shut down the device */
1324 pci_disable_device(dev->pdev);
1325 pci_set_power_state(dev->pdev, PCI_D3hot);
1326 }
Torben Hohnac751ef2011-01-25 15:07:35 -08001327 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +00001328 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -08001329 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330 return 0;
1331}
1332
Alex Deucher0c195112012-07-17 14:02:33 -04001333/**
1334 * radeon_resume_kms - initiate device resume
1335 *
1336 * @pdev: drm dev pointer
1337 *
1338 * Bring the hw back to operating state (all asics).
1339 * Returns 0 for success or an error on failure.
1340 * Called at driver resume.
1341 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342int radeon_resume_kms(struct drm_device *dev)
1343{
Cedric Godin09bdf592010-06-11 14:40:56 -04001344 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001346 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001347
Dave Airlie5bcf7192010-12-07 09:20:40 +10001348 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001349 return 0;
1350
Torben Hohnac751ef2011-01-25 15:07:35 -08001351 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001352 pci_set_power_state(dev->pdev, PCI_D0);
1353 pci_restore_state(dev->pdev);
1354 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -08001355 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356 return -1;
1357 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001358 /* resume AGP if in use */
1359 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001360 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001361
1362 r = radeon_ib_ring_tests(rdev);
1363 if (r)
1364 DRM_ERROR("ib ring test failed (%d).\n", r);
1365
Alex Deucherce8f5372010-05-07 15:10:16 -04001366 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +10001367 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001368
Dave Airlie38651672010-03-30 05:34:13 +00001369 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -08001370 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001371
Alex Deucher3fa47d92012-01-20 14:56:39 -05001372 /* init dig PHYs, disp eng pll */
1373 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001374 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001375 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001376 /* turn on the BL */
1377 if (rdev->mode_info.bl_encoder) {
1378 u8 bl_level = radeon_get_backlight_level(rdev,
1379 rdev->mode_info.bl_encoder);
1380 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1381 bl_level);
1382 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001383 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001384 /* reset hpd state */
1385 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386 /* blat the mode back in */
1387 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -05001388 /* turn on display hw */
1389 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1390 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1391 }
Seth Forshee86698c22012-01-31 19:06:25 -06001392
1393 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001394 return 0;
1395}
1396
Alex Deucher0c195112012-07-17 14:02:33 -04001397/**
1398 * radeon_gpu_reset - reset the asic
1399 *
1400 * @rdev: radeon device pointer
1401 *
1402 * Attempt the reset the GPU if it has hung (all asics).
1403 * Returns 0 for success or an error on failure.
1404 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001405int radeon_gpu_reset(struct radeon_device *rdev)
1406{
Christian König55d7c222012-07-09 11:52:44 +02001407 unsigned ring_sizes[RADEON_NUM_RINGS];
1408 uint32_t *ring_data[RADEON_NUM_RINGS];
1409
1410 bool saved = false;
1411
1412 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001413 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001414
Jerome Glissedee53e72012-07-02 12:45:19 -04001415 down_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001416 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001417 /* block TTM */
1418 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001419 radeon_suspend(rdev);
1420
Christian König55d7c222012-07-09 11:52:44 +02001421 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1422 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1423 &ring_data[i]);
1424 if (ring_sizes[i]) {
1425 saved = true;
1426 dev_info(rdev->dev, "Saved %d dwords of commands "
1427 "on ring %d.\n", ring_sizes[i], i);
1428 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001429 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001430
Christian König55d7c222012-07-09 11:52:44 +02001431retry:
1432 r = radeon_asic_reset(rdev);
1433 if (!r) {
1434 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1435 radeon_resume(rdev);
1436 }
1437
1438 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001439
1440 if (!r) {
1441 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1442 radeon_ring_restore(rdev, &rdev->ring[i],
1443 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001444 ring_sizes[i] = 0;
1445 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001446 }
1447
1448 r = radeon_ib_ring_tests(rdev);
1449 if (r) {
1450 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1451 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001452 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001453 radeon_suspend(rdev);
1454 goto retry;
1455 }
1456 }
1457 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001458 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001459 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1460 kfree(ring_data[i]);
1461 }
1462 }
1463
Jerome Glissed3493572012-12-14 16:20:46 -05001464 drm_helper_resume_force_mode(rdev->ddev);
1465
Christian König55d7c222012-07-09 11:52:44 +02001466 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001467 if (r) {
1468 /* bad news, how to tell it to userspace ? */
1469 dev_info(rdev->dev, "GPU reset failed\n");
1470 }
1471
Jerome Glissedee53e72012-07-02 12:45:19 -04001472 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001473 return r;
1474}
1475
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001476
1477/*
1478 * Debugfs
1479 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480int radeon_debugfs_add_files(struct radeon_device *rdev,
1481 struct drm_info_list *files,
1482 unsigned nfiles)
1483{
1484 unsigned i;
1485
Christian König4d8bf9a2011-10-24 14:54:54 +02001486 for (i = 0; i < rdev->debugfs_count; i++) {
1487 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488 /* Already registered */
1489 return 0;
1490 }
1491 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001492
Christian König4d8bf9a2011-10-24 14:54:54 +02001493 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001494 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1495 DRM_ERROR("Reached maximum number of debugfs components.\n");
1496 DRM_ERROR("Report so we increase "
1497 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498 return -EINVAL;
1499 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001500 rdev->debugfs[rdev->debugfs_count].files = files;
1501 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1502 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503#if defined(CONFIG_DEBUG_FS)
1504 drm_debugfs_create_files(files, nfiles,
1505 rdev->ddev->control->debugfs_root,
1506 rdev->ddev->control);
1507 drm_debugfs_create_files(files, nfiles,
1508 rdev->ddev->primary->debugfs_root,
1509 rdev->ddev->primary);
1510#endif
1511 return 0;
1512}
1513
Christian König4d8bf9a2011-10-24 14:54:54 +02001514static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1515{
1516#if defined(CONFIG_DEBUG_FS)
1517 unsigned i;
1518
1519 for (i = 0; i < rdev->debugfs_count; i++) {
1520 drm_debugfs_remove_files(rdev->debugfs[i].files,
1521 rdev->debugfs[i].num_files,
1522 rdev->ddev->control);
1523 drm_debugfs_remove_files(rdev->debugfs[i].files,
1524 rdev->debugfs[i].num_files,
1525 rdev->ddev->primary);
1526 }
1527#endif
1528}
1529
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530#if defined(CONFIG_DEBUG_FS)
1531int radeon_debugfs_init(struct drm_minor *minor)
1532{
1533 return 0;
1534}
1535
1536void radeon_debugfs_cleanup(struct drm_minor *minor)
1537{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538}
1539#endif