Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 1 | /* |
| 2 | * SGI UltraViolet TLB flush routines. |
| 3 | * |
| 4 | * (c) 2008 Cliff Wickman <cpw@sgi.com>, SGI. |
| 5 | * |
| 6 | * This code is released under the GNU General Public License version 2 or |
| 7 | * later. |
| 8 | */ |
Jeremy Fitzhardinge | aef8f5b | 2008-10-14 21:43:43 -0700 | [diff] [blame] | 9 | #include <linux/seq_file.h> |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 10 | #include <linux/proc_fs.h> |
| 11 | #include <linux/kernel.h> |
| 12 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 13 | #include <asm/mmu_context.h> |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 14 | #include <asm/uv/uv.h> |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 15 | #include <asm/uv/uv_mmrs.h> |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 16 | #include <asm/uv/uv_hub.h> |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 17 | #include <asm/uv/uv_bau.h> |
Ingo Molnar | 7b6aa33 | 2009-02-17 13:58:15 +0100 | [diff] [blame] | 18 | #include <asm/apic.h> |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 19 | #include <asm/idle.h> |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 20 | #include <asm/tsc.h> |
Cliff Wickman | 99dd871 | 2008-08-19 12:51:59 -0500 | [diff] [blame] | 21 | #include <asm/irq_vectors.h> |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 22 | |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 23 | static struct bau_control **uv_bau_table_bases __read_mostly; |
| 24 | static int uv_bau_retry_limit __read_mostly; |
| 25 | |
| 26 | /* position of pnode (which is nasid>>1): */ |
| 27 | static int uv_nshift __read_mostly; |
Cliff Wickman | 94ca8e4 | 2009-04-14 10:56:48 -0500 | [diff] [blame] | 28 | /* base pnode in this partition */ |
| 29 | static int uv_partition_base_pnode __read_mostly; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 30 | |
| 31 | static unsigned long uv_mmask __read_mostly; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 32 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 33 | static DEFINE_PER_CPU(struct ptc_stats, ptcstats); |
| 34 | static DEFINE_PER_CPU(struct bau_control, bau_control); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 35 | |
| 36 | /* |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 37 | * Determine the first node on a blade. |
| 38 | */ |
| 39 | static int __init blade_to_first_node(int blade) |
| 40 | { |
| 41 | int node, b; |
| 42 | |
| 43 | for_each_online_node(node) { |
| 44 | b = uv_node_to_blade_id(node); |
| 45 | if (blade == b) |
| 46 | return node; |
| 47 | } |
Cliff Wickman | 94ca8e4 | 2009-04-14 10:56:48 -0500 | [diff] [blame] | 48 | return -1; /* shouldn't happen */ |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 49 | } |
| 50 | |
| 51 | /* |
| 52 | * Determine the apicid of the first cpu on a blade. |
| 53 | */ |
| 54 | static int __init blade_to_first_apicid(int blade) |
| 55 | { |
| 56 | int cpu; |
| 57 | |
| 58 | for_each_present_cpu(cpu) |
| 59 | if (blade == uv_cpu_to_blade_id(cpu)) |
| 60 | return per_cpu(x86_cpu_to_apicid, cpu); |
| 61 | return -1; |
| 62 | } |
| 63 | |
| 64 | /* |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 65 | * Free a software acknowledge hardware resource by clearing its Pending |
| 66 | * bit. This will return a reply to the sender. |
| 67 | * If the message has timed out, a reply has already been sent by the |
| 68 | * hardware but the resource has not been released. In that case our |
| 69 | * clear of the Timeout bit (as well) will free the resource. No reply will |
| 70 | * be sent (the hardware will only do one reply per message). |
| 71 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 72 | static void uv_reply_to_message(int resource, |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 73 | struct bau_payload_queue_entry *msg, |
| 74 | struct bau_msg_status *msp) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 75 | { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 76 | unsigned long dw; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 77 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 78 | dw = (1 << (resource + UV_SW_ACK_NPENDING)) | (1 << resource); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 79 | msg->replied_to = 1; |
| 80 | msg->sw_ack_vector = 0; |
| 81 | if (msp) |
| 82 | msp->seen_by.bits = 0; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 83 | uv_write_local_mmr(UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS, dw); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | /* |
| 87 | * Do all the things a cpu should do for a TLB shootdown message. |
| 88 | * Other cpu's may come here at the same time for this message. |
| 89 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 90 | static void uv_bau_process_message(struct bau_payload_queue_entry *msg, |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 91 | int msg_slot, int sw_ack_slot) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 92 | { |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 93 | unsigned long this_cpu_mask; |
| 94 | struct bau_msg_status *msp; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 95 | int cpu; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 96 | |
| 97 | msp = __get_cpu_var(bau_control).msg_statuses + msg_slot; |
| 98 | cpu = uv_blade_processor_id(); |
| 99 | msg->number_of_cpus = |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 100 | uv_blade_nr_online_cpus(uv_node_to_blade_id(numa_node_id())); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 101 | this_cpu_mask = 1UL << cpu; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 102 | if (msp->seen_by.bits & this_cpu_mask) |
| 103 | return; |
| 104 | atomic_or_long(&msp->seen_by.bits, this_cpu_mask); |
| 105 | |
| 106 | if (msg->replied_to == 1) |
| 107 | return; |
| 108 | |
| 109 | if (msg->address == TLB_FLUSH_ALL) { |
| 110 | local_flush_tlb(); |
| 111 | __get_cpu_var(ptcstats).alltlb++; |
| 112 | } else { |
| 113 | __flush_tlb_one(msg->address); |
| 114 | __get_cpu_var(ptcstats).onetlb++; |
| 115 | } |
| 116 | |
| 117 | __get_cpu_var(ptcstats).requestee++; |
| 118 | |
| 119 | atomic_inc_short(&msg->acknowledge_count); |
| 120 | if (msg->number_of_cpus == msg->acknowledge_count) |
| 121 | uv_reply_to_message(sw_ack_slot, msg, msp); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | /* |
| 125 | * Examine the payload queue on one distribution node to see |
| 126 | * which messages have not been seen, and which cpu(s) have not seen them. |
| 127 | * |
| 128 | * Returns the number of cpu's that have not responded. |
| 129 | */ |
| 130 | static int uv_examine_destination(struct bau_control *bau_tablesp, int sender) |
| 131 | { |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 132 | struct bau_payload_queue_entry *msg; |
| 133 | struct bau_msg_status *msp; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 134 | int count = 0; |
| 135 | int i; |
| 136 | int j; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 137 | |
| 138 | for (msg = bau_tablesp->va_queue_first, i = 0; i < DEST_Q_SIZE; |
| 139 | msg++, i++) { |
| 140 | if ((msg->sending_cpu == sender) && (!msg->replied_to)) { |
| 141 | msp = bau_tablesp->msg_statuses + i; |
| 142 | printk(KERN_DEBUG |
| 143 | "blade %d: address:%#lx %d of %d, not cpu(s): ", |
| 144 | i, msg->address, msg->acknowledge_count, |
| 145 | msg->number_of_cpus); |
| 146 | for (j = 0; j < msg->number_of_cpus; j++) { |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 147 | if (!((1L << j) & msp->seen_by.bits)) { |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 148 | count++; |
| 149 | printk("%d ", j); |
| 150 | } |
| 151 | } |
| 152 | printk("\n"); |
| 153 | } |
| 154 | } |
| 155 | return count; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | /* |
| 159 | * Examine the payload queue on all the distribution nodes to see |
| 160 | * which messages have not been seen, and which cpu(s) have not seen them. |
| 161 | * |
| 162 | * Returns the number of cpu's that have not responded. |
| 163 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 164 | static int uv_examine_destinations(struct bau_target_nodemask *distribution) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 165 | { |
| 166 | int sender; |
| 167 | int i; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 168 | int count = 0; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 169 | |
| 170 | sender = smp_processor_id(); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 171 | for (i = 0; i < sizeof(struct bau_target_nodemask) * BITSPERBYTE; i++) { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 172 | if (!bau_node_isset(i, distribution)) |
| 173 | continue; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 174 | count += uv_examine_destination(uv_bau_table_bases[i], sender); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 175 | } |
| 176 | return count; |
| 177 | } |
| 178 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 179 | /* |
| 180 | * wait for completion of a broadcast message |
| 181 | * |
| 182 | * return COMPLETE, RETRY or GIVEUP |
| 183 | */ |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 184 | static int uv_wait_completion(struct bau_desc *bau_desc, |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 185 | unsigned long mmr_offset, int right_shift) |
| 186 | { |
| 187 | int exams = 0; |
| 188 | long destination_timeouts = 0; |
| 189 | long source_timeouts = 0; |
| 190 | unsigned long descriptor_status; |
| 191 | |
| 192 | while ((descriptor_status = (((unsigned long) |
| 193 | uv_read_local_mmr(mmr_offset) >> |
| 194 | right_shift) & UV_ACT_STATUS_MASK)) != |
| 195 | DESC_STATUS_IDLE) { |
| 196 | if (descriptor_status == DESC_STATUS_SOURCE_TIMEOUT) { |
| 197 | source_timeouts++; |
| 198 | if (source_timeouts > SOURCE_TIMEOUT_LIMIT) |
| 199 | source_timeouts = 0; |
| 200 | __get_cpu_var(ptcstats).s_retry++; |
| 201 | return FLUSH_RETRY; |
| 202 | } |
| 203 | /* |
| 204 | * spin here looking for progress at the destinations |
| 205 | */ |
| 206 | if (descriptor_status == DESC_STATUS_DESTINATION_TIMEOUT) { |
| 207 | destination_timeouts++; |
| 208 | if (destination_timeouts > DESTINATION_TIMEOUT_LIMIT) { |
| 209 | /* |
| 210 | * returns number of cpus not responding |
| 211 | */ |
| 212 | if (uv_examine_destinations |
| 213 | (&bau_desc->distribution) == 0) { |
| 214 | __get_cpu_var(ptcstats).d_retry++; |
| 215 | return FLUSH_RETRY; |
| 216 | } |
| 217 | exams++; |
| 218 | if (exams >= uv_bau_retry_limit) { |
| 219 | printk(KERN_DEBUG |
| 220 | "uv_flush_tlb_others"); |
| 221 | printk("giving up on cpu %d\n", |
| 222 | smp_processor_id()); |
| 223 | return FLUSH_GIVEUP; |
| 224 | } |
| 225 | /* |
| 226 | * delays can hang the simulator |
| 227 | udelay(1000); |
| 228 | */ |
| 229 | destination_timeouts = 0; |
| 230 | } |
| 231 | } |
Cliff Wickman | 18c07cf | 2009-01-15 09:51:20 -0600 | [diff] [blame] | 232 | cpu_relax(); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 233 | } |
| 234 | return FLUSH_COMPLETE; |
| 235 | } |
| 236 | |
| 237 | /** |
| 238 | * uv_flush_send_and_wait |
| 239 | * |
| 240 | * Send a broadcast and wait for a broadcast message to complete. |
| 241 | * |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 242 | * The flush_mask contains the cpus the broadcast was sent to. |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 243 | * |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 244 | * Returns NULL if all remote flushing was done. The mask is zeroed. |
| 245 | * Returns @flush_mask if some remote flushing remains to be done. The |
| 246 | * mask will have some bits still set. |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 247 | */ |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 248 | const struct cpumask *uv_flush_send_and_wait(int cpu, int this_pnode, |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 249 | struct bau_desc *bau_desc, |
| 250 | struct cpumask *flush_mask) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 251 | { |
| 252 | int completion_status = 0; |
| 253 | int right_shift; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 254 | int tries = 0; |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 255 | int pnode; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 256 | int bit; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 257 | unsigned long mmr_offset; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 258 | unsigned long index; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 259 | cycles_t time1; |
| 260 | cycles_t time2; |
| 261 | |
| 262 | if (cpu < UV_CPUS_PER_ACT_STATUS) { |
| 263 | mmr_offset = UVH_LB_BAU_SB_ACTIVATION_STATUS_0; |
| 264 | right_shift = cpu * UV_ACT_STATUS_SIZE; |
| 265 | } else { |
| 266 | mmr_offset = UVH_LB_BAU_SB_ACTIVATION_STATUS_1; |
| 267 | right_shift = |
| 268 | ((cpu - UV_CPUS_PER_ACT_STATUS) * UV_ACT_STATUS_SIZE); |
| 269 | } |
| 270 | time1 = get_cycles(); |
| 271 | do { |
| 272 | tries++; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 273 | index = (1UL << UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT) | |
| 274 | cpu; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 275 | uv_write_local_mmr(UVH_LB_BAU_SB_ACTIVATION_CONTROL, index); |
| 276 | completion_status = uv_wait_completion(bau_desc, mmr_offset, |
| 277 | right_shift); |
| 278 | } while (completion_status == FLUSH_RETRY); |
| 279 | time2 = get_cycles(); |
| 280 | __get_cpu_var(ptcstats).sflush += (time2 - time1); |
| 281 | if (tries > 1) |
| 282 | __get_cpu_var(ptcstats).retriesok++; |
| 283 | |
| 284 | if (completion_status == FLUSH_GIVEUP) { |
| 285 | /* |
| 286 | * Cause the caller to do an IPI-style TLB shootdown on |
| 287 | * the cpu's, all of which are still in the mask. |
| 288 | */ |
| 289 | __get_cpu_var(ptcstats).ptc_i++; |
Cliff Wickman | 2749ebe | 2009-01-29 15:35:26 -0600 | [diff] [blame] | 290 | return flush_mask; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | /* |
| 294 | * Success, so clear the remote cpu's from the mask so we don't |
| 295 | * use the IPI method of shootdown on them. |
| 296 | */ |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 297 | for_each_cpu(bit, flush_mask) { |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 298 | pnode = uv_cpu_to_pnode(bit); |
| 299 | if (pnode == this_pnode) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 300 | continue; |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 301 | cpumask_clear_cpu(bit, flush_mask); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 302 | } |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 303 | if (!cpumask_empty(flush_mask)) |
| 304 | return flush_mask; |
| 305 | return NULL; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 306 | } |
| 307 | |
Rusty Russell | 76ba0ec | 2009-03-13 14:49:57 +1030 | [diff] [blame] | 308 | static DEFINE_PER_CPU(cpumask_var_t, uv_flush_tlb_mask); |
| 309 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 310 | /** |
| 311 | * uv_flush_tlb_others - globally purge translation cache of a virtual |
| 312 | * address or all TLB's |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 313 | * @cpumask: mask of all cpu's in which the address is to be removed |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 314 | * @mm: mm_struct containing virtual address range |
| 315 | * @va: virtual address to be removed (or TLB_FLUSH_ALL for all TLB's on cpu) |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 316 | * @cpu: the current cpu |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 317 | * |
| 318 | * This is the entry point for initiating any UV global TLB shootdown. |
| 319 | * |
| 320 | * Purges the translation caches of all specified processors of the given |
| 321 | * virtual address, or purges all TLB's on specified processors. |
| 322 | * |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 323 | * The caller has derived the cpumask from the mm_struct. This function |
| 324 | * is called only if there are bits set in the mask. (e.g. flush_tlb_page()) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 325 | * |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 326 | * The cpumask is converted into a nodemask of the nodes containing |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 327 | * the cpus. |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 328 | * |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 329 | * Note that this function should be called with preemption disabled. |
| 330 | * |
| 331 | * Returns NULL if all remote flushing was done. |
| 332 | * Returns pointer to cpumask if some remote flushing remains to be |
| 333 | * done. The returned pointer is valid till preemption is re-enabled. |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 334 | */ |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 335 | const struct cpumask *uv_flush_tlb_others(const struct cpumask *cpumask, |
| 336 | struct mm_struct *mm, |
| 337 | unsigned long va, unsigned int cpu) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 338 | { |
Rusty Russell | 76ba0ec | 2009-03-13 14:49:57 +1030 | [diff] [blame] | 339 | struct cpumask *flush_mask = __get_cpu_var(uv_flush_tlb_mask); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 340 | int i; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 341 | int bit; |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 342 | int pnode; |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 343 | int uv_cpu; |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 344 | int this_pnode; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 345 | int locals = 0; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 346 | struct bau_desc *bau_desc; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 347 | |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 348 | cpumask_andnot(flush_mask, cpumask, cpumask_of(cpu)); |
| 349 | |
| 350 | uv_cpu = uv_blade_processor_id(); |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 351 | this_pnode = uv_hub_info->pnode; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 352 | bau_desc = __get_cpu_var(bau_control).descriptor_base; |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 353 | bau_desc += UV_ITEMS_PER_DESCRIPTOR * uv_cpu; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 354 | |
| 355 | bau_nodes_clear(&bau_desc->distribution, UV_DISTRIBUTION_SIZE); |
| 356 | |
| 357 | i = 0; |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 358 | for_each_cpu(bit, flush_mask) { |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 359 | pnode = uv_cpu_to_pnode(bit); |
| 360 | BUG_ON(pnode > (UV_DISTRIBUTION_SIZE - 1)); |
| 361 | if (pnode == this_pnode) { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 362 | locals++; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 363 | continue; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 364 | } |
Cliff Wickman | 94ca8e4 | 2009-04-14 10:56:48 -0500 | [diff] [blame] | 365 | bau_node_set(pnode - uv_partition_base_pnode, |
| 366 | &bau_desc->distribution); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 367 | i++; |
| 368 | } |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 369 | if (i == 0) { |
| 370 | /* |
| 371 | * no off_node flushing; return status for local node |
| 372 | */ |
| 373 | if (locals) |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 374 | return flush_mask; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 375 | else |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 376 | return NULL; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 377 | } |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 378 | __get_cpu_var(ptcstats).requestor++; |
| 379 | __get_cpu_var(ptcstats).ntargeted += i; |
| 380 | |
| 381 | bau_desc->payload.address = va; |
Tejun Heo | bdbcdd4 | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 382 | bau_desc->payload.sending_cpu = cpu; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 383 | |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 384 | return uv_flush_send_and_wait(uv_cpu, this_pnode, bau_desc, flush_mask); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | /* |
| 388 | * The BAU message interrupt comes here. (registered by set_intr_gate) |
| 389 | * See entry_64.S |
| 390 | * |
| 391 | * We received a broadcast assist message. |
| 392 | * |
| 393 | * Interrupts may have been disabled; this interrupt could represent |
| 394 | * the receipt of several messages. |
| 395 | * |
| 396 | * All cores/threads on this node get this interrupt. |
| 397 | * The last one to see it does the s/w ack. |
| 398 | * (the resource will not be freed until noninterruptable cpus see this |
| 399 | * interrupt; hardware will timeout the s/w ack and reply ERROR) |
| 400 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 401 | void uv_bau_message_interrupt(struct pt_regs *regs) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 402 | { |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 403 | struct bau_payload_queue_entry *va_queue_first; |
| 404 | struct bau_payload_queue_entry *va_queue_last; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 405 | struct bau_payload_queue_entry *msg; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 406 | struct pt_regs *old_regs = set_irq_regs(regs); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 407 | cycles_t time1; |
| 408 | cycles_t time2; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 409 | int msg_slot; |
| 410 | int sw_ack_slot; |
| 411 | int fw; |
| 412 | int count = 0; |
| 413 | unsigned long local_pnode; |
| 414 | |
| 415 | ack_APIC_irq(); |
| 416 | exit_idle(); |
| 417 | irq_enter(); |
| 418 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 419 | time1 = get_cycles(); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 420 | |
| 421 | local_pnode = uv_blade_to_pnode(uv_numa_blade_id()); |
| 422 | |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 423 | va_queue_first = __get_cpu_var(bau_control).va_queue_first; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 424 | va_queue_last = __get_cpu_var(bau_control).va_queue_last; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 425 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 426 | msg = __get_cpu_var(bau_control).bau_msg_head; |
| 427 | while (msg->sw_ack_vector) { |
| 428 | count++; |
| 429 | fw = msg->sw_ack_vector; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 430 | msg_slot = msg - va_queue_first; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 431 | sw_ack_slot = ffs(fw) - 1; |
| 432 | |
| 433 | uv_bau_process_message(msg, msg_slot, sw_ack_slot); |
| 434 | |
| 435 | msg++; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 436 | if (msg > va_queue_last) |
| 437 | msg = va_queue_first; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 438 | __get_cpu_var(bau_control).bau_msg_head = msg; |
| 439 | } |
| 440 | if (!count) |
| 441 | __get_cpu_var(ptcstats).nomsg++; |
| 442 | else if (count > 1) |
| 443 | __get_cpu_var(ptcstats).multmsg++; |
| 444 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 445 | time2 = get_cycles(); |
| 446 | __get_cpu_var(ptcstats).dflush += (time2 - time1); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 447 | |
| 448 | irq_exit(); |
| 449 | set_irq_regs(old_regs); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 450 | } |
| 451 | |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 452 | /* |
| 453 | * uv_enable_timeouts |
| 454 | * |
| 455 | * Each target blade (i.e. blades that have cpu's) needs to have |
| 456 | * shootdown message timeouts enabled. The timeout does not cause |
| 457 | * an interrupt, but causes an error message to be returned to |
| 458 | * the sender. |
| 459 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 460 | static void uv_enable_timeouts(void) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 461 | { |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 462 | int blade; |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 463 | int nblades; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 464 | int pnode; |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 465 | unsigned long mmr_image; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 466 | |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 467 | nblades = uv_num_possible_blades(); |
| 468 | |
| 469 | for (blade = 0; blade < nblades; blade++) { |
| 470 | if (!uv_blade_nr_possible_cpus(blade)) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 471 | continue; |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 472 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 473 | pnode = uv_blade_to_pnode(blade); |
Cliff Wickman | c4c4688 | 2009-04-03 08:34:32 -0500 | [diff] [blame] | 474 | mmr_image = |
| 475 | uv_read_global_mmr64(pnode, UVH_LB_BAU_MISC_CONTROL); |
| 476 | /* |
| 477 | * Set the timeout period and then lock it in, in three |
| 478 | * steps; captures and locks in the period. |
| 479 | * |
| 480 | * To program the period, the SOFT_ACK_MODE must be off. |
| 481 | */ |
| 482 | mmr_image &= ~((unsigned long)1 << |
| 483 | UV_ENABLE_INTD_SOFT_ACK_MODE_SHIFT); |
| 484 | uv_write_global_mmr64 |
| 485 | (pnode, UVH_LB_BAU_MISC_CONTROL, mmr_image); |
| 486 | /* |
| 487 | * Set the 4-bit period. |
| 488 | */ |
| 489 | mmr_image &= ~((unsigned long)0xf << |
| 490 | UV_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHIFT); |
| 491 | mmr_image |= (UV_INTD_SOFT_ACK_TIMEOUT_PERIOD << |
| 492 | UV_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHIFT); |
| 493 | uv_write_global_mmr64 |
| 494 | (pnode, UVH_LB_BAU_MISC_CONTROL, mmr_image); |
| 495 | /* |
| 496 | * Subsequent reversals of the timebase bit (3) cause an |
| 497 | * immediate timeout of one or all INTD resources as |
| 498 | * indicated in bits 2:0 (7 causes all of them to timeout). |
| 499 | */ |
| 500 | mmr_image |= ((unsigned long)1 << |
| 501 | UV_ENABLE_INTD_SOFT_ACK_MODE_SHIFT); |
| 502 | uv_write_global_mmr64 |
| 503 | (pnode, UVH_LB_BAU_MISC_CONTROL, mmr_image); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 504 | } |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 505 | } |
| 506 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 507 | static void *uv_ptc_seq_start(struct seq_file *file, loff_t *offset) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 508 | { |
| 509 | if (*offset < num_possible_cpus()) |
| 510 | return offset; |
| 511 | return NULL; |
| 512 | } |
| 513 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 514 | static void *uv_ptc_seq_next(struct seq_file *file, void *data, loff_t *offset) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 515 | { |
| 516 | (*offset)++; |
| 517 | if (*offset < num_possible_cpus()) |
| 518 | return offset; |
| 519 | return NULL; |
| 520 | } |
| 521 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 522 | static void uv_ptc_seq_stop(struct seq_file *file, void *data) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 523 | { |
| 524 | } |
| 525 | |
| 526 | /* |
| 527 | * Display the statistics thru /proc |
| 528 | * data points to the cpu number |
| 529 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 530 | static int uv_ptc_seq_show(struct seq_file *file, void *data) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 531 | { |
| 532 | struct ptc_stats *stat; |
| 533 | int cpu; |
| 534 | |
| 535 | cpu = *(loff_t *)data; |
| 536 | |
| 537 | if (!cpu) { |
| 538 | seq_printf(file, |
| 539 | "# cpu requestor requestee one all sretry dretry ptc_i "); |
| 540 | seq_printf(file, |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 541 | "sw_ack sflush dflush sok dnomsg dmult starget\n"); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 542 | } |
| 543 | if (cpu < num_possible_cpus() && cpu_online(cpu)) { |
| 544 | stat = &per_cpu(ptcstats, cpu); |
| 545 | seq_printf(file, "cpu %d %ld %ld %ld %ld %ld %ld %ld ", |
| 546 | cpu, stat->requestor, |
| 547 | stat->requestee, stat->onetlb, stat->alltlb, |
| 548 | stat->s_retry, stat->d_retry, stat->ptc_i); |
| 549 | seq_printf(file, "%lx %ld %ld %ld %ld %ld %ld\n", |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 550 | uv_read_global_mmr64(uv_cpu_to_pnode(cpu), |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 551 | UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE), |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 552 | stat->sflush, stat->dflush, |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 553 | stat->retriesok, stat->nomsg, |
| 554 | stat->multmsg, stat->ntargeted); |
| 555 | } |
| 556 | |
| 557 | return 0; |
| 558 | } |
| 559 | |
| 560 | /* |
| 561 | * 0: display meaning of the statistics |
| 562 | * >0: retry limit |
| 563 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 564 | static ssize_t uv_ptc_proc_write(struct file *file, const char __user *user, |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 565 | size_t count, loff_t *data) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 566 | { |
| 567 | long newmode; |
| 568 | char optstr[64]; |
| 569 | |
Cliff Wickman | e7eb872 | 2008-06-23 08:32:25 -0500 | [diff] [blame] | 570 | if (count == 0 || count > sizeof(optstr)) |
Cliff Wickman | cef5327 | 2008-06-19 11:16:24 -0500 | [diff] [blame] | 571 | return -EINVAL; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 572 | if (copy_from_user(optstr, user, count)) |
| 573 | return -EFAULT; |
| 574 | optstr[count - 1] = '\0'; |
| 575 | if (strict_strtoul(optstr, 10, &newmode) < 0) { |
| 576 | printk(KERN_DEBUG "%s is invalid\n", optstr); |
| 577 | return -EINVAL; |
| 578 | } |
| 579 | |
| 580 | if (newmode == 0) { |
| 581 | printk(KERN_DEBUG "# cpu: cpu number\n"); |
| 582 | printk(KERN_DEBUG |
| 583 | "requestor: times this cpu was the flush requestor\n"); |
| 584 | printk(KERN_DEBUG |
| 585 | "requestee: times this cpu was requested to flush its TLBs\n"); |
| 586 | printk(KERN_DEBUG |
| 587 | "one: times requested to flush a single address\n"); |
| 588 | printk(KERN_DEBUG |
| 589 | "all: times requested to flush all TLB's\n"); |
| 590 | printk(KERN_DEBUG |
| 591 | "sretry: number of retries of source-side timeouts\n"); |
| 592 | printk(KERN_DEBUG |
| 593 | "dretry: number of retries of destination-side timeouts\n"); |
| 594 | printk(KERN_DEBUG |
| 595 | "ptc_i: times UV fell through to IPI-style flushes\n"); |
| 596 | printk(KERN_DEBUG |
| 597 | "sw_ack: image of UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE\n"); |
| 598 | printk(KERN_DEBUG |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 599 | "sflush_us: cycles spent in uv_flush_tlb_others()\n"); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 600 | printk(KERN_DEBUG |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 601 | "dflush_us: cycles spent in handling flush requests\n"); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 602 | printk(KERN_DEBUG "sok: successes on retry\n"); |
| 603 | printk(KERN_DEBUG "dnomsg: interrupts with no message\n"); |
| 604 | printk(KERN_DEBUG |
| 605 | "dmult: interrupts with multiple messages\n"); |
| 606 | printk(KERN_DEBUG "starget: nodes targeted\n"); |
| 607 | } else { |
| 608 | uv_bau_retry_limit = newmode; |
| 609 | printk(KERN_DEBUG "timeout retry limit:%d\n", |
| 610 | uv_bau_retry_limit); |
| 611 | } |
| 612 | |
| 613 | return count; |
| 614 | } |
| 615 | |
| 616 | static const struct seq_operations uv_ptc_seq_ops = { |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 617 | .start = uv_ptc_seq_start, |
| 618 | .next = uv_ptc_seq_next, |
| 619 | .stop = uv_ptc_seq_stop, |
| 620 | .show = uv_ptc_seq_show |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 621 | }; |
| 622 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 623 | static int uv_ptc_proc_open(struct inode *inode, struct file *file) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 624 | { |
| 625 | return seq_open(file, &uv_ptc_seq_ops); |
| 626 | } |
| 627 | |
| 628 | static const struct file_operations proc_uv_ptc_operations = { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 629 | .open = uv_ptc_proc_open, |
| 630 | .read = seq_read, |
| 631 | .write = uv_ptc_proc_write, |
| 632 | .llseek = seq_lseek, |
| 633 | .release = seq_release, |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 634 | }; |
| 635 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 636 | static int __init uv_ptc_init(void) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 637 | { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 638 | struct proc_dir_entry *proc_uv_ptc; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 639 | |
| 640 | if (!is_uv_system()) |
| 641 | return 0; |
| 642 | |
Alexey Dobriyan | 10f02d11 | 2009-08-23 23:17:27 +0400 | [diff] [blame] | 643 | proc_uv_ptc = proc_create(UV_PTC_BASENAME, 0444, NULL, |
| 644 | &proc_uv_ptc_operations); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 645 | if (!proc_uv_ptc) { |
| 646 | printk(KERN_ERR "unable to create %s proc entry\n", |
| 647 | UV_PTC_BASENAME); |
| 648 | return -EINVAL; |
| 649 | } |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 650 | return 0; |
| 651 | } |
| 652 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 653 | /* |
| 654 | * begin the initialization of the per-blade control structures |
| 655 | */ |
| 656 | static struct bau_control * __init uv_table_bases_init(int blade, int node) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 657 | { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 658 | int i; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 659 | struct bau_msg_status *msp; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 660 | struct bau_control *bau_tabp; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 661 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 662 | bau_tabp = |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 663 | kmalloc_node(sizeof(struct bau_control), GFP_KERNEL, node); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 664 | BUG_ON(!bau_tabp); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 665 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 666 | bau_tabp->msg_statuses = |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 667 | kmalloc_node(sizeof(struct bau_msg_status) * |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 668 | DEST_Q_SIZE, GFP_KERNEL, node); |
| 669 | BUG_ON(!bau_tabp->msg_statuses); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 670 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 671 | for (i = 0, msp = bau_tabp->msg_statuses; i < DEST_Q_SIZE; i++, msp++) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 672 | bau_cpubits_clear(&msp->seen_by, (int) |
| 673 | uv_blade_nr_possible_cpus(blade)); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 674 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 675 | uv_bau_table_bases[blade] = bau_tabp; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 676 | |
Ingo Molnar | d400524 | 2008-06-18 14:51:57 +0200 | [diff] [blame] | 677 | return bau_tabp; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 678 | } |
| 679 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 680 | /* |
| 681 | * finish the initialization of the per-blade control structures |
| 682 | */ |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 683 | static void __init |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 684 | uv_table_bases_finish(int blade, |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 685 | struct bau_control *bau_tablesp, |
| 686 | struct bau_desc *adp) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 687 | { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 688 | struct bau_control *bcp; |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 689 | int cpu; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 690 | |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 691 | for_each_present_cpu(cpu) { |
| 692 | if (blade != uv_cpu_to_blade_id(cpu)) |
| 693 | continue; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 694 | |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 695 | bcp = (struct bau_control *)&per_cpu(bau_control, cpu); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 696 | bcp->bau_msg_head = bau_tablesp->va_queue_first; |
| 697 | bcp->va_queue_first = bau_tablesp->va_queue_first; |
| 698 | bcp->va_queue_last = bau_tablesp->va_queue_last; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 699 | bcp->msg_statuses = bau_tablesp->msg_statuses; |
| 700 | bcp->descriptor_base = adp; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 701 | } |
| 702 | } |
| 703 | |
| 704 | /* |
| 705 | * initialize the sending side's sending buffers |
| 706 | */ |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 707 | static struct bau_desc * __init |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 708 | uv_activation_descriptor_init(int node, int pnode) |
| 709 | { |
| 710 | int i; |
| 711 | unsigned long pa; |
| 712 | unsigned long m; |
| 713 | unsigned long n; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 714 | struct bau_desc *adp; |
| 715 | struct bau_desc *ad2; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 716 | |
Cliff Wickman | 0e2595c | 2009-05-20 08:10:57 -0500 | [diff] [blame] | 717 | /* |
| 718 | * each bau_desc is 64 bytes; there are 8 (UV_ITEMS_PER_DESCRIPTOR) |
| 719 | * per cpu; and up to 32 (UV_ADP_SIZE) cpu's per blade |
| 720 | */ |
| 721 | adp = (struct bau_desc *)kmalloc_node(sizeof(struct bau_desc)* |
| 722 | UV_ADP_SIZE*UV_ITEMS_PER_DESCRIPTOR, GFP_KERNEL, node); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 723 | BUG_ON(!adp); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 724 | |
Cliff Wickman | 4ea3c51 | 2009-04-16 07:53:09 -0500 | [diff] [blame] | 725 | pa = uv_gpa(adp); /* need the real nasid*/ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 726 | n = pa >> uv_nshift; |
| 727 | m = pa & uv_mmask; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 728 | |
Cliff Wickman | 9c26f52 | 2009-06-24 09:41:59 -0500 | [diff] [blame] | 729 | uv_write_global_mmr64(pnode, UVH_LB_BAU_SB_DESCRIPTOR_BASE, |
| 730 | (n << UV_DESC_BASE_PNODE_SHIFT | m)); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 731 | |
Cliff Wickman | 0e2595c | 2009-05-20 08:10:57 -0500 | [diff] [blame] | 732 | /* |
| 733 | * initializing all 8 (UV_ITEMS_PER_DESCRIPTOR) descriptors for each |
| 734 | * cpu even though we only use the first one; one descriptor can |
| 735 | * describe a broadcast to 256 nodes. |
| 736 | */ |
| 737 | for (i = 0, ad2 = adp; i < (UV_ADP_SIZE*UV_ITEMS_PER_DESCRIPTOR); |
| 738 | i++, ad2++) { |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 739 | memset(ad2, 0, sizeof(struct bau_desc)); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 740 | ad2->header.sw_ack_flag = 1; |
Cliff Wickman | 94ca8e4 | 2009-04-14 10:56:48 -0500 | [diff] [blame] | 741 | /* |
| 742 | * base_dest_nodeid is the first node in the partition, so |
| 743 | * the bit map will indicate partition-relative node numbers. |
| 744 | * note that base_dest_nodeid is actually a nasid. |
| 745 | */ |
| 746 | ad2->header.base_dest_nodeid = uv_partition_base_pnode << 1; |
Cliff Wickman | 3ef12c3 | 2009-08-14 13:56:37 -0500 | [diff] [blame] | 747 | ad2->header.dest_subnodeid = 0x10; /* the LB */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 748 | ad2->header.command = UV_NET_ENDPOINT_INTD; |
| 749 | ad2->header.int_both = 1; |
| 750 | /* |
| 751 | * all others need to be set to zero: |
| 752 | * fairness chaining multilevel count replied_to |
| 753 | */ |
| 754 | } |
| 755 | return adp; |
| 756 | } |
| 757 | |
| 758 | /* |
| 759 | * initialize the destination side's receiving buffers |
| 760 | */ |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 761 | static struct bau_payload_queue_entry * __init |
| 762 | uv_payload_queue_init(int node, int pnode, struct bau_control *bau_tablesp) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 763 | { |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 764 | struct bau_payload_queue_entry *pqp; |
Cliff Wickman | 4ea3c51 | 2009-04-16 07:53:09 -0500 | [diff] [blame] | 765 | unsigned long pa; |
| 766 | int pn; |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 767 | char *cp; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 768 | |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 769 | pqp = (struct bau_payload_queue_entry *) kmalloc_node( |
| 770 | (DEST_Q_SIZE + 1) * sizeof(struct bau_payload_queue_entry), |
| 771 | GFP_KERNEL, node); |
| 772 | BUG_ON(!pqp); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 773 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 774 | cp = (char *)pqp + 31; |
| 775 | pqp = (struct bau_payload_queue_entry *)(((unsigned long)cp >> 5) << 5); |
| 776 | bau_tablesp->va_queue_first = pqp; |
Cliff Wickman | 4ea3c51 | 2009-04-16 07:53:09 -0500 | [diff] [blame] | 777 | /* |
| 778 | * need the pnode of where the memory was really allocated |
| 779 | */ |
| 780 | pa = uv_gpa(pqp); |
| 781 | pn = pa >> uv_nshift; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 782 | uv_write_global_mmr64(pnode, |
| 783 | UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST, |
Cliff Wickman | 4ea3c51 | 2009-04-16 07:53:09 -0500 | [diff] [blame] | 784 | ((unsigned long)pn << UV_PAYLOADQ_PNODE_SHIFT) | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 785 | uv_physnodeaddr(pqp)); |
| 786 | uv_write_global_mmr64(pnode, UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL, |
| 787 | uv_physnodeaddr(pqp)); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 788 | bau_tablesp->va_queue_last = pqp + (DEST_Q_SIZE - 1); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 789 | uv_write_global_mmr64(pnode, UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST, |
| 790 | (unsigned long) |
| 791 | uv_physnodeaddr(bau_tablesp->va_queue_last)); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 792 | memset(pqp, 0, sizeof(struct bau_payload_queue_entry) * DEST_Q_SIZE); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 793 | |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 794 | return pqp; |
| 795 | } |
| 796 | |
| 797 | /* |
| 798 | * Initialization of each UV blade's structures |
| 799 | */ |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 800 | static int __init uv_init_blade(int blade) |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 801 | { |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 802 | int node; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 803 | int pnode; |
| 804 | unsigned long pa; |
| 805 | unsigned long apicid; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 806 | struct bau_desc *adp; |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 807 | struct bau_payload_queue_entry *pqp; |
| 808 | struct bau_control *bau_tablesp; |
| 809 | |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 810 | node = blade_to_first_node(blade); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 811 | bau_tablesp = uv_table_bases_init(blade, node); |
| 812 | pnode = uv_blade_to_pnode(blade); |
| 813 | adp = uv_activation_descriptor_init(node, pnode); |
| 814 | pqp = uv_payload_queue_init(node, pnode, bau_tablesp); |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 815 | uv_table_bases_finish(blade, bau_tablesp, adp); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 816 | /* |
| 817 | * the below initialization can't be in firmware because the |
| 818 | * messaging IRQ will be determined by the OS |
| 819 | */ |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 820 | apicid = blade_to_first_apicid(blade); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 821 | pa = uv_read_global_mmr64(pnode, UVH_BAU_DATA_CONFIG); |
| 822 | if ((pa & 0xff) != UV_BAU_MESSAGE) { |
| 823 | uv_write_global_mmr64(pnode, UVH_BAU_DATA_CONFIG, |
| 824 | ((apicid << 32) | UV_BAU_MESSAGE)); |
| 825 | } |
| 826 | return 0; |
| 827 | } |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 828 | |
| 829 | /* |
| 830 | * Initialization of BAU-related structures |
| 831 | */ |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 832 | static int __init uv_bau_init(void) |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 833 | { |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 834 | int blade; |
| 835 | int nblades; |
Rusty Russell | 2c74d66 | 2009-03-18 08:22:30 +1030 | [diff] [blame] | 836 | int cur_cpu; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 837 | |
| 838 | if (!is_uv_system()) |
| 839 | return 0; |
| 840 | |
Rusty Russell | 76ba0ec | 2009-03-13 14:49:57 +1030 | [diff] [blame] | 841 | for_each_possible_cpu(cur_cpu) |
Yinghai Lu | eaa9584 | 2009-06-06 14:51:36 -0700 | [diff] [blame] | 842 | zalloc_cpumask_var_node(&per_cpu(uv_flush_tlb_mask, cur_cpu), |
Rusty Russell | 76ba0ec | 2009-03-13 14:49:57 +1030 | [diff] [blame] | 843 | GFP_KERNEL, cpu_to_node(cur_cpu)); |
| 844 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 845 | uv_bau_retry_limit = 1; |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 846 | uv_nshift = uv_hub_info->n_val; |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 847 | uv_mmask = (1UL << uv_hub_info->n_val) - 1; |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 848 | nblades = uv_num_possible_blades(); |
| 849 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 850 | uv_bau_table_bases = (struct bau_control **) |
| 851 | kmalloc(nblades * sizeof(struct bau_control *), GFP_KERNEL); |
Ingo Molnar | dc163a4 | 2008-06-18 14:15:43 +0200 | [diff] [blame] | 852 | BUG_ON(!uv_bau_table_bases); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 853 | |
Cliff Wickman | 94ca8e4 | 2009-04-14 10:56:48 -0500 | [diff] [blame] | 854 | uv_partition_base_pnode = 0x7fffffff; |
| 855 | for (blade = 0; blade < nblades; blade++) |
| 856 | if (uv_blade_nr_possible_cpus(blade) && |
| 857 | (uv_blade_to_pnode(blade) < uv_partition_base_pnode)) |
| 858 | uv_partition_base_pnode = uv_blade_to_pnode(blade); |
Cliff Wickman | 9674f35 | 2009-04-03 08:34:05 -0500 | [diff] [blame] | 859 | for (blade = 0; blade < nblades; blade++) |
| 860 | if (uv_blade_nr_possible_cpus(blade)) |
| 861 | uv_init_blade(blade); |
| 862 | |
Cliff Wickman | 99dd871 | 2008-08-19 12:51:59 -0500 | [diff] [blame] | 863 | alloc_intr_gate(UV_BAU_MESSAGE, uv_bau_message_intr1); |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 864 | uv_enable_timeouts(); |
Ingo Molnar | b4c286e | 2008-06-18 14:28:19 +0200 | [diff] [blame] | 865 | |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 866 | return 0; |
| 867 | } |
Cliff Wickman | 1812924 | 2008-06-02 08:56:14 -0500 | [diff] [blame] | 868 | __initcall(uv_bau_init); |
Cliff Wickman | b194b120 | 2008-06-12 08:23:48 -0500 | [diff] [blame] | 869 | __initcall(uv_ptc_init); |