blob: 307cbc7abc8eabd56d4819ef6c19b4ed0ad3fcd8 [file] [log] [blame]
Juergen Beisertd0f349f2008-07-05 10:02:50 +02001/*
2 * linux/arch/arm/plat-mxc/time.c
3 *
4 * Copyright (C) 2000-2001 Deep Blue Solutions
5 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
6 * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
7 * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301, USA.
22 */
23
24#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/clockchips.h>
27#include <linux/clk.h>
Sebastian Andrzej Siewior1119c842014-01-22 12:35:44 +010028#include <linux/delay.h>
Sascha Hauer821dc4d2012-03-09 09:29:27 +010029#include <linux/err.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070030#include <linux/sched_clock.h>
Shawn Guo6dd74782015-05-22 13:53:45 +080031#include <linux/slab.h>
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +020032#include <linux/of.h>
33#include <linux/of_address.h>
34#include <linux/of_irq.h>
Shawn Guo0931aff2015-05-15 11:41:39 +080035#include <soc/imx/timer.h>
Juergen Beisertd0f349f2008-07-05 10:02:50 +020036
Juergen Beisertd0f349f2008-07-05 10:02:50 +020037#include <asm/mach/time.h>
Shawn Guoe3372472012-09-13 21:01:00 +080038
39#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080040#include "hardware.h"
Sascha Hauerec996ba2009-02-18 20:58:40 +010041
Sascha Hauer0f3332c2009-12-04 09:34:51 +010042/*
Shenwei Wang65d0a162015-04-29 16:40:27 -050043 * There are 4 versions of the timer hardware on Freescale MXC hardware.
44 * - MX1/MXL
45 * - MX21, MX27.
46 * - MX25, MX31, MX35, MX37, MX51, MX6Q(rev1.0)
47 * - MX6DL, MX6SX, MX6Q(rev1.1+)
Sascha Hauer0f3332c2009-12-04 09:34:51 +010048 */
49
Sascha Hauerec996ba2009-02-18 20:58:40 +010050/* defines common for all i.MX */
51#define MXC_TCTL 0x00
Sascha Hauer0f3332c2009-12-04 09:34:51 +010052#define MXC_TCTL_TEN (1 << 0) /* Enable module */
Sascha Hauerec996ba2009-02-18 20:58:40 +010053#define MXC_TPRER 0x04
54
55/* MX1, MX21, MX27 */
56#define MX1_2_TCTL_CLK_PCLK1 (1 << 1)
57#define MX1_2_TCTL_IRQEN (1 << 4)
58#define MX1_2_TCTL_FRR (1 << 8)
59#define MX1_2_TCMP 0x08
60#define MX1_2_TCN 0x10
61#define MX1_2_TSTAT 0x14
62
63/* MX21, MX27 */
64#define MX2_TSTAT_CAPT (1 << 1)
65#define MX2_TSTAT_COMP (1 << 0)
66
Anson Huangbad3db12014-09-11 11:29:42 +080067/* MX31, MX35, MX25, MX5, MX6 */
Amit Kucheria38a66f52010-04-21 21:34:36 +030068#define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */
69#define V2_TCTL_CLK_IPG (1 << 6)
Richard Zhao1f152b42012-05-15 15:34:40 +080070#define V2_TCTL_CLK_PER (2 << 6)
Anson Huangbad3db12014-09-11 11:29:42 +080071#define V2_TCTL_CLK_OSC_DIV8 (5 << 6)
Amit Kucheria38a66f52010-04-21 21:34:36 +030072#define V2_TCTL_FRR (1 << 9)
Anson Huangbad3db12014-09-11 11:29:42 +080073#define V2_TCTL_24MEN (1 << 10)
74#define V2_TPRER_PRE24M 12
Amit Kucheria38a66f52010-04-21 21:34:36 +030075#define V2_IR 0x0c
76#define V2_TSTAT 0x08
77#define V2_TSTAT_OF1 (1 << 0)
78#define V2_TCN 0x24
79#define V2_TCMP 0x10
Juergen Beisertd0f349f2008-07-05 10:02:50 +020080
Anson Huangbad3db12014-09-11 11:29:42 +080081#define V2_TIMER_RATE_OSC_DIV8 3000000
82
Sascha Hauer0f3332c2009-12-04 09:34:51 +010083#define timer_is_v1() (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
84#define timer_is_v2() (!timer_is_v1())
85
Juergen Beisertd0f349f2008-07-05 10:02:50 +020086static struct clock_event_device clockevent_mxc;
87static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED;
88
Shawn Guo6dd74782015-05-22 13:53:45 +080089struct imx_timer {
Shawn Guo0931aff2015-05-15 11:41:39 +080090 enum imx_gpt_type type;
Shawn Guo6dd74782015-05-22 13:53:45 +080091 void __iomem *base;
92 int irq;
93 struct clk *clk_per;
94 struct clk *clk_ipg;
95};
96
Sascha Hauerec996ba2009-02-18 20:58:40 +010097static void __iomem *timer_base;
Juergen Beisertd0f349f2008-07-05 10:02:50 +020098
Sascha Hauerec996ba2009-02-18 20:58:40 +010099static inline void gpt_irq_disable(void)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200100{
Sascha Hauerec996ba2009-02-18 20:58:40 +0100101 unsigned int tmp;
102
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100103 if (timer_is_v2())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800104 writel_relaxed(0, timer_base + V2_IR);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100105 else {
Shawn Guoc7770bb2015-05-19 18:47:47 +0800106 tmp = readl_relaxed(timer_base + MXC_TCTL);
107 writel_relaxed(tmp & ~MX1_2_TCTL_IRQEN, timer_base + MXC_TCTL);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100108 }
109}
110
111static inline void gpt_irq_enable(void)
112{
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100113 if (timer_is_v2())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800114 writel_relaxed(1<<0, timer_base + V2_IR);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100115 else {
Shawn Guoc7770bb2015-05-19 18:47:47 +0800116 writel_relaxed(readl_relaxed(timer_base + MXC_TCTL) | MX1_2_TCTL_IRQEN,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100117 timer_base + MXC_TCTL);
118 }
119}
120
121static void gpt_irq_acknowledge(void)
122{
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100123 if (timer_is_v1()) {
124 if (cpu_is_mx1())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800125 writel_relaxed(0, timer_base + MX1_2_TSTAT);
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100126 else
Shawn Guoc7770bb2015-05-19 18:47:47 +0800127 writel_relaxed(MX2_TSTAT_CAPT | MX2_TSTAT_COMP,
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100128 timer_base + MX1_2_TSTAT);
129 } else if (timer_is_v2())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800130 writel_relaxed(V2_TSTAT_OF1, timer_base + V2_TSTAT);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100131}
132
Russell King234b6ced2011-05-08 14:09:47 +0100133static void __iomem *sched_clock_reg;
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200134
Stephen Boydb93767e2013-11-15 15:26:12 -0800135static u64 notrace mxc_read_sched_clock(void)
Jan Weitzelc124bef2011-03-17 13:44:30 +0100136{
Shawn Guoc7770bb2015-05-19 18:47:47 +0800137 return sched_clock_reg ? readl_relaxed(sched_clock_reg) : 0;
Jan Weitzelc124bef2011-03-17 13:44:30 +0100138}
139
Sebastian Andrzej Siewior1119c842014-01-22 12:35:44 +0100140static struct delay_timer imx_delay_timer;
141
142static unsigned long imx_read_current_timer(void)
143{
Shawn Guoc7770bb2015-05-19 18:47:47 +0800144 return readl_relaxed(sched_clock_reg);
Sebastian Andrzej Siewior1119c842014-01-22 12:35:44 +0100145}
146
Shawn Guo6dd74782015-05-22 13:53:45 +0800147static int __init mxc_clocksource_init(struct imx_timer *imxtm)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200148{
Shawn Guo6dd74782015-05-22 13:53:45 +0800149 unsigned int c = clk_get_rate(imxtm->clk_per);
150 void __iomem *reg = imxtm->base + (timer_is_v2() ? V2_TCN : MX1_2_TCN);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200151
Sebastian Andrzej Siewior1119c842014-01-22 12:35:44 +0100152 imx_delay_timer.read_current_timer = &imx_read_current_timer;
153 imx_delay_timer.freq = c;
154 register_current_timer_delay(&imx_delay_timer);
155
Russell King234b6ced2011-05-08 14:09:47 +0100156 sched_clock_reg = reg;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100157
Stephen Boydb93767e2013-11-15 15:26:12 -0800158 sched_clock_register(mxc_read_sched_clock, 32, c);
Russell King234b6ced2011-05-08 14:09:47 +0100159 return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32,
160 clocksource_mmio_readl_up);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200161}
162
163/* clock event */
164
Sascha Hauerec996ba2009-02-18 20:58:40 +0100165static int mx1_2_set_next_event(unsigned long evt,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200166 struct clock_event_device *unused)
167{
168 unsigned long tcmp;
169
Shawn Guoc7770bb2015-05-19 18:47:47 +0800170 tcmp = readl_relaxed(timer_base + MX1_2_TCN) + evt;
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200171
Shawn Guoc7770bb2015-05-19 18:47:47 +0800172 writel_relaxed(tcmp, timer_base + MX1_2_TCMP);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100173
Shawn Guoc7770bb2015-05-19 18:47:47 +0800174 return (int)(tcmp - readl_relaxed(timer_base + MX1_2_TCN)) < 0 ?
Sascha Hauerec996ba2009-02-18 20:58:40 +0100175 -ETIME : 0;
176}
177
Amit Kucheria38a66f52010-04-21 21:34:36 +0300178static int v2_set_next_event(unsigned long evt,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100179 struct clock_event_device *unused)
180{
181 unsigned long tcmp;
182
Shawn Guoc7770bb2015-05-19 18:47:47 +0800183 tcmp = readl_relaxed(timer_base + V2_TCN) + evt;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100184
Shawn Guoc7770bb2015-05-19 18:47:47 +0800185 writel_relaxed(tcmp, timer_base + V2_TCMP);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100186
Shawn Guoeea8e322012-12-06 22:54:41 +0800187 return evt < 0x7fffffff &&
Shawn Guoc7770bb2015-05-19 18:47:47 +0800188 (int)(tcmp - readl_relaxed(timer_base + V2_TCN)) < 0 ?
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200189 -ETIME : 0;
190}
191
192#ifdef DEBUG
193static const char *clock_event_mode_label[] = {
194 [CLOCK_EVT_MODE_PERIODIC] = "CLOCK_EVT_MODE_PERIODIC",
195 [CLOCK_EVT_MODE_ONESHOT] = "CLOCK_EVT_MODE_ONESHOT",
196 [CLOCK_EVT_MODE_SHUTDOWN] = "CLOCK_EVT_MODE_SHUTDOWN",
Uwe Kleine-Königde9c5152012-07-16 22:07:06 +0200197 [CLOCK_EVT_MODE_UNUSED] = "CLOCK_EVT_MODE_UNUSED",
198 [CLOCK_EVT_MODE_RESUME] = "CLOCK_EVT_MODE_RESUME",
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200199};
200#endif /* DEBUG */
201
202static void mxc_set_mode(enum clock_event_mode mode,
203 struct clock_event_device *evt)
204{
205 unsigned long flags;
206
207 /*
208 * The timer interrupt generation is disabled at least
209 * for enough time to call mxc_set_next_event()
210 */
211 local_irq_save(flags);
212
213 /* Disable interrupt in GPT module */
214 gpt_irq_disable();
215
216 if (mode != clockevent_mode) {
217 /* Set event time into far-far future */
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100218 if (timer_is_v2())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800219 writel_relaxed(readl_relaxed(timer_base + V2_TCN) - 3,
Amit Kucheria38a66f52010-04-21 21:34:36 +0300220 timer_base + V2_TCMP);
Sascha Hauerec996ba2009-02-18 20:58:40 +0100221 else
Shawn Guoc7770bb2015-05-19 18:47:47 +0800222 writel_relaxed(readl_relaxed(timer_base + MX1_2_TCN) - 3,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100223 timer_base + MX1_2_TCMP);
224
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200225 /* Clear pending interrupt */
226 gpt_irq_acknowledge();
227 }
228
229#ifdef DEBUG
230 printk(KERN_INFO "mxc_set_mode: changing mode from %s to %s\n",
231 clock_event_mode_label[clockevent_mode],
232 clock_event_mode_label[mode]);
233#endif /* DEBUG */
234
235 /* Remember timer mode */
236 clockevent_mode = mode;
237 local_irq_restore(flags);
238
239 switch (mode) {
240 case CLOCK_EVT_MODE_PERIODIC:
241 printk(KERN_ERR"mxc_set_mode: Periodic mode is not "
242 "supported for i.MX\n");
243 break;
244 case CLOCK_EVT_MODE_ONESHOT:
245 /*
246 * Do not put overhead of interrupt enable/disable into
247 * mxc_set_next_event(), the core has about 4 minutes
248 * to call mxc_set_next_event() or shutdown clock after
249 * mode switching
250 */
251 local_irq_save(flags);
252 gpt_irq_enable();
253 local_irq_restore(flags);
254 break;
255 case CLOCK_EVT_MODE_SHUTDOWN:
256 case CLOCK_EVT_MODE_UNUSED:
257 case CLOCK_EVT_MODE_RESUME:
258 /* Left event sources disabled, no more interrupts appear */
259 break;
260 }
261}
262
263/*
264 * IRQ handler for the timer
265 */
266static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id)
267{
268 struct clock_event_device *evt = &clockevent_mxc;
269 uint32_t tstat;
270
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100271 if (timer_is_v2())
Shawn Guoc7770bb2015-05-19 18:47:47 +0800272 tstat = readl_relaxed(timer_base + V2_TSTAT);
Sascha Hauer81ec1f92009-04-29 13:55:13 +0200273 else
Shawn Guoc7770bb2015-05-19 18:47:47 +0800274 tstat = readl_relaxed(timer_base + MX1_2_TSTAT);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200275
276 gpt_irq_acknowledge();
277
278 evt->event_handler(evt);
279
280 return IRQ_HANDLED;
281}
282
283static struct irqaction mxc_timer_irq = {
284 .name = "i.MX Timer Tick",
Michael Opdenacker4c1dd3e2013-09-04 07:04:39 +0200285 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200286 .handler = mxc_timer_interrupt,
287};
288
289static struct clock_event_device clockevent_mxc = {
290 .name = "mxc_timer1",
291 .features = CLOCK_EVT_FEAT_ONESHOT,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200292 .set_mode = mxc_set_mode,
Sascha Hauerec996ba2009-02-18 20:58:40 +0100293 .set_next_event = mx1_2_set_next_event,
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200294 .rating = 200,
295};
296
Shawn Guo6dd74782015-05-22 13:53:45 +0800297static int __init mxc_clockevent_init(struct imx_timer *imxtm)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200298{
Sascha Hauer0f3332c2009-12-04 09:34:51 +0100299 if (timer_is_v2())
Amit Kucheria38a66f52010-04-21 21:34:36 +0300300 clockevent_mxc.set_next_event = v2_set_next_event;
Sascha Hauerec996ba2009-02-18 20:58:40 +0100301
Rusty Russell320ab2b2008-12-13 21:20:26 +1030302 clockevent_mxc.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000303 clockevents_config_and_register(&clockevent_mxc,
Shawn Guo6dd74782015-05-22 13:53:45 +0800304 clk_get_rate(imxtm->clk_per),
Shawn Guo838a2ae2013-01-12 11:50:05 +0000305 0xff, 0xfffffffe);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200306
307 return 0;
308}
309
Shawn Guo6dd74782015-05-22 13:53:45 +0800310static void __init _mxc_timer_init(struct imx_timer *imxtm)
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200311{
Sascha Hauerec996ba2009-02-18 20:58:40 +0100312 uint32_t tctl_val;
Sascha Hauer821dc4d2012-03-09 09:29:27 +0100313
Shawn Guo6dd74782015-05-22 13:53:45 +0800314 /* Temporary */
315 timer_base = imxtm->base;
316
317 if (IS_ERR(imxtm->clk_per)) {
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200318 pr_err("i.MX timer: unable to get clk\n");
319 return;
Sascha Hauer821dc4d2012-03-09 09:29:27 +0100320 }
Sascha Hauerec996ba2009-02-18 20:58:40 +0100321
Shawn Guo6dd74782015-05-22 13:53:45 +0800322 if (!IS_ERR(imxtm->clk_ipg))
323 clk_prepare_enable(imxtm->clk_ipg);
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200324
Shawn Guo6dd74782015-05-22 13:53:45 +0800325 clk_prepare_enable(imxtm->clk_per);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200326
327 /*
328 * Initialise to a known state (all timers off, and timing reset)
329 */
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200330
Shawn Guo6dd74782015-05-22 13:53:45 +0800331 writel_relaxed(0, imxtm->base + MXC_TCTL);
332 writel_relaxed(0, imxtm->base + MXC_TPRER); /* see datasheet note */
Sascha Hauerec996ba2009-02-18 20:58:40 +0100333
Anson Huangbad3db12014-09-11 11:29:42 +0800334 if (timer_is_v2()) {
335 tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN;
Shawn Guo6dd74782015-05-22 13:53:45 +0800336 if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8) {
Anson Huangbad3db12014-09-11 11:29:42 +0800337 tctl_val |= V2_TCTL_CLK_OSC_DIV8;
338 if (cpu_is_imx6dl() || cpu_is_imx6sx()) {
339 /* 24 / 8 = 3 MHz */
Shawn Guoc7770bb2015-05-19 18:47:47 +0800340 writel_relaxed(7 << V2_TPRER_PRE24M,
Shawn Guo6dd74782015-05-22 13:53:45 +0800341 imxtm->base + MXC_TPRER);
Anson Huangbad3db12014-09-11 11:29:42 +0800342 tctl_val |= V2_TCTL_24MEN;
343 }
344 } else {
345 tctl_val |= V2_TCTL_CLK_PER;
346 }
347 } else {
Sascha Hauerec996ba2009-02-18 20:58:40 +0100348 tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN;
Anson Huangbad3db12014-09-11 11:29:42 +0800349 }
Sascha Hauerec996ba2009-02-18 20:58:40 +0100350
Shawn Guo6dd74782015-05-22 13:53:45 +0800351 writel_relaxed(tctl_val, imxtm->base + MXC_TCTL);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200352
353 /* init and register the timer to the framework */
Shawn Guo6dd74782015-05-22 13:53:45 +0800354 mxc_clocksource_init(imxtm);
355 mxc_clockevent_init(imxtm);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200356
357 /* Make irqs happen */
Shawn Guo6dd74782015-05-22 13:53:45 +0800358 setup_irq(imxtm->irq, &mxc_timer_irq);
Juergen Beisertd0f349f2008-07-05 10:02:50 +0200359}
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200360
Shawn Guo0931aff2015-05-15 11:41:39 +0800361void __init mxc_timer_init(unsigned long pbase, int irq, enum imx_gpt_type type)
Alexander Shiyanf4696752014-05-27 13:04:46 +0400362{
Shawn Guo6dd74782015-05-22 13:53:45 +0800363 struct imx_timer *imxtm;
Alexander Shiyanf4696752014-05-27 13:04:46 +0400364
Shawn Guo6dd74782015-05-22 13:53:45 +0800365 imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
366 BUG_ON(!imxtm);
Alexander Shiyand7f98912014-05-27 13:04:47 +0400367
Shawn Guo6dd74782015-05-22 13:53:45 +0800368 imxtm->clk_per = clk_get_sys("imx-gpt.0", "per");
369 imxtm->clk_ipg = clk_get_sys("imx-gpt.0", "ipg");
370
371 imxtm->base = ioremap(pbase, SZ_4K);
372 BUG_ON(!imxtm->base);
373
Shawn Guo0931aff2015-05-15 11:41:39 +0800374 imxtm->type = type;
375
Shawn Guo6dd74782015-05-22 13:53:45 +0800376 _mxc_timer_init(imxtm);
Alexander Shiyanf4696752014-05-27 13:04:46 +0400377}
378
Alexander Shiyanfd4959d2014-07-13 09:34:00 +0400379static void __init mxc_timer_init_dt(struct device_node *np)
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200380{
Shawn Guo6dd74782015-05-22 13:53:45 +0800381 struct imx_timer *imxtm;
382 static int initialized;
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200383
Shawn Guo6dd74782015-05-22 13:53:45 +0800384 /* Support one instance only */
385 if (initialized)
Alexander Shiyanfd4959d2014-07-13 09:34:00 +0400386 return;
387
Shawn Guo6dd74782015-05-22 13:53:45 +0800388 imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL);
389 BUG_ON(!imxtm);
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200390
Shawn Guo6dd74782015-05-22 13:53:45 +0800391 imxtm->base = of_iomap(np, 0);
392 WARN_ON(!imxtm->base);
393 imxtm->irq = irq_of_parse_and_map(np, 0);
394
395 imxtm->clk_ipg = of_clk_get_by_name(np, "ipg");
Alexander Shiyanf4696752014-05-27 13:04:46 +0400396
Anson Huangbad3db12014-09-11 11:29:42 +0800397 /* Try osc_per first, and fall back to per otherwise */
Shawn Guo6dd74782015-05-22 13:53:45 +0800398 imxtm->clk_per = of_clk_get_by_name(np, "osc_per");
399 if (IS_ERR(imxtm->clk_per))
400 imxtm->clk_per = of_clk_get_by_name(np, "per");
Anson Huangbad3db12014-09-11 11:29:42 +0800401
Shawn Guo6dd74782015-05-22 13:53:45 +0800402 _mxc_timer_init(imxtm);
403
404 initialized = 1;
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200405}
Alexander Shiyanfd4959d2014-07-13 09:34:00 +0400406CLOCKSOURCE_OF_DECLARE(mx1_timer, "fsl,imx1-gpt", mxc_timer_init_dt);
407CLOCKSOURCE_OF_DECLARE(mx25_timer, "fsl,imx25-gpt", mxc_timer_init_dt);
408CLOCKSOURCE_OF_DECLARE(mx50_timer, "fsl,imx50-gpt", mxc_timer_init_dt);
409CLOCKSOURCE_OF_DECLARE(mx51_timer, "fsl,imx51-gpt", mxc_timer_init_dt);
410CLOCKSOURCE_OF_DECLARE(mx53_timer, "fsl,imx53-gpt", mxc_timer_init_dt);
411CLOCKSOURCE_OF_DECLARE(mx6q_timer, "fsl,imx6q-gpt", mxc_timer_init_dt);
412CLOCKSOURCE_OF_DECLARE(mx6sl_timer, "fsl,imx6sl-gpt", mxc_timer_init_dt);
413CLOCKSOURCE_OF_DECLARE(mx6sx_timer, "fsl,imx6sx-gpt", mxc_timer_init_dt);