Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/plat-mxc/time.c |
| 3 | * |
| 4 | * Copyright (C) 2000-2001 Deep Blue Solutions |
| 5 | * Copyright (C) 2002 Shane Nay (shane@minirl.com) |
| 6 | * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com) |
| 7 | * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de) |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License |
| 11 | * as published by the Free Software Foundation; either version 2 |
| 12 | * of the License, or (at your option) any later version. |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, |
| 21 | * MA 02110-1301, USA. |
| 22 | */ |
| 23 | |
| 24 | #include <linux/interrupt.h> |
| 25 | #include <linux/irq.h> |
| 26 | #include <linux/clockchips.h> |
| 27 | #include <linux/clk.h> |
Sebastian Andrzej Siewior | 1119c84 | 2014-01-22 12:35:44 +0100 | [diff] [blame] | 28 | #include <linux/delay.h> |
Sascha Hauer | 821dc4d | 2012-03-09 09:29:27 +0100 | [diff] [blame] | 29 | #include <linux/err.h> |
Stephen Boyd | 38ff87f | 2013-06-01 23:39:40 -0700 | [diff] [blame] | 30 | #include <linux/sched_clock.h> |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 31 | #include <linux/slab.h> |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 32 | #include <linux/of.h> |
| 33 | #include <linux/of_address.h> |
| 34 | #include <linux/of_irq.h> |
Shawn Guo | 0931aff | 2015-05-15 11:41:39 +0800 | [diff] [blame^] | 35 | #include <soc/imx/timer.h> |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 36 | |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 37 | #include <asm/mach/time.h> |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 38 | |
| 39 | #include "common.h" |
Shawn Guo | 50f2de6 | 2012-09-14 14:14:45 +0800 | [diff] [blame] | 40 | #include "hardware.h" |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 41 | |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 42 | /* |
Shenwei Wang | 65d0a16 | 2015-04-29 16:40:27 -0500 | [diff] [blame] | 43 | * There are 4 versions of the timer hardware on Freescale MXC hardware. |
| 44 | * - MX1/MXL |
| 45 | * - MX21, MX27. |
| 46 | * - MX25, MX31, MX35, MX37, MX51, MX6Q(rev1.0) |
| 47 | * - MX6DL, MX6SX, MX6Q(rev1.1+) |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 48 | */ |
| 49 | |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 50 | /* defines common for all i.MX */ |
| 51 | #define MXC_TCTL 0x00 |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 52 | #define MXC_TCTL_TEN (1 << 0) /* Enable module */ |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 53 | #define MXC_TPRER 0x04 |
| 54 | |
| 55 | /* MX1, MX21, MX27 */ |
| 56 | #define MX1_2_TCTL_CLK_PCLK1 (1 << 1) |
| 57 | #define MX1_2_TCTL_IRQEN (1 << 4) |
| 58 | #define MX1_2_TCTL_FRR (1 << 8) |
| 59 | #define MX1_2_TCMP 0x08 |
| 60 | #define MX1_2_TCN 0x10 |
| 61 | #define MX1_2_TSTAT 0x14 |
| 62 | |
| 63 | /* MX21, MX27 */ |
| 64 | #define MX2_TSTAT_CAPT (1 << 1) |
| 65 | #define MX2_TSTAT_COMP (1 << 0) |
| 66 | |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 67 | /* MX31, MX35, MX25, MX5, MX6 */ |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 68 | #define V2_TCTL_WAITEN (1 << 3) /* Wait enable mode */ |
| 69 | #define V2_TCTL_CLK_IPG (1 << 6) |
Richard Zhao | 1f152b4 | 2012-05-15 15:34:40 +0800 | [diff] [blame] | 70 | #define V2_TCTL_CLK_PER (2 << 6) |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 71 | #define V2_TCTL_CLK_OSC_DIV8 (5 << 6) |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 72 | #define V2_TCTL_FRR (1 << 9) |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 73 | #define V2_TCTL_24MEN (1 << 10) |
| 74 | #define V2_TPRER_PRE24M 12 |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 75 | #define V2_IR 0x0c |
| 76 | #define V2_TSTAT 0x08 |
| 77 | #define V2_TSTAT_OF1 (1 << 0) |
| 78 | #define V2_TCN 0x24 |
| 79 | #define V2_TCMP 0x10 |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 80 | |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 81 | #define V2_TIMER_RATE_OSC_DIV8 3000000 |
| 82 | |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 83 | #define timer_is_v1() (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27()) |
| 84 | #define timer_is_v2() (!timer_is_v1()) |
| 85 | |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 86 | static struct clock_event_device clockevent_mxc; |
| 87 | static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED; |
| 88 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 89 | struct imx_timer { |
Shawn Guo | 0931aff | 2015-05-15 11:41:39 +0800 | [diff] [blame^] | 90 | enum imx_gpt_type type; |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 91 | void __iomem *base; |
| 92 | int irq; |
| 93 | struct clk *clk_per; |
| 94 | struct clk *clk_ipg; |
| 95 | }; |
| 96 | |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 97 | static void __iomem *timer_base; |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 98 | |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 99 | static inline void gpt_irq_disable(void) |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 100 | { |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 101 | unsigned int tmp; |
| 102 | |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 103 | if (timer_is_v2()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 104 | writel_relaxed(0, timer_base + V2_IR); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 105 | else { |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 106 | tmp = readl_relaxed(timer_base + MXC_TCTL); |
| 107 | writel_relaxed(tmp & ~MX1_2_TCTL_IRQEN, timer_base + MXC_TCTL); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 108 | } |
| 109 | } |
| 110 | |
| 111 | static inline void gpt_irq_enable(void) |
| 112 | { |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 113 | if (timer_is_v2()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 114 | writel_relaxed(1<<0, timer_base + V2_IR); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 115 | else { |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 116 | writel_relaxed(readl_relaxed(timer_base + MXC_TCTL) | MX1_2_TCTL_IRQEN, |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 117 | timer_base + MXC_TCTL); |
| 118 | } |
| 119 | } |
| 120 | |
| 121 | static void gpt_irq_acknowledge(void) |
| 122 | { |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 123 | if (timer_is_v1()) { |
| 124 | if (cpu_is_mx1()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 125 | writel_relaxed(0, timer_base + MX1_2_TSTAT); |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 126 | else |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 127 | writel_relaxed(MX2_TSTAT_CAPT | MX2_TSTAT_COMP, |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 128 | timer_base + MX1_2_TSTAT); |
| 129 | } else if (timer_is_v2()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 130 | writel_relaxed(V2_TSTAT_OF1, timer_base + V2_TSTAT); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 131 | } |
| 132 | |
Russell King | 234b6ced | 2011-05-08 14:09:47 +0100 | [diff] [blame] | 133 | static void __iomem *sched_clock_reg; |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 134 | |
Stephen Boyd | b93767e | 2013-11-15 15:26:12 -0800 | [diff] [blame] | 135 | static u64 notrace mxc_read_sched_clock(void) |
Jan Weitzel | c124bef | 2011-03-17 13:44:30 +0100 | [diff] [blame] | 136 | { |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 137 | return sched_clock_reg ? readl_relaxed(sched_clock_reg) : 0; |
Jan Weitzel | c124bef | 2011-03-17 13:44:30 +0100 | [diff] [blame] | 138 | } |
| 139 | |
Sebastian Andrzej Siewior | 1119c84 | 2014-01-22 12:35:44 +0100 | [diff] [blame] | 140 | static struct delay_timer imx_delay_timer; |
| 141 | |
| 142 | static unsigned long imx_read_current_timer(void) |
| 143 | { |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 144 | return readl_relaxed(sched_clock_reg); |
Sebastian Andrzej Siewior | 1119c84 | 2014-01-22 12:35:44 +0100 | [diff] [blame] | 145 | } |
| 146 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 147 | static int __init mxc_clocksource_init(struct imx_timer *imxtm) |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 148 | { |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 149 | unsigned int c = clk_get_rate(imxtm->clk_per); |
| 150 | void __iomem *reg = imxtm->base + (timer_is_v2() ? V2_TCN : MX1_2_TCN); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 151 | |
Sebastian Andrzej Siewior | 1119c84 | 2014-01-22 12:35:44 +0100 | [diff] [blame] | 152 | imx_delay_timer.read_current_timer = &imx_read_current_timer; |
| 153 | imx_delay_timer.freq = c; |
| 154 | register_current_timer_delay(&imx_delay_timer); |
| 155 | |
Russell King | 234b6ced | 2011-05-08 14:09:47 +0100 | [diff] [blame] | 156 | sched_clock_reg = reg; |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 157 | |
Stephen Boyd | b93767e | 2013-11-15 15:26:12 -0800 | [diff] [blame] | 158 | sched_clock_register(mxc_read_sched_clock, 32, c); |
Russell King | 234b6ced | 2011-05-08 14:09:47 +0100 | [diff] [blame] | 159 | return clocksource_mmio_init(reg, "mxc_timer1", c, 200, 32, |
| 160 | clocksource_mmio_readl_up); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | /* clock event */ |
| 164 | |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 165 | static int mx1_2_set_next_event(unsigned long evt, |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 166 | struct clock_event_device *unused) |
| 167 | { |
| 168 | unsigned long tcmp; |
| 169 | |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 170 | tcmp = readl_relaxed(timer_base + MX1_2_TCN) + evt; |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 171 | |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 172 | writel_relaxed(tcmp, timer_base + MX1_2_TCMP); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 173 | |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 174 | return (int)(tcmp - readl_relaxed(timer_base + MX1_2_TCN)) < 0 ? |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 175 | -ETIME : 0; |
| 176 | } |
| 177 | |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 178 | static int v2_set_next_event(unsigned long evt, |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 179 | struct clock_event_device *unused) |
| 180 | { |
| 181 | unsigned long tcmp; |
| 182 | |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 183 | tcmp = readl_relaxed(timer_base + V2_TCN) + evt; |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 184 | |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 185 | writel_relaxed(tcmp, timer_base + V2_TCMP); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 186 | |
Shawn Guo | eea8e32 | 2012-12-06 22:54:41 +0800 | [diff] [blame] | 187 | return evt < 0x7fffffff && |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 188 | (int)(tcmp - readl_relaxed(timer_base + V2_TCN)) < 0 ? |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 189 | -ETIME : 0; |
| 190 | } |
| 191 | |
| 192 | #ifdef DEBUG |
| 193 | static const char *clock_event_mode_label[] = { |
| 194 | [CLOCK_EVT_MODE_PERIODIC] = "CLOCK_EVT_MODE_PERIODIC", |
| 195 | [CLOCK_EVT_MODE_ONESHOT] = "CLOCK_EVT_MODE_ONESHOT", |
| 196 | [CLOCK_EVT_MODE_SHUTDOWN] = "CLOCK_EVT_MODE_SHUTDOWN", |
Uwe Kleine-König | de9c515 | 2012-07-16 22:07:06 +0200 | [diff] [blame] | 197 | [CLOCK_EVT_MODE_UNUSED] = "CLOCK_EVT_MODE_UNUSED", |
| 198 | [CLOCK_EVT_MODE_RESUME] = "CLOCK_EVT_MODE_RESUME", |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 199 | }; |
| 200 | #endif /* DEBUG */ |
| 201 | |
| 202 | static void mxc_set_mode(enum clock_event_mode mode, |
| 203 | struct clock_event_device *evt) |
| 204 | { |
| 205 | unsigned long flags; |
| 206 | |
| 207 | /* |
| 208 | * The timer interrupt generation is disabled at least |
| 209 | * for enough time to call mxc_set_next_event() |
| 210 | */ |
| 211 | local_irq_save(flags); |
| 212 | |
| 213 | /* Disable interrupt in GPT module */ |
| 214 | gpt_irq_disable(); |
| 215 | |
| 216 | if (mode != clockevent_mode) { |
| 217 | /* Set event time into far-far future */ |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 218 | if (timer_is_v2()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 219 | writel_relaxed(readl_relaxed(timer_base + V2_TCN) - 3, |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 220 | timer_base + V2_TCMP); |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 221 | else |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 222 | writel_relaxed(readl_relaxed(timer_base + MX1_2_TCN) - 3, |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 223 | timer_base + MX1_2_TCMP); |
| 224 | |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 225 | /* Clear pending interrupt */ |
| 226 | gpt_irq_acknowledge(); |
| 227 | } |
| 228 | |
| 229 | #ifdef DEBUG |
| 230 | printk(KERN_INFO "mxc_set_mode: changing mode from %s to %s\n", |
| 231 | clock_event_mode_label[clockevent_mode], |
| 232 | clock_event_mode_label[mode]); |
| 233 | #endif /* DEBUG */ |
| 234 | |
| 235 | /* Remember timer mode */ |
| 236 | clockevent_mode = mode; |
| 237 | local_irq_restore(flags); |
| 238 | |
| 239 | switch (mode) { |
| 240 | case CLOCK_EVT_MODE_PERIODIC: |
| 241 | printk(KERN_ERR"mxc_set_mode: Periodic mode is not " |
| 242 | "supported for i.MX\n"); |
| 243 | break; |
| 244 | case CLOCK_EVT_MODE_ONESHOT: |
| 245 | /* |
| 246 | * Do not put overhead of interrupt enable/disable into |
| 247 | * mxc_set_next_event(), the core has about 4 minutes |
| 248 | * to call mxc_set_next_event() or shutdown clock after |
| 249 | * mode switching |
| 250 | */ |
| 251 | local_irq_save(flags); |
| 252 | gpt_irq_enable(); |
| 253 | local_irq_restore(flags); |
| 254 | break; |
| 255 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 256 | case CLOCK_EVT_MODE_UNUSED: |
| 257 | case CLOCK_EVT_MODE_RESUME: |
| 258 | /* Left event sources disabled, no more interrupts appear */ |
| 259 | break; |
| 260 | } |
| 261 | } |
| 262 | |
| 263 | /* |
| 264 | * IRQ handler for the timer |
| 265 | */ |
| 266 | static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id) |
| 267 | { |
| 268 | struct clock_event_device *evt = &clockevent_mxc; |
| 269 | uint32_t tstat; |
| 270 | |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 271 | if (timer_is_v2()) |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 272 | tstat = readl_relaxed(timer_base + V2_TSTAT); |
Sascha Hauer | 81ec1f9 | 2009-04-29 13:55:13 +0200 | [diff] [blame] | 273 | else |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 274 | tstat = readl_relaxed(timer_base + MX1_2_TSTAT); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 275 | |
| 276 | gpt_irq_acknowledge(); |
| 277 | |
| 278 | evt->event_handler(evt); |
| 279 | |
| 280 | return IRQ_HANDLED; |
| 281 | } |
| 282 | |
| 283 | static struct irqaction mxc_timer_irq = { |
| 284 | .name = "i.MX Timer Tick", |
Michael Opdenacker | 4c1dd3e | 2013-09-04 07:04:39 +0200 | [diff] [blame] | 285 | .flags = IRQF_TIMER | IRQF_IRQPOLL, |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 286 | .handler = mxc_timer_interrupt, |
| 287 | }; |
| 288 | |
| 289 | static struct clock_event_device clockevent_mxc = { |
| 290 | .name = "mxc_timer1", |
| 291 | .features = CLOCK_EVT_FEAT_ONESHOT, |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 292 | .set_mode = mxc_set_mode, |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 293 | .set_next_event = mx1_2_set_next_event, |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 294 | .rating = 200, |
| 295 | }; |
| 296 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 297 | static int __init mxc_clockevent_init(struct imx_timer *imxtm) |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 298 | { |
Sascha Hauer | 0f3332c | 2009-12-04 09:34:51 +0100 | [diff] [blame] | 299 | if (timer_is_v2()) |
Amit Kucheria | 38a66f5 | 2010-04-21 21:34:36 +0300 | [diff] [blame] | 300 | clockevent_mxc.set_next_event = v2_set_next_event; |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 301 | |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 302 | clockevent_mxc.cpumask = cpumask_of(0); |
Shawn Guo | 838a2ae | 2013-01-12 11:50:05 +0000 | [diff] [blame] | 303 | clockevents_config_and_register(&clockevent_mxc, |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 304 | clk_get_rate(imxtm->clk_per), |
Shawn Guo | 838a2ae | 2013-01-12 11:50:05 +0000 | [diff] [blame] | 305 | 0xff, 0xfffffffe); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 306 | |
| 307 | return 0; |
| 308 | } |
| 309 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 310 | static void __init _mxc_timer_init(struct imx_timer *imxtm) |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 311 | { |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 312 | uint32_t tctl_val; |
Sascha Hauer | 821dc4d | 2012-03-09 09:29:27 +0100 | [diff] [blame] | 313 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 314 | /* Temporary */ |
| 315 | timer_base = imxtm->base; |
| 316 | |
| 317 | if (IS_ERR(imxtm->clk_per)) { |
Sascha Hauer | 2cfb451 | 2012-05-16 12:29:53 +0200 | [diff] [blame] | 318 | pr_err("i.MX timer: unable to get clk\n"); |
| 319 | return; |
Sascha Hauer | 821dc4d | 2012-03-09 09:29:27 +0100 | [diff] [blame] | 320 | } |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 321 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 322 | if (!IS_ERR(imxtm->clk_ipg)) |
| 323 | clk_prepare_enable(imxtm->clk_ipg); |
Sascha Hauer | 2cfb451 | 2012-05-16 12:29:53 +0200 | [diff] [blame] | 324 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 325 | clk_prepare_enable(imxtm->clk_per); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 326 | |
| 327 | /* |
| 328 | * Initialise to a known state (all timers off, and timing reset) |
| 329 | */ |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 330 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 331 | writel_relaxed(0, imxtm->base + MXC_TCTL); |
| 332 | writel_relaxed(0, imxtm->base + MXC_TPRER); /* see datasheet note */ |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 333 | |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 334 | if (timer_is_v2()) { |
| 335 | tctl_val = V2_TCTL_FRR | V2_TCTL_WAITEN | MXC_TCTL_TEN; |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 336 | if (clk_get_rate(imxtm->clk_per) == V2_TIMER_RATE_OSC_DIV8) { |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 337 | tctl_val |= V2_TCTL_CLK_OSC_DIV8; |
| 338 | if (cpu_is_imx6dl() || cpu_is_imx6sx()) { |
| 339 | /* 24 / 8 = 3 MHz */ |
Shawn Guo | c7770bb | 2015-05-19 18:47:47 +0800 | [diff] [blame] | 340 | writel_relaxed(7 << V2_TPRER_PRE24M, |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 341 | imxtm->base + MXC_TPRER); |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 342 | tctl_val |= V2_TCTL_24MEN; |
| 343 | } |
| 344 | } else { |
| 345 | tctl_val |= V2_TCTL_CLK_PER; |
| 346 | } |
| 347 | } else { |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 348 | tctl_val = MX1_2_TCTL_FRR | MX1_2_TCTL_CLK_PCLK1 | MXC_TCTL_TEN; |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 349 | } |
Sascha Hauer | ec996ba | 2009-02-18 20:58:40 +0100 | [diff] [blame] | 350 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 351 | writel_relaxed(tctl_val, imxtm->base + MXC_TCTL); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 352 | |
| 353 | /* init and register the timer to the framework */ |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 354 | mxc_clocksource_init(imxtm); |
| 355 | mxc_clockevent_init(imxtm); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 356 | |
| 357 | /* Make irqs happen */ |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 358 | setup_irq(imxtm->irq, &mxc_timer_irq); |
Juergen Beisert | d0f349f | 2008-07-05 10:02:50 +0200 | [diff] [blame] | 359 | } |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 360 | |
Shawn Guo | 0931aff | 2015-05-15 11:41:39 +0800 | [diff] [blame^] | 361 | void __init mxc_timer_init(unsigned long pbase, int irq, enum imx_gpt_type type) |
Alexander Shiyan | f469675 | 2014-05-27 13:04:46 +0400 | [diff] [blame] | 362 | { |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 363 | struct imx_timer *imxtm; |
Alexander Shiyan | f469675 | 2014-05-27 13:04:46 +0400 | [diff] [blame] | 364 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 365 | imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL); |
| 366 | BUG_ON(!imxtm); |
Alexander Shiyan | d7f9891 | 2014-05-27 13:04:47 +0400 | [diff] [blame] | 367 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 368 | imxtm->clk_per = clk_get_sys("imx-gpt.0", "per"); |
| 369 | imxtm->clk_ipg = clk_get_sys("imx-gpt.0", "ipg"); |
| 370 | |
| 371 | imxtm->base = ioremap(pbase, SZ_4K); |
| 372 | BUG_ON(!imxtm->base); |
| 373 | |
Shawn Guo | 0931aff | 2015-05-15 11:41:39 +0800 | [diff] [blame^] | 374 | imxtm->type = type; |
| 375 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 376 | _mxc_timer_init(imxtm); |
Alexander Shiyan | f469675 | 2014-05-27 13:04:46 +0400 | [diff] [blame] | 377 | } |
| 378 | |
Alexander Shiyan | fd4959d | 2014-07-13 09:34:00 +0400 | [diff] [blame] | 379 | static void __init mxc_timer_init_dt(struct device_node *np) |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 380 | { |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 381 | struct imx_timer *imxtm; |
| 382 | static int initialized; |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 383 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 384 | /* Support one instance only */ |
| 385 | if (initialized) |
Alexander Shiyan | fd4959d | 2014-07-13 09:34:00 +0400 | [diff] [blame] | 386 | return; |
| 387 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 388 | imxtm = kzalloc(sizeof(*imxtm), GFP_KERNEL); |
| 389 | BUG_ON(!imxtm); |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 390 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 391 | imxtm->base = of_iomap(np, 0); |
| 392 | WARN_ON(!imxtm->base); |
| 393 | imxtm->irq = irq_of_parse_and_map(np, 0); |
| 394 | |
| 395 | imxtm->clk_ipg = of_clk_get_by_name(np, "ipg"); |
Alexander Shiyan | f469675 | 2014-05-27 13:04:46 +0400 | [diff] [blame] | 396 | |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 397 | /* Try osc_per first, and fall back to per otherwise */ |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 398 | imxtm->clk_per = of_clk_get_by_name(np, "osc_per"); |
| 399 | if (IS_ERR(imxtm->clk_per)) |
| 400 | imxtm->clk_per = of_clk_get_by_name(np, "per"); |
Anson Huang | bad3db1 | 2014-09-11 11:29:42 +0800 | [diff] [blame] | 401 | |
Shawn Guo | 6dd7478 | 2015-05-22 13:53:45 +0800 | [diff] [blame] | 402 | _mxc_timer_init(imxtm); |
| 403 | |
| 404 | initialized = 1; |
Gilles Chanteperdrix | 876292d | 2014-04-05 17:57:45 +0200 | [diff] [blame] | 405 | } |
Alexander Shiyan | fd4959d | 2014-07-13 09:34:00 +0400 | [diff] [blame] | 406 | CLOCKSOURCE_OF_DECLARE(mx1_timer, "fsl,imx1-gpt", mxc_timer_init_dt); |
| 407 | CLOCKSOURCE_OF_DECLARE(mx25_timer, "fsl,imx25-gpt", mxc_timer_init_dt); |
| 408 | CLOCKSOURCE_OF_DECLARE(mx50_timer, "fsl,imx50-gpt", mxc_timer_init_dt); |
| 409 | CLOCKSOURCE_OF_DECLARE(mx51_timer, "fsl,imx51-gpt", mxc_timer_init_dt); |
| 410 | CLOCKSOURCE_OF_DECLARE(mx53_timer, "fsl,imx53-gpt", mxc_timer_init_dt); |
| 411 | CLOCKSOURCE_OF_DECLARE(mx6q_timer, "fsl,imx6q-gpt", mxc_timer_init_dt); |
| 412 | CLOCKSOURCE_OF_DECLARE(mx6sl_timer, "fsl,imx6sl-gpt", mxc_timer_init_dt); |
| 413 | CLOCKSOURCE_OF_DECLARE(mx6sx_timer, "fsl,imx6sx-gpt", mxc_timer_init_dt); |