blob: 4032ea3f2b9489e92b5d3eadbca29e41bc143b17 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/******************************************************************************
2* QLOGIC LINUX SOFTWARE
3*
4* QLogic ISP1280 (Ultra2) /12160 (Ultra3) SCSI driver
5* Copyright (C) 2000 Qlogic Corporation
6* (www.qlogic.com)
7*
8* This program is free software; you can redistribute it and/or modify it
9* under the terms of the GNU General Public License as published by the
10* Free Software Foundation; either version 2, or (at your option) any
11* later version.
12*
13* This program is distributed in the hope that it will be useful, but
14* WITHOUT ANY WARRANTY; without even the implied warranty of
15* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16* General Public License for more details.
17*
18******************************************************************************/
19
20#ifndef _QLA1280_H
21#define _QLA1280_H
22
23/*
24 * Data bit definitions.
25 */
26#define BIT_0 0x1
27#define BIT_1 0x2
28#define BIT_2 0x4
29#define BIT_3 0x8
30#define BIT_4 0x10
31#define BIT_5 0x20
32#define BIT_6 0x40
33#define BIT_7 0x80
34#define BIT_8 0x100
35#define BIT_9 0x200
36#define BIT_10 0x400
37#define BIT_11 0x800
38#define BIT_12 0x1000
39#define BIT_13 0x2000
40#define BIT_14 0x4000
41#define BIT_15 0x8000
42#define BIT_16 0x10000
43#define BIT_17 0x20000
44#define BIT_18 0x40000
45#define BIT_19 0x80000
46#define BIT_20 0x100000
47#define BIT_21 0x200000
48#define BIT_22 0x400000
49#define BIT_23 0x800000
50#define BIT_24 0x1000000
51#define BIT_25 0x2000000
52#define BIT_26 0x4000000
53#define BIT_27 0x8000000
54#define BIT_28 0x10000000
55#define BIT_29 0x20000000
56#define BIT_30 0x40000000
57#define BIT_31 0x80000000
58
59#if MEMORY_MAPPED_IO
60#define RD_REG_WORD(addr) readw_relaxed(addr)
61#define RD_REG_WORD_dmasync(addr) readw(addr)
62#define WRT_REG_WORD(addr, data) writew(data, addr)
63#else /* MEMORY_MAPPED_IO */
64#define RD_REG_WORD(addr) inw((unsigned long)addr)
65#define RD_REG_WORD_dmasync(addr) RD_REG_WORD(addr)
66#define WRT_REG_WORD(addr, data) outw(data, (unsigned long)addr)
67#endif /* MEMORY_MAPPED_IO */
68
69/*
70 * Host adapter default definitions.
71 */
72#define MAX_BUSES 2 /* 2 */
73#define MAX_B_BITS 1
74
75#define MAX_TARGETS 16 /* 16 */
76#define MAX_T_BITS 4 /* 4 */
77
78#define MAX_LUNS 8 /* 32 */
79#define MAX_L_BITS 3 /* 5 */
80
81/*
82 * Watchdog time quantum
83 */
84#define QLA1280_WDG_TIME_QUANTUM 5 /* In seconds */
85
86/* Command retry count (0-65535) */
87#define COMMAND_RETRY_COUNT 255
88
89/* Maximum outstanding commands in ISP queues */
90#define MAX_OUTSTANDING_COMMANDS 512
91#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS + 2)
92
93/* ISP request and response entry counts (37-65535) */
94#define REQUEST_ENTRY_CNT 256 /* Number of request entries. */
95#define RESPONSE_ENTRY_CNT 16 /* Number of response entries. */
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097/*
98 * SCSI Request Block structure (sp) that is placed
99 * on cmd->SCp location of every I/O
100 */
101struct srb {
102 struct list_head list; /* (8/16) LU queue */
103 struct scsi_cmnd *cmd; /* (4/8) SCSI command block */
104 /* NOTE: the sp->cmd will be NULL when this completion is
105 * called, so you should know the scsi_cmnd when using this */
106 struct completion *wait;
107 dma_addr_t saved_dma_handle; /* for unmap of single transfers */
108 uint8_t flags; /* (1) Status flags. */
109 uint8_t dir; /* direction of transfer */
110};
111
112/*
113 * SRB flag definitions
114 */
115#define SRB_TIMEOUT (1 << 0) /* Command timed out */
116#define SRB_SENT (1 << 1) /* Command sent to ISP */
117#define SRB_ABORT_PENDING (1 << 2) /* Command abort sent to device */
118#define SRB_ABORTED (1 << 3) /* Command aborted command already */
119
120/*
121 * ISP I/O Register Set structure definitions.
122 */
123struct device_reg {
124 uint16_t id_l; /* ID low */
125 uint16_t id_h; /* ID high */
126 uint16_t cfg_0; /* Configuration 0 */
127#define ISP_CFG0_HWMSK 0x000f /* Hardware revision mask */
128#define ISP_CFG0_1020 BIT_0 /* ISP1020 */
129#define ISP_CFG0_1020A BIT_1 /* ISP1020A */
130#define ISP_CFG0_1040 BIT_2 /* ISP1040 */
131#define ISP_CFG0_1040A BIT_3 /* ISP1040A */
132#define ISP_CFG0_1040B BIT_4 /* ISP1040B */
133#define ISP_CFG0_1040C BIT_5 /* ISP1040C */
134 uint16_t cfg_1; /* Configuration 1 */
135#define ISP_CFG1_F128 BIT_6 /* 128-byte FIFO threshold */
136#define ISP_CFG1_F64 BIT_4|BIT_5 /* 128-byte FIFO threshold */
137#define ISP_CFG1_F32 BIT_5 /* 128-byte FIFO threshold */
138#define ISP_CFG1_F16 BIT_4 /* 128-byte FIFO threshold */
139#define ISP_CFG1_BENAB BIT_2 /* Global Bus burst enable */
140#define ISP_CFG1_SXP BIT_0 /* SXP register select */
141 uint16_t ictrl; /* Interface control */
142#define ISP_RESET BIT_0 /* ISP soft reset */
143#define ISP_EN_INT BIT_1 /* ISP enable interrupts. */
144#define ISP_EN_RISC BIT_2 /* ISP enable RISC interrupts. */
145#define ISP_FLASH_ENABLE BIT_8 /* Flash BIOS Read/Write enable */
146#define ISP_FLASH_UPPER BIT_9 /* Flash upper bank select */
147 uint16_t istatus; /* Interface status */
148#define PCI_64BIT_SLOT BIT_14 /* PCI 64-bit slot indicator. */
149#define RISC_INT BIT_2 /* RISC interrupt */
150#define PCI_INT BIT_1 /* PCI interrupt */
151 uint16_t semaphore; /* Semaphore */
152 uint16_t nvram; /* NVRAM register. */
153#define NV_DESELECT 0
154#define NV_CLOCK BIT_0
155#define NV_SELECT BIT_1
156#define NV_DATA_OUT BIT_2
157#define NV_DATA_IN BIT_3
158 uint16_t flash_data; /* Flash BIOS data */
159 uint16_t flash_address; /* Flash BIOS address */
160
161 uint16_t unused_1[0x06];
162
163 /* cdma_* and ddma_* are 1040 only */
164 uint16_t cdma_cfg;
165#define CDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */
166#define CDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */
167#define CDMA_CONF_BENAB BIT_1 /* Bus burst enable */
168#define CDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */
169 uint16_t cdma_ctrl;
170 uint16_t cdma_status;
171 uint16_t cdma_fifo_status;
172 uint16_t cdma_count;
173 uint16_t cdma_reserved;
174 uint16_t cdma_address_count_0;
175 uint16_t cdma_address_count_1;
176 uint16_t cdma_address_count_2;
177 uint16_t cdma_address_count_3;
178
179 uint16_t unused_2[0x06];
180
181 uint16_t ddma_cfg;
182#define DDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */
183#define DDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */
184#define DDMA_CONF_BENAB BIT_1 /* Bus burst enable */
185#define DDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */
186 uint16_t ddma_ctrl;
187 uint16_t ddma_status;
188 uint16_t ddma_fifo_status;
189 uint16_t ddma_xfer_count_low;
190 uint16_t ddma_xfer_count_high;
191 uint16_t ddma_addr_count_0;
192 uint16_t ddma_addr_count_1;
193 uint16_t ddma_addr_count_2;
194 uint16_t ddma_addr_count_3;
195
196 uint16_t unused_3[0x0e];
197
198 uint16_t mailbox0; /* Mailbox 0 */
199 uint16_t mailbox1; /* Mailbox 1 */
200 uint16_t mailbox2; /* Mailbox 2 */
201 uint16_t mailbox3; /* Mailbox 3 */
202 uint16_t mailbox4; /* Mailbox 4 */
203 uint16_t mailbox5; /* Mailbox 5 */
204 uint16_t mailbox6; /* Mailbox 6 */
205 uint16_t mailbox7; /* Mailbox 7 */
206
207 uint16_t unused_4[0x20];/* 0x80-0xbf Gap */
208
209 uint16_t host_cmd; /* Host command and control */
210#define HOST_INT BIT_7 /* host interrupt bit */
211#define BIOS_ENABLE BIT_0
212
213 uint16_t unused_5[0x5]; /* 0xc2-0xcb Gap */
214
215 uint16_t gpio_data;
216 uint16_t gpio_enable;
217
218 uint16_t unused_6[0x11]; /* d0-f0 */
219 uint16_t scsiControlPins; /* f2 */
220};
221
222#define MAILBOX_REGISTER_COUNT 8
223
224/*
225 * ISP product identification definitions in mailboxes after reset.
226 */
227#define PROD_ID_1 0x4953
228#define PROD_ID_2 0x0000
229#define PROD_ID_2a 0x5020
230#define PROD_ID_3 0x2020
231#define PROD_ID_4 0x1
232
233/*
234 * ISP host command and control register command definitions
235 */
236#define HC_RESET_RISC 0x1000 /* Reset RISC */
237#define HC_PAUSE_RISC 0x2000 /* Pause RISC */
238#define HC_RELEASE_RISC 0x3000 /* Release RISC from reset. */
239#define HC_SET_HOST_INT 0x5000 /* Set host interrupt */
240#define HC_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
241#define HC_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
242#define HC_DISABLE_BIOS 0x9000 /* Disable BIOS. */
243
244/*
245 * ISP mailbox Self-Test status codes
246 */
247#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
248#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
249#define MBS_SHADOW_LD_ERR 2 /* Shadow Load Error. */
250#define MBS_BUSY 4 /* Busy. */
251
252/*
253 * ISP mailbox command complete status codes
254 */
255#define MBS_CMD_CMP 0x4000 /* Command Complete. */
256#define MBS_INV_CMD 0x4001 /* Invalid Command. */
257#define MBS_HOST_INF_ERR 0x4002 /* Host Interface Error. */
258#define MBS_TEST_FAILED 0x4003 /* Test Failed. */
259#define MBS_CMD_ERR 0x4005 /* Command Error. */
260#define MBS_CMD_PARAM_ERR 0x4006 /* Command Parameter Error. */
261
262/*
263 * ISP mailbox asynchronous event status codes
264 */
265#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
266#define MBA_BUS_RESET 0x8001 /* SCSI Bus Reset. */
267#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
268#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
269#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
270#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
271#define MBA_TIMEOUT_RESET 0x8006 /* Execution Timeout Reset. */
272#define MBA_DEVICE_RESET 0x8007 /* Bus Device Reset. */
273#define MBA_BUS_MODE_CHANGE 0x800E /* SCSI bus mode transition. */
274#define MBA_SCSI_COMPLETION 0x8020 /* Completion response. */
275
276/*
277 * ISP mailbox commands
278 */
279#define MBC_NOP 0 /* No Operation */
280#define MBC_LOAD_RAM 1 /* Load RAM */
281#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware */
282#define MBC_DUMP_RAM 3 /* Dump RAM contents */
283#define MBC_WRITE_RAM_WORD 4 /* Write ram word */
284#define MBC_READ_RAM_WORD 5 /* Read ram word */
285#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
286#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum */
287#define MBC_ABOUT_FIRMWARE 8 /* Get firmware revision */
288#define MBC_INIT_REQUEST_QUEUE 0x10 /* Initialize request queue */
289#define MBC_INIT_RESPONSE_QUEUE 0x11 /* Initialize response queue */
290#define MBC_EXECUTE_IOCB 0x12 /* Execute IOCB command */
291#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command */
292#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN) */
293#define MBC_ABORT_TARGET 0x17 /* Abort target (ID) */
294#define MBC_BUS_RESET 0x18 /* SCSI bus reset */
295#define MBC_GET_RETRY_COUNT 0x22 /* Get retry count and delay */
296#define MBC_GET_TARGET_PARAMETERS 0x28 /* Get target parameters */
297#define MBC_SET_INITIATOR_ID 0x30 /* Set initiator SCSI ID */
298#define MBC_SET_SELECTION_TIMEOUT 0x31 /* Set selection timeout */
299#define MBC_SET_RETRY_COUNT 0x32 /* Set retry count and delay */
300#define MBC_SET_TAG_AGE_LIMIT 0x33 /* Set tag age limit */
301#define MBC_SET_CLOCK_RATE 0x34 /* Set clock rate */
302#define MBC_SET_ACTIVE_NEGATION 0x35 /* Set active negation state */
303#define MBC_SET_ASYNC_DATA_SETUP 0x36 /* Set async data setup time */
304#define MBC_SET_PCI_CONTROL 0x37 /* Set BUS control parameters */
305#define MBC_SET_TARGET_PARAMETERS 0x38 /* Set target parameters */
306#define MBC_SET_DEVICE_QUEUE 0x39 /* Set device queue parameters */
307#define MBC_SET_RESET_DELAY_PARAMETERS 0x3A /* Set reset delay parameters */
308#define MBC_SET_SYSTEM_PARAMETER 0x45 /* Set system parameter word */
309#define MBC_SET_FIRMWARE_FEATURES 0x4A /* Set firmware feature word */
310#define MBC_INIT_REQUEST_QUEUE_A64 0x52 /* Initialize request queue A64 */
311#define MBC_INIT_RESPONSE_QUEUE_A64 0x53 /* Initialize response q A64 */
312#define MBC_ENABLE_TARGET_MODE 0x55 /* Enable target mode */
313#define MBC_SET_DATA_OVERRUN_RECOVERY 0x5A /* Set data overrun recovery mode */
314
315/*
316 * ISP Get/Set Target Parameters mailbox command control flags.
317 */
318#define TP_PPR BIT_5 /* PPR */
319#define TP_RENEGOTIATE BIT_8 /* Renegotiate on error. */
320#define TP_STOP_QUEUE BIT_9 /* Stop que on check condition */
321#define TP_AUTO_REQUEST_SENSE BIT_10 /* Automatic request sense. */
322#define TP_TAGGED_QUEUE BIT_11 /* Tagged queuing. */
323#define TP_SYNC BIT_12 /* Synchronous data transfers. */
324#define TP_WIDE BIT_13 /* Wide data transfers. */
325#define TP_PARITY BIT_14 /* Parity checking. */
326#define TP_DISCONNECT BIT_15 /* Disconnect privilege. */
327
328/*
329 * NVRAM Command values.
330 */
331#define NV_START_BIT BIT_2
332#define NV_WRITE_OP (BIT_26 | BIT_24)
333#define NV_READ_OP (BIT_26 | BIT_25)
334#define NV_ERASE_OP (BIT_26 | BIT_25 | BIT_24)
335#define NV_MASK_OP (BIT_26 | BIT_25 | BIT_24)
336#define NV_DELAY_COUNT 10
337
338/*
339 * QLogic ISP1280/ISP12160 NVRAM structure definition.
340 */
341struct nvram {
342 uint8_t id0; /* 0 */
343 uint8_t id1; /* 1 */
344 uint8_t id2; /* 2 */
345 uint8_t id3; /* 3 */
346 uint8_t version; /* 4 */
347
348 struct {
349 uint8_t bios_configuration_mode:2;
350 uint8_t bios_disable:1;
351 uint8_t selectable_scsi_boot_enable:1;
352 uint8_t cd_rom_boot_enable:1;
353 uint8_t disable_loading_risc_code:1;
354 uint8_t enable_64bit_addressing:1;
355 uint8_t unused_7:1;
356 } cntr_flags_1; /* 5 */
357
358 struct {
359 uint8_t boot_lun_number:5;
360 uint8_t scsi_bus_number:1;
361 uint8_t unused_6:1;
362 uint8_t unused_7:1;
363 } cntr_flags_2l; /* 7 */
364
365 struct {
366 uint8_t boot_target_number:4;
367 uint8_t unused_12:1;
368 uint8_t unused_13:1;
369 uint8_t unused_14:1;
370 uint8_t unused_15:1;
371 } cntr_flags_2h; /* 8 */
372
373 uint16_t unused_8; /* 8, 9 */
374 uint16_t unused_10; /* 10, 11 */
375 uint16_t unused_12; /* 12, 13 */
376 uint16_t unused_14; /* 14, 15 */
377
Christoph Hellwig 0888f4c2005-07-04 17:48:55 +0200378 struct {
379 uint8_t reserved:2;
380 uint8_t burst_enable:1;
381 uint8_t reserved_1:1;
382 uint8_t fifo_threshold:4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 } isp_config; /* 16 */
384
385 /* Termination
386 * 0 = Disable, 1 = high only, 3 = Auto term
387 */
Christoph Hellwig 0888f4c2005-07-04 17:48:55 +0200388 struct {
389 uint8_t scsi_bus_1_control:2;
390 uint8_t scsi_bus_0_control:2;
391 uint8_t unused_0:1;
392 uint8_t unused_1:1;
393 uint8_t unused_2:1;
394 uint8_t auto_term_support:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 } termination; /* 17 */
396
397 uint16_t isp_parameter; /* 18, 19 */
398
399 union {
400 uint16_t w;
401 struct {
402 uint16_t enable_fast_posting:1;
403 uint16_t report_lvd_bus_transition:1;
404 uint16_t unused_2:1;
405 uint16_t unused_3:1;
406 uint16_t disable_iosbs_with_bus_reset_status:1;
407 uint16_t disable_synchronous_backoff:1;
408 uint16_t unused_6:1;
409 uint16_t synchronous_backoff_reporting:1;
410 uint16_t disable_reselection_fairness:1;
411 uint16_t unused_9:1;
412 uint16_t unused_10:1;
413 uint16_t unused_11:1;
414 uint16_t unused_12:1;
415 uint16_t unused_13:1;
416 uint16_t unused_14:1;
417 uint16_t unused_15:1;
418 } f;
419 } firmware_feature; /* 20, 21 */
420
421 uint16_t unused_22; /* 22, 23 */
422
423 struct {
424 struct {
425 uint8_t initiator_id:4;
426 uint8_t scsi_reset_disable:1;
427 uint8_t scsi_bus_size:1;
428 uint8_t scsi_bus_type:1;
429 uint8_t unused_7:1;
430 } config_1; /* 24 */
431
432 uint8_t bus_reset_delay; /* 25 */
433 uint8_t retry_count; /* 26 */
434 uint8_t retry_delay; /* 27 */
435
436 struct {
437 uint8_t async_data_setup_time:4;
438 uint8_t req_ack_active_negation:1;
439 uint8_t data_line_active_negation:1;
440 uint8_t unused_6:1;
441 uint8_t unused_7:1;
442 } config_2; /* 28 */
443
444 uint8_t unused_29; /* 29 */
445
446 uint16_t selection_timeout; /* 30, 31 */
447 uint16_t max_queue_depth; /* 32, 33 */
448
449 uint16_t unused_34; /* 34, 35 */
450 uint16_t unused_36; /* 36, 37 */
451 uint16_t unused_38; /* 38, 39 */
452
453 struct {
454 union {
455 uint8_t c;
456 struct {
457 uint8_t renegotiate_on_error:1;
458 uint8_t stop_queue_on_check:1;
459 uint8_t auto_request_sense:1;
460 uint8_t tag_queuing:1;
461 uint8_t enable_sync:1;
462 uint8_t enable_wide:1;
463 uint8_t parity_checking:1;
464 uint8_t disconnect_allowed:1;
465 } f;
466 } parameter; /* 40 */
467
468 uint8_t execution_throttle; /* 41 */
469 uint8_t sync_period; /* 42 */
470
471 union { /* 43 */
472 uint8_t flags_43;
473 struct {
474 uint8_t sync_offset:4;
475 uint8_t device_enable:1;
476 uint8_t lun_disable:1;
477 uint8_t unused_6:1;
478 uint8_t unused_7:1;
479 } flags1x80;
480 struct {
481 uint8_t sync_offset:5;
482 uint8_t device_enable:1;
483 uint8_t unused_6:1;
484 uint8_t unused_7:1;
485 } flags1x160;
486 } flags;
487 union { /* PPR flags for the 1x160 controllers */
488 uint8_t unused_44;
489 struct {
490 uint8_t ppr_options:4;
491 uint8_t ppr_bus_width:2;
492 uint8_t unused_8:1;
493 uint8_t enable_ppr:1;
494 } flags; /* 44 */
495 } ppr_1x160;
496 uint8_t unused_45; /* 45 */
497 } target[MAX_TARGETS];
498 } bus[MAX_BUSES];
499
500 uint16_t unused_248; /* 248, 249 */
501
502 uint16_t subsystem_id[2]; /* 250, 251, 252, 253 */
503
504 union { /* 254 */
505 uint8_t unused_254;
506 uint8_t system_id_pointer;
507 } sysid_1x160;
508
509 uint8_t chksum; /* 255 */
510};
511
512/*
513 * ISP queue - command entry structure definition.
514 */
515#define MAX_CMDSZ 12 /* SCSI maximum CDB size. */
516struct cmd_entry {
517 uint8_t entry_type; /* Entry type. */
518#define COMMAND_TYPE 1 /* Command entry */
519 uint8_t entry_count; /* Entry count. */
520 uint8_t sys_define; /* System defined. */
521 uint8_t entry_status; /* Entry Status. */
522 uint32_t handle; /* System handle. */
523 uint8_t lun; /* SCSI LUN */
524 uint8_t target; /* SCSI ID */
525 uint16_t cdb_len; /* SCSI command length. */
526 uint16_t control_flags; /* Control flags. */
527 uint16_t reserved;
528 uint16_t timeout; /* Command timeout. */
529 uint16_t dseg_count; /* Data segment count. */
530 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
531 uint32_t dseg_0_address; /* Data segment 0 address. */
532 uint32_t dseg_0_length; /* Data segment 0 length. */
533 uint32_t dseg_1_address; /* Data segment 1 address. */
534 uint32_t dseg_1_length; /* Data segment 1 length. */
535 uint32_t dseg_2_address; /* Data segment 2 address. */
536 uint32_t dseg_2_length; /* Data segment 2 length. */
537 uint32_t dseg_3_address; /* Data segment 3 address. */
538 uint32_t dseg_3_length; /* Data segment 3 length. */
539};
540
541/*
542 * ISP queue - continuation entry structure definition.
543 */
544struct cont_entry {
545 uint8_t entry_type; /* Entry type. */
546#define CONTINUE_TYPE 2 /* Continuation entry. */
547 uint8_t entry_count; /* Entry count. */
548 uint8_t sys_define; /* System defined. */
549 uint8_t entry_status; /* Entry Status. */
550 uint32_t reserved; /* Reserved */
551 uint32_t dseg_0_address; /* Data segment 0 address. */
552 uint32_t dseg_0_length; /* Data segment 0 length. */
553 uint32_t dseg_1_address; /* Data segment 1 address. */
554 uint32_t dseg_1_length; /* Data segment 1 length. */
555 uint32_t dseg_2_address; /* Data segment 2 address. */
556 uint32_t dseg_2_length; /* Data segment 2 length. */
557 uint32_t dseg_3_address; /* Data segment 3 address. */
558 uint32_t dseg_3_length; /* Data segment 3 length. */
559 uint32_t dseg_4_address; /* Data segment 4 address. */
560 uint32_t dseg_4_length; /* Data segment 4 length. */
561 uint32_t dseg_5_address; /* Data segment 5 address. */
562 uint32_t dseg_5_length; /* Data segment 5 length. */
563 uint32_t dseg_6_address; /* Data segment 6 address. */
564 uint32_t dseg_6_length; /* Data segment 6 length. */
565};
566
567/*
568 * ISP queue - status entry structure definition.
569 */
570struct response {
571 uint8_t entry_type; /* Entry type. */
572#define STATUS_TYPE 3 /* Status entry. */
573 uint8_t entry_count; /* Entry count. */
574 uint8_t sys_define; /* System defined. */
575 uint8_t entry_status; /* Entry Status. */
576#define RF_CONT BIT_0 /* Continuation. */
577#define RF_FULL BIT_1 /* Full */
578#define RF_BAD_HEADER BIT_2 /* Bad header. */
579#define RF_BAD_PAYLOAD BIT_3 /* Bad payload. */
580 uint32_t handle; /* System handle. */
581 uint16_t scsi_status; /* SCSI status. */
582 uint16_t comp_status; /* Completion status. */
583 uint16_t state_flags; /* State flags. */
584#define SF_TRANSFER_CMPL BIT_14 /* Transfer Complete. */
585#define SF_GOT_SENSE BIT_13 /* Got Sense */
586#define SF_GOT_STATUS BIT_12 /* Got Status */
587#define SF_TRANSFERRED_DATA BIT_11 /* Transferred data */
588#define SF_SENT_CDB BIT_10 /* Send CDB */
589#define SF_GOT_TARGET BIT_9 /* */
590#define SF_GOT_BUS BIT_8 /* */
591 uint16_t status_flags; /* Status flags. */
592 uint16_t time; /* Time. */
593 uint16_t req_sense_length; /* Request sense data length. */
594 uint32_t residual_length; /* Residual transfer length. */
595 uint16_t reserved[4];
596 uint8_t req_sense_data[32]; /* Request sense data. */
597};
598
599/*
600 * ISP queue - marker entry structure definition.
601 */
602struct mrk_entry {
603 uint8_t entry_type; /* Entry type. */
604#define MARKER_TYPE 4 /* Marker entry. */
605 uint8_t entry_count; /* Entry count. */
606 uint8_t sys_define; /* System defined. */
607 uint8_t entry_status; /* Entry Status. */
608 uint32_t reserved;
609 uint8_t lun; /* SCSI LUN */
610 uint8_t target; /* SCSI ID */
611 uint8_t modifier; /* Modifier (7-0). */
612#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
613#define MK_SYNC_ID 1 /* Synchronize ID */
614#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
615 uint8_t reserved_1[53];
616};
617
618/*
619 * ISP queue - extended command entry structure definition.
620 *
621 * Unused by the driver!
622 */
623struct ecmd_entry {
624 uint8_t entry_type; /* Entry type. */
625#define EXTENDED_CMD_TYPE 5 /* Extended command entry. */
626 uint8_t entry_count; /* Entry count. */
627 uint8_t sys_define; /* System defined. */
628 uint8_t entry_status; /* Entry Status. */
629 uint32_t handle; /* System handle. */
630 uint8_t lun; /* SCSI LUN */
631 uint8_t target; /* SCSI ID */
632 uint16_t cdb_len; /* SCSI command length. */
633 uint16_t control_flags; /* Control flags. */
634 uint16_t reserved;
635 uint16_t timeout; /* Command timeout. */
636 uint16_t dseg_count; /* Data segment count. */
637 uint8_t scsi_cdb[88]; /* SCSI command words. */
638};
639
640/*
641 * ISP queue - 64-Bit addressing, command entry structure definition.
642 */
643typedef struct {
644 uint8_t entry_type; /* Entry type. */
645#define COMMAND_A64_TYPE 9 /* Command A64 entry */
646 uint8_t entry_count; /* Entry count. */
647 uint8_t sys_define; /* System defined. */
648 uint8_t entry_status; /* Entry Status. */
649 uint32_t handle; /* System handle. */
650 uint8_t lun; /* SCSI LUN */
651 uint8_t target; /* SCSI ID */
652 uint16_t cdb_len; /* SCSI command length. */
653 uint16_t control_flags; /* Control flags. */
654 uint16_t reserved;
655 uint16_t timeout; /* Command timeout. */
656 uint16_t dseg_count; /* Data segment count. */
657 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
658 uint32_t reserved_1[2]; /* unused */
659 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
660 uint32_t dseg_0_length; /* Data segment 0 length. */
661 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
662 uint32_t dseg_1_length; /* Data segment 1 length. */
663} cmd_a64_entry_t, request_t;
664
665/*
666 * ISP queue - 64-Bit addressing, continuation entry structure definition.
667 */
668struct cont_a64_entry {
669 uint8_t entry_type; /* Entry type. */
670#define CONTINUE_A64_TYPE 0xA /* Continuation A64 entry. */
671 uint8_t entry_count; /* Entry count. */
672 uint8_t sys_define; /* System defined. */
673 uint8_t entry_status; /* Entry Status. */
674 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
675 uint32_t dseg_0_length; /* Data segment 0 length. */
676 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
677 uint32_t dseg_1_length; /* Data segment 1 length. */
678 uint32_t dseg_2_address[2]; /* Data segment 2 address. */
679 uint32_t dseg_2_length; /* Data segment 2 length. */
680 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
681 uint32_t dseg_3_length; /* Data segment 3 length. */
682 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
683 uint32_t dseg_4_length; /* Data segment 4 length. */
684};
685
686/*
687 * ISP queue - enable LUN entry structure definition.
688 */
689struct elun_entry {
690 uint8_t entry_type; /* Entry type. */
691#define ENABLE_LUN_TYPE 0xB /* Enable LUN entry. */
692 uint8_t entry_count; /* Entry count. */
693 uint8_t reserved_1;
694 uint8_t entry_status; /* Entry Status not used. */
695 uint32_t reserved_2;
696 uint16_t lun; /* Bit 15 is bus number. */
697 uint16_t reserved_4;
698 uint32_t option_flags;
699 uint8_t status;
700 uint8_t reserved_5;
701 uint8_t command_count; /* Number of ATIOs allocated. */
702 uint8_t immed_notify_count; /* Number of Immediate Notify */
703 /* entries allocated. */
704 uint8_t group_6_length; /* SCSI CDB length for group 6 */
705 /* commands (2-26). */
706 uint8_t group_7_length; /* SCSI CDB length for group 7 */
707 /* commands (2-26). */
708 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
709 uint16_t reserved_6[20];
710};
711
712/*
713 * ISP queue - modify LUN entry structure definition.
714 *
715 * Unused by the driver!
716 */
717struct modify_lun_entry {
718 uint8_t entry_type; /* Entry type. */
719#define MODIFY_LUN_TYPE 0xC /* Modify LUN entry. */
720 uint8_t entry_count; /* Entry count. */
721 uint8_t reserved_1;
722 uint8_t entry_status; /* Entry Status. */
723 uint32_t reserved_2;
724 uint8_t lun; /* SCSI LUN */
725 uint8_t reserved_3;
726 uint8_t operators;
727 uint8_t reserved_4;
728 uint32_t option_flags;
729 uint8_t status;
730 uint8_t reserved_5;
731 uint8_t command_count; /* Number of ATIOs allocated. */
732 uint8_t immed_notify_count; /* Number of Immediate Notify */
733 /* entries allocated. */
734 uint16_t reserved_6;
735 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
736 uint16_t reserved_7[20];
737};
738
739/*
740 * ISP queue - immediate notify entry structure definition.
741 */
742struct notify_entry {
743 uint8_t entry_type; /* Entry type. */
744#define IMMED_NOTIFY_TYPE 0xD /* Immediate notify entry. */
745 uint8_t entry_count; /* Entry count. */
746 uint8_t reserved_1;
747 uint8_t entry_status; /* Entry Status. */
748 uint32_t reserved_2;
749 uint8_t lun;
750 uint8_t initiator_id;
751 uint8_t reserved_3;
752 uint8_t target_id;
753 uint32_t option_flags;
754 uint8_t status;
755 uint8_t reserved_4;
756 uint8_t tag_value; /* Received queue tag message value */
757 uint8_t tag_type; /* Received queue tag message type */
758 /* entries allocated. */
759 uint16_t seq_id;
760 uint8_t scsi_msg[8]; /* SCSI message not handled by ISP */
761 uint16_t reserved_5[8];
762 uint8_t sense_data[18];
763};
764
765/*
766 * ISP queue - notify acknowledge entry structure definition.
767 */
768struct nack_entry {
769 uint8_t entry_type; /* Entry type. */
770#define NOTIFY_ACK_TYPE 0xE /* Notify acknowledge entry. */
771 uint8_t entry_count; /* Entry count. */
772 uint8_t reserved_1;
773 uint8_t entry_status; /* Entry Status. */
774 uint32_t reserved_2;
775 uint8_t lun;
776 uint8_t initiator_id;
777 uint8_t reserved_3;
778 uint8_t target_id;
779 uint32_t option_flags;
780 uint8_t status;
781 uint8_t event;
782 uint16_t seq_id;
783 uint16_t reserved_4[22];
784};
785
786/*
787 * ISP queue - Accept Target I/O (ATIO) entry structure definition.
788 */
789struct atio_entry {
790 uint8_t entry_type; /* Entry type. */
791#define ACCEPT_TGT_IO_TYPE 6 /* Accept target I/O entry. */
792 uint8_t entry_count; /* Entry count. */
793 uint8_t reserved_1;
794 uint8_t entry_status; /* Entry Status. */
795 uint32_t reserved_2;
796 uint8_t lun;
797 uint8_t initiator_id;
798 uint8_t cdb_len;
799 uint8_t target_id;
800 uint32_t option_flags;
801 uint8_t status;
802 uint8_t scsi_status;
803 uint8_t tag_value; /* Received queue tag message value */
804 uint8_t tag_type; /* Received queue tag message type */
805 uint8_t cdb[26];
806 uint8_t sense_data[18];
807};
808
809/*
810 * ISP queue - Continue Target I/O (CTIO) entry structure definition.
811 */
812struct ctio_entry {
813 uint8_t entry_type; /* Entry type. */
814#define CONTINUE_TGT_IO_TYPE 7 /* CTIO entry */
815 uint8_t entry_count; /* Entry count. */
816 uint8_t reserved_1;
817 uint8_t entry_status; /* Entry Status. */
818 uint32_t reserved_2;
819 uint8_t lun; /* SCSI LUN */
820 uint8_t initiator_id;
821 uint8_t reserved_3;
822 uint8_t target_id;
823 uint32_t option_flags;
824 uint8_t status;
825 uint8_t scsi_status;
826 uint8_t tag_value; /* Received queue tag message value */
827 uint8_t tag_type; /* Received queue tag message type */
828 uint32_t transfer_length;
829 uint32_t residual;
830 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
831 uint16_t dseg_count; /* Data segment count. */
832 uint32_t dseg_0_address; /* Data segment 0 address. */
833 uint32_t dseg_0_length; /* Data segment 0 length. */
834 uint32_t dseg_1_address; /* Data segment 1 address. */
835 uint32_t dseg_1_length; /* Data segment 1 length. */
836 uint32_t dseg_2_address; /* Data segment 2 address. */
837 uint32_t dseg_2_length; /* Data segment 2 length. */
838 uint32_t dseg_3_address; /* Data segment 3 address. */
839 uint32_t dseg_3_length; /* Data segment 3 length. */
840};
841
842/*
843 * ISP queue - CTIO returned entry structure definition.
844 */
845struct ctio_ret_entry {
846 uint8_t entry_type; /* Entry type. */
847#define CTIO_RET_TYPE 7 /* CTIO return entry */
848 uint8_t entry_count; /* Entry count. */
849 uint8_t reserved_1;
850 uint8_t entry_status; /* Entry Status. */
851 uint32_t reserved_2;
852 uint8_t lun; /* SCSI LUN */
853 uint8_t initiator_id;
854 uint8_t reserved_3;
855 uint8_t target_id;
856 uint32_t option_flags;
857 uint8_t status;
858 uint8_t scsi_status;
859 uint8_t tag_value; /* Received queue tag message value */
860 uint8_t tag_type; /* Received queue tag message type */
861 uint32_t transfer_length;
862 uint32_t residual;
863 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
864 uint16_t dseg_count; /* Data segment count. */
865 uint32_t dseg_0_address; /* Data segment 0 address. */
866 uint32_t dseg_0_length; /* Data segment 0 length. */
867 uint32_t dseg_1_address; /* Data segment 1 address. */
868 uint16_t dseg_1_length; /* Data segment 1 length. */
869 uint8_t sense_data[18];
870};
871
872/*
873 * ISP queue - CTIO A64 entry structure definition.
874 */
875struct ctio_a64_entry {
876 uint8_t entry_type; /* Entry type. */
877#define CTIO_A64_TYPE 0xF /* CTIO A64 entry */
878 uint8_t entry_count; /* Entry count. */
879 uint8_t reserved_1;
880 uint8_t entry_status; /* Entry Status. */
881 uint32_t reserved_2;
882 uint8_t lun; /* SCSI LUN */
883 uint8_t initiator_id;
884 uint8_t reserved_3;
885 uint8_t target_id;
886 uint32_t option_flags;
887 uint8_t status;
888 uint8_t scsi_status;
889 uint8_t tag_value; /* Received queue tag message value */
890 uint8_t tag_type; /* Received queue tag message type */
891 uint32_t transfer_length;
892 uint32_t residual;
893 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
894 uint16_t dseg_count; /* Data segment count. */
895 uint32_t reserved_4[2];
896 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
897 uint32_t dseg_0_length; /* Data segment 0 length. */
898 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
899 uint32_t dseg_1_length; /* Data segment 1 length. */
900};
901
902/*
903 * ISP queue - CTIO returned entry structure definition.
904 */
905struct ctio_a64_ret_entry {
906 uint8_t entry_type; /* Entry type. */
907#define CTIO_A64_RET_TYPE 0xF /* CTIO A64 returned entry */
908 uint8_t entry_count; /* Entry count. */
909 uint8_t reserved_1;
910 uint8_t entry_status; /* Entry Status. */
911 uint32_t reserved_2;
912 uint8_t lun; /* SCSI LUN */
913 uint8_t initiator_id;
914 uint8_t reserved_3;
915 uint8_t target_id;
916 uint32_t option_flags;
917 uint8_t status;
918 uint8_t scsi_status;
919 uint8_t tag_value; /* Received queue tag message value */
920 uint8_t tag_type; /* Received queue tag message type */
921 uint32_t transfer_length;
922 uint32_t residual;
923 uint16_t timeout; /* 0 = 30 seconds, 0xFFFF = disable */
924 uint16_t dseg_count; /* Data segment count. */
925 uint16_t reserved_4[7];
926 uint8_t sense_data[18];
927};
928
929/*
930 * ISP request and response queue entry sizes
931 */
932#define RESPONSE_ENTRY_SIZE (sizeof(struct response))
933#define REQUEST_ENTRY_SIZE (sizeof(request_t))
934
935/*
936 * ISP status entry - completion status definitions.
937 */
938#define CS_COMPLETE 0x0 /* No errors */
939#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
940#define CS_DMA 0x2 /* A DMA direction error. */
941#define CS_TRANSPORT 0x3 /* Transport error. */
942#define CS_RESET 0x4 /* SCSI bus reset occurred */
943#define CS_ABORTED 0x5 /* System aborted command. */
944#define CS_TIMEOUT 0x6 /* Timeout error. */
945#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
946#define CS_COMMAND_OVERRUN 0x8 /* Command Overrun. */
947#define CS_STATUS_OVERRUN 0x9 /* Status Overrun. */
948#define CS_BAD_MSG 0xA /* Bad msg after status phase. */
949#define CS_NO_MSG_OUT 0xB /* No msg out after selection. */
950#define CS_EXTENDED_ID 0xC /* Extended ID failed. */
951#define CS_IDE_MSG 0xD /* Target rejected IDE msg. */
952#define CS_ABORT_MSG 0xE /* Target rejected abort msg. */
953#define CS_REJECT_MSG 0xF /* Target rejected reject msg. */
954#define CS_NOP_MSG 0x10 /* Target rejected NOP msg. */
955#define CS_PARITY_MSG 0x11 /* Target rejected parity msg. */
956#define CS_DEV_RESET_MSG 0x12 /* Target rejected dev rst msg. */
957#define CS_ID_MSG 0x13 /* Target rejected ID msg. */
958#define CS_FREE 0x14 /* Unexpected bus free. */
959#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
960#define CS_TRANACTION_1 0x18 /* Transaction error 1 */
961#define CS_TRANACTION_2 0x19 /* Transaction error 2 */
962#define CS_TRANACTION_3 0x1a /* Transaction error 3 */
963#define CS_INV_ENTRY_TYPE 0x1b /* Invalid entry type */
964#define CS_DEV_QUEUE_FULL 0x1c /* Device queue full */
965#define CS_PHASED_SKIPPED 0x1d /* SCSI phase skipped */
966#define CS_ARS_FAILED 0x1e /* ARS failed */
967#define CS_LVD_BUS_ERROR 0x21 /* LVD bus error */
968#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
969#define CS_UNKNOWN 0x81 /* Driver defined */
970#define CS_RETRY 0x82 /* Driver defined */
971
972/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 * ISP target entries - Option flags bit definitions.
974 */
975#define OF_ENABLE_TAG BIT_1 /* Tagged queue action enable */
976#define OF_DATA_IN BIT_6 /* Data in to initiator */
977 /* (data from target to initiator) */
978#define OF_DATA_OUT BIT_7 /* Data out from initiator */
979 /* (data from initiator to target) */
980#define OF_NO_DATA (BIT_7 | BIT_6)
981#define OF_DISC_DISABLED BIT_15 /* Disconnects disabled */
982#define OF_DISABLE_SDP BIT_24 /* Disable sending save data ptr */
983#define OF_SEND_RDP BIT_26 /* Send restore data pointers msg */
984#define OF_FORCE_DISC BIT_30 /* Disconnects mandatory */
985#define OF_SSTS BIT_31 /* Send SCSI status */
986
987
988/*
989 * BUS parameters/settings structure - UNUSED
990 */
991struct bus_param {
992 uint8_t id; /* Host adapter SCSI id */
993 uint8_t bus_reset_delay; /* SCSI bus reset delay. */
994 uint8_t failed_reset_count; /* number of time reset failed */
995 uint8_t unused;
996 uint16_t device_enables; /* Device enable bits. */
997 uint16_t lun_disables; /* LUN disable bits. */
998 uint16_t qtag_enables; /* Tag queue enables. */
999 uint16_t hiwat; /* High water mark per device. */
1000 uint8_t reset_marker:1;
1001 uint8_t disable_scsi_reset:1;
1002 uint8_t scsi_bus_dead:1; /* SCSI Bus is Dead, when 5 back to back resets failed */
1003};
1004
1005
1006struct qla_driver_setup {
1007 uint32_t no_sync:1;
1008 uint32_t no_wide:1;
1009 uint32_t no_ppr:1;
1010 uint32_t no_nvram:1;
1011 uint16_t sync_mask;
1012 uint16_t wide_mask;
1013 uint16_t ppr_mask;
1014};
1015
1016
1017/*
1018 * Linux Host Adapter structure
1019 */
1020struct scsi_qla_host {
1021 /* Linux adapter configuration data */
1022 struct Scsi_Host *host; /* pointer to host data */
1023 struct scsi_qla_host *next;
1024 struct device_reg __iomem *iobase; /* Base Memory-mapped I/O address */
1025
1026 unsigned char __iomem *mmpbase; /* memory mapped address */
1027 unsigned long host_no;
1028 struct pci_dev *pdev;
1029 uint8_t devnum;
1030 uint8_t revision;
1031 uint8_t ports;
1032
1033 unsigned long actthreads;
1034 unsigned long isr_count; /* Interrupt count */
1035 unsigned long spurious_int;
1036
1037 /* Outstandings ISP commands. */
1038 struct srb *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
1039
1040 /* BUS configuration data */
1041 struct bus_param bus_settings[MAX_BUSES];
1042
1043 /* Received ISP mailbox data. */
1044 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
1045
1046 dma_addr_t request_dma; /* Physical Address */
1047 request_t *request_ring; /* Base virtual address */
1048 request_t *request_ring_ptr; /* Current address. */
1049 uint16_t req_ring_index; /* Current index. */
1050 uint16_t req_q_cnt; /* Number of available entries. */
1051
1052 dma_addr_t response_dma; /* Physical address. */
1053 struct response *response_ring; /* Base virtual address */
1054 struct response *response_ring_ptr; /* Current address. */
1055 uint16_t rsp_ring_index; /* Current index. */
1056
1057 struct list_head done_q; /* Done queue */
1058
1059 struct completion *mailbox_wait;
1060
1061 volatile struct {
1062 uint32_t online:1; /* 0 */
1063 uint32_t reset_marker:1; /* 1 */
1064 uint32_t disable_host_adapter:1; /* 2 */
1065 uint32_t reset_active:1; /* 3 */
1066 uint32_t abort_isp_active:1; /* 4 */
1067 uint32_t disable_risc_code_load:1; /* 5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068#ifdef __ia64__
1069 uint32_t use_pci_vchannel:1;
1070#endif
1071 } flags;
1072
1073 struct nvram nvram;
1074 int nvram_valid;
1075};
1076
1077#endif /* _QLA1280_H */