Thomas Gleixner | 1a59d1b8 | 2019-05-27 08:55:05 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 2 | /*************************************************************************** |
| 3 | * Copyright (C) 2006 by Hans Edgington <hans@edgington.nl> * |
| 4 | * Copyright (C) 2007-2009 Hans de Goede <hdegoede@redhat.com> * |
| 5 | * Copyright (C) 2010 Giel van Schijndel <me@mortis.eu> * |
| 6 | * * |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 7 | ***************************************************************************/ |
| 8 | |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 9 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 10 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 11 | #include <linux/err.h> |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 12 | #include <linux/init.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/ioport.h> |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 15 | #include <linux/module.h> |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 16 | #include <linux/platform_device.h> |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 17 | #include <linux/watchdog.h> |
| 18 | |
| 19 | #define DRVNAME "f71808e_wdt" |
| 20 | |
| 21 | #define SIO_F71808FG_LD_WDT 0x07 /* Watchdog timer logical device */ |
| 22 | #define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */ |
Knud Poulsen | 85c130a | 2016-04-25 17:34:47 +0200 | [diff] [blame] | 23 | #define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 24 | |
| 25 | #define SIO_REG_LDSEL 0x07 /* Logical device select */ |
| 26 | #define SIO_REG_DEVID 0x20 /* Device ID (2 bytes) */ |
| 27 | #define SIO_REG_DEVREV 0x22 /* Device revision */ |
| 28 | #define SIO_REG_MANID 0x23 /* Fintek ID (2 bytes) */ |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 29 | #define SIO_REG_CLOCK_SEL 0x26 /* Clock select */ |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 30 | #define SIO_REG_ROM_ADDR_SEL 0x27 /* ROM address select */ |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 31 | #define SIO_F81866_REG_PORT_SEL 0x27 /* F81866 Multi-Function Register */ |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 32 | #define SIO_REG_TSI_LEVEL_SEL 0x28 /* TSI Level select */ |
Lutz Ballaschke | f9a9f09 | 2010-09-26 16:38:20 +0200 | [diff] [blame] | 33 | #define SIO_REG_MFUNCT1 0x29 /* Multi function select 1 */ |
| 34 | #define SIO_REG_MFUNCT2 0x2a /* Multi function select 2 */ |
| 35 | #define SIO_REG_MFUNCT3 0x2b /* Multi function select 3 */ |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 36 | #define SIO_F81866_REG_GPIO1 0x2c /* F81866 GPIO1 Enable Register */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 37 | #define SIO_REG_ENABLE 0x30 /* Logical device enable */ |
| 38 | #define SIO_REG_ADDR 0x60 /* Logical device address (2 bytes) */ |
| 39 | |
| 40 | #define SIO_FINTEK_ID 0x1934 /* Manufacturers ID */ |
Lutz Ballaschke | f9a9f09 | 2010-09-26 16:38:20 +0200 | [diff] [blame] | 41 | #define SIO_F71808_ID 0x0901 /* Chipset ID */ |
| 42 | #define SIO_F71858_ID 0x0507 /* Chipset ID */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 43 | #define SIO_F71862_ID 0x0601 /* Chipset ID */ |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 44 | #define SIO_F71868_ID 0x1106 /* Chipset ID */ |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 45 | #define SIO_F71869_ID 0x0814 /* Chipset ID */ |
Justin Wheeler | 3017020 | 2012-06-11 01:07:58 -0400 | [diff] [blame] | 46 | #define SIO_F71869A_ID 0x1007 /* Chipset ID */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 47 | #define SIO_F71882_ID 0x0541 /* Chipset ID */ |
| 48 | #define SIO_F71889_ID 0x0723 /* Chipset ID */ |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 49 | #define SIO_F81803_ID 0x1210 /* Chipset ID */ |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 50 | #define SIO_F81865_ID 0x0704 /* Chipset ID */ |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 51 | #define SIO_F81866_ID 0x1010 /* Chipset ID */ |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 52 | #define SIO_F81966_ID 0x1502 /* F81804 chipset ID, same for f81966 */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 53 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 54 | #define F71808FG_REG_WDO_CONF 0xf0 |
| 55 | #define F71808FG_REG_WDT_CONF 0xf5 |
| 56 | #define F71808FG_REG_WD_TIME 0xf6 |
| 57 | |
| 58 | #define F71808FG_FLAG_WDOUT_EN 7 |
| 59 | |
Knud Poulsen | b97cb21 | 2016-04-26 08:44:16 +0200 | [diff] [blame] | 60 | #define F71808FG_FLAG_WDTMOUT_STS 6 |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 61 | #define F71808FG_FLAG_WD_EN 5 |
| 62 | #define F71808FG_FLAG_WD_PULSE 4 |
| 63 | #define F71808FG_FLAG_WD_UNIT 3 |
| 64 | |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 65 | #define F81865_REG_WDO_CONF 0xfa |
| 66 | #define F81865_FLAG_WDOUT_EN 0 |
| 67 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 68 | /* Default values */ |
| 69 | #define WATCHDOG_TIMEOUT 60 /* 1 minute default timeout */ |
| 70 | #define WATCHDOG_MAX_TIMEOUT (60 * 255) |
| 71 | #define WATCHDOG_PULSE_WIDTH 125 /* 125 ms, default pulse width for |
| 72 | watchdog signal */ |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 73 | #define WATCHDOG_F71862FG_PIN 63 /* default watchdog reset output |
| 74 | pin number 63 */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 75 | |
| 76 | static unsigned short force_id; |
| 77 | module_param(force_id, ushort, 0); |
| 78 | MODULE_PARM_DESC(force_id, "Override the detected device ID"); |
| 79 | |
Lutz Ballaschke | f9a9f09 | 2010-09-26 16:38:20 +0200 | [diff] [blame] | 80 | static int timeout = WATCHDOG_TIMEOUT; /* default timeout in seconds */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 81 | module_param(timeout, int, 0); |
| 82 | MODULE_PARM_DESC(timeout, |
| 83 | "Watchdog timeout in seconds. 1<= timeout <=" |
| 84 | __MODULE_STRING(WATCHDOG_MAX_TIMEOUT) " (default=" |
| 85 | __MODULE_STRING(WATCHDOG_TIMEOUT) ")"); |
| 86 | |
| 87 | static unsigned int pulse_width = WATCHDOG_PULSE_WIDTH; |
| 88 | module_param(pulse_width, uint, 0); |
| 89 | MODULE_PARM_DESC(pulse_width, |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 90 | "Watchdog signal pulse width. 0(=level), 1, 25, 30, 125, 150, 5000 or 6000 ms" |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 91 | " (default=" __MODULE_STRING(WATCHDOG_PULSE_WIDTH) ")"); |
| 92 | |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 93 | static unsigned int f71862fg_pin = WATCHDOG_F71862FG_PIN; |
| 94 | module_param(f71862fg_pin, uint, 0); |
| 95 | MODULE_PARM_DESC(f71862fg_pin, |
| 96 | "Watchdog f71862fg reset output pin configuration. Choose pin 56 or 63" |
| 97 | " (default=" __MODULE_STRING(WATCHDOG_F71862FG_PIN)")"); |
| 98 | |
Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 99 | static bool nowayout = WATCHDOG_NOWAYOUT; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 100 | module_param(nowayout, bool, 0444); |
| 101 | MODULE_PARM_DESC(nowayout, "Disable watchdog shutdown on close"); |
| 102 | |
| 103 | static unsigned int start_withtimeout; |
| 104 | module_param(start_withtimeout, uint, 0); |
| 105 | MODULE_PARM_DESC(start_withtimeout, "Start watchdog timer on module load with" |
| 106 | " given initial timeout. Zero (default) disables this feature."); |
| 107 | |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 108 | enum chips { f71808fg, f71858fg, f71862fg, f71868, f71869, f71882fg, f71889fg, |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 109 | f81803, f81865, f81866, f81966}; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 110 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 111 | static const char * const fintek_wdt_names[] = { |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 112 | "f71808fg", |
| 113 | "f71858fg", |
| 114 | "f71862fg", |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 115 | "f71868", |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 116 | "f71869", |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 117 | "f71882fg", |
| 118 | "f71889fg", |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 119 | "f81803", |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 120 | "f81865", |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 121 | "f81866", |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 122 | "f81966" |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 123 | }; |
| 124 | |
| 125 | /* Super-I/O Function prototypes */ |
| 126 | static inline int superio_inb(int base, int reg); |
| 127 | static inline int superio_inw(int base, int reg); |
| 128 | static inline void superio_outb(int base, int reg, u8 val); |
| 129 | static inline void superio_set_bit(int base, int reg, int bit); |
| 130 | static inline void superio_clear_bit(int base, int reg, int bit); |
| 131 | static inline int superio_enter(int base); |
| 132 | static inline void superio_select(int base, int ld); |
| 133 | static inline void superio_exit(int base); |
| 134 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 135 | struct fintek_wdt { |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 136 | struct watchdog_device wdd; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 137 | unsigned short sioaddr; |
| 138 | enum chips type; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 139 | struct watchdog_info ident; |
| 140 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 141 | u8 timer_val; /* content for the wd_time register */ |
| 142 | char minutes_mode; |
| 143 | u8 pulse_val; /* pulse width flag */ |
| 144 | char pulse_mode; /* enable pulse output mode? */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 145 | }; |
| 146 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 147 | struct fintek_wdt_pdata { |
| 148 | enum chips type; |
| 149 | }; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 150 | |
| 151 | /* Super I/O functions */ |
| 152 | static inline int superio_inb(int base, int reg) |
| 153 | { |
| 154 | outb(reg, base); |
| 155 | return inb(base + 1); |
| 156 | } |
| 157 | |
| 158 | static int superio_inw(int base, int reg) |
| 159 | { |
| 160 | int val; |
| 161 | val = superio_inb(base, reg) << 8; |
| 162 | val |= superio_inb(base, reg + 1); |
| 163 | return val; |
| 164 | } |
| 165 | |
| 166 | static inline void superio_outb(int base, int reg, u8 val) |
| 167 | { |
| 168 | outb(reg, base); |
| 169 | outb(val, base + 1); |
| 170 | } |
| 171 | |
| 172 | static inline void superio_set_bit(int base, int reg, int bit) |
| 173 | { |
| 174 | unsigned long val = superio_inb(base, reg); |
| 175 | __set_bit(bit, &val); |
| 176 | superio_outb(base, reg, val); |
| 177 | } |
| 178 | |
| 179 | static inline void superio_clear_bit(int base, int reg, int bit) |
| 180 | { |
| 181 | unsigned long val = superio_inb(base, reg); |
| 182 | __clear_bit(bit, &val); |
| 183 | superio_outb(base, reg, val); |
| 184 | } |
| 185 | |
| 186 | static inline int superio_enter(int base) |
| 187 | { |
| 188 | /* Don't step on other drivers' I/O space by accident */ |
| 189 | if (!request_muxed_region(base, 2, DRVNAME)) { |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 190 | pr_err("I/O address 0x%04x already in use\n", (int)base); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 191 | return -EBUSY; |
| 192 | } |
| 193 | |
Justin Wheeler | 3017020 | 2012-06-11 01:07:58 -0400 | [diff] [blame] | 194 | /* according to the datasheet the key must be sent twice! */ |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 195 | outb(SIO_UNLOCK_KEY, base); |
| 196 | outb(SIO_UNLOCK_KEY, base); |
| 197 | |
| 198 | return 0; |
| 199 | } |
| 200 | |
| 201 | static inline void superio_select(int base, int ld) |
| 202 | { |
| 203 | outb(SIO_REG_LDSEL, base); |
| 204 | outb(ld, base + 1); |
| 205 | } |
| 206 | |
| 207 | static inline void superio_exit(int base) |
| 208 | { |
| 209 | outb(SIO_LOCK_KEY, base); |
| 210 | release_region(base, 2); |
| 211 | } |
| 212 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 213 | static int fintek_wdt_set_timeout(struct watchdog_device *wdd, unsigned int timeout) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 214 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 215 | struct fintek_wdt *wd = watchdog_get_drvdata(wdd); |
| 216 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 217 | if (timeout > 0xff) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 218 | wd->timer_val = DIV_ROUND_UP(timeout, 60); |
| 219 | wd->minutes_mode = true; |
| 220 | timeout = wd->timer_val * 60; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 221 | } else { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 222 | wd->timer_val = timeout; |
| 223 | wd->minutes_mode = false; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 224 | } |
| 225 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 226 | wdd->timeout = timeout; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 227 | |
| 228 | return 0; |
| 229 | } |
| 230 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 231 | static int fintek_wdt_set_pulse_width(struct fintek_wdt *wd, unsigned int pw) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 232 | { |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 233 | unsigned int t1 = 25, t2 = 125, t3 = 5000; |
| 234 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 235 | if (wd->type == f71868) { |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 236 | t1 = 30; |
| 237 | t2 = 150; |
| 238 | t3 = 6000; |
| 239 | } |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 240 | |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 241 | if (pw <= 1) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 242 | wd->pulse_val = 0; |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 243 | } else if (pw <= t1) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 244 | wd->pulse_val = 1; |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 245 | } else if (pw <= t2) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 246 | wd->pulse_val = 2; |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 247 | } else if (pw <= t3) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 248 | wd->pulse_val = 3; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 249 | } else { |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 250 | pr_err("pulse width out of range\n"); |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 251 | return -EINVAL; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 252 | } |
| 253 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 254 | wd->pulse_mode = pw; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 255 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 256 | return 0; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 257 | } |
| 258 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 259 | static int fintek_wdt_keepalive(struct watchdog_device *wdd) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 260 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 261 | struct fintek_wdt *wd = watchdog_get_drvdata(wdd); |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 262 | int err; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 263 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 264 | err = superio_enter(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 265 | if (err) |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 266 | return err; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 267 | superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 268 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 269 | if (wd->minutes_mode) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 270 | /* select minutes for timer units */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 271 | superio_set_bit(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 272 | F71808FG_FLAG_WD_UNIT); |
| 273 | else |
| 274 | /* select seconds for timer units */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 275 | superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 276 | F71808FG_FLAG_WD_UNIT); |
| 277 | |
| 278 | /* Set timer value */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 279 | superio_outb(wd->sioaddr, F71808FG_REG_WD_TIME, |
| 280 | wd->timer_val); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 281 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 282 | superio_exit(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 283 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 284 | return 0; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 285 | } |
| 286 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 287 | static int fintek_wdt_start(struct watchdog_device *wdd) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 288 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 289 | struct fintek_wdt *wd = watchdog_get_drvdata(wdd); |
Ji-Ze Hong (Peter Hong) | a3f764d | 2019-03-27 14:42:50 +0800 | [diff] [blame] | 290 | int err; |
Ji-Ze Hong (Peter Hong) | e347afa | 2019-03-27 14:42:51 +0800 | [diff] [blame] | 291 | u8 tmp; |
Ji-Ze Hong (Peter Hong) | a3f764d | 2019-03-27 14:42:50 +0800 | [diff] [blame] | 292 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 293 | /* Make sure we don't die as soon as the watchdog is enabled below */ |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 294 | err = fintek_wdt_keepalive(wdd); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 295 | if (err) |
| 296 | return err; |
| 297 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 298 | err = superio_enter(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 299 | if (err) |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 300 | return err; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 301 | superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 302 | |
| 303 | /* Watchdog pin configuration */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 304 | switch (wd->type) { |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 305 | case f71808fg: |
| 306 | /* Set pin 21 to GPIO23/WDTRST#, then to WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 307 | superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT2, 3); |
| 308 | superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT3, 3); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 309 | break; |
| 310 | |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 311 | case f71862fg: |
Ahmad Fatoum | 5edc8c6 | 2020-06-11 21:17:46 +0200 | [diff] [blame] | 312 | if (f71862fg_pin == 63) { |
| 313 | /* SPI must be disabled first to use this pin! */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 314 | superio_clear_bit(wd->sioaddr, SIO_REG_ROM_ADDR_SEL, 6); |
| 315 | superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT3, 4); |
Ahmad Fatoum | 5edc8c6 | 2020-06-11 21:17:46 +0200 | [diff] [blame] | 316 | } else if (f71862fg_pin == 56) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 317 | superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT1, 1); |
Ahmad Fatoum | 5edc8c6 | 2020-06-11 21:17:46 +0200 | [diff] [blame] | 318 | } |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 319 | break; |
| 320 | |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 321 | case f71868: |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 322 | case f71869: |
| 323 | /* GPIO14 --> WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 324 | superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT1, 4); |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 325 | break; |
| 326 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 327 | case f71882fg: |
| 328 | /* Set pin 56 to WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 329 | superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT1, 1); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 330 | break; |
| 331 | |
Giel van Schijndel | dee00ab | 2010-10-04 10:45:28 +0200 | [diff] [blame] | 332 | case f71889fg: |
| 333 | /* set pin 40 to WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 334 | superio_outb(wd->sioaddr, SIO_REG_MFUNCT3, |
| 335 | superio_inb(wd->sioaddr, SIO_REG_MFUNCT3) & 0xcf); |
Giel van Schijndel | dee00ab | 2010-10-04 10:45:28 +0200 | [diff] [blame] | 336 | break; |
| 337 | |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 338 | case f81803: |
| 339 | /* Enable TSI Level register bank */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 340 | superio_clear_bit(wd->sioaddr, SIO_REG_CLOCK_SEL, 3); |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 341 | /* Set pin 27 to WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 342 | superio_outb(wd->sioaddr, SIO_REG_TSI_LEVEL_SEL, 0x5f & |
| 343 | superio_inb(wd->sioaddr, SIO_REG_TSI_LEVEL_SEL)); |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 344 | break; |
| 345 | |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 346 | case f81865: |
| 347 | /* Set pin 70 to WDTRST# */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 348 | superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT3, 5); |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 349 | break; |
| 350 | |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 351 | case f81866: |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 352 | case f81966: |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 353 | /* |
| 354 | * GPIO1 Control Register when 27h BIT3:2 = 01 & BIT0 = 0. |
| 355 | * The PIN 70(GPIO15/WDTRST) is controlled by 2Ch: |
| 356 | * BIT5: 0 -> WDTRST# |
| 357 | * 1 -> GPIO15 |
| 358 | */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 359 | tmp = superio_inb(wd->sioaddr, SIO_F81866_REG_PORT_SEL); |
Ji-Ze Hong (Peter Hong) | e347afa | 2019-03-27 14:42:51 +0800 | [diff] [blame] | 360 | tmp &= ~(BIT(3) | BIT(0)); |
| 361 | tmp |= BIT(2); |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 362 | superio_outb(wd->sioaddr, SIO_F81866_REG_PORT_SEL, tmp); |
Ji-Ze Hong (Peter Hong) | e347afa | 2019-03-27 14:42:51 +0800 | [diff] [blame] | 363 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 364 | superio_clear_bit(wd->sioaddr, SIO_F81866_REG_GPIO1, 5); |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 365 | break; |
| 366 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 367 | default: |
| 368 | /* |
| 369 | * 'default' label to shut up the compiler and catch |
| 370 | * programmer errors |
| 371 | */ |
| 372 | err = -ENODEV; |
| 373 | goto exit_superio; |
| 374 | } |
| 375 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 376 | superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT); |
| 377 | superio_set_bit(wd->sioaddr, SIO_REG_ENABLE, 0); |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 378 | |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 379 | if (wd->type == f81865 || wd->type == f81866 || wd->type == f81966) |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 380 | superio_set_bit(wd->sioaddr, F81865_REG_WDO_CONF, |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 381 | F81865_FLAG_WDOUT_EN); |
| 382 | else |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 383 | superio_set_bit(wd->sioaddr, F71808FG_REG_WDO_CONF, |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 384 | F71808FG_FLAG_WDOUT_EN); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 385 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 386 | superio_set_bit(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 387 | F71808FG_FLAG_WD_EN); |
| 388 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 389 | if (wd->pulse_mode) { |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 390 | /* Select "pulse" output mode with given duration */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 391 | u8 wdt_conf = superio_inb(wd->sioaddr, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 392 | F71808FG_REG_WDT_CONF); |
| 393 | |
| 394 | /* Set WD_PSWIDTH bits (1:0) */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 395 | wdt_conf = (wdt_conf & 0xfc) | (wd->pulse_val & 0x03); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 396 | /* Set WD_PULSE to "pulse" mode */ |
| 397 | wdt_conf |= BIT(F71808FG_FLAG_WD_PULSE); |
| 398 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 399 | superio_outb(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 400 | wdt_conf); |
| 401 | } else { |
| 402 | /* Select "level" output mode */ |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 403 | superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 404 | F71808FG_FLAG_WD_PULSE); |
| 405 | } |
| 406 | |
| 407 | exit_superio: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 408 | superio_exit(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 409 | |
| 410 | return err; |
| 411 | } |
| 412 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 413 | static int fintek_wdt_stop(struct watchdog_device *wdd) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 414 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 415 | struct fintek_wdt *wd = watchdog_get_drvdata(wdd); |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 416 | int err; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 417 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 418 | err = superio_enter(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 419 | if (err) |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 420 | return err; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 421 | superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 422 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 423 | superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 424 | F71808FG_FLAG_WD_EN); |
| 425 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 426 | superio_exit(wd->sioaddr); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 427 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 428 | return 0; |
| 429 | } |
| 430 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 431 | static bool fintek_wdt_is_running(struct fintek_wdt *wd, u8 wdt_conf) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 432 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 433 | return (superio_inb(wd->sioaddr, SIO_REG_ENABLE) & BIT(0)) |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 434 | && (wdt_conf & BIT(F71808FG_FLAG_WD_EN)); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 435 | } |
| 436 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 437 | static const struct watchdog_ops fintek_wdt_ops = { |
| 438 | .owner = THIS_MODULE, |
| 439 | .start = fintek_wdt_start, |
| 440 | .stop = fintek_wdt_stop, |
| 441 | .ping = fintek_wdt_keepalive, |
| 442 | .set_timeout = fintek_wdt_set_timeout, |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 443 | }; |
| 444 | |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 445 | static int fintek_wdt_probe(struct platform_device *pdev) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 446 | { |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 447 | struct device *dev = &pdev->dev; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 448 | struct fintek_wdt_pdata *pdata; |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 449 | struct watchdog_device *wdd; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 450 | struct fintek_wdt *wd; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 451 | int wdt_conf, err = 0; |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 452 | struct resource *res; |
| 453 | int sioaddr; |
| 454 | |
| 455 | res = platform_get_resource(pdev, IORESOURCE_IO, 0); |
| 456 | if (!res) |
| 457 | return -ENXIO; |
| 458 | |
| 459 | sioaddr = res->start; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 460 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 461 | wd = devm_kzalloc(dev, sizeof(*wd), GFP_KERNEL); |
| 462 | if (!wd) |
| 463 | return -ENOMEM; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 464 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 465 | pdata = dev->platform_data; |
| 466 | |
| 467 | wd->type = pdata->type; |
| 468 | wd->sioaddr = sioaddr; |
| 469 | wd->ident.options = WDIOF_SETTIMEOUT |
| 470 | | WDIOF_MAGICCLOSE |
| 471 | | WDIOF_KEEPALIVEPING |
| 472 | | WDIOF_CARDRESET; |
| 473 | |
| 474 | snprintf(wd->ident.identity, |
| 475 | sizeof(wd->ident.identity), "%s watchdog", |
| 476 | fintek_wdt_names[wd->type]); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 477 | |
| 478 | err = superio_enter(sioaddr); |
| 479 | if (err) |
| 480 | return err; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 481 | superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 482 | |
| 483 | wdt_conf = superio_inb(sioaddr, F71808FG_REG_WDT_CONF); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 484 | |
Ahmad Fatoum | 4f39d57 | 2020-06-11 21:17:45 +0200 | [diff] [blame] | 485 | /* |
| 486 | * We don't want WDTMOUT_STS to stick around till regular reboot. |
| 487 | * Write 1 to the bit to clear it to zero. |
| 488 | */ |
| 489 | superio_outb(sioaddr, F71808FG_REG_WDT_CONF, |
| 490 | wdt_conf | BIT(F71808FG_FLAG_WDTMOUT_STS)); |
| 491 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 492 | wdd = &wd->wdd; |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 493 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 494 | if (fintek_wdt_is_running(wd, wdt_conf)) |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 495 | set_bit(WDOG_HW_RUNNING, &wdd->status); |
| 496 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 497 | superio_exit(sioaddr); |
| 498 | |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 499 | wdd->parent = dev; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 500 | wdd->info = &wd->ident; |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 501 | wdd->ops = &fintek_wdt_ops; |
| 502 | wdd->min_timeout = 1; |
| 503 | wdd->max_timeout = WATCHDOG_MAX_TIMEOUT; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 504 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 505 | watchdog_set_drvdata(wdd, wd); |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 506 | watchdog_set_nowayout(wdd, nowayout); |
| 507 | watchdog_stop_on_unregister(wdd); |
| 508 | watchdog_stop_on_reboot(wdd); |
| 509 | watchdog_init_timeout(wdd, start_withtimeout ?: timeout, NULL); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 510 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 511 | if (wdt_conf & BIT(F71808FG_FLAG_WDTMOUT_STS)) |
| 512 | wdd->bootstatus = WDIOF_CARDRESET; |
| 513 | |
| 514 | /* |
| 515 | * WATCHDOG_HANDLE_BOOT_ENABLED can result in keepalive being directly |
| 516 | * called without a set_timeout before, so it needs to be done here |
| 517 | * unconditionally. |
| 518 | */ |
| 519 | fintek_wdt_set_timeout(wdd, wdd->timeout); |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 520 | fintek_wdt_set_pulse_width(wd, pulse_width); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 521 | |
| 522 | if (start_withtimeout) { |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 523 | err = fintek_wdt_start(wdd); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 524 | if (err) { |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 525 | dev_err(dev, "cannot start watchdog timer\n"); |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 526 | return err; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 527 | } |
| 528 | |
Ahmad Fatoum | 8bea27e | 2021-08-09 18:20:35 +0200 | [diff] [blame] | 529 | set_bit(WDOG_HW_RUNNING, &wdd->status); |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 530 | dev_info(dev, "watchdog started with initial timeout of %u sec\n", |
| 531 | start_withtimeout); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 532 | } |
| 533 | |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 534 | return devm_watchdog_register_device(dev, wdd); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 535 | } |
| 536 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 537 | static int __init fintek_wdt_find(int sioaddr) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 538 | { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 539 | enum chips type; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 540 | u16 devid; |
| 541 | int err = superio_enter(sioaddr); |
| 542 | if (err) |
| 543 | return err; |
| 544 | |
| 545 | devid = superio_inw(sioaddr, SIO_REG_MANID); |
| 546 | if (devid != SIO_FINTEK_ID) { |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 547 | pr_debug("Not a Fintek device\n"); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 548 | err = -ENODEV; |
| 549 | goto exit; |
| 550 | } |
| 551 | |
| 552 | devid = force_id ? force_id : superio_inw(sioaddr, SIO_REG_DEVID); |
| 553 | switch (devid) { |
| 554 | case SIO_F71808_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 555 | type = f71808fg; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 556 | break; |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 557 | case SIO_F71862_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 558 | type = f71862fg; |
Lutz Ballaschke | 7977ff6 | 2010-09-26 16:25:35 +0200 | [diff] [blame] | 559 | break; |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 560 | case SIO_F71868_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 561 | type = f71868; |
Maciej S. Szmigiero | 166fbcf | 2017-04-17 22:37:05 +0200 | [diff] [blame] | 562 | break; |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 563 | case SIO_F71869_ID: |
Justin Wheeler | 3017020 | 2012-06-11 01:07:58 -0400 | [diff] [blame] | 564 | case SIO_F71869A_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 565 | type = f71869; |
Michel Arboi | df278da | 2010-12-06 20:53:45 +0100 | [diff] [blame] | 566 | break; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 567 | case SIO_F71882_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 568 | type = f71882fg; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 569 | break; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 570 | case SIO_F71889_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 571 | type = f71889fg; |
Giel van Schijndel | dee00ab | 2010-10-04 10:45:28 +0200 | [diff] [blame] | 572 | break; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 573 | case SIO_F71858_ID: |
| 574 | /* Confirmed (by datasheet) not to have a watchdog. */ |
| 575 | err = -ENODEV; |
| 576 | goto exit; |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 577 | case SIO_F81803_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 578 | type = f81803; |
Jaret Cantu | ca2fc5e | 2019-09-12 13:55:50 -0400 | [diff] [blame] | 579 | break; |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 580 | case SIO_F81865_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 581 | type = f81865; |
Knud Poulsen | ea0c03e | 2016-04-25 12:28:51 +0200 | [diff] [blame] | 582 | break; |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 583 | case SIO_F81866_ID: |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 584 | type = f81866; |
Ji-Ze Hong (Peter Hong) | 14b24a8 | 2016-06-08 14:57:50 +0800 | [diff] [blame] | 585 | break; |
AaeonIot | cea62f9 | 2021-11-17 10:40:52 +0800 | [diff] [blame] | 586 | case SIO_F81966_ID: |
| 587 | type = f81966; |
| 588 | break; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 589 | default: |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 590 | pr_info("Unrecognized Fintek device: %04x\n", |
| 591 | (unsigned int)devid); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 592 | err = -ENODEV; |
| 593 | goto exit; |
| 594 | } |
| 595 | |
Joe Perches | 27c766a | 2012-02-15 15:06:19 -0800 | [diff] [blame] | 596 | pr_info("Found %s watchdog chip, revision %d\n", |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 597 | fintek_wdt_names[type], |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 598 | (int)superio_inb(sioaddr, SIO_REG_DEVREV)); |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 599 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 600 | exit: |
| 601 | superio_exit(sioaddr); |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 602 | return err ? err : type; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 603 | } |
| 604 | |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 605 | static struct platform_driver fintek_wdt_driver = { |
| 606 | .probe = fintek_wdt_probe, |
| 607 | .driver = { |
| 608 | .name = DRVNAME, |
| 609 | }, |
| 610 | }; |
| 611 | |
| 612 | static struct platform_device *fintek_wdt_pdev; |
| 613 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 614 | static int __init fintek_wdt_init(void) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 615 | { |
| 616 | static const unsigned short addrs[] = { 0x2e, 0x4e }; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 617 | struct fintek_wdt_pdata pdata; |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 618 | struct resource wdt_res = {}; |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 619 | int ret; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 620 | int i; |
| 621 | |
Ahmad Fatoum | 5edc8c6 | 2020-06-11 21:17:46 +0200 | [diff] [blame] | 622 | if (f71862fg_pin != 63 && f71862fg_pin != 56) { |
| 623 | pr_err("Invalid argument f71862fg_pin=%d\n", f71862fg_pin); |
| 624 | return -EINVAL; |
| 625 | } |
| 626 | |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 627 | for (i = 0; i < ARRAY_SIZE(addrs); i++) { |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 628 | ret = fintek_wdt_find(addrs[i]); |
| 629 | if (ret >= 0) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 630 | break; |
| 631 | } |
| 632 | if (i == ARRAY_SIZE(addrs)) |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 633 | return ret; |
| 634 | |
| 635 | pdata.type = ret; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 636 | |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 637 | platform_driver_register(&fintek_wdt_driver); |
| 638 | |
| 639 | wdt_res.name = "superio port"; |
| 640 | wdt_res.flags = IORESOURCE_IO; |
| 641 | wdt_res.start = addrs[i]; |
| 642 | wdt_res.end = addrs[i] + 1; |
| 643 | |
Ahmad Fatoum | a787673 | 2021-08-09 18:20:37 +0200 | [diff] [blame] | 644 | fintek_wdt_pdev = platform_device_register_resndata(NULL, DRVNAME, -1, |
| 645 | &wdt_res, 1, |
| 646 | &pdata, sizeof(pdata)); |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 647 | if (IS_ERR(fintek_wdt_pdev)) { |
| 648 | platform_driver_unregister(&fintek_wdt_driver); |
| 649 | return PTR_ERR(fintek_wdt_pdev); |
| 650 | } |
| 651 | |
| 652 | return 0; |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 653 | } |
| 654 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 655 | static void __exit fintek_wdt_exit(void) |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 656 | { |
Ahmad Fatoum | 27e0fe00 | 2021-08-09 18:20:36 +0200 | [diff] [blame] | 657 | platform_device_unregister(fintek_wdt_pdev); |
| 658 | platform_driver_unregister(&fintek_wdt_driver); |
Giel van Schijndel | 96cb4eb | 2010-08-01 15:30:55 +0200 | [diff] [blame] | 659 | } |
| 660 | |
| 661 | MODULE_DESCRIPTION("F71808E Watchdog Driver"); |
| 662 | MODULE_AUTHOR("Giel van Schijndel <me@mortis.eu>"); |
| 663 | MODULE_LICENSE("GPL"); |
| 664 | |
Ahmad Fatoum | 3a2c489 | 2021-08-09 18:20:34 +0200 | [diff] [blame] | 665 | module_init(fintek_wdt_init); |
| 666 | module_exit(fintek_wdt_exit); |