blob: 99440baa6458abf4e47d1b71255c33b8d9aac583 [file] [log] [blame]
Nishad Kamdard9958302020-03-15 16:25:07 +05301/* SPDX-License-Identifier: GPL-2.0 */
Alexander Shishkine443b332012-05-11 17:25:46 +03002/*
3 * ci.h - common structures, functions, and macros of the ChipIdea driver
4 *
5 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
6 *
7 * Author: David Lopo
Alexander Shishkine443b332012-05-11 17:25:46 +03008 */
9
10#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
11#define __DRIVERS_USB_CHIPIDEA_CI_H
12
13#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030014#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030015#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030016#include <linux/usb/gadget.h>
Li Jun57677be2014-04-23 15:56:44 +080017#include <linux/usb/otg-fsm.h>
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -080018#include <linux/usb/otg.h>
Li Jun05559f12019-08-26 18:25:12 +080019#include <linux/usb/role.h>
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -080020#include <linux/ulpi/interface.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030021
22/******************************************************************************
23 * DEFINE
24 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020025#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030026#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030027#define ENDPT_MAX 32
Peter Chene48aa1e2020-02-21 21:40:57 +080028#define CI_MAX_BUF_SIZE (TD_PAGE_COUNT * CI_HDRC_PAGE_SIZE)
Alexander Shishkine443b332012-05-11 17:25:46 +030029
30/******************************************************************************
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080031 * REGISTERS
32 *****************************************************************************/
Peter Chen655d32e2015-02-11 12:44:54 +080033/* Identification Registers */
34#define ID_ID 0x0
35#define ID_HWGENERAL 0x4
36#define ID_HWHOST 0x8
37#define ID_HWDEVICE 0xc
38#define ID_HWTXBUF 0x10
39#define ID_HWRXBUF 0x14
40#define ID_SBUSCFG 0x90
41
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080042/* register indices */
43enum ci_hw_regs {
44 CAP_CAPLENGTH,
45 CAP_HCCPARAMS,
46 CAP_DCCPARAMS,
47 CAP_TESTMODE,
48 CAP_LAST = CAP_TESTMODE,
49 OP_USBCMD,
50 OP_USBSTS,
51 OP_USBINTR,
52 OP_DEVICEADDR,
53 OP_ENDPTLISTADDR,
Peter Chen28362672015-06-18 11:51:53 +080054 OP_TTCTRL,
Peter Chen96625ea2015-03-17 17:32:45 +080055 OP_BURSTSIZE,
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -080056 OP_ULPI_VIEWPORT,
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080057 OP_PORTSC,
58 OP_DEVLC,
59 OP_OTGSC,
60 OP_USBMODE,
61 OP_ENDPTSETUPSTAT,
62 OP_ENDPTPRIME,
63 OP_ENDPTFLUSH,
64 OP_ENDPTSTAT,
65 OP_ENDPTCOMPLETE,
66 OP_ENDPTCTRL,
67 /* endptctrl1..15 follow */
68 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
69};
70
71/******************************************************************************
Alexander Shishkine443b332012-05-11 17:25:46 +030072 * STRUCTURES
73 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030074/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030075 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030076 * @ep: endpoint structure for gadget drivers
77 * @dir: endpoint direction (TX/RX)
78 * @num: endpoint number
79 * @type: endpoint type
80 * @name: string description of the endpoint
81 * @qh: queue head for this endpoint
82 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080083 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030084 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030085 * @td_pool: pointer to controller's TD pool
86 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030087struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030088 struct usb_ep ep;
89 u8 dir;
90 u8 num;
91 u8 type;
92 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030093 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030094 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030095 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030096 dma_addr_t dma;
97 } qh;
98 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030099
100 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300101 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300102 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300103 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +0300104 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +0300105};
106
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300107enum ci_role {
108 CI_ROLE_HOST = 0,
109 CI_ROLE_GADGET,
110 CI_ROLE_END,
111};
112
Peter Chencb271f32015-02-11 12:44:55 +0800113enum ci_revision {
114 CI_REVISION_1X = 10, /* Revision 1.x */
115 CI_REVISION_20 = 20, /* Revision 2.0 */
116 CI_REVISION_21, /* Revision 2.1 */
117 CI_REVISION_22, /* Revision 2.2 */
118 CI_REVISION_23, /* Revision 2.3 */
119 CI_REVISION_24, /* Revision 2.4 */
120 CI_REVISION_25, /* Revision 2.5 */
121 CI_REVISION_25_PLUS, /* Revision above than 2.5 */
122 CI_REVISION_UNKNOWN = 99, /* Unknown Revision */
123};
124
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300125/**
126 * struct ci_role_driver - host/gadget role driver
Peter Chen19353882014-09-22 08:14:17 +0800127 * @start: start this role
128 * @stop: stop this role
129 * @irq: irq handler for this role
130 * @name: role name string (host/gadget)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300131 */
132struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +0300133 int (*start)(struct ci_hdrc *);
134 void (*stop)(struct ci_hdrc *);
135 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300136 const char *name;
137};
138
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300139/**
140 * struct hw_bank - hardware register mapping representation
141 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300142 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300143 * @abs: absolute address of the beginning of register window
144 * @cap: capability registers
145 * @op: operational registers
146 * @size: size of the register window
147 * @regmap: register lookup table
148 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300149struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300150 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300151 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300152 void __iomem *abs;
153 void __iomem *cap;
154 void __iomem *op;
155 size_t size;
Marc Kleine-Budde21395a12014-01-06 10:10:38 +0800156 void __iomem *regmap[OP_LAST + 1];
Alexander Shishkine443b332012-05-11 17:25:46 +0300157};
158
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300159/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300160 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300161 * @dev: pointer to parent device
162 * @lock: access synchronization
163 * @hw_bank: hardware register mapping
164 * @irq: IRQ number
165 * @roles: array of supported roles for this controller
166 * @role: current role
167 * @is_otg: if the device is otg-capable
Li Jun57677be2014-04-23 15:56:44 +0800168 * @fsm: otg finite state machine
Li Jun3a316ec2015-03-20 16:28:06 +0800169 * @otg_fsm_hrtimer: hrtimer for otg fsm timers
170 * @hr_timeouts: time out list for active otg fsm timers
171 * @enabled_otg_timer_bits: bits of enabled otg timers
172 * @next_otg_timer: next nearest enabled timer to be expired
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300173 * @work: work for role changing
174 * @wq: workqueue thread
175 * @qh_pool: allocation pool for queue heads
176 * @td_pool: allocation pool for transfer descriptors
177 * @gadget: device side representation for peripheral controller
178 * @driver: gadget driver
Li Jun4f4555c2017-03-07 10:35:01 +0800179 * @resume_state: save the state of gadget suspend from
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300180 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300181 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300182 * @ep0_dir: ep0 direction
183 * @ep0out: pointer to ep0 OUT endpoint
184 * @ep0in: pointer to ep0 IN endpoint
185 * @status: ep0 status request
186 * @setaddr: if we should set the address on status completion
187 * @address: usb address received from the host
188 * @remote_wakeup: host-enabled remote wakeup
189 * @suspended: suspended by host
190 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800191 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300192 * @vbus_active: is VBUS active
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800193 * @ulpi: pointer to ULPI device, if any
194 * @ulpi_ops: ULPI read/write ops for this device
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100195 * @phy: pointer to PHY, if any
196 * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300197 * @hcd: pointer to usb_hcd for ehci host driver
Peter Chena107f8c2013-08-14 12:44:11 +0300198 * @id_event: indicates there is an id event, and handled at ci_otg_work
199 * @b_sess_valid_event: indicates there is a vbus event, and handled
200 * at ci_otg_work
Peter Chened8f8312014-01-10 13:51:27 +0800201 * @imx28_write_fix: Freescale imx28 needs swp instruction for writing
Peter Chen1f874ed2015-02-11 12:44:45 +0800202 * @supports_runtime_pm: if runtime pm is supported
203 * @in_lpm: if the core in low power mode
204 * @wakeup_int: if wakeup interrupt occur
Peter Chencb271f32015-02-11 12:44:55 +0800205 * @rev: The revision number for controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300206 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300207struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300208 struct device *dev;
209 spinlock_t lock;
210 struct hw_bank hw_bank;
211 int irq;
212 struct ci_role_driver *roles[CI_ROLE_END];
213 enum ci_role role;
214 bool is_otg;
Antoine Tenartef44cb42014-10-30 18:41:16 +0100215 struct usb_otg otg;
Li Jun57677be2014-04-23 15:56:44 +0800216 struct otg_fsm fsm;
Li Jun3a316ec2015-03-20 16:28:06 +0800217 struct hrtimer otg_fsm_hrtimer;
218 ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS];
219 unsigned enabled_otg_timer_bits;
220 enum otg_fsm_timer next_otg_timer;
Li Jun05559f12019-08-26 18:25:12 +0800221 struct usb_role_switch *role_switch;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300222 struct work_struct work;
223 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300224
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300225 struct dma_pool *qh_pool;
226 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300227
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300228 struct usb_gadget gadget;
229 struct usb_gadget_driver *driver;
Li Jun4f4555c2017-03-07 10:35:01 +0800230 enum usb_device_state resume_state;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300231 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300232 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300233 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300234 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300235
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300236 struct usb_request *status;
237 bool setaddr;
238 u8 address;
239 u8 remote_wakeup;
240 u8 suspended;
241 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300242
Alexander Shishkin8e229782013-06-24 14:46:36 +0300243 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300244 int vbus_active;
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800245 struct ulpi *ulpi;
246 struct ulpi_ops ulpi_ops;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100247 struct phy *phy;
248 /* old usb_phy interface */
Antoine Tenartef44cb42014-10-30 18:41:16 +0100249 struct usb_phy *usb_phy;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300250 struct usb_hcd *hcd;
Peter Chena107f8c2013-08-14 12:44:11 +0300251 bool id_event;
252 bool b_sess_valid_event;
Peter Chened8f8312014-01-10 13:51:27 +0800253 bool imx28_write_fix;
Peter Chen1f874ed2015-02-11 12:44:45 +0800254 bool supports_runtime_pm;
255 bool in_lpm;
256 bool wakeup_int;
Peter Chencb271f32015-02-11 12:44:55 +0800257 enum ci_revision rev;
Alexander Shishkine443b332012-05-11 17:25:46 +0300258};
259
Alexander Shishkin8e229782013-06-24 14:46:36 +0300260static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300261{
262 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
263 return ci->roles[ci->role];
264}
265
Alexander Shishkin8e229782013-06-24 14:46:36 +0300266static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300267{
268 int ret;
269
270 if (role >= CI_ROLE_END)
271 return -EINVAL;
272
273 if (!ci->roles[role])
274 return -ENXIO;
275
276 ret = ci->roles[role]->start(ci);
277 if (!ret)
278 ci->role = role;
279 return ret;
280}
281
Alexander Shishkin8e229782013-06-24 14:46:36 +0300282static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300283{
284 enum ci_role role = ci->role;
285
286 if (role == CI_ROLE_END)
287 return;
288
289 ci->role = CI_ROLE_END;
290
291 ci->roles[role]->stop(ci);
292}
293
Li Jun05559f12019-08-26 18:25:12 +0800294static inline enum usb_role ci_role_to_usb_role(struct ci_hdrc *ci)
295{
296 if (ci->role == CI_ROLE_HOST)
297 return USB_ROLE_HOST;
298 else if (ci->role == CI_ROLE_GADGET && ci->vbus_active)
299 return USB_ROLE_DEVICE;
300 else
301 return USB_ROLE_NONE;
302}
303
Jun Li27bf5be2020-01-22 01:46:59 +0000304static inline enum ci_role usb_role_to_ci_role(enum usb_role role)
305{
306 if (role == USB_ROLE_HOST)
307 return CI_ROLE_HOST;
308 else if (role == USB_ROLE_DEVICE)
309 return CI_ROLE_GADGET;
310 else
311 return CI_ROLE_END;
312}
313
Alexander Shishkine443b332012-05-11 17:25:46 +0300314/**
Peter Chen655d32e2015-02-11 12:44:54 +0800315 * hw_read_id_reg: reads from a identification register
316 * @ci: the controller
317 * @offset: offset from the beginning of identification registers region
318 * @mask: bitfield mask
319 *
320 * This function returns register contents
321 */
322static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask)
323{
324 return ioread32(ci->hw_bank.abs + offset) & mask;
325}
326
327/**
328 * hw_write_id_reg: writes to a identification register
329 * @ci: the controller
330 * @offset: offset from the beginning of identification registers region
331 * @mask: bitfield mask
332 * @data: new value
333 */
334static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset,
335 u32 mask, u32 data)
336{
337 if (~mask)
338 data = (ioread32(ci->hw_bank.abs + offset) & ~mask)
339 | (data & mask);
340
341 iowrite32(data, ci->hw_bank.abs + offset);
342}
343
344/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300345 * hw_read: reads from a hw register
Peter Chen19353882014-09-22 08:14:17 +0800346 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300347 * @reg: register index
348 * @mask: bitfield mask
349 *
350 * This function returns register contents
351 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300352static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300353{
Richard Zhao26c696c2012-07-07 22:56:40 +0800354 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300355}
356
Peter Chened8f8312014-01-10 13:51:27 +0800357#ifdef CONFIG_SOC_IMX28
358static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
359{
360 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
361}
362#else
363static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
364{
365}
366#endif
367
368static inline void __hw_write(struct ci_hdrc *ci, u32 val,
369 void __iomem *addr)
370{
371 if (ci->imx28_write_fix)
372 imx28_ci_writel(val, addr);
373 else
374 iowrite32(val, addr);
375}
376
Alexander Shishkine443b332012-05-11 17:25:46 +0300377/**
378 * hw_write: writes to a hw register
Peter Chen19353882014-09-22 08:14:17 +0800379 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300380 * @reg: register index
381 * @mask: bitfield mask
382 * @data: new value
383 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300384static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300385 u32 mask, u32 data)
386{
387 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800388 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300389 | (data & mask);
390
Peter Chened8f8312014-01-10 13:51:27 +0800391 __hw_write(ci, data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300392}
393
394/**
395 * hw_test_and_clear: tests & clears a hw register
Peter Chen19353882014-09-22 08:14:17 +0800396 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300397 * @reg: register index
398 * @mask: bitfield mask
399 *
400 * This function returns register contents
401 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300402static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300403 u32 mask)
404{
Richard Zhao26c696c2012-07-07 22:56:40 +0800405 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300406
Peter Chened8f8312014-01-10 13:51:27 +0800407 __hw_write(ci, val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300408 return val;
409}
410
411/**
412 * hw_test_and_write: tests & writes a hw register
Peter Chen19353882014-09-22 08:14:17 +0800413 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300414 * @reg: register index
415 * @mask: bitfield mask
416 * @data: new value
417 *
418 * This function returns register contents
419 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300420static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300421 u32 mask, u32 data)
422{
Richard Zhao26c696c2012-07-07 22:56:40 +0800423 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300424
Richard Zhao26c696c2012-07-07 22:56:40 +0800425 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200426 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300427}
428
Li Jun57677be2014-04-23 15:56:44 +0800429/**
430 * ci_otg_is_fsm_mode: runtime check if otg controller
431 * is in otg fsm mode.
Peter Chen19353882014-09-22 08:14:17 +0800432 *
433 * @ci: chipidea device
Li Jun57677be2014-04-23 15:56:44 +0800434 */
435static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
436{
437#ifdef CONFIG_USB_OTG_FSM
Li Junb0930d4c2015-07-09 15:18:46 +0800438 struct usb_otg_caps *otg_caps = &ci->platdata->ci_otg_caps;
439
Li Jun57677be2014-04-23 15:56:44 +0800440 return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
Li Junb0930d4c2015-07-09 15:18:46 +0800441 ci->roles[CI_ROLE_GADGET] && (otg_caps->srp_support ||
442 otg_caps->hnp_support || otg_caps->adp_support);
Li Jun57677be2014-04-23 15:56:44 +0800443#else
444 return false;
445#endif
446}
447
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800448int ci_ulpi_init(struct ci_hdrc *ci);
449void ci_ulpi_exit(struct ci_hdrc *ci);
450int ci_ulpi_resume(struct ci_hdrc *ci);
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800451
Li Jun36304b02014-04-23 15:56:39 +0800452u32 hw_read_intr_enable(struct ci_hdrc *ci);
453
454u32 hw_read_intr_status(struct ci_hdrc *ci);
455
Peter Chen5b157302014-11-26 13:44:33 +0800456int hw_device_reset(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300457
Alexander Shishkin8e229782013-06-24 14:46:36 +0300458int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300459
Alexander Shishkin8e229782013-06-24 14:46:36 +0300460u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300461
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800462void hw_phymode_configure(struct ci_hdrc *ci);
463
Peter Chenbf9c85e2015-03-17 10:40:50 +0800464void ci_platform_configure(struct ci_hdrc *ci);
465
Greg Kroah-Hartmana61b75d2018-05-29 17:30:58 +0200466void dbg_create_files(struct ci_hdrc *ci);
Peter Chen9d8c8502015-10-23 10:33:58 +0800467
468void dbg_remove_files(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300469#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */