blob: bd5708d7e5a15b7bbc079d9b9416b48fe8f7bcc3 [file] [log] [blame]
Wolfram Sang9135bac2018-08-22 00:02:23 +02001// SPDX-License-Identifier: GPL-2.0
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09002/*
3 * SH RSPI driver
4 *
Geert Uytterhoeven93722202014-01-24 09:43:58 +01005 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01006 * Copyright (C) 2014 Glider bvba
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09007 *
8 * Based on spi-sh.c:
9 * Copyright (C) 2011 Renesas Solutions Corp.
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090010 */
11
12#include <linux/module.h>
13#include <linux/kernel.h>
14#include <linux/sched.h>
15#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090016#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/io.h>
19#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090020#include <linux/dmaengine.h>
21#include <linux/dma-mapping.h>
Geert Uytterhoeven426ef762014-01-28 10:21:38 +010022#include <linux/of_device.h>
Geert Uytterhoeven490c9772014-03-11 10:59:12 +010023#include <linux/pm_runtime.h>
Lad Prabhakaraadbff42021-11-18 03:10:40 +000024#include <linux/reset.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090025#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090026#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090027#include <linux/spi/rspi.h>
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +010028#include <linux/spinlock.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090029
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010030#define RSPI_SPCR 0x00 /* Control Register */
31#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
32#define RSPI_SPPCR 0x02 /* Pin Control Register */
33#define RSPI_SPSR 0x03 /* Status Register */
34#define RSPI_SPDR 0x04 /* Data Register */
35#define RSPI_SPSCR 0x08 /* Sequence Control Register */
36#define RSPI_SPSSR 0x09 /* Sequence Status Register */
37#define RSPI_SPBR 0x0a /* Bit Rate Register */
38#define RSPI_SPDCR 0x0b /* Data Control Register */
39#define RSPI_SPCKD 0x0c /* Clock Delay Register */
40#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
41#define RSPI_SPND 0x0e /* Next-Access Delay Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010042#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010043#define RSPI_SPCMD0 0x10 /* Command Register 0 */
44#define RSPI_SPCMD1 0x12 /* Command Register 1 */
45#define RSPI_SPCMD2 0x14 /* Command Register 2 */
46#define RSPI_SPCMD3 0x16 /* Command Register 3 */
47#define RSPI_SPCMD4 0x18 /* Command Register 4 */
48#define RSPI_SPCMD5 0x1a /* Command Register 5 */
49#define RSPI_SPCMD6 0x1c /* Command Register 6 */
50#define RSPI_SPCMD7 0x1e /* Command Register 7 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010051#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
52#define RSPI_NUM_SPCMD 8
53#define RSPI_RZ_NUM_SPCMD 4
54#define QSPI_NUM_SPCMD 4
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010055
56/* RSPI on RZ only */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010057#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
58#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090059
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010060/* QSPI only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010061#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
62#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
63#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
64#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
65#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
66#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010067#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090068
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010069/* SPCR - Control Register */
70#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
71#define SPCR_SPE 0x40 /* Function Enable */
72#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
73#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
74#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
75#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
76/* RSPI on SH only */
77#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
78#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoeven6089af72014-08-28 10:10:19 +020079/* QSPI on R-Car Gen2 only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010080#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
81#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090082
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010083/* SSLP - Slave Select Polarity Register */
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +010084#define SSLP_SSLP(i) BIT(i) /* SSLi Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090085
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010086/* SPPCR - Pin Control Register */
87#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
88#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090089#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010090#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
91#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090092
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010093#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
94#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
95
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010096/* SPSR - Status Register */
97#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
98#define SPSR_TEND 0x40 /* Transmit End */
99#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
100#define SPSR_PERF 0x08 /* Parity Error Flag */
101#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
102#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100103#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900104
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100105/* SPSCR - Sequence Control Register */
106#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900107
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100108/* SPSSR - Sequence Status Register */
109#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
110#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900111
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100112/* SPDCR - Data Control Register */
113#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
114#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
115#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
116#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
117#define SPDCR_SPLWORD SPDCR_SPLW1
118#define SPDCR_SPLBYTE SPDCR_SPLW0
119#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100120#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900121#define SPDCR_SLSEL1 0x08
122#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100123#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900124#define SPDCR_SPFC1 0x02
125#define SPDCR_SPFC0 0x01
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100126#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900127
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100128/* SPCKD - Clock Delay Register */
129#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900130
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100131/* SSLND - Slave Select Negation Delay Register */
132#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900133
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100134/* SPND - Next-Access Delay Register */
135#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900136
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100137/* SPCR2 - Control Register 2 */
138#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
139#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
140#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
141#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900142
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100143/* SPCMDn - Command Registers */
144#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
145#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
146#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
147#define SPCMD_LSBF 0x1000 /* LSB First */
148#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900149#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100150#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900151#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900152#define SPCMD_SPB_20BIT 0x0000
153#define SPCMD_SPB_24BIT 0x0100
154#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100155#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100156#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
157#define SPCMD_SPIMOD1 0x0040
158#define SPCMD_SPIMOD0 0x0020
159#define SPCMD_SPIMOD_SINGLE 0
160#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
161#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
162#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven9815ed82020-01-02 14:38:21 +0100163#define SPCMD_SSLA(i) ((i) << 4) /* SSL Assert Signal Setting */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100164#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
Geert Uytterhoeven8dd71692020-08-19 14:58:59 +0200165#define SPCMD_BRDV(brdv) ((brdv) << 2)
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100166#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
167#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900168
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100169/* SPBFCR - Buffer Control Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100170#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
171#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100172#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
173#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900174/* QSPI on R-Car Gen2 */
175#define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */
176#define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */
177#define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */
178#define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */
179
180#define QSPI_BUFFER_SIZE 32u
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900181
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900182struct rspi_data {
183 void __iomem *addr;
Geert Uytterhoevene0fe7002020-06-08 11:59:34 +0200184 u32 speed_hz;
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100185 struct spi_controller *ctlr;
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +0100186 struct platform_device *pdev;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900187 wait_queue_head_t wait;
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +0100188 spinlock_t lock; /* Protects RMW-access to RSPI_SSLP */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900189 struct clk *clk;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100190 u16 spcmd;
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100191 u8 spsr;
192 u8 sppcr;
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100193 int rx_irq, tx_irq;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900194 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900195
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900196 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100197 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900198};
199
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100200static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900201{
202 iowrite8(data, rspi->addr + offset);
203}
204
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100205static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900206{
207 iowrite16(data, rspi->addr + offset);
208}
209
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100210static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900211{
212 iowrite32(data, rspi->addr + offset);
213}
214
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100215static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900216{
217 return ioread8(rspi->addr + offset);
218}
219
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100220static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900221{
222 return ioread16(rspi->addr + offset);
223}
224
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100225static void rspi_write_data(const struct rspi_data *rspi, u16 data)
226{
227 if (rspi->byte_access)
228 rspi_write8(rspi, data, RSPI_SPDR);
229 else /* 16 bit */
230 rspi_write16(rspi, data, RSPI_SPDR);
231}
232
233static u16 rspi_read_data(const struct rspi_data *rspi)
234{
235 if (rspi->byte_access)
236 return rspi_read8(rspi, RSPI_SPDR);
237 else /* 16 bit */
238 return rspi_read16(rspi, RSPI_SPDR);
239}
240
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900241/* optional functions */
242struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100243 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100244 int (*transfer_one)(struct spi_controller *ctlr,
245 struct spi_device *spi, struct spi_transfer *xfer);
Geert Uytterhoevencd982e62020-02-18 11:58:08 +0100246 u16 extra_mode_bits;
Geert Uytterhoevenc3197972020-08-19 14:59:04 +0200247 u16 min_div;
248 u16 max_div;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200249 u16 flags;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200250 u16 fifo_size;
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +0100251 u8 num_hw_ss;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900252};
253
Geert Uytterhoeven4e71d922020-08-19 14:59:01 +0200254static void rspi_set_rate(struct rspi_data *rspi)
255{
256 unsigned long clksrc;
257 int brdv = 0, spbr;
258
259 clksrc = clk_get_rate(rspi->clk);
260 spbr = DIV_ROUND_UP(clksrc, 2 * rspi->speed_hz) - 1;
261 while (spbr > 255 && brdv < 3) {
262 brdv++;
263 spbr = DIV_ROUND_UP(spbr + 1, 2) - 1;
264 }
265
266 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
267 rspi->spcmd |= SPCMD_BRDV(brdv);
Geert Uytterhoevencb588252020-08-19 14:59:03 +0200268 rspi->speed_hz = DIV_ROUND_UP(clksrc, (2U << brdv) * (spbr + 1));
Geert Uytterhoeven4e71d922020-08-19 14:59:01 +0200269}
270
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900271/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100272 * functions for RSPI on legacy SH
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900273 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100274static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900275{
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100276 /* Sets output mode, MOSI signal, and (optionally) loopback */
277 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900278
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900279 /* Sets transfer bit rate */
Geert Uytterhoeven4e71d922020-08-19 14:59:01 +0200280 rspi_set_rate(rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900281
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100282 /* Disable dummy transmission, set 16-bit word access, 1 frame */
283 rspi_write8(rspi, 0, RSPI_SPDCR);
284 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900285
286 /* Sets RSPCK, SSL, next-access delay value */
287 rspi_write8(rspi, 0x00, RSPI_SPCKD);
288 rspi_write8(rspi, 0x00, RSPI_SSLND);
289 rspi_write8(rspi, 0x00, RSPI_SPND);
290
291 /* Sets parity, interrupt mask */
292 rspi_write8(rspi, 0x00, RSPI_SPCR2);
293
Geert Uytterhoeven26843bb2019-03-12 19:45:13 +0100294 /* Resets sequencer */
295 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100296 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
297 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900298
299 /* Sets RSPI mode */
300 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
301
302 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900303}
304
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900305/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100306 * functions for RSPI on RZ
307 */
308static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
309{
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100310 /* Sets output mode, MOSI signal, and (optionally) loopback */
311 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100312
313 /* Sets transfer bit rate */
Geert Uytterhoeven4e71d922020-08-19 14:59:01 +0200314 rspi_set_rate(rspi);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100315
316 /* Disable dummy transmission, set byte access */
317 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
318 rspi->byte_access = 1;
319
320 /* Sets RSPCK, SSL, next-access delay value */
321 rspi_write8(rspi, 0x00, RSPI_SPCKD);
322 rspi_write8(rspi, 0x00, RSPI_SSLND);
323 rspi_write8(rspi, 0x00, RSPI_SPND);
324
Geert Uytterhoeven26843bb2019-03-12 19:45:13 +0100325 /* Resets sequencer */
326 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100327 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
328 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
329
330 /* Sets RSPI mode */
331 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
332
333 return 0;
334}
335
336/*
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900337 * functions for QSPI
338 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100339static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900340{
Geert Uytterhoeven6a195f22020-08-19 14:59:02 +0200341 unsigned long clksrc;
342 int brdv = 0, spbr;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900343
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100344 /* Sets output mode, MOSI signal, and (optionally) loopback */
345 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900346
347 /* Sets transfer bit rate */
Geert Uytterhoeven6a195f22020-08-19 14:59:02 +0200348 clksrc = clk_get_rate(rspi->clk);
349 if (rspi->speed_hz >= clksrc) {
350 spbr = 0;
Geert Uytterhoevencb588252020-08-19 14:59:03 +0200351 rspi->speed_hz = clksrc;
Geert Uytterhoeven6a195f22020-08-19 14:59:02 +0200352 } else {
353 spbr = DIV_ROUND_UP(clksrc, 2 * rspi->speed_hz);
354 while (spbr > 255 && brdv < 3) {
355 brdv++;
356 spbr = DIV_ROUND_UP(spbr, 2);
357 }
358 spbr = clamp(spbr, 0, 255);
Geert Uytterhoevencb588252020-08-19 14:59:03 +0200359 rspi->speed_hz = DIV_ROUND_UP(clksrc, (2U << brdv) * spbr);
Geert Uytterhoeven6a195f22020-08-19 14:59:02 +0200360 }
361 rspi_write8(rspi, spbr, RSPI_SPBR);
362 rspi->spcmd |= SPCMD_BRDV(brdv);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900363
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100364 /* Disable dummy transmission, set byte access */
365 rspi_write8(rspi, 0, RSPI_SPDCR);
366 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900367
368 /* Sets RSPCK, SSL, next-access delay value */
369 rspi_write8(rspi, 0x00, RSPI_SPCKD);
370 rspi_write8(rspi, 0x00, RSPI_SSLND);
371 rspi_write8(rspi, 0x00, RSPI_SPND);
372
373 /* Data Length Setting */
374 if (access_size == 8)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100375 rspi->spcmd |= SPCMD_SPB_8BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900376 else if (access_size == 16)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100377 rspi->spcmd |= SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100378 else
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100379 rspi->spcmd |= SPCMD_SPB_32BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900380
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100381 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900382
383 /* Resets transfer data length */
384 rspi_write32(rspi, 0, QSPI_SPBMUL0);
385
386 /* Resets transmit and receive buffer */
387 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
388 /* Sets buffer to allow normal operation */
389 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
390
Geert Uytterhoeven26843bb2019-03-12 19:45:13 +0100391 /* Resets sequencer */
392 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100393 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900394
Geert Uytterhoevenb458a342017-12-07 11:09:21 +0100395 /* Sets RSPI mode */
396 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900397
398 return 0;
399}
400
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900401static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg)
402{
403 u8 data;
404
405 data = rspi_read8(rspi, reg);
406 data &= ~mask;
407 data |= (val & mask);
408 rspi_write8(rspi, data, reg);
409}
410
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200411static unsigned int qspi_set_send_trigger(struct rspi_data *rspi,
412 unsigned int len)
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900413{
414 unsigned int n;
415
416 n = min(len, QSPI_BUFFER_SIZE);
417
418 if (len >= QSPI_BUFFER_SIZE) {
419 /* sets triggering number to 32 bytes */
420 qspi_update(rspi, SPBFCR_TXTRG_MASK,
421 SPBFCR_TXTRG_32B, QSPI_SPBFCR);
422 } else {
423 /* sets triggering number to 1 byte */
424 qspi_update(rspi, SPBFCR_TXTRG_MASK,
425 SPBFCR_TXTRG_1B, QSPI_SPBFCR);
426 }
427
428 return n;
429}
430
Hiep Cao Minh3be09be2016-11-04 17:38:54 +0900431static int qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len)
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900432{
433 unsigned int n;
434
435 n = min(len, QSPI_BUFFER_SIZE);
436
437 if (len >= QSPI_BUFFER_SIZE) {
438 /* sets triggering number to 32 bytes */
439 qspi_update(rspi, SPBFCR_RXTRG_MASK,
440 SPBFCR_RXTRG_32B, QSPI_SPBFCR);
441 } else {
442 /* sets triggering number to 1 byte */
443 qspi_update(rspi, SPBFCR_RXTRG_MASK,
444 SPBFCR_RXTRG_1B, QSPI_SPBFCR);
445 }
Hiep Cao Minh3be09be2016-11-04 17:38:54 +0900446 return n;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900447}
448
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100449static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900450{
451 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
452}
453
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100454static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900455{
456 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
457}
458
459static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
460 u8 enable_bit)
461{
462 int ret;
463
464 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
Geert Uytterhoeven5dd1ad22014-02-04 11:06:24 +0100465 if (rspi->spsr & wait_mask)
466 return 0;
467
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900468 rspi_enable_irq(rspi, enable_bit);
469 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
470 if (ret == 0 && !(rspi->spsr & wait_mask))
471 return -ETIMEDOUT;
472
473 return 0;
474}
475
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200476static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
477{
478 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
479}
480
481static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
482{
483 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
484}
485
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100486static int rspi_data_out(struct rspi_data *rspi, u8 data)
487{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200488 int error = rspi_wait_for_tx_empty(rspi);
489 if (error < 0) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100490 dev_err(&rspi->ctlr->dev, "transmit timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200491 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100492 }
493 rspi_write_data(rspi, data);
494 return 0;
495}
496
497static int rspi_data_in(struct rspi_data *rspi)
498{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200499 int error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100500 u8 data;
501
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200502 error = rspi_wait_for_rx_full(rspi);
503 if (error < 0) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100504 dev_err(&rspi->ctlr->dev, "receive timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200505 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100506 }
507 data = rspi_read_data(rspi);
508 return data;
509}
510
Geert Uytterhoeven6837b8e92014-06-02 15:38:07 +0200511static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
512 unsigned int n)
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100513{
Geert Uytterhoeven6837b8e92014-06-02 15:38:07 +0200514 while (n-- > 0) {
515 if (tx) {
516 int ret = rspi_data_out(rspi, *tx++);
517 if (ret < 0)
518 return ret;
519 }
520 if (rx) {
521 int ret = rspi_data_in(rspi);
522 if (ret < 0)
523 return ret;
524 *rx++ = ret;
525 }
526 }
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100527
Geert Uytterhoeven6837b8e92014-06-02 15:38:07 +0200528 return 0;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100529}
530
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900531static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900532{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900533 struct rspi_data *rspi = arg;
534
535 rspi->dma_callbacked = 1;
536 wake_up_interruptible(&rspi->wait);
537}
538
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200539static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
540 struct sg_table *rx)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900541{
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200542 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
543 u8 irq_mask = 0;
544 unsigned int other_irq = 0;
545 dma_cookie_t cookie;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200546 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900547
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200548 /* First prepare and submit the DMA request(s), as this may fail */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200549 if (rx) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100550 desc_rx = dmaengine_prep_slave_sg(rspi->ctlr->dma_rx, rx->sgl,
551 rx->nents, DMA_DEV_TO_MEM,
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200552 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200553 if (!desc_rx) {
554 ret = -EAGAIN;
555 goto no_dma_rx;
556 }
557
558 desc_rx->callback = rspi_dma_complete;
559 desc_rx->callback_param = rspi;
560 cookie = dmaengine_submit(desc_rx);
561 if (dma_submit_error(cookie)) {
562 ret = cookie;
563 goto no_dma_rx;
564 }
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200565
566 irq_mask |= SPCR_SPRIE;
567 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900568
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200569 if (tx) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100570 desc_tx = dmaengine_prep_slave_sg(rspi->ctlr->dma_tx, tx->sgl,
571 tx->nents, DMA_MEM_TO_DEV,
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200572 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
573 if (!desc_tx) {
574 ret = -EAGAIN;
575 goto no_dma_tx;
576 }
577
578 if (rx) {
579 /* No callback */
580 desc_tx->callback = NULL;
581 } else {
582 desc_tx->callback = rspi_dma_complete;
583 desc_tx->callback_param = rspi;
584 }
585 cookie = dmaengine_submit(desc_tx);
586 if (dma_submit_error(cookie)) {
587 ret = cookie;
588 goto no_dma_tx;
589 }
590
591 irq_mask |= SPCR_SPTIE;
592 }
593
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900594 /*
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200595 * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900596 * called. So, this driver disables the IRQ while DMA transfer.
597 */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200598 if (tx)
599 disable_irq(other_irq = rspi->tx_irq);
600 if (rx && rspi->rx_irq != other_irq)
601 disable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900602
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200603 rspi_enable_irq(rspi, irq_mask);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900604 rspi->dma_callbacked = 0;
605
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200606 /* Now start DMA */
607 if (rx)
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100608 dma_async_issue_pending(rspi->ctlr->dma_rx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200609 if (tx)
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100610 dma_async_issue_pending(rspi->ctlr->dma_tx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900611
612 ret = wait_event_interruptible_timeout(rspi->wait,
613 rspi->dma_callbacked, HZ);
Geert Uytterhoeven8dbbaa42018-09-05 10:49:39 +0200614 if (ret > 0 && rspi->dma_callbacked) {
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900615 ret = 0;
Geert Uytterhoeven8dbbaa42018-09-05 10:49:39 +0200616 } else {
617 if (!ret) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100618 dev_err(&rspi->ctlr->dev, "DMA timeout\n");
Geert Uytterhoeven8dbbaa42018-09-05 10:49:39 +0200619 ret = -ETIMEDOUT;
620 }
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200621 if (tx)
Wolfram Sang29176ed2021-06-23 11:58:42 +0200622 dmaengine_terminate_sync(rspi->ctlr->dma_tx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200623 if (rx)
Wolfram Sang29176ed2021-06-23 11:58:42 +0200624 dmaengine_terminate_sync(rspi->ctlr->dma_rx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200625 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900626
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200627 rspi_disable_irq(rspi, irq_mask);
628
629 if (tx)
630 enable_irq(rspi->tx_irq);
631 if (rx && rspi->rx_irq != other_irq)
632 enable_irq(rspi->rx_irq);
633
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900634 return ret;
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200635
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200636no_dma_tx:
637 if (rx)
Wolfram Sang29176ed2021-06-23 11:58:42 +0200638 dmaengine_terminate_sync(rspi->ctlr->dma_rx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200639no_dma_rx:
640 if (ret == -EAGAIN) {
Geert Uytterhoeven1bec84d2020-01-02 14:38:19 +0100641 dev_warn_once(&rspi->ctlr->dev,
642 "DMA not available, falling back to PIO\n");
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200643 }
644 return ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900645}
646
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100647static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900648{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100649 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900650
651 spsr = rspi_read8(rspi, RSPI_SPSR);
652 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100653 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900654 if (spsr & SPSR_OVRF)
655 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100656 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900657}
658
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100659static void rspi_rz_receive_init(const struct rspi_data *rspi)
660{
661 rspi_receive_init(rspi);
662 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
663 rspi_write8(rspi, 0, RSPI_SPBFCR);
664}
665
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100666static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900667{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100668 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900669
670 spsr = rspi_read8(rspi, RSPI_SPSR);
671 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100672 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900673 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100674 rspi_write8(rspi, 0, QSPI_SPBFCR);
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900675}
676
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200677static bool __rspi_can_dma(const struct rspi_data *rspi,
678 const struct spi_transfer *xfer)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900679{
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200680 return xfer->len > rspi->ops->fifo_size;
681}
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900682
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100683static bool rspi_can_dma(struct spi_controller *ctlr, struct spi_device *spi,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200684 struct spi_transfer *xfer)
685{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100686 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200687
688 return __rspi_can_dma(rspi, xfer);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900689}
690
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900691static int rspi_dma_check_then_transfer(struct rspi_data *rspi,
692 struct spi_transfer *xfer)
693{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100694 if (!rspi->ctlr->can_dma || !__rspi_can_dma(rspi, xfer))
Hiep Cao Minh63103722015-04-30 11:12:12 +0900695 return -EAGAIN;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900696
Hiep Cao Minh63103722015-04-30 11:12:12 +0900697 /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
698 return rspi_dma_transfer(rspi, &xfer->tx_sg,
699 xfer->rx_buf ? &xfer->rx_sg : NULL);
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900700}
701
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200702static int rspi_common_transfer(struct rspi_data *rspi,
703 struct spi_transfer *xfer)
704{
705 int ret;
706
Geert Uytterhoevencb588252020-08-19 14:59:03 +0200707 xfer->effective_speed_hz = rspi->speed_hz;
708
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900709 ret = rspi_dma_check_then_transfer(rspi, xfer);
710 if (ret != -EAGAIN)
711 return ret;
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200712
713 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
714 if (ret < 0)
715 return ret;
716
717 /* Wait for the last transmission */
718 rspi_wait_for_tx_empty(rspi);
719
720 return 0;
721}
722
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100723static int rspi_transfer_one(struct spi_controller *ctlr,
724 struct spi_device *spi, struct spi_transfer *xfer)
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100725{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100726 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200727 u8 spcr;
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100728
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100729 spcr = rspi_read8(rspi, RSPI_SPCR);
Geert Uytterhoeven6837b8e92014-06-02 15:38:07 +0200730 if (xfer->rx_buf) {
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200731 rspi_receive_init(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100732 spcr &= ~SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200733 } else {
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100734 spcr |= SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200735 }
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100736 rspi_write8(rspi, spcr, RSPI_SPCR);
737
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200738 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100739}
740
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100741static int rspi_rz_transfer_one(struct spi_controller *ctlr,
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200742 struct spi_device *spi,
743 struct spi_transfer *xfer)
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100744{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100745 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100746
747 rspi_rz_receive_init(rspi);
748
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200749 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100750}
751
Hiep Cao Minha91bbe72015-05-22 18:59:36 +0900752static int qspi_trigger_transfer_out_in(struct rspi_data *rspi, const u8 *tx,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900753 u8 *rx, unsigned int len)
754{
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200755 unsigned int i, n;
756 int ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900757
758 while (len > 0) {
759 n = qspi_set_send_trigger(rspi, len);
760 qspi_set_receive_trigger(rspi, len);
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900761 ret = rspi_wait_for_tx_empty(rspi);
762 if (ret < 0) {
763 dev_err(&rspi->ctlr->dev, "transmit timeout\n");
764 return ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900765 }
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900766 for (i = 0; i < n; i++)
767 rspi_write_data(rspi, *tx++);
768
769 ret = rspi_wait_for_rx_full(rspi);
770 if (ret < 0) {
771 dev_err(&rspi->ctlr->dev, "receive timeout\n");
772 return ret;
773 }
774 for (i = 0; i < n; i++)
775 *rx++ = rspi_read_data(rspi);
776
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900777 len -= n;
778 }
779
780 return 0;
781}
782
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100783static int qspi_transfer_out_in(struct rspi_data *rspi,
784 struct spi_transfer *xfer)
785{
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900786 int ret;
787
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100788 qspi_receive_init(rspi);
789
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900790 ret = rspi_dma_check_then_transfer(rspi, xfer);
791 if (ret != -EAGAIN)
792 return ret;
793
Hiep Cao Minhcc2e9322015-05-22 18:59:37 +0900794 return qspi_trigger_transfer_out_in(rspi, xfer->tx_buf,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900795 xfer->rx_buf, xfer->len);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100796}
797
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100798static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
799{
Arnd Bergmanndb300832016-11-08 14:46:12 +0100800 const u8 *tx = xfer->tx_buf;
801 unsigned int n = xfer->len;
802 unsigned int i, len;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100803 int ret;
804
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100805 if (rspi->ctlr->can_dma && __rspi_can_dma(rspi, xfer)) {
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200806 ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
807 if (ret != -EAGAIN)
808 return ret;
809 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200810
Arnd Bergmanndb300832016-11-08 14:46:12 +0100811 while (n > 0) {
812 len = qspi_set_send_trigger(rspi, n);
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900813 ret = rspi_wait_for_tx_empty(rspi);
814 if (ret < 0) {
815 dev_err(&rspi->ctlr->dev, "transmit timeout\n");
816 return ret;
Arnd Bergmanndb300832016-11-08 14:46:12 +0100817 }
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900818 for (i = 0; i < len; i++)
819 rspi_write_data(rspi, *tx++);
820
Arnd Bergmanndb300832016-11-08 14:46:12 +0100821 n -= len;
822 }
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100823
824 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200825 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100826
827 return 0;
828}
829
830static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
831{
Arnd Bergmanndb300832016-11-08 14:46:12 +0100832 u8 *rx = xfer->rx_buf;
833 unsigned int n = xfer->len;
834 unsigned int i, len;
835 int ret;
836
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100837 if (rspi->ctlr->can_dma && __rspi_can_dma(rspi, xfer)) {
Lad Prabhakar1d734f52021-11-18 03:10:41 +0000838 ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200839 if (ret != -EAGAIN)
840 return ret;
841 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200842
Arnd Bergmanndb300832016-11-08 14:46:12 +0100843 while (n > 0) {
844 len = qspi_set_receive_trigger(rspi, n);
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900845 ret = rspi_wait_for_rx_full(rspi);
846 if (ret < 0) {
847 dev_err(&rspi->ctlr->dev, "receive timeout\n");
848 return ret;
Arnd Bergmanndb300832016-11-08 14:46:12 +0100849 }
Hoan Nguyen An7e95b162019-04-23 18:19:21 +0900850 for (i = 0; i < len; i++)
851 *rx++ = rspi_read_data(rspi);
852
Arnd Bergmanndb300832016-11-08 14:46:12 +0100853 n -= len;
854 }
855
856 return 0;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100857}
858
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100859static int qspi_transfer_one(struct spi_controller *ctlr,
860 struct spi_device *spi, struct spi_transfer *xfer)
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100861{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100862 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100863
Geert Uytterhoevencb588252020-08-19 14:59:03 +0200864 xfer->effective_speed_hz = rspi->speed_hz;
Geert Uytterhoevenba824d42014-02-21 17:29:18 +0100865 if (spi->mode & SPI_LOOP) {
866 return qspi_transfer_out_in(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200867 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100868 /* Quad or Dual SPI Write */
869 return qspi_transfer_out(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200870 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100871 /* Quad or Dual SPI Read */
872 return qspi_transfer_in(rspi, xfer);
873 } else {
874 /* Single SPI Transfer */
875 return qspi_transfer_out_in(rspi, xfer);
876 }
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100877}
878
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100879static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
880{
881 if (xfer->tx_buf)
882 switch (xfer->tx_nbits) {
883 case SPI_NBITS_QUAD:
884 return SPCMD_SPIMOD_QUAD;
885 case SPI_NBITS_DUAL:
886 return SPCMD_SPIMOD_DUAL;
887 default:
888 return 0;
889 }
890 if (xfer->rx_buf)
891 switch (xfer->rx_nbits) {
892 case SPI_NBITS_QUAD:
893 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
894 case SPI_NBITS_DUAL:
895 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
896 default:
897 return 0;
898 }
899
900 return 0;
901}
902
903static int qspi_setup_sequencer(struct rspi_data *rspi,
904 const struct spi_message *msg)
905{
906 const struct spi_transfer *xfer;
907 unsigned int i = 0, len = 0;
908 u16 current_mode = 0xffff, mode;
909
910 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
911 mode = qspi_transfer_mode(xfer);
912 if (mode == current_mode) {
913 len += xfer->len;
914 continue;
915 }
916
917 /* Transfer mode change */
918 if (i) {
919 /* Set transfer data length of previous transfer */
920 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
921 }
922
923 if (i >= QSPI_NUM_SPCMD) {
924 dev_err(&msg->spi->dev,
925 "Too many different transfer modes");
926 return -EINVAL;
927 }
928
929 /* Program transfer mode for this transfer */
930 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
931 current_mode = mode;
932 len = xfer->len;
933 i++;
934 }
935 if (i) {
936 /* Set final transfer data length and sequence length */
937 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
938 rspi_write8(rspi, i - 1, RSPI_SPSCR);
939 }
940
941 return 0;
942}
943
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +0100944static int rspi_setup(struct spi_device *spi)
945{
946 struct rspi_data *rspi = spi_controller_get_devdata(spi->controller);
947 u8 sslp;
948
949 if (spi->cs_gpiod)
950 return 0;
951
952 pm_runtime_get_sync(&rspi->pdev->dev);
953 spin_lock_irq(&rspi->lock);
954
955 sslp = rspi_read8(rspi, RSPI_SSLP);
956 if (spi->mode & SPI_CS_HIGH)
957 sslp |= SSLP_SSLP(spi->chip_select);
958 else
959 sslp &= ~SSLP_SSLP(spi->chip_select);
960 rspi_write8(rspi, sslp, RSPI_SSLP);
961
962 spin_unlock_irq(&rspi->lock);
963 pm_runtime_put(&rspi->pdev->dev);
964 return 0;
965}
966
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100967static int rspi_prepare_message(struct spi_controller *ctlr,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100968 struct spi_message *msg)
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100969{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +0100970 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoeven42bdaae2019-03-12 19:43:31 +0100971 struct spi_device *spi = msg->spi;
Geert Uytterhoevene0fe7002020-06-08 11:59:34 +0200972 const struct spi_transfer *xfer;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100973 int ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900974
Geert Uytterhoevene0fe7002020-06-08 11:59:34 +0200975 /*
976 * As the Bit Rate Register must not be changed while the device is
977 * active, all transfers in a message must use the same bit rate.
978 * In theory, the sequencer could be enabled, and each Command Register
979 * could divide the base bit rate by a different value.
980 * However, most RSPI variants do not have Transfer Data Length
981 * Multiplier Setting Registers, so each sequence step would be limited
982 * to a single word, making this feature unsuitable for large
983 * transfers, which would gain most from it.
984 */
985 rspi->speed_hz = spi->max_speed_hz;
986 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
987 if (xfer->speed_hz < rspi->speed_hz)
988 rspi->speed_hz = xfer->speed_hz;
989 }
Geert Uytterhoeven42bdaae2019-03-12 19:43:31 +0100990
991 rspi->spcmd = SPCMD_SSLKP;
992 if (spi->mode & SPI_CPOL)
993 rspi->spcmd |= SPCMD_CPOL;
994 if (spi->mode & SPI_CPHA)
995 rspi->spcmd |= SPCMD_CPHA;
Geert Uytterhoevenc046f8f2020-02-18 11:58:09 +0100996 if (spi->mode & SPI_LSB_FIRST)
997 rspi->spcmd |= SPCMD_LSBF;
Geert Uytterhoeven42bdaae2019-03-12 19:43:31 +0100998
Geert Uytterhoeven9815ed82020-01-02 14:38:21 +0100999 /* Configure slave signal to assert */
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +01001000 rspi->spcmd |= SPCMD_SSLA(spi->cs_gpiod ? rspi->ctlr->unused_native_cs
1001 : spi->chip_select);
Geert Uytterhoeven9815ed82020-01-02 14:38:21 +01001002
Geert Uytterhoeven42bdaae2019-03-12 19:43:31 +01001003 /* CMOS output mode and MOSI signal from previous transfer */
1004 rspi->sppcr = 0;
1005 if (spi->mode & SPI_LOOP)
1006 rspi->sppcr |= SPPCR_SPLP;
1007
Geert Uytterhoeven8f2344f2020-01-02 14:38:20 +01001008 rspi->ops->set_config_register(rspi, 8);
Geert Uytterhoeven42bdaae2019-03-12 19:43:31 +01001009
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001010 if (msg->spi->mode &
1011 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
1012 /* Setup sequencer for messages with multiple transfer modes */
1013 ret = qspi_setup_sequencer(rspi, msg);
1014 if (ret < 0)
1015 return ret;
1016 }
1017
1018 /* Enable SPI function in master mode */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001019 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001020 return 0;
1021}
1022
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001023static int rspi_unprepare_message(struct spi_controller *ctlr,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001024 struct spi_message *msg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001025{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001026 struct rspi_data *rspi = spi_controller_get_devdata(ctlr);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001027
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001028 /* Disable SPI function */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001029 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001030
1031 /* Reset sequencer for Single SPI Transfers */
1032 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
1033 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001034 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001035}
1036
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001037static irqreturn_t rspi_irq_mux(int irq, void *_sr)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001038{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +01001039 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +01001040 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001041 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +01001042 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001043
1044 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1045 if (spsr & SPSR_SPRF)
1046 disable_irq |= SPCR_SPRIE;
1047 if (spsr & SPSR_SPTEF)
1048 disable_irq |= SPCR_SPTIE;
1049
1050 if (disable_irq) {
1051 ret = IRQ_HANDLED;
1052 rspi_disable_irq(rspi, disable_irq);
1053 wake_up(&rspi->wait);
1054 }
1055
1056 return ret;
1057}
1058
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001059static irqreturn_t rspi_irq_rx(int irq, void *_sr)
1060{
1061 struct rspi_data *rspi = _sr;
1062 u8 spsr;
1063
1064 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1065 if (spsr & SPSR_SPRF) {
1066 rspi_disable_irq(rspi, SPCR_SPRIE);
1067 wake_up(&rspi->wait);
1068 return IRQ_HANDLED;
1069 }
1070
1071 return 0;
1072}
1073
1074static irqreturn_t rspi_irq_tx(int irq, void *_sr)
1075{
1076 struct rspi_data *rspi = _sr;
1077 u8 spsr;
1078
1079 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1080 if (spsr & SPSR_SPTEF) {
1081 rspi_disable_irq(rspi, SPCR_SPTIE);
1082 wake_up(&rspi->wait);
1083 return IRQ_HANDLED;
1084 }
1085
1086 return 0;
1087}
1088
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001089static struct dma_chan *rspi_request_dma_chan(struct device *dev,
1090 enum dma_transfer_direction dir,
1091 unsigned int id,
1092 dma_addr_t port_addr)
1093{
1094 dma_cap_mask_t mask;
1095 struct dma_chan *chan;
1096 struct dma_slave_config cfg;
1097 int ret;
1098
1099 dma_cap_zero(mask);
1100 dma_cap_set(DMA_SLAVE, mask);
1101
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001102 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1103 (void *)(unsigned long)id, dev,
1104 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001105 if (!chan) {
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001106 dev_warn(dev, "dma_request_slave_channel_compat failed\n");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001107 return NULL;
1108 }
1109
1110 memset(&cfg, 0, sizeof(cfg));
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001111 cfg.direction = dir;
Geert Uytterhoevena30b95a72014-08-06 14:59:01 +02001112 if (dir == DMA_MEM_TO_DEV) {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001113 cfg.dst_addr = port_addr;
Geert Uytterhoevena30b95a72014-08-06 14:59:01 +02001114 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1115 } else {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001116 cfg.src_addr = port_addr;
Geert Uytterhoevena30b95a72014-08-06 14:59:01 +02001117 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1118 }
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001119
1120 ret = dmaengine_slave_config(chan, &cfg);
1121 if (ret) {
1122 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1123 dma_release_channel(chan);
1124 return NULL;
1125 }
1126
1127 return chan;
1128}
1129
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001130static int rspi_request_dma(struct device *dev, struct spi_controller *ctlr,
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001131 const struct resource *res)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001132{
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001133 const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001134 unsigned int dma_tx_id, dma_rx_id;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001135
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001136 if (dev->of_node) {
1137 /* In the OF case we will get the slave IDs from the DT */
1138 dma_tx_id = 0;
1139 dma_rx_id = 0;
1140 } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) {
1141 dma_tx_id = rspi_pd->dma_tx_id;
1142 dma_rx_id = rspi_pd->dma_rx_id;
1143 } else {
1144 /* The driver assumes no error. */
1145 return 0;
1146 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001147
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001148 ctlr->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id,
1149 res->start + RSPI_SPDR);
1150 if (!ctlr->dma_tx)
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001151 return -ENODEV;
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001152
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001153 ctlr->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id,
1154 res->start + RSPI_SPDR);
1155 if (!ctlr->dma_rx) {
1156 dma_release_channel(ctlr->dma_tx);
1157 ctlr->dma_tx = NULL;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001158 return -ENODEV;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001159 }
Shimoda, Yoshihiro0243c5362012-08-02 17:17:33 +09001160
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001161 ctlr->can_dma = rspi_can_dma;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001162 dev_info(dev, "DMA available");
Shimoda, Yoshihiro0243c5362012-08-02 17:17:33 +09001163 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001164}
1165
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001166static void rspi_release_dma(struct spi_controller *ctlr)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001167{
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001168 if (ctlr->dma_tx)
1169 dma_release_channel(ctlr->dma_tx);
1170 if (ctlr->dma_rx)
1171 dma_release_channel(ctlr->dma_rx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001172}
1173
Grant Likelyfd4a3192012-12-07 16:57:14 +00001174static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001175{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +01001176 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001177
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001178 rspi_release_dma(rspi->ctlr);
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001179 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001180
1181 return 0;
1182}
1183
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001184static const struct spi_ops rspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001185 .set_config_register = rspi_set_config_register,
1186 .transfer_one = rspi_transfer_one,
Geert Uytterhoevenc3197972020-08-19 14:59:04 +02001187 .min_div = 2,
1188 .max_div = 4096,
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001189 .flags = SPI_CONTROLLER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001190 .fifo_size = 8,
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +01001191 .num_hw_ss = 2,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001192};
1193
1194static const struct spi_ops rspi_rz_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001195 .set_config_register = rspi_rz_set_config_register,
1196 .transfer_one = rspi_rz_transfer_one,
Geert Uytterhoevenc3197972020-08-19 14:59:04 +02001197 .min_div = 2,
1198 .max_div = 4096,
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001199 .flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001200 .fifo_size = 8, /* 8 for TX, 32 for RX */
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +01001201 .num_hw_ss = 1,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001202};
1203
1204static const struct spi_ops qspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001205 .set_config_register = qspi_set_config_register,
1206 .transfer_one = qspi_transfer_one,
Geert Uytterhoevencd982e62020-02-18 11:58:08 +01001207 .extra_mode_bits = SPI_TX_DUAL | SPI_TX_QUAD |
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001208 SPI_RX_DUAL | SPI_RX_QUAD,
Geert Uytterhoevenc3197972020-08-19 14:59:04 +02001209 .min_div = 1,
1210 .max_div = 4080,
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001211 .flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001212 .fifo_size = 32,
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +01001213 .num_hw_ss = 1,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001214};
1215
1216#ifdef CONFIG_OF
1217static const struct of_device_id rspi_of_match[] = {
1218 /* RSPI on legacy SH */
1219 { .compatible = "renesas,rspi", .data = &rspi_ops },
1220 /* RSPI on RZ/A1H */
1221 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1222 /* QSPI on R-Car Gen2 */
1223 { .compatible = "renesas,qspi", .data = &qspi_ops },
1224 { /* sentinel */ }
1225};
1226
1227MODULE_DEVICE_TABLE(of, rspi_of_match);
1228
Lad Prabhakaraadbff42021-11-18 03:10:40 +00001229static void rspi_reset_control_assert(void *data)
1230{
1231 reset_control_assert(data);
1232}
1233
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001234static int rspi_parse_dt(struct device *dev, struct spi_controller *ctlr)
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001235{
Lad Prabhakaraadbff42021-11-18 03:10:40 +00001236 struct reset_control *rstc;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001237 u32 num_cs;
1238 int error;
1239
1240 /* Parse DT properties */
1241 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1242 if (error) {
1243 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1244 return error;
1245 }
1246
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001247 ctlr->num_chipselect = num_cs;
Lad Prabhakaraadbff42021-11-18 03:10:40 +00001248
1249 rstc = devm_reset_control_get_optional_exclusive(dev, NULL);
1250 if (IS_ERR(rstc))
1251 return dev_err_probe(dev, PTR_ERR(rstc),
1252 "failed to get reset ctrl\n");
1253
1254 error = reset_control_deassert(rstc);
1255 if (error) {
1256 dev_err(dev, "failed to deassert reset %d\n", error);
1257 return error;
1258 }
1259
1260 error = devm_add_action_or_reset(dev, rspi_reset_control_assert, rstc);
1261 if (error) {
1262 dev_err(dev, "failed to register assert devm action, %d\n", error);
1263 return error;
1264 }
1265
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001266 return 0;
1267}
1268#else
Shimoda, Yoshihiro64b67de2014-02-03 10:43:46 +09001269#define rspi_of_match NULL
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001270static inline int rspi_parse_dt(struct device *dev, struct spi_controller *ctlr)
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001271{
1272 return -EINVAL;
1273}
1274#endif /* CONFIG_OF */
1275
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001276static int rspi_request_irq(struct device *dev, unsigned int irq,
1277 irq_handler_t handler, const char *suffix,
1278 void *dev_id)
1279{
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001280 const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s",
1281 dev_name(dev), suffix);
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001282 if (!name)
1283 return -ENOMEM;
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001284
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001285 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1286}
1287
Grant Likelyfd4a3192012-12-07 16:57:14 +00001288static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001289{
1290 struct resource *res;
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001291 struct spi_controller *ctlr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001292 struct rspi_data *rspi;
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001293 int ret;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001294 const struct rspi_plat_data *rspi_pd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001295 const struct spi_ops *ops;
Geert Uytterhoevenc3197972020-08-19 14:59:04 +02001296 unsigned long clksrc;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001297
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001298 ctlr = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1299 if (ctlr == NULL)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001300 return -ENOMEM;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001301
Geert Uytterhoeven219a7bc2017-10-04 14:19:53 +02001302 ops = of_device_get_match_data(&pdev->dev);
1303 if (ops) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001304 ret = rspi_parse_dt(&pdev->dev, ctlr);
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001305 if (ret)
1306 goto error1;
1307 } else {
1308 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1309 rspi_pd = dev_get_platdata(&pdev->dev);
1310 if (rspi_pd && rspi_pd->num_chipselect)
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001311 ctlr->num_chipselect = rspi_pd->num_chipselect;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001312 else
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001313 ctlr->num_chipselect = 2; /* default */
Geert Uytterhoevend64b4722014-08-06 14:58:59 +02001314 }
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001315
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001316 rspi = spi_controller_get_devdata(ctlr);
Jingoo Han24b5a822013-05-23 19:20:40 +09001317 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001318 rspi->ops = ops;
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001319 rspi->ctlr = ctlr;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001320
1321 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1322 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1323 if (IS_ERR(rspi->addr)) {
1324 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001325 goto error1;
1326 }
1327
Geert Uytterhoeven29f397b2014-01-24 09:44:02 +01001328 rspi->clk = devm_clk_get(&pdev->dev, NULL);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001329 if (IS_ERR(rspi->clk)) {
1330 dev_err(&pdev->dev, "cannot get clock\n");
1331 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001332 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001333 }
Geert Uytterhoeven17fe0d92014-01-24 09:44:01 +01001334
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +01001335 rspi->pdev = pdev;
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001336 pm_runtime_enable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001337
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001338 init_waitqueue_head(&rspi->wait);
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +01001339 spin_lock_init(&rspi->lock);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001340
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001341 ctlr->bus_num = pdev->id;
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +01001342 ctlr->setup = rspi_setup;
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001343 ctlr->auto_runtime_pm = true;
1344 ctlr->transfer_one = ops->transfer_one;
1345 ctlr->prepare_message = rspi_prepare_message;
1346 ctlr->unprepare_message = rspi_unprepare_message;
Geert Uytterhoevenf3a14a32020-03-09 18:15:37 +01001347 ctlr->mode_bits = SPI_CPHA | SPI_CPOL | SPI_CS_HIGH | SPI_LSB_FIRST |
1348 SPI_LOOP | ops->extra_mode_bits;
Geert Uytterhoevenc3197972020-08-19 14:59:04 +02001349 clksrc = clk_get_rate(rspi->clk);
1350 ctlr->min_speed_hz = DIV_ROUND_UP(clksrc, ops->max_div);
1351 ctlr->max_speed_hz = DIV_ROUND_UP(clksrc, ops->min_div);
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001352 ctlr->flags = ops->flags;
1353 ctlr->dev.of_node = pdev->dev.of_node;
Geert Uytterhoeven144d8f92020-01-02 14:38:22 +01001354 ctlr->use_gpio_descriptors = true;
1355 ctlr->max_native_cs = rspi->ops->num_hw_ss;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001356
Geert Uytterhoeven2de860b2019-10-16 16:31:01 +02001357 ret = platform_get_irq_byname_optional(pdev, "rx");
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001358 if (ret < 0) {
Geert Uytterhoeven2de860b2019-10-16 16:31:01 +02001359 ret = platform_get_irq_byname_optional(pdev, "mux");
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001360 if (ret < 0)
1361 ret = platform_get_irq(pdev, 0);
1362 if (ret >= 0)
1363 rspi->rx_irq = rspi->tx_irq = ret;
1364 } else {
1365 rspi->rx_irq = ret;
1366 ret = platform_get_irq_byname(pdev, "tx");
1367 if (ret >= 0)
1368 rspi->tx_irq = ret;
1369 }
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001370
1371 if (rspi->rx_irq == rspi->tx_irq) {
1372 /* Single multiplexed interrupt */
1373 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1374 "mux", rspi);
1375 } else {
1376 /* Multi-interrupt mode, only SPRI and SPTI are used */
1377 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1378 "rx", rspi);
1379 if (!ret)
1380 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1381 rspi_irq_tx, "tx", rspi);
1382 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001383 if (ret < 0) {
1384 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001385 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001386 }
1387
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001388 ret = rspi_request_dma(&pdev->dev, ctlr, res);
Geert Uytterhoeven27e105a2014-06-02 15:38:08 +02001389 if (ret < 0)
1390 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001391
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001392 ret = devm_spi_register_controller(&pdev->dev, ctlr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001393 if (ret < 0) {
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001394 dev_err(&pdev->dev, "devm_spi_register_controller error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001395 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001396 }
1397
1398 dev_info(&pdev->dev, "probed\n");
1399
1400 return 0;
1401
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001402error3:
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001403 rspi_release_dma(ctlr);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001404error2:
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001405 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001406error1:
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001407 spi_controller_put(ctlr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001408
1409 return ret;
1410}
1411
Krzysztof Kozlowski8634daf2015-05-02 00:44:05 +09001412static const struct platform_device_id spi_driver_ids[] = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001413 { "rspi", (kernel_ulong_t)&rspi_ops },
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001414 {},
1415};
1416
1417MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1418
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001419#ifdef CONFIG_PM_SLEEP
1420static int rspi_suspend(struct device *dev)
1421{
Wolfram Sangbe0bf622018-10-21 22:00:45 +02001422 struct rspi_data *rspi = dev_get_drvdata(dev);
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001423
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001424 return spi_controller_suspend(rspi->ctlr);
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001425}
1426
1427static int rspi_resume(struct device *dev)
1428{
Wolfram Sangbe0bf622018-10-21 22:00:45 +02001429 struct rspi_data *rspi = dev_get_drvdata(dev);
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001430
Geert Uytterhoeven9428a072019-02-08 10:09:07 +01001431 return spi_controller_resume(rspi->ctlr);
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001432}
1433
1434static SIMPLE_DEV_PM_OPS(rspi_pm_ops, rspi_suspend, rspi_resume);
1435#define DEV_PM_OPS &rspi_pm_ops
1436#else
1437#define DEV_PM_OPS NULL
1438#endif /* CONFIG_PM_SLEEP */
1439
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001440static struct platform_driver rspi_driver = {
1441 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001442 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001443 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001444 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001445 .name = "renesas_spi",
Geert Uytterhoevenc1ca59c2018-09-05 10:49:38 +02001446 .pm = DEV_PM_OPS,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001447 .of_match_table = of_match_ptr(rspi_of_match),
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001448 },
1449};
1450module_platform_driver(rspi_driver);
1451
1452MODULE_DESCRIPTION("Renesas RSPI bus driver");
1453MODULE_LICENSE("GPL v2");
1454MODULE_AUTHOR("Yoshihiro Shimoda");