blob: 4e239bd75b1dae2cf8f3108b0cdefbba78d4afad [file] [log] [blame]
Thomas Gleixner6e7c1092019-05-20 09:18:57 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Clemens Ladisch3c57e892009-12-16 21:38:25 +01002/*
Guenter Roeckd547552a12019-12-24 07:20:55 -08003 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h/17h
4 * processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01005 *
6 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
Guenter Roeckd547552a12019-12-24 07:20:55 -08007 * Copyright (c) 2020 Guenter Roeck <linux@roeck-us.net>
Guenter Roeckc7579382020-01-14 17:40:12 -08008 *
9 * Implementation notes:
Guenter Roeckfd8bdb22020-01-22 18:41:18 -080010 * - CCD register address information as well as the calculation to
Guenter Roeckc7579382020-01-14 17:40:12 -080011 * convert raw register values is from https://github.com/ocerman/zenpower.
12 * The information is not confirmed from chip datasheets, but experiments
13 * suggest that it provides reasonable temperature values.
Clemens Ladisch3c57e892009-12-16 21:38:25 +010014 */
15
Guenter Roecka6d210d2018-04-29 08:39:24 -070016#include <linux/bitops.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010017#include <linux/err.h>
18#include <linux/hwmon.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010019#include <linux/init.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000022#include <linux/pci_ids.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070023#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010024#include <asm/processor.h>
25
Andre Przywara9e581312011-05-25 20:43:31 +020026MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010027MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
28MODULE_LICENSE("GPL");
29
30static bool force;
31module_param(force, bool, 0444);
32MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
33
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050034/* Provide lock for writing to NB_SMU_IND_ADDR */
35static DEFINE_MUTEX(nb_smu_ind_mutex);
36
Guenter Roeckccaf63b2018-04-29 09:16:45 -070037#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
38#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
39#endif
40
Clemens Ladischc5114a12010-01-10 20:52:34 +010041/* CPUID function 0x80000001, ebx */
Guenter Roecka6d210d2018-04-29 08:39:24 -070042#define CPUID_PKGTYPE_MASK GENMASK(31, 28)
Clemens Ladischc5114a12010-01-10 20:52:34 +010043#define CPUID_PKGTYPE_F 0x00000000
44#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
45
46/* DRAM controller (PCI function 2) */
47#define REG_DCT0_CONFIG_HIGH 0x094
Guenter Roecka6d210d2018-04-29 08:39:24 -070048#define DDR3_MODE BIT(8)
Clemens Ladischc5114a12010-01-10 20:52:34 +010049
50/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010051#define REG_HARDWARE_THERMAL_CONTROL 0x64
Guenter Roecka6d210d2018-04-29 08:39:24 -070052#define HTC_ENABLE BIT(0)
Clemens Ladisch3c57e892009-12-16 21:38:25 +010053
54#define REG_REPORTED_TEMPERATURE 0xa4
55
56#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
Guenter Roecka6d210d2018-04-29 08:39:24 -070057#define NB_CAP_HTC BIT(10)
Clemens Ladisch3c57e892009-12-16 21:38:25 +010058
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050059/*
Guenter Roeck40626a12018-04-29 08:08:24 -070060 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
61 * and REG_REPORTED_TEMPERATURE have been moved to
62 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
63 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050064 */
Guenter Roeck40626a12018-04-29 08:08:24 -070065#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050066#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050067
Mario Limonciello0e3f52b2021-08-27 15:15:25 -050068/* Common for Zen CPU families (Family 17h and 18h and 19h) */
69#define ZEN_REPORTED_TEMP_CTRL_BASE 0x00059800
Guenter Roeckfd8bdb22020-01-22 18:41:18 -080070
Mario Limonciello0e3f52b2021-08-27 15:15:25 -050071#define ZEN_CCD_TEMP(offset, x) (ZEN_REPORTED_TEMP_CTRL_BASE + \
72 (offset) + ((x) * 4))
Wei Huang17822412020-08-27 00:42:41 -050073#define ZEN_CCD_TEMP_VALID BIT(11)
74#define ZEN_CCD_TEMP_MASK GENMASK(10, 0)
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070075
Wei Huang17822412020-08-27 00:42:41 -050076#define ZEN_CUR_TEMP_SHIFT 21
77#define ZEN_CUR_TEMP_RANGE_SEL_MASK BIT(19)
Guenter Roeckb00647c2020-01-14 17:54:05 -080078
Guenter Roeck68546ab2017-09-04 18:33:53 -070079struct k10temp_data {
80 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -070081 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -070082 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -070083 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -070084 u32 temp_adjust_mask;
Guenter Roeck60465242020-01-23 08:58:22 -080085 u32 show_temp;
Guenter Roeck60465242020-01-23 08:58:22 -080086 bool is_zen;
Mario Limonciello0e3f52b2021-08-27 15:15:25 -050087 u32 ccd_offset;
Guenter Roeck1b50b772017-09-04 18:33:53 -070088};
89
Guenter Roeck60465242020-01-23 08:58:22 -080090#define TCTL_BIT 0
91#define TDIE_BIT 1
92#define TCCD_BIT(x) ((x) + 2)
93
94#define HAVE_TEMP(d, channel) ((d)->show_temp & BIT(channel))
95#define HAVE_TDIE(d) HAVE_TEMP(d, TDIE_BIT)
96
Guenter Roeck1b50b772017-09-04 18:33:53 -070097struct tctl_offset {
98 u8 model;
99 char const *id;
100 int offset;
101};
102
103static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -0800104 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -0700105 { 0x17, "AMD Ryzen 7 1700X", 20000 },
106 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -0700107 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeckcd6a2062018-08-09 11:50:46 -0700108 { 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
109 { 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
Guenter Roeck68546ab2017-09-04 18:33:53 -0700110};
111
Guenter Roeck40626a12018-04-29 08:08:24 -0700112static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
113{
114 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
115}
116
Guenter Roeck68546ab2017-09-04 18:33:53 -0700117static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
118{
119 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
120}
121
122static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
123 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500124{
125 mutex_lock(&nb_smu_ind_mutex);
126 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700127 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500128 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700129 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500130 mutex_unlock(&nb_smu_ind_mutex);
131}
132
Guenter Roeck40626a12018-04-29 08:08:24 -0700133static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
134{
135 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
136 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
137}
138
Guenter Roeck68546ab2017-09-04 18:33:53 -0700139static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
140{
141 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
142 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
143}
144
Wei Huang17822412020-08-27 00:42:41 -0500145static void read_tempreg_nb_zen(struct pci_dev *pdev, u32 *regval)
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700146{
Guenter Roeck3b031622018-05-04 13:01:33 -0700147 amd_smn_read(amd_pci_dev_to_node_id(pdev),
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500148 ZEN_REPORTED_TEMP_CTRL_BASE, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700149}
150
Guenter Roeckd547552a12019-12-24 07:20:55 -0800151static long get_raw_temp(struct k10temp_data *data)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100152{
Guenter Roeckf934c052018-04-26 12:22:29 -0700153 u32 regval;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800154 long temp;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100155
Guenter Roeck68546ab2017-09-04 18:33:53 -0700156 data->read_tempreg(data->pdev, &regval);
Wei Huang17822412020-08-27 00:42:41 -0500157 temp = (regval >> ZEN_CUR_TEMP_SHIFT) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700158 if (regval & data->temp_adjust_mask)
159 temp -= 49000;
Guenter Roeckf934c052018-04-26 12:22:29 -0700160 return temp;
161}
162
Jason Yan0e786f32020-04-09 16:45:02 +0800163static const char *k10temp_temp_label[] = {
Guenter Roeckd547552a12019-12-24 07:20:55 -0800164 "Tctl",
Guenter Roeckb02c6852020-01-23 07:57:09 -0800165 "Tdie",
Guenter Roeckc7579382020-01-14 17:40:12 -0800166 "Tccd1",
167 "Tccd2",
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800168 "Tccd3",
169 "Tccd4",
170 "Tccd5",
171 "Tccd6",
172 "Tccd7",
173 "Tccd8",
Babu Moger8bb050c2021-11-24 10:03:13 -0600174 "Tccd9",
175 "Tccd10",
176 "Tccd11",
177 "Tccd12",
Guenter Roeckd547552a12019-12-24 07:20:55 -0800178};
179
180static int k10temp_read_labels(struct device *dev,
181 enum hwmon_sensor_types type,
182 u32 attr, int channel, const char **str)
183{
Guenter Roeckb00647c2020-01-14 17:54:05 -0800184 switch (type) {
185 case hwmon_temp:
186 *str = k10temp_temp_label[channel];
187 break;
Guenter Roeckb00647c2020-01-14 17:54:05 -0800188 default:
189 return -EOPNOTSUPP;
190 }
191 return 0;
192}
193
194static int k10temp_read_temp(struct device *dev, u32 attr, int channel,
195 long *val)
Guenter Roeckf934c052018-04-26 12:22:29 -0700196{
197 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100198 u32 regval;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100199
Guenter Roeckd547552a12019-12-24 07:20:55 -0800200 switch (attr) {
201 case hwmon_temp_input:
202 switch (channel) {
Guenter Roeckb02c6852020-01-23 07:57:09 -0800203 case 0: /* Tctl */
204 *val = get_raw_temp(data);
Guenter Roeckd547552a12019-12-24 07:20:55 -0800205 if (*val < 0)
206 *val = 0;
207 break;
Guenter Roeckb02c6852020-01-23 07:57:09 -0800208 case 1: /* Tdie */
209 *val = get_raw_temp(data) - data->temp_offset;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800210 if (*val < 0)
211 *val = 0;
212 break;
Babu Moger8bb050c2021-11-24 10:03:13 -0600213 case 2 ... 13: /* Tccd{1-12} */
Guenter Roeckc7579382020-01-14 17:40:12 -0800214 amd_smn_read(amd_pci_dev_to_node_id(data->pdev),
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500215 ZEN_CCD_TEMP(data->ccd_offset, channel - 2),
216 &regval);
Wei Huang17822412020-08-27 00:42:41 -0500217 *val = (regval & ZEN_CCD_TEMP_MASK) * 125 - 49000;
Guenter Roeckc7579382020-01-14 17:40:12 -0800218 break;
Guenter Roeckd547552a12019-12-24 07:20:55 -0800219 default:
220 return -EOPNOTSUPP;
221 }
222 break;
223 case hwmon_temp_max:
224 *val = 70 * 1000;
225 break;
226 case hwmon_temp_crit:
227 data->read_htcreg(data->pdev, &regval);
228 *val = ((regval >> 16) & 0x7f) * 500 + 52000;
229 break;
230 case hwmon_temp_crit_hyst:
231 data->read_htcreg(data->pdev, &regval);
232 *val = (((regval >> 16) & 0x7f)
233 - ((regval >> 24) & 0xf)) * 500 + 52000;
234 break;
235 default:
236 return -EOPNOTSUPP;
237 }
238 return 0;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100239}
240
Guenter Roeckb00647c2020-01-14 17:54:05 -0800241static int k10temp_read(struct device *dev, enum hwmon_sensor_types type,
242 u32 attr, int channel, long *val)
243{
244 switch (type) {
245 case hwmon_temp:
246 return k10temp_read_temp(dev, attr, channel, val);
Guenter Roeckb00647c2020-01-14 17:54:05 -0800247 default:
248 return -EOPNOTSUPP;
249 }
250}
251
Guenter Roeckd547552a12019-12-24 07:20:55 -0800252static umode_t k10temp_is_visible(const void *_data,
253 enum hwmon_sensor_types type,
254 u32 attr, int channel)
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700255{
Guenter Roeckd547552a12019-12-24 07:20:55 -0800256 const struct k10temp_data *data = _data;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700257 struct pci_dev *pdev = data->pdev;
Guenter Roeckf934c052018-04-26 12:22:29 -0700258 u32 reg;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700259
Guenter Roeckd547552a12019-12-24 07:20:55 -0800260 switch (type) {
261 case hwmon_temp:
262 switch (attr) {
263 case hwmon_temp_input:
Guenter Roeck60465242020-01-23 08:58:22 -0800264 if (!HAVE_TEMP(data, channel))
Guenter Roeckd547552a12019-12-24 07:20:55 -0800265 return 0;
266 break;
267 case hwmon_temp_max:
Guenter Roeck60465242020-01-23 08:58:22 -0800268 if (channel || data->is_zen)
Guenter Roeckd547552a12019-12-24 07:20:55 -0800269 return 0;
270 break;
271 case hwmon_temp_crit:
272 case hwmon_temp_crit_hyst:
273 if (channel || !data->read_htcreg)
274 return 0;
275
276 pci_read_config_dword(pdev,
277 REG_NORTHBRIDGE_CAPABILITIES,
278 &reg);
279 if (!(reg & NB_CAP_HTC))
280 return 0;
281
282 data->read_htcreg(data->pdev, &reg);
283 if (!(reg & HTC_ENABLE))
284 return 0;
285 break;
286 case hwmon_temp_label:
Guenter Roeck60465242020-01-23 08:58:22 -0800287 /* Show temperature labels only on Zen CPUs */
288 if (!data->is_zen || !HAVE_TEMP(data, channel))
Guenter Roeckd547552a12019-12-24 07:20:55 -0800289 return 0;
290 break;
291 default:
292 return 0;
293 }
294 break;
Guenter Roeckf934c052018-04-26 12:22:29 -0700295 default:
Guenter Roeckd547552a12019-12-24 07:20:55 -0800296 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700297 }
Guenter Roeckd547552a12019-12-24 07:20:55 -0800298 return 0444;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700299}
300
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500301static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100302{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100303 u32 pkg_type, reg_dram_cfg;
304
305 if (boot_cpu_data.x86 != 0x10)
306 return false;
307
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100308 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100309 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
310 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100311 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100312 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
313 if (pkg_type == CPUID_PKGTYPE_F)
314 return true;
315 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
316 return false;
317
Jean Delvareeefc2d92010-06-20 09:22:31 +0200318 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100319 pci_bus_read_config_dword(pdev->bus,
320 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
321 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200322 if (reg_dram_cfg & DDR3_MODE)
323 return false;
324
325 /*
326 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
327 * memory. We blacklist all the cores which do exist in socket AM2+
328 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
329 * and AM3 formats, but that's the best we can do.
330 */
331 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800332 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100333}
334
Guenter Roeckd547552a12019-12-24 07:20:55 -0800335static const struct hwmon_channel_info *k10temp_info[] = {
336 HWMON_CHANNEL_INFO(temp,
337 HWMON_T_INPUT | HWMON_T_MAX |
338 HWMON_T_CRIT | HWMON_T_CRIT_HYST |
339 HWMON_T_LABEL,
Guenter Roeckc7579382020-01-14 17:40:12 -0800340 HWMON_T_INPUT | HWMON_T_LABEL,
341 HWMON_T_INPUT | HWMON_T_LABEL,
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800342 HWMON_T_INPUT | HWMON_T_LABEL,
343 HWMON_T_INPUT | HWMON_T_LABEL,
344 HWMON_T_INPUT | HWMON_T_LABEL,
345 HWMON_T_INPUT | HWMON_T_LABEL,
346 HWMON_T_INPUT | HWMON_T_LABEL,
347 HWMON_T_INPUT | HWMON_T_LABEL,
Babu Moger8bb050c2021-11-24 10:03:13 -0600348 HWMON_T_INPUT | HWMON_T_LABEL,
349 HWMON_T_INPUT | HWMON_T_LABEL,
350 HWMON_T_INPUT | HWMON_T_LABEL,
351 HWMON_T_INPUT | HWMON_T_LABEL,
Guenter Roeckd547552a12019-12-24 07:20:55 -0800352 HWMON_T_INPUT | HWMON_T_LABEL),
353 NULL
354};
355
356static const struct hwmon_ops k10temp_hwmon_ops = {
357 .is_visible = k10temp_is_visible,
358 .read = k10temp_read,
359 .read_string = k10temp_read_labels,
360};
361
362static const struct hwmon_chip_info k10temp_chip_info = {
363 .ops = &k10temp_hwmon_ops,
364 .info = k10temp_info,
365};
366
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800367static void k10temp_get_ccd_support(struct pci_dev *pdev,
368 struct k10temp_data *data, int limit)
369{
370 u32 regval;
371 int i;
372
373 for (i = 0; i < limit; i++) {
374 amd_smn_read(amd_pci_dev_to_node_id(pdev),
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500375 ZEN_CCD_TEMP(data->ccd_offset, i), &regval);
Wei Huang17822412020-08-27 00:42:41 -0500376 if (regval & ZEN_CCD_TEMP_VALID)
Guenter Roeck60465242020-01-23 08:58:22 -0800377 data->show_temp |= BIT(TCCD_BIT(i));
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800378 }
379}
380
Guenter Roeckd547552a12019-12-24 07:20:55 -0800381static int k10temp_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100382{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100383 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700384 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700385 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700386 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700387 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100388
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700389 if (unreliable) {
390 if (!force) {
391 dev_err(dev,
392 "unreliable CPU thermal sensor; monitoring disabled\n");
393 return -ENODEV;
394 }
395 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100396 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700397 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100398
Guenter Roeck68546ab2017-09-04 18:33:53 -0700399 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
400 if (!data)
401 return -ENOMEM;
402
403 data->pdev = pdev;
Guenter Roeck60465242020-01-23 08:58:22 -0800404 data->show_temp |= BIT(TCTL_BIT); /* Always show Tctl */
Guenter Roeck68546ab2017-09-04 18:33:53 -0700405
Guenter Roeck53dfa002018-09-02 12:02:53 -0700406 if (boot_cpu_data.x86 == 0x15 &&
407 ((boot_cpu_data.x86_model & 0xf0) == 0x60 ||
408 (boot_cpu_data.x86_model & 0xf0) == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700409 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700410 data->read_tempreg = read_tempreg_nb_f15;
Pu Wend93217d2018-12-08 14:33:28 +0800411 } else if (boot_cpu_data.x86 == 0x17 || boot_cpu_data.x86 == 0x18) {
Wei Huang17822412020-08-27 00:42:41 -0500412 data->temp_adjust_mask = ZEN_CUR_TEMP_RANGE_SEL_MASK;
413 data->read_tempreg = read_tempreg_nb_zen;
Guenter Roeck60465242020-01-23 08:58:22 -0800414 data->is_zen = true;
Guenter Roeckc7579382020-01-14 17:40:12 -0800415
416 switch (boot_cpu_data.x86_model) {
417 case 0x1: /* Zen */
418 case 0x8: /* Zen+ */
419 case 0x11: /* Zen APU */
420 case 0x18: /* Zen+ APU */
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500421 data->ccd_offset = 0x154;
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800422 k10temp_get_ccd_support(pdev, data, 4);
Guenter Roeckc7579382020-01-14 17:40:12 -0800423 break;
424 case 0x31: /* Zen2 Threadripper */
Mario Limonciello128066c2021-08-26 13:40:52 -0500425 case 0x60: /* Renoir */
426 case 0x68: /* Lucienne */
Guenter Roeckc7579382020-01-14 17:40:12 -0800427 case 0x71: /* Zen2 */
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500428 data->ccd_offset = 0x154;
Guenter Roeckfd8bdb22020-01-22 18:41:18 -0800429 k10temp_get_ccd_support(pdev, data, 8);
Guenter Roeckc7579382020-01-14 17:40:12 -0800430 break;
431 }
Wei Huang55163a12020-09-14 15:07:15 -0500432 } else if (boot_cpu_data.x86 == 0x19) {
433 data->temp_adjust_mask = ZEN_CUR_TEMP_RANGE_SEL_MASK;
434 data->read_tempreg = read_tempreg_nb_zen;
Wei Huang55163a12020-09-14 15:07:15 -0500435 data->is_zen = true;
436
437 switch (boot_cpu_data.x86_model) {
Gabriel Craciunescuc8d0d3f2020-12-23 01:53:15 +0100438 case 0x0 ... 0x1: /* Zen3 SP3/TR */
439 case 0x21: /* Zen3 Ryzen Desktop */
Mario Limonciello128066c2021-08-26 13:40:52 -0500440 case 0x50 ... 0x5f: /* Green Sardine */
Mario Limonciello0e3f52b2021-08-27 15:15:25 -0500441 data->ccd_offset = 0x154;
Wei Huang55163a12020-09-14 15:07:15 -0500442 k10temp_get_ccd_support(pdev, data, 8);
443 break;
Mario Limonciello25572c82021-08-27 15:15:26 -0500444 case 0x40 ... 0x4f: /* Yellow Carp */
445 data->ccd_offset = 0x300;
446 k10temp_get_ccd_support(pdev, data, 8);
447 break;
Babu Moger8bb050c2021-11-24 10:03:13 -0600448 case 0x10 ... 0x1f:
449 case 0xa0 ... 0xaf:
450 data->ccd_offset = 0x300;
451 k10temp_get_ccd_support(pdev, data, 12);
452 break;
Wei Huang55163a12020-09-14 15:07:15 -0500453 }
Guenter Roeck1b597882018-04-24 06:55:55 -0700454 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700455 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700456 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700457 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700458
Guenter Roeck1b50b772017-09-04 18:33:53 -0700459 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
460 const struct tctl_offset *entry = &tctl_offset_table[i];
461
462 if (boot_cpu_data.x86 == entry->model &&
463 strstr(boot_cpu_data.x86_model_id, entry->id)) {
Mario Limonciello02a24842021-08-26 13:40:56 -0500464 data->show_temp |= BIT(TDIE_BIT); /* show Tdie */
Guenter Roeck1b50b772017-09-04 18:33:53 -0700465 data->temp_offset = entry->offset;
466 break;
467 }
468 }
469
Guenter Roeckd547552a12019-12-24 07:20:55 -0800470 hwmon_dev = devm_hwmon_device_register_with_info(dev, "k10temp", data,
471 &k10temp_chip_info,
472 NULL);
Guenter Roeck8999eab2020-09-08 10:13:45 -0700473 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100474}
475
Jingoo Hancd9bb052013-12-03 07:10:29 +0000476static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100477 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
478 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500479 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200480 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200481 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800482 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500483 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Guenter Roeckccaf63b2018-04-29 09:16:45 -0700484 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
Wei Hu30b146d12013-08-23 13:14:03 -0700485 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500486 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700487 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700488 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brian210ba122018-11-06 20:08:21 +0000489 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Alexander Monakov279f0b32020-05-10 20:48:41 +0000490 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M60H_DF_F3) },
Marcel Bocu12163cf2019-07-22 20:46:53 +0300491 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M70H_DF_F3) },
Wei Huang55163a12020-09-14 15:07:15 -0500492 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_19H_DF_F3) },
Babu Moger3cf90ef2021-11-08 15:51:34 -0600493 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_19H_M10H_DF_F3) },
Mario Limonciello25572c82021-08-27 15:15:26 -0500494 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_19H_M40H_DF_F3) },
David Bartley02c9dce2021-05-16 23:41:31 -0700495 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_19H_M50H_DF_F3) },
Pu Wend93217d2018-12-08 14:33:28 +0800496 { PCI_VDEVICE(HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100497 {}
498};
499MODULE_DEVICE_TABLE(pci, k10temp_id_table);
500
501static struct pci_driver k10temp_driver = {
502 .name = "k10temp",
503 .id_table = k10temp_id_table,
504 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100505};
506
Axel Linf71f5a52012-04-02 21:25:46 -0400507module_pci_driver(k10temp_driver);