blob: 4721a264bac2580cf8d21ee54396e0b494f1c9dc [file] [log] [blame]
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08001/*
2 * Intel Low Power Subsystem PWM controller driver
3 *
4 * Copyright (C) 2014, Intel Corporation
5 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
7 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
8 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00bb2014-04-18 19:17:40 +08009 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Mika Westerberg37670672015-11-18 13:25:18 +020016#include <linux/delay.h>
Thierry Redinge0c86a32014-08-23 00:22:45 +020017#include <linux/io.h>
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020018#include <linux/iopoll.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080019#include <linux/kernel.h>
20#include <linux/module.h>
Qipeng Zhaf080be22015-10-26 12:58:27 +020021#include <linux/pm_runtime.h>
qipeng.zha883e4d02015-11-17 17:20:15 +080022#include <linux/time.h>
Alan Cox093e00bb2014-04-18 19:17:40 +080023
Andy Shevchenkoc558e392014-08-19 19:17:35 +030024#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080025
26#define PWM 0x00000000
27#define PWM_ENABLE BIT(31)
28#define PWM_SW_UPDATE BIT(30)
29#define PWM_BASE_UNIT_SHIFT 8
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080030#define PWM_ON_TIME_DIV_MASK 0x000000ff
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080031
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030032/* Size of each PWM register space if multiple */
33#define PWM_SIZE 0x400
34
Hans de Goede1d375b52018-04-26 14:10:23 +020035#define MAX_PWMS 4
36
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080037struct pwm_lpss_chip {
38 struct pwm_chip chip;
39 void __iomem *regs;
qipeng.zha883e4d02015-11-17 17:20:15 +080040 const struct pwm_lpss_boardinfo *info;
Hans de Goede1d375b52018-04-26 14:10:23 +020041 u32 saved_ctrl[MAX_PWMS];
Alan Cox093e00bb2014-04-18 19:17:40 +080042};
43
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080044static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
45{
46 return container_of(chip, struct pwm_lpss_chip, chip);
47}
48
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030049static inline u32 pwm_lpss_read(const struct pwm_device *pwm)
50{
51 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
52
53 return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
54}
55
56static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value)
57{
58 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
59
60 writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
61}
62
Hans de Goedeb997e3e2017-04-06 14:54:01 +030063static int pwm_lpss_wait_for_update(struct pwm_device *pwm)
Mika Westerberg37670672015-11-18 13:25:18 +020064{
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020065 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
66 const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM;
67 const unsigned int ms = 500 * USEC_PER_MSEC;
68 u32 val;
69 int err;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020070
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020071 /*
72 * PWM Configuration register has SW_UPDATE bit that is set when a new
73 * configuration is written to the register. The bit is automatically
74 * cleared at the start of the next output cycle by the IP block.
75 *
76 * If one writes a new configuration to the register while it still has
77 * the bit enabled, PWM may freeze. That is, while one can still write
78 * to the register, it won't have an effect. Thus, we try to sleep long
79 * enough that the bit gets cleared and make sure the bit is not
80 * enabled while we update the configuration.
81 */
82 err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms);
83 if (err)
84 dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n");
85
86 return err;
87}
88
89static inline int pwm_lpss_is_updating(struct pwm_device *pwm)
90{
91 return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0;
Mika Westerberg37670672015-11-18 13:25:18 +020092}
93
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020094static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm,
95 int duty_ns, int period_ns)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080096{
Mika Westerbergab248b62016-06-10 15:43:21 +030097 unsigned long long on_time_div;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +030098 unsigned long c = lpwm->info->clk_rate, base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +080099 unsigned long long base_unit, freq = NSEC_PER_SEC;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800100 u32 ctrl;
101
102 do_div(freq, period_ns);
103
qipeng.zha883e4d02015-11-17 17:20:15 +0800104 /*
105 * The equation is:
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100106 * base_unit = round(base_unit_range * freq / c)
qipeng.zha883e4d02015-11-17 17:20:15 +0800107 */
Andy Shevchenko684309e2017-01-28 17:10:39 +0200108 base_unit_range = BIT(lpwm->info->base_unit_bits) - 1;
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100109 freq *= base_unit_range;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800110
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100111 base_unit = DIV_ROUND_CLOSEST_ULL(freq, c);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800112
Mika Westerbergab248b62016-06-10 15:43:21 +0300113 on_time_div = 255ULL * duty_ns;
114 do_div(on_time_div, period_ns);
115 on_time_div = 255ULL - on_time_div;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800116
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300117 ctrl = pwm_lpss_read(pwm);
qipeng.zha883e4d02015-11-17 17:20:15 +0800118 ctrl &= ~PWM_ON_TIME_DIV_MASK;
Andy Shevchenko684309e2017-01-28 17:10:39 +0200119 ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT);
120 base_unit &= base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +0800121 ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800122 ctrl |= on_time_div;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300123 pwm_lpss_write(pwm, ctrl);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800124}
125
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300126static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond)
127{
128 if (cond)
129 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE);
130}
131
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200132static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm,
133 struct pwm_state *state)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800134{
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200135 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200136 int ret;
Mika Westerberg37670672015-11-18 13:25:18 +0200137
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200138 if (state->enabled) {
139 if (!pwm_is_enabled(pwm)) {
140 pm_runtime_get_sync(chip->dev);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200141 ret = pwm_lpss_is_updating(pwm);
142 if (ret) {
143 pm_runtime_put(chip->dev);
144 return ret;
145 }
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200146 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300147 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
148 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false);
149 ret = pwm_lpss_wait_for_update(pwm);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200150 if (ret) {
151 pm_runtime_put(chip->dev);
152 return ret;
153 }
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300154 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200155 } else {
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200156 ret = pwm_lpss_is_updating(pwm);
157 if (ret)
158 return ret;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200159 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300160 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
161 return pwm_lpss_wait_for_update(pwm);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200162 }
163 } else if (pwm_is_enabled(pwm)) {
164 pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE);
165 pm_runtime_put(chip->dev);
166 }
167
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800168 return 0;
169}
170
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800171static const struct pwm_ops pwm_lpss_ops = {
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200172 .apply = pwm_lpss_apply,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800173 .owner = THIS_MODULE,
174};
175
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300176struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
177 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800178{
179 struct pwm_lpss_chip *lpwm;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300180 unsigned long c;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800181 int ret;
182
Hans de Goede1d375b52018-04-26 14:10:23 +0200183 if (WARN_ON(info->npwm > MAX_PWMS))
184 return ERR_PTR(-ENODEV);
185
Alan Cox093e00bb2014-04-18 19:17:40 +0800186 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800187 if (!lpwm)
Alan Cox093e00bb2014-04-18 19:17:40 +0800188 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800189
Alan Cox093e00bb2014-04-18 19:17:40 +0800190 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800191 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200192 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800193
qipeng.zha883e4d02015-11-17 17:20:15 +0800194 lpwm->info = info;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300195
196 c = lpwm->info->clk_rate;
197 if (!c)
198 return ERR_PTR(-EINVAL);
199
Alan Cox093e00bb2014-04-18 19:17:40 +0800200 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800201 lpwm->chip.ops = &pwm_lpss_ops;
202 lpwm->chip.base = -1;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300203 lpwm->chip.npwm = info->npwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800204
205 ret = pwmchip_add(&lpwm->chip);
206 if (ret) {
Alan Cox093e00bb2014-04-18 19:17:40 +0800207 dev_err(dev, "failed to add PWM chip: %d\n", ret);
208 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800209 }
210
Alan Cox093e00bb2014-04-18 19:17:40 +0800211 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800212}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300213EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800214
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300215int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800216{
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800217 return pwmchip_remove(&lpwm->chip);
218}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300219EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800220
Hans de Goede1d375b52018-04-26 14:10:23 +0200221int pwm_lpss_suspend(struct device *dev)
222{
223 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
224 int i;
225
226 for (i = 0; i < lpwm->info->npwm; i++)
227 lpwm->saved_ctrl[i] = readl(lpwm->regs + i * PWM_SIZE + PWM);
228
229 return 0;
230}
231EXPORT_SYMBOL_GPL(pwm_lpss_suspend);
232
233int pwm_lpss_resume(struct device *dev)
234{
235 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
236 int i;
237
238 for (i = 0; i < lpwm->info->npwm; i++)
239 writel(lpwm->saved_ctrl[i], lpwm->regs + i * PWM_SIZE + PWM);
240
241 return 0;
242}
243EXPORT_SYMBOL_GPL(pwm_lpss_resume);
244
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800245MODULE_DESCRIPTION("PWM driver for Intel LPSS");
246MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
247MODULE_LICENSE("GPL v2");