Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Intel Low Power Subsystem PWM controller driver |
| 3 | * |
| 4 | * Copyright (C) 2014, Intel Corporation |
| 5 | * Author: Mika Westerberg <mika.westerberg@linux.intel.com> |
| 6 | * Author: Chew Kean Ho <kean.ho.chew@intel.com> |
| 7 | * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com> |
| 8 | * Author: Chew Chiau Ee <chiau.ee.chew@intel.com> |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 9 | * Author: Alan Cox <alan@linux.intel.com> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
| 14 | */ |
| 15 | |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 16 | #include <linux/delay.h> |
Thierry Reding | e0c86a3 | 2014-08-23 00:22:45 +0200 | [diff] [blame] | 17 | #include <linux/io.h> |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 18 | #include <linux/iopoll.h> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 19 | #include <linux/kernel.h> |
| 20 | #include <linux/module.h> |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 21 | #include <linux/pm_runtime.h> |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 22 | #include <linux/time.h> |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 23 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 24 | #include "pwm-lpss.h" |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 25 | |
| 26 | #define PWM 0x00000000 |
| 27 | #define PWM_ENABLE BIT(31) |
| 28 | #define PWM_SW_UPDATE BIT(30) |
| 29 | #define PWM_BASE_UNIT_SHIFT 8 |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 30 | #define PWM_ON_TIME_DIV_MASK 0x000000ff |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 31 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 32 | /* Size of each PWM register space if multiple */ |
| 33 | #define PWM_SIZE 0x400 |
| 34 | |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 35 | #define MAX_PWMS 4 |
| 36 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 37 | struct pwm_lpss_chip { |
| 38 | struct pwm_chip chip; |
| 39 | void __iomem *regs; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 40 | const struct pwm_lpss_boardinfo *info; |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 41 | u32 saved_ctrl[MAX_PWMS]; |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 42 | }; |
| 43 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 44 | static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip) |
| 45 | { |
| 46 | return container_of(chip, struct pwm_lpss_chip, chip); |
| 47 | } |
| 48 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 49 | static inline u32 pwm_lpss_read(const struct pwm_device *pwm) |
| 50 | { |
| 51 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 52 | |
| 53 | return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 54 | } |
| 55 | |
| 56 | static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value) |
| 57 | { |
| 58 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 59 | |
| 60 | writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 61 | } |
| 62 | |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 63 | static int pwm_lpss_wait_for_update(struct pwm_device *pwm) |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 64 | { |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 65 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 66 | const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM; |
| 67 | const unsigned int ms = 500 * USEC_PER_MSEC; |
| 68 | u32 val; |
| 69 | int err; |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 70 | |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 71 | /* |
| 72 | * PWM Configuration register has SW_UPDATE bit that is set when a new |
| 73 | * configuration is written to the register. The bit is automatically |
| 74 | * cleared at the start of the next output cycle by the IP block. |
| 75 | * |
| 76 | * If one writes a new configuration to the register while it still has |
| 77 | * the bit enabled, PWM may freeze. That is, while one can still write |
| 78 | * to the register, it won't have an effect. Thus, we try to sleep long |
| 79 | * enough that the bit gets cleared and make sure the bit is not |
| 80 | * enabled while we update the configuration. |
| 81 | */ |
| 82 | err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms); |
| 83 | if (err) |
| 84 | dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n"); |
| 85 | |
| 86 | return err; |
| 87 | } |
| 88 | |
| 89 | static inline int pwm_lpss_is_updating(struct pwm_device *pwm) |
| 90 | { |
| 91 | return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0; |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 92 | } |
| 93 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 94 | static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm, |
| 95 | int duty_ns, int period_ns) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 96 | { |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 97 | unsigned long long on_time_div; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 98 | unsigned long c = lpwm->info->clk_rate, base_unit_range; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 99 | unsigned long long base_unit, freq = NSEC_PER_SEC; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 100 | u32 ctrl; |
| 101 | |
| 102 | do_div(freq, period_ns); |
| 103 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 104 | /* |
| 105 | * The equation is: |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 106 | * base_unit = round(base_unit_range * freq / c) |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 107 | */ |
Andy Shevchenko | 684309e | 2017-01-28 17:10:39 +0200 | [diff] [blame] | 108 | base_unit_range = BIT(lpwm->info->base_unit_bits) - 1; |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 109 | freq *= base_unit_range; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 110 | |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 111 | base_unit = DIV_ROUND_CLOSEST_ULL(freq, c); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 112 | |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 113 | on_time_div = 255ULL * duty_ns; |
| 114 | do_div(on_time_div, period_ns); |
| 115 | on_time_div = 255ULL - on_time_div; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 116 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 117 | ctrl = pwm_lpss_read(pwm); |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 118 | ctrl &= ~PWM_ON_TIME_DIV_MASK; |
Andy Shevchenko | 684309e | 2017-01-28 17:10:39 +0200 | [diff] [blame] | 119 | ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT); |
| 120 | base_unit &= base_unit_range; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 121 | ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 122 | ctrl |= on_time_div; |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 123 | pwm_lpss_write(pwm, ctrl); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 124 | } |
| 125 | |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 126 | static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond) |
| 127 | { |
| 128 | if (cond) |
| 129 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE); |
| 130 | } |
| 131 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 132 | static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm, |
| 133 | struct pwm_state *state) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 134 | { |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 135 | struct pwm_lpss_chip *lpwm = to_lpwm(chip); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 136 | int ret; |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 137 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 138 | if (state->enabled) { |
| 139 | if (!pwm_is_enabled(pwm)) { |
| 140 | pm_runtime_get_sync(chip->dev); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 141 | ret = pwm_lpss_is_updating(pwm); |
| 142 | if (ret) { |
| 143 | pm_runtime_put(chip->dev); |
| 144 | return ret; |
| 145 | } |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 146 | pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period); |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 147 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE); |
| 148 | pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false); |
| 149 | ret = pwm_lpss_wait_for_update(pwm); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 150 | if (ret) { |
| 151 | pm_runtime_put(chip->dev); |
| 152 | return ret; |
| 153 | } |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 154 | pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true); |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 155 | } else { |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 156 | ret = pwm_lpss_is_updating(pwm); |
| 157 | if (ret) |
| 158 | return ret; |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 159 | pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period); |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 160 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE); |
| 161 | return pwm_lpss_wait_for_update(pwm); |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 162 | } |
| 163 | } else if (pwm_is_enabled(pwm)) { |
| 164 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); |
| 165 | pm_runtime_put(chip->dev); |
| 166 | } |
| 167 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 168 | return 0; |
| 169 | } |
| 170 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 171 | static const struct pwm_ops pwm_lpss_ops = { |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 172 | .apply = pwm_lpss_apply, |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 173 | .owner = THIS_MODULE, |
| 174 | }; |
| 175 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 176 | struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r, |
| 177 | const struct pwm_lpss_boardinfo *info) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 178 | { |
| 179 | struct pwm_lpss_chip *lpwm; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 180 | unsigned long c; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 181 | int ret; |
| 182 | |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 183 | if (WARN_ON(info->npwm > MAX_PWMS)) |
| 184 | return ERR_PTR(-ENODEV); |
| 185 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 186 | lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 187 | if (!lpwm) |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 188 | return ERR_PTR(-ENOMEM); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 189 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 190 | lpwm->regs = devm_ioremap_resource(dev, r); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 191 | if (IS_ERR(lpwm->regs)) |
Thierry Reding | 89c0339 | 2014-05-07 10:27:57 +0200 | [diff] [blame] | 192 | return ERR_CAST(lpwm->regs); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 193 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 194 | lpwm->info = info; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 195 | |
| 196 | c = lpwm->info->clk_rate; |
| 197 | if (!c) |
| 198 | return ERR_PTR(-EINVAL); |
| 199 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 200 | lpwm->chip.dev = dev; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 201 | lpwm->chip.ops = &pwm_lpss_ops; |
| 202 | lpwm->chip.base = -1; |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 203 | lpwm->chip.npwm = info->npwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 204 | |
| 205 | ret = pwmchip_add(&lpwm->chip); |
| 206 | if (ret) { |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 207 | dev_err(dev, "failed to add PWM chip: %d\n", ret); |
| 208 | return ERR_PTR(ret); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 209 | } |
| 210 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 211 | return lpwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 212 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 213 | EXPORT_SYMBOL_GPL(pwm_lpss_probe); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 214 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 215 | int pwm_lpss_remove(struct pwm_lpss_chip *lpwm) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 216 | { |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 217 | return pwmchip_remove(&lpwm->chip); |
| 218 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 219 | EXPORT_SYMBOL_GPL(pwm_lpss_remove); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 220 | |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 221 | int pwm_lpss_suspend(struct device *dev) |
| 222 | { |
| 223 | struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev); |
| 224 | int i; |
| 225 | |
| 226 | for (i = 0; i < lpwm->info->npwm; i++) |
| 227 | lpwm->saved_ctrl[i] = readl(lpwm->regs + i * PWM_SIZE + PWM); |
| 228 | |
| 229 | return 0; |
| 230 | } |
| 231 | EXPORT_SYMBOL_GPL(pwm_lpss_suspend); |
| 232 | |
| 233 | int pwm_lpss_resume(struct device *dev) |
| 234 | { |
| 235 | struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev); |
| 236 | int i; |
| 237 | |
| 238 | for (i = 0; i < lpwm->info->npwm; i++) |
| 239 | writel(lpwm->saved_ctrl[i], lpwm->regs + i * PWM_SIZE + PWM); |
| 240 | |
| 241 | return 0; |
| 242 | } |
| 243 | EXPORT_SYMBOL_GPL(pwm_lpss_resume); |
| 244 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 245 | MODULE_DESCRIPTION("PWM driver for Intel LPSS"); |
| 246 | MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); |
| 247 | MODULE_LICENSE("GPL v2"); |