blob: 8064821e9805e37cb6de94086ebc0cb3eef18839 [file] [log] [blame]
David Daney5b3b1682009-01-08 16:46:40 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2005-2007 Cavium Networks
7 */
Ralf Baechlef65aad42012-10-17 00:39:09 +02008#include <linux/export.h>
David Daney5b3b1682009-01-08 16:46:40 -08009#include <linux/kernel.h>
10#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010011#include <linux/smp.h>
David Daney5b3b1682009-01-08 16:46:40 -080012#include <linux/mm.h>
13#include <linux/bitops.h>
14#include <linux/cpu.h>
15#include <linux/io.h>
16
17#include <asm/bcache.h>
18#include <asm/bootinfo.h>
19#include <asm/cacheops.h>
20#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020021#include <asm/cpu-type.h>
David Daney5b3b1682009-01-08 16:46:40 -080022#include <asm/page.h>
23#include <asm/pgtable.h>
24#include <asm/r4kcache.h>
David Daney586016e2012-05-15 00:04:48 -070025#include <asm/traps.h>
David Daney5b3b1682009-01-08 16:46:40 -080026#include <asm/mmu_context.h>
27#include <asm/war.h>
28
29#include <asm/octeon/octeon.h>
30
31unsigned long long cache_err_dcache[NR_CPUS];
Ralf Baechlef65aad42012-10-17 00:39:09 +020032EXPORT_SYMBOL_GPL(cache_err_dcache);
David Daney5b3b1682009-01-08 16:46:40 -080033
34/**
35 * Octeon automatically flushes the dcache on tlb changes, so
36 * from Linux's viewpoint it acts much like a physically
37 * tagged cache. No flushing is needed
38 *
39 */
40static void octeon_flush_data_cache_page(unsigned long addr)
41{
42 /* Nothing to do */
43}
44
45static inline void octeon_local_flush_icache(void)
46{
47 asm volatile ("synci 0($0)");
48}
49
50/*
51 * Flush local I-cache for the specified range.
52 */
53static void local_octeon_flush_icache_range(unsigned long start,
54 unsigned long end)
55{
56 octeon_local_flush_icache();
57}
58
59/**
60 * Flush caches as necessary for all cores affected by a
61 * vma. If no vma is supplied, all cores are flushed.
62 *
63 * @vma: VMA to flush or NULL to flush all icaches.
64 */
65static void octeon_flush_icache_all_cores(struct vm_area_struct *vma)
66{
67 extern void octeon_send_ipi_single(int cpu, unsigned int action);
68#ifdef CONFIG_SMP
69 int cpu;
70 cpumask_t mask;
71#endif
72
73 mb();
74 octeon_local_flush_icache();
75#ifdef CONFIG_SMP
76 preempt_disable();
77 cpu = smp_processor_id();
78
79 /*
80 * If we have a vma structure, we only need to worry about
81 * cores it has been used on
82 */
83 if (vma)
Rusty Russell55b8cab2009-09-24 09:34:50 -060084 mask = *mm_cpumask(vma->vm_mm);
David Daney5b3b1682009-01-08 16:46:40 -080085 else
Rusty Russell0b5f9c02012-03-29 15:38:30 +103086 mask = *cpu_online_mask;
87 cpumask_clear_cpu(cpu, &mask);
88 for_each_cpu(cpu, &mask)
David Daney5b3b1682009-01-08 16:46:40 -080089 octeon_send_ipi_single(cpu, SMP_ICACHE_FLUSH);
90
91 preempt_enable();
92#endif
93}
94
95
96/**
97 * Called to flush the icache on all cores
98 */
99static void octeon_flush_icache_all(void)
100{
101 octeon_flush_icache_all_cores(NULL);
102}
103
104
105/**
106 * Called to flush all memory associated with a memory
107 * context.
108 *
Ralf Baechle70342282013-01-22 12:59:30 +0100109 * @mm: Memory context to flush
David Daney5b3b1682009-01-08 16:46:40 -0800110 */
111static void octeon_flush_cache_mm(struct mm_struct *mm)
112{
113 /*
114 * According to the R4K version of this file, CPUs without
115 * dcache aliases don't need to do anything here
116 */
117}
118
119
120/**
121 * Flush a range of kernel addresses out of the icache
122 *
123 */
124static void octeon_flush_icache_range(unsigned long start, unsigned long end)
125{
126 octeon_flush_icache_all_cores(NULL);
127}
128
129
130/**
David Daney5b3b1682009-01-08 16:46:40 -0800131 * Flush a range out of a vma
132 *
133 * @vma: VMA to flush
134 * @start:
135 * @end:
136 */
137static void octeon_flush_cache_range(struct vm_area_struct *vma,
138 unsigned long start, unsigned long end)
139{
140 if (vma->vm_flags & VM_EXEC)
141 octeon_flush_icache_all_cores(vma);
142}
143
144
145/**
146 * Flush a specific page of a vma
147 *
148 * @vma: VMA to flush page for
149 * @page: Page to flush
150 * @pfn:
151 */
152static void octeon_flush_cache_page(struct vm_area_struct *vma,
153 unsigned long page, unsigned long pfn)
154{
155 if (vma->vm_flags & VM_EXEC)
156 octeon_flush_icache_all_cores(vma);
157}
158
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100159static void octeon_flush_kernel_vmap_range(unsigned long vaddr, int size)
160{
161 BUG();
162}
David Daney5b3b1682009-01-08 16:46:40 -0800163
164/**
165 * Probe Octeon's caches
166 *
167 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000168static void probe_octeon(void)
David Daney5b3b1682009-01-08 16:46:40 -0800169{
170 unsigned long icache_size;
171 unsigned long dcache_size;
172 unsigned int config1;
173 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle69f24d12013-09-17 10:25:47 +0200174 int cputype = current_cpu_type();
David Daney5b3b1682009-01-08 16:46:40 -0800175
David Daneyf8bf7e62010-10-07 16:03:44 -0700176 config1 = read_c0_config1();
Ralf Baechle69f24d12013-09-17 10:25:47 +0200177 switch (cputype) {
David Daney5b3b1682009-01-08 16:46:40 -0800178 case CPU_CAVIUM_OCTEON:
David Daney6f329462010-02-10 15:12:48 -0800179 case CPU_CAVIUM_OCTEON_PLUS:
David Daney5b3b1682009-01-08 16:46:40 -0800180 c->icache.linesz = 2 << ((config1 >> 19) & 7);
181 c->icache.sets = 64 << ((config1 >> 22) & 7);
182 c->icache.ways = 1 + ((config1 >> 16) & 7);
183 c->icache.flags |= MIPS_CACHE_VTAG;
184 icache_size =
185 c->icache.sets * c->icache.ways * c->icache.linesz;
186 c->icache.waybit = ffs(icache_size / c->icache.ways) - 1;
187 c->dcache.linesz = 128;
Ralf Baechle69f24d12013-09-17 10:25:47 +0200188 if (cputype == CPU_CAVIUM_OCTEON_PLUS)
David Daney5b3b1682009-01-08 16:46:40 -0800189 c->dcache.sets = 2; /* CN5XXX has two Dcache sets */
David Daney6f329462010-02-10 15:12:48 -0800190 else
191 c->dcache.sets = 1; /* CN3XXX has one Dcache set */
David Daney5b3b1682009-01-08 16:46:40 -0800192 c->dcache.ways = 64;
193 dcache_size =
194 c->dcache.sets * c->dcache.ways * c->dcache.linesz;
195 c->dcache.waybit = ffs(dcache_size / c->dcache.ways) - 1;
196 c->options |= MIPS_CPU_PREFETCH;
197 break;
198
David Daneyf8bf7e62010-10-07 16:03:44 -0700199 case CPU_CAVIUM_OCTEON2:
200 c->icache.linesz = 2 << ((config1 >> 19) & 7);
201 c->icache.sets = 8;
202 c->icache.ways = 37;
203 c->icache.flags |= MIPS_CACHE_VTAG;
204 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
205
206 c->dcache.linesz = 128;
207 c->dcache.ways = 32;
208 c->dcache.sets = 8;
209 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
210 c->options |= MIPS_CPU_PREFETCH;
211 break;
212
David Daney62597c62013-07-29 15:07:04 -0700213 case CPU_CAVIUM_OCTEON3:
214 c->icache.linesz = 128;
215 c->icache.sets = 16;
216 c->icache.ways = 39;
217 c->icache.flags |= MIPS_CACHE_VTAG;
218 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
219
220 c->dcache.linesz = 128;
221 c->dcache.ways = 32;
222 c->dcache.sets = 8;
223 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
224 c->options |= MIPS_CPU_PREFETCH;
225 break;
226
David Daney5b3b1682009-01-08 16:46:40 -0800227 default:
Ralf Baechleab75dc02011-11-17 15:07:31 +0000228 panic("Unsupported Cavium Networks CPU type");
David Daney5b3b1682009-01-08 16:46:40 -0800229 break;
230 }
231
232 /* compute a couple of other cache variables */
233 c->icache.waysize = icache_size / c->icache.ways;
234 c->dcache.waysize = dcache_size / c->dcache.ways;
235
236 c->icache.sets = icache_size / (c->icache.linesz * c->icache.ways);
237 c->dcache.sets = dcache_size / (c->dcache.linesz * c->dcache.ways);
238
239 if (smp_processor_id() == 0) {
240 pr_notice("Primary instruction cache %ldkB, %s, %d way, "
241 "%d sets, linesize %d bytes.\n",
242 icache_size >> 10,
243 cpu_has_vtag_icache ?
244 "virtually tagged" : "physically tagged",
245 c->icache.ways, c->icache.sets, c->icache.linesz);
246
247 pr_notice("Primary data cache %ldkB, %d-way, %d sets, "
248 "linesize %d bytes.\n",
249 dcache_size >> 10, c->dcache.ways,
250 c->dcache.sets, c->dcache.linesz);
251 }
252}
253
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000254static void octeon_cache_error_setup(void)
David Daney586016e2012-05-15 00:04:48 -0700255{
256 extern char except_vec2_octeon;
257 set_handler(0x100, &except_vec2_octeon, 0x80);
258}
David Daney5b3b1682009-01-08 16:46:40 -0800259
260/**
261 * Setup the Octeon cache flush routines
262 *
263 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000264void octeon_cache_init(void)
David Daney5b3b1682009-01-08 16:46:40 -0800265{
David Daney5b3b1682009-01-08 16:46:40 -0800266 probe_octeon();
267
268 shm_align_mask = PAGE_SIZE - 1;
269
270 flush_cache_all = octeon_flush_icache_all;
271 __flush_cache_all = octeon_flush_icache_all;
272 flush_cache_mm = octeon_flush_cache_mm;
273 flush_cache_page = octeon_flush_cache_page;
274 flush_cache_range = octeon_flush_cache_range;
David Daney5b3b1682009-01-08 16:46:40 -0800275 flush_icache_all = octeon_flush_icache_all;
276 flush_data_cache_page = octeon_flush_data_cache_page;
277 flush_icache_range = octeon_flush_icache_range;
278 local_flush_icache_range = local_octeon_flush_icache_range;
James Hogan01882b42016-09-01 17:30:11 +0100279 __flush_icache_user_range = octeon_flush_icache_range;
280 __local_flush_icache_user_range = local_octeon_flush_icache_range;
David Daney5b3b1682009-01-08 16:46:40 -0800281
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100282 __flush_kernel_vmap_range = octeon_flush_kernel_vmap_range;
283
David Daney5b3b1682009-01-08 16:46:40 -0800284 build_clear_page();
285 build_copy_page();
David Daney586016e2012-05-15 00:04:48 -0700286
287 board_cache_error_setup = octeon_cache_error_setup;
David Daney5b3b1682009-01-08 16:46:40 -0800288}
289
David Daneye1ced092012-11-15 13:58:59 -0800290/*
David Daney5b3b1682009-01-08 16:46:40 -0800291 * Handle a cache error exception
292 */
Ralf Baechlef65aad42012-10-17 00:39:09 +0200293static RAW_NOTIFIER_HEAD(co_cache_error_chain);
294
295int register_co_cache_error_notifier(struct notifier_block *nb)
David Daney5b3b1682009-01-08 16:46:40 -0800296{
Ralf Baechlef65aad42012-10-17 00:39:09 +0200297 return raw_notifier_chain_register(&co_cache_error_chain, nb);
298}
299EXPORT_SYMBOL_GPL(register_co_cache_error_notifier);
David Daney5b3b1682009-01-08 16:46:40 -0800300
Ralf Baechlef65aad42012-10-17 00:39:09 +0200301int unregister_co_cache_error_notifier(struct notifier_block *nb)
302{
303 return raw_notifier_chain_unregister(&co_cache_error_chain, nb);
304}
305EXPORT_SYMBOL_GPL(unregister_co_cache_error_notifier);
David Daney5b3b1682009-01-08 16:46:40 -0800306
David Daneye1ced092012-11-15 13:58:59 -0800307static void co_cache_error_call_notifiers(unsigned long val)
Ralf Baechlef65aad42012-10-17 00:39:09 +0200308{
David Daneye1ced092012-11-15 13:58:59 -0800309 int rv = raw_notifier_call_chain(&co_cache_error_chain, val, NULL);
310 if ((rv & ~NOTIFY_STOP_MASK) != NOTIFY_OK) {
311 u64 dcache_err;
312 unsigned long coreid = cvmx_get_core_num();
313 u64 icache_err = read_octeon_c0_icacheerr();
314
315 if (val) {
316 dcache_err = cache_err_dcache[coreid];
317 cache_err_dcache[coreid] = 0;
318 } else {
319 dcache_err = read_octeon_c0_dcacheerr();
320 }
321
322 pr_err("Core%lu: Cache error exception:\n", coreid);
323 pr_err("cp0_errorepc == %lx\n", read_c0_errorepc());
324 if (icache_err & 1) {
325 pr_err("CacheErr (Icache) == %llx\n",
326 (unsigned long long)icache_err);
327 write_octeon_c0_icacheerr(0);
328 }
329 if (dcache_err & 1) {
330 pr_err("CacheErr (Dcache) == %llx\n",
331 (unsigned long long)dcache_err);
332 }
333 }
David Daney5b3b1682009-01-08 16:46:40 -0800334}
335
David Daneye1ced092012-11-15 13:58:59 -0800336/*
Ralf Baechle1c1a90d2009-07-05 19:23:30 +0100337 * Called when the the exception is recoverable
David Daney5b3b1682009-01-08 16:46:40 -0800338 */
David Daneye1ced092012-11-15 13:58:59 -0800339
David Daney5b3b1682009-01-08 16:46:40 -0800340asmlinkage void cache_parity_error_octeon_recoverable(void)
341{
Ralf Baechlef65aad42012-10-17 00:39:09 +0200342 co_cache_error_call_notifiers(0);
David Daney5b3b1682009-01-08 16:46:40 -0800343}
344
345/**
Ralf Baechle1c1a90d2009-07-05 19:23:30 +0100346 * Called when the the exception is not recoverable
David Daney5b3b1682009-01-08 16:46:40 -0800347 */
David Daneye1ced092012-11-15 13:58:59 -0800348
David Daney5b3b1682009-01-08 16:46:40 -0800349asmlinkage void cache_parity_error_octeon_non_recoverable(void)
350{
Ralf Baechlef65aad42012-10-17 00:39:09 +0200351 co_cache_error_call_notifiers(1);
352 panic("Can't handle cache error: nested exception");
David Daney5b3b1682009-01-08 16:46:40 -0800353}