blob: 2d601d769a1cdddae7bbba2bb22571731e3d4f5e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Catalin Marinas74634492012-07-30 14:41:09 -07004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Mark Rutland3d067702012-10-30 12:13:42 +00007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01008 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040010 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020011 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010012 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010015 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010016 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010017 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010018 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020019 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070021 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010022 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020024 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010025 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010026 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010028 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010029 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070030 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010031 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010034 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090036 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010037 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010038 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080040 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010041 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010042 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010043 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020044 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010045 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010046 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010047 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010050 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010051 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010052 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070053 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010054 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
55 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
56 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020057 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010058 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
60 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010061 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070063 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_KERNEL_LZMA
65 select HAVE_KERNEL_LZO
66 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010067 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080068 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010070 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070071 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080073 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010074 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010075 select HAVE_PERF_REGS
76 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070077 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010078 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070080 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070081 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010082 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010083 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040084 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010085 select OF_EARLY_FLATTREE if OF
86 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010087 select OLD_SIGACTION
88 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010089 select PERF_USE_VMALLOC
90 select RTC_LIB
91 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010092 # Above selects are sorted alphabetically; please add new ones
93 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 help
95 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000096 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +000098 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 Europe. There is an ARM Linux project with a web page at
100 <http://www.arm.linux.org.uk/>.
101
Russell King74facff2011-06-02 11:16:22 +0100102config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700103 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100104 bool
105
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200106config NEED_SG_DMA_LENGTH
107 bool
108
109config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200110 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100111 select ARM_HAS_SG_CHAIN
112 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200113
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900114if ARM_DMA_USE_IOMMU
115
116config ARM_DMA_IOMMU_ALIGNMENT
117 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
118 range 4 9
119 default 8
120 help
121 DMA mapping framework by default aligns all buffers to the smallest
122 PAGE_SIZE order which is greater than or equal to the requested buffer
123 size. This works well for buffers up to a few hundreds kilobytes, but
124 for larger buffers it just a waste of address space. Drivers which has
125 relatively small addressing window (like 64Mib) might run out of
126 virtual space with just a few allocations.
127
128 With this parameter you can specify the maximum PAGE_SIZE order for
129 DMA IOMMU buffers. Larger buffers will be aligned only to this
130 specified order. The order is expressed as a power of two multiplied
131 by the PAGE_SIZE.
132
133endif
134
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100135config MIGHT_HAVE_PCI
136 bool
137
Ralf Baechle75e71532007-02-09 17:08:58 +0000138config SYS_SUPPORTS_APM_EMULATION
139 bool
140
Linus Walleijbc581772009-09-15 17:30:37 +0100141config HAVE_TCM
142 bool
143 select GENERIC_ALLOCATOR
144
Russell Kinge119bff2010-01-10 17:23:29 +0000145config HAVE_PROC_CPU
146 bool
147
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700148config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000149 bool
Al Viro5ea81762007-02-11 15:41:31 +0000150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151config EISA
152 bool
153 ---help---
154 The Extended Industry Standard Architecture (EISA) bus was
155 developed as an open alternative to the IBM MicroChannel bus.
156
157 The EISA bus provided some of the features of the IBM MicroChannel
158 bus while maintaining backward compatibility with cards made for
159 the older ISA bus. The EISA bus saw limited use between 1988 and
160 1995 when it was made obsolete by the PCI bus.
161
162 Say Y here if you are building a kernel for an EISA-based machine.
163
164 Otherwise, say N.
165
166config SBUS
167 bool
168
Russell Kingf16fb1e2007-04-28 09:59:37 +0100169config STACKTRACE_SUPPORT
170 bool
171 default y
172
173config LOCKDEP_SUPPORT
174 bool
175 default y
176
Russell King7ad1bcb2006-08-27 12:07:02 +0100177config TRACE_IRQFLAGS_SUPPORT
178 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100179 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181config RWSEM_XCHGADD_ALGORITHM
182 bool
Will Deacon8a874112014-05-02 17:06:19 +0100183 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
David Howellsf0d1b0b2006-12-08 02:37:49 -0800185config ARCH_HAS_ILOG2_U32
186 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800187
188config ARCH_HAS_ILOG2_U64
189 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100191config ARCH_HAS_BANDGAP
192 bool
193
Stefan Agnera5f4c562015-08-13 00:01:52 +0100194config FIX_EARLYCON_MEM
195 def_bool y if MMU
196
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800197config GENERIC_HWEIGHT
198 bool
199 default y
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201config GENERIC_CALIBRATE_DELAY
202 bool
203 default y
204
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100205config ARCH_MAY_HAVE_PC_FDC
206 bool
207
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800208config ZONE_DMA
209 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800210
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800211config NEED_DMA_MAP_STATE
212 def_bool y
213
David A. Longc7edc9e2014-03-07 11:23:04 -0500214config ARCH_SUPPORTS_UPROBES
215 def_bool y
216
Rob Herring58af4a22012-03-20 14:33:01 -0500217config ARCH_HAS_DMA_SET_COHERENT_MASK
218 bool
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220config GENERIC_ISA_DMA
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config FIQ
224 bool
225
Rob Herring13a50452012-02-07 09:28:22 -0600226config NEED_RET_TO_USER
227 bool
228
Al Viro034d2f52005-12-19 16:27:59 -0500229config ARCH_MTD_XIP
230 bool
231
Hyok S. Choic760fc12006-03-27 15:18:50 +0100232config VECTORS_BASE
233 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900234 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100235 default DRAM_BASE if REMAP_VECTORS_TO_RAM
236 default 0x00000000
237 help
Russell King19accfd2013-07-04 11:40:32 +0100238 The base address of exception vectors. This must be two pages
239 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100240
Russell Kingdc21af92011-01-04 19:09:43 +0000241config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100242 bool "Patch physical to virtual translations at runtime" if EMBEDDED
243 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100244 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000245 help
Russell King111e9a52011-05-12 10:02:42 +0100246 Patch phys-to-virt and virt-to-phys translation functions at
247 boot and module load time according to the position of the
248 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000249
Russell King111e9a52011-05-12 10:02:42 +0100250 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100251 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000252
Russell Kingc1beced2011-08-10 10:23:45 +0100253 Only disable this option if you know that you do not require
254 this feature (eg, building a kernel for a single machine) and
255 you need to shrink the kernel to the minimal size.
256
Rob Herringc334bc12012-03-04 22:03:33 -0600257config NEED_MACH_IO_H
258 bool
259 help
260 Select this when mach/io.h is required to provide special
261 definitions for this platform. The need for mach/io.h should
262 be avoided when possible.
263
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400264config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400265 bool
Russell King111e9a52011-05-12 10:02:42 +0100266 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400267 Select this when mach/memory.h is required to provide special
268 definitions for this platform. The need for mach/memory.h should
269 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400270
271config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100272 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100273 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100274 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100275 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100276 ARCH_FOOTBRIDGE || \
277 ARCH_INTEGRATOR || \
278 ARCH_IOP13XX || \
279 ARCH_KS8695 || \
280 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
281 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
282 default 0x20000000 if ARCH_S5PV210
283 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700284 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400285 help
286 Please provide the physical address corresponding to the
287 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000288
Simon Glass87e040b2011-08-16 23:44:26 +0100289config GENERIC_BUG
290 def_bool y
291 depends on BUG
292
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700293config PGTABLE_LEVELS
294 int
295 default 3 if ARM_LPAE
296 default 2
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298source "init/Kconfig"
299
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700300source "kernel/Kconfig.freezer"
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302menu "System Type"
303
Hyok S. Choi3c427972009-07-24 12:35:00 +0100304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800311config ARCH_MMAP_RND_BITS_MIN
312 default 8
313
314config ARCH_MMAP_RND_BITS_MAX
315 default 14 if PAGE_OFFSET=0x40000000
316 default 15 if PAGE_OFFSET=0x80000000
317 default 16
318
Russell Kingccf50e22010-03-15 19:03:06 +0000319#
320# The "ARM system type" choice list is ordered alphabetically by option
321# text. Please add new entries in the option alphabetic order.
322#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323choice
324 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100325 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100326 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Rob Herring387798b2012-09-06 13:41:12 -0500328config ARCH_MULTIPLATFORM
329 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100330 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700331 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500332 select ARM_PATCH_PHYS_VIRT
333 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500334 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600335 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600336 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100337 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500338 select MULTI_IRQ_HANDLER
Dinh Nguyen66314222012-07-18 16:07:18 -0600339 select SPARSE_IRQ
340 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600341
Stefan Agner9c77bc42015-05-20 00:03:51 +0200342config ARM_SINGLE_ARMV7M
343 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
344 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200345 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200346 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V7M
350 select GENERIC_CLOCKEVENTS
351 select NO_IOPORT_MAP
352 select SPARSE_IRQ
353 select USE_OF
354
Russell King788c9702009-04-26 14:21:59 +0100355config ARCH_GEMINI
356 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200357 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100358 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200359 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200360 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100361 help
362 Support for the Cortina Systems Gemini family SoCs
363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364config ARCH_EBSA110
365 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100366 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000367 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100368 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600369 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400370 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700371 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 help
373 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000374 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 Ethernet interface, two PCMCIA sockets, two serial ports and a
376 parallel port.
377
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000378config ARCH_EP93XX
379 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100380 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000381 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700382 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000383 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700384 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100385 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200386 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100387 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200388 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200389 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000390 help
391 This enables support for the Cirrus EP93xx series of CPUs.
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393config ARCH_FOOTBRIDGE
394 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000395 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000397 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200398 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600399 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400400 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000401 help
402 Support for systems based on the DC21285 companion chip
403 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100405config ARCH_NETX
406 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100407 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100408 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000409 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100410 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000411 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100412 This enables support for systems based on the Hilscher NetX Soc
413
Russell King3b938be2007-05-12 11:25:44 +0100414config ARCH_IOP13XX
415 bool "IOP13xx-based"
416 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100417 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400418 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600419 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100420 select PCI
421 select PLAT_IOP
422 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000423 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100424 help
425 Support for Intel's IOP13XX (XScale) family of processors.
426
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100427config ARCH_IOP32X
428 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100429 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000430 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200431 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200432 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600433 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100434 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100435 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000436 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100437 Support for Intel's 80219 and IOP32X (XScale) family of
438 processors.
439
440config ARCH_IOP33X
441 bool "IOP33x-based"
442 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000443 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200444 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200445 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600446 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100447 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100448 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100449 help
450 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Russell King3b938be2007-05-12 11:25:44 +0100452config ARCH_IXP4XX
453 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100454 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500455 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100456 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100457 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000458 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100459 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100460 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200461 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100462 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600463 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200464 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100465 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100466 help
Russell King3b938be2007-05-12 11:25:44 +0100467 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100468
Saeed Bisharaedabd382009-08-06 15:12:43 +0300469config ARCH_DOVE
470 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100471 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300472 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200473 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100474 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100475 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100476 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100477 select PINCTRL
478 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200479 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100480 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000481 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300482 help
483 Support for the Marvell Dove SoC 88AP510
484
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100485config ARCH_KS8695
486 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200487 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100488 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200489 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200490 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100491 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100492 help
493 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
494 System-on-Chip devices.
495
Russell King788c9702009-04-26 14:21:59 +0100496config ARCH_W90X900
497 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100498 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100499 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100500 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100501 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200502 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200503 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100504 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
505 At present, the w90x900 has been renamed nuc900, regarding
506 the ARM series product line, you can login the following
507 link address to know more.
508
509 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
510 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400511
Russell King93e22562012-10-12 14:20:52 +0100512config ARCH_LPC32XX
513 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100514 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000515 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200516 select CLKSRC_LPC32XX
517 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100518 select CPU_ARM926T
519 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200520 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300521 select MULTI_IRQ_HANDLER
522 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100523 select USE_OF
524 help
525 Support for the NXP LPC32XX family of processors
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700528 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100529 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100530 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100531 select ARM_CPU_SUSPEND if PM
532 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100533 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100534 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200535 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100536 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200537 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100538 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100539 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800540 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200541 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100542 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100543 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100544 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800545 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800546 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000547 help
eric miao2c8086a2007-09-11 19:13:17 -0700548 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
550config ARCH_RPC
551 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100552 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100554 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100555 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000556 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100557 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100558 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200559 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100560 select HAVE_PATA_PLATFORM
561 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600562 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400563 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700564 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 help
566 On the Acorn Risc-PC, Linux can support the internal IDE disk and
567 CD-ROM interface, serial and parallel port, and the floppy drive.
568
569config ARCH_SA1100
570 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100571 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100572 select ARCH_SPARSEMEM_ENABLE
573 select CLKDEV_LOOKUP
574 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200575 select CLKSRC_PXA
576 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100577 select CPU_FREQ
578 select CPU_SA1100
579 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200580 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200581 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100582 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100583 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100584 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400585 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100586 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000587 help
588 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900590config ARCH_S3C24XX
591 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100592 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100593 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200594 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800595 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900596 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200597 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900598 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900599 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100600 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900601 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600602 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900603 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900605 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
606 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
607 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
608 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900609
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100610config ARCH_DAVINCI
611 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100612 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100613 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100614 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700615 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100616 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100617 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200618 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100619 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530620 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100621 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100622 help
623 Support for TI's DaVinci platform.
624
Tony Lindgrena0694862013-01-11 11:24:20 -0800625config ARCH_OMAP1
626 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600627 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100628 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800629 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200630 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100631 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100632 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800633 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200634 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800635 select HAVE_IDE
636 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700637 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800638 select NEED_MACH_IO_H if PCCARD
639 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700640 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100641 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800642 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644endchoice
645
Rob Herring387798b2012-09-06 13:41:12 -0500646menu "Multiple platform selection"
647 depends on ARCH_MULTIPLATFORM
648
649comment "CPU Core family selection"
650
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100651config ARCH_MULTI_V4
652 bool "ARMv4 based platforms (FA526)"
653 depends on !ARCH_MULTI_V6_V7
654 select ARCH_MULTI_V4_V5
655 select CPU_FA526
656
Rob Herring387798b2012-09-06 13:41:12 -0500657config ARCH_MULTI_V4T
658 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500659 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100660 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200661 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
662 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
663 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500664
665config ARCH_MULTI_V5
666 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500667 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100668 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100669 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200670 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
671 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500672
673config ARCH_MULTI_V4_V5
674 bool
675
676config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800677 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500678 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600679 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500680
681config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800682 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500683 default y
684 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100685 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600686 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500687
688config ARCH_MULTI_V6_V7
689 bool
Rob Herring9352b052014-01-31 15:36:10 -0600690 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500691
692config ARCH_MULTI_CPU_AUTO
693 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
694 select ARCH_MULTI_V5
695
696endmenu
697
Rob Herring05e2a3d2013-12-05 10:04:54 -0600698config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900699 bool "Dummy Virtual Machine"
700 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600701 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600702 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500703 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100704 select ARM_GIC_V3
Rob Herring05e2a3d2013-12-05 10:04:54 -0600705 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600706 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600707
Russell Kingccf50e22010-03-15 19:03:06 +0000708#
709# This is sorted alphabetically by mach-* pathname. However, plat-*
710# Kconfigs may be included either alphabetically (according to the
711# plat- suffix) or along side the corresponding mach-* source.
712#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200713source "arch/arm/mach-mvebu/Kconfig"
714
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200715source "arch/arm/mach-alpine/Kconfig"
716
Lars Persson590b4602016-02-11 17:06:19 +0100717source "arch/arm/mach-artpec/Kconfig"
718
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100719source "arch/arm/mach-asm9260/Kconfig"
720
Russell King95b8f202010-01-14 11:43:54 +0000721source "arch/arm/mach-at91/Kconfig"
722
Anders Berg1d22924e2014-05-23 11:08:35 +0200723source "arch/arm/mach-axxia/Kconfig"
724
Christian Daudt8ac49e02012-11-19 09:46:10 -0800725source "arch/arm/mach-bcm/Kconfig"
726
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200727source "arch/arm/mach-berlin/Kconfig"
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729source "arch/arm/mach-clps711x/Kconfig"
730
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300731source "arch/arm/mach-cns3xxx/Kconfig"
732
Russell King95b8f202010-01-14 11:43:54 +0000733source "arch/arm/mach-davinci/Kconfig"
734
Baruch Siachdf8d7422015-01-14 10:40:30 +0200735source "arch/arm/mach-digicolor/Kconfig"
736
Russell King95b8f202010-01-14 11:43:54 +0000737source "arch/arm/mach-dove/Kconfig"
738
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000739source "arch/arm/mach-ep93xx/Kconfig"
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741source "arch/arm/mach-footbridge/Kconfig"
742
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200743source "arch/arm/mach-gemini/Kconfig"
744
Rob Herring387798b2012-09-06 13:41:12 -0500745source "arch/arm/mach-highbank/Kconfig"
746
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800747source "arch/arm/mach-hisi/Kconfig"
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749source "arch/arm/mach-integrator/Kconfig"
750
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100751source "arch/arm/mach-iop32x/Kconfig"
752
753source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Dan Williams285f5fa2006-12-07 02:59:39 +0100755source "arch/arm/mach-iop13xx/Kconfig"
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757source "arch/arm/mach-ixp4xx/Kconfig"
758
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400759source "arch/arm/mach-keystone/Kconfig"
760
Russell King95b8f202010-01-14 11:43:54 +0000761source "arch/arm/mach-ks8695/Kconfig"
762
Carlo Caione3b8f5032014-09-10 22:16:59 +0200763source "arch/arm/mach-meson/Kconfig"
764
Jonas Jensen17723fd32013-12-18 13:58:45 +0100765source "arch/arm/mach-moxart/Kconfig"
766
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030767source "arch/arm/mach-aspeed/Kconfig"
768
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200769source "arch/arm/mach-mv78xx0/Kconfig"
770
Shawn Guo3995eb82012-09-13 19:48:07 +0800771source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Matthias Bruggerf682a212014-05-13 01:06:13 +0200773source "arch/arm/mach-mediatek/Kconfig"
774
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800775source "arch/arm/mach-mxs/Kconfig"
776
Russell King95b8f202010-01-14 11:43:54 +0000777source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800778
Russell King95b8f202010-01-14 11:43:54 +0000779source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000780
Daniel Tang9851ca52013-06-11 18:40:17 +1000781source "arch/arm/mach-nspire/Kconfig"
782
Tony Lindgrend48af152005-07-10 19:58:17 +0100783source "arch/arm/plat-omap/Kconfig"
784
785source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Tony Lindgren1dbae812005-11-10 14:26:51 +0000787source "arch/arm/mach-omap2/Kconfig"
788
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400789source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400790
Rob Herring387798b2012-09-06 13:41:12 -0500791source "arch/arm/mach-picoxcell/Kconfig"
792
Russell King95b8f202010-01-14 11:43:54 +0000793source "arch/arm/mach-pxa/Kconfig"
794source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Russell King95b8f202010-01-14 11:43:54 +0000796source "arch/arm/mach-mmp/Kconfig"
797
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100798source "arch/arm/mach-oxnas/Kconfig"
799
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600800source "arch/arm/mach-qcom/Kconfig"
801
Russell King95b8f202010-01-14 11:43:54 +0000802source "arch/arm/mach-realview/Kconfig"
803
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200804source "arch/arm/mach-rockchip/Kconfig"
805
Russell King95b8f202010-01-14 11:43:54 +0000806source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300807
Rob Herring387798b2012-09-06 13:41:12 -0500808source "arch/arm/mach-socfpga/Kconfig"
809
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100810source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100811
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100812source "arch/arm/mach-sti/Kconfig"
813
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900814source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Ben Dooks431107e2010-01-26 10:11:04 +0900816source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100817
Kukjin Kim170f4e42010-02-24 16:40:44 +0900818source "arch/arm/mach-s5pv210/Kconfig"
819
Kukjin Kim83014572011-11-06 13:54:56 +0900820source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500821source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900822
Russell King882d01f2010-03-02 23:40:15 +0000823source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Maxime Ripard3b526342012-11-08 12:40:16 +0100825source "arch/arm/mach-sunxi/Kconfig"
826
Barry Song156a0992012-08-23 13:41:58 +0800827source "arch/arm/mach-prima2/Kconfig"
828
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100829source "arch/arm/mach-tango/Kconfig"
830
Erik Gillingc5f80062010-01-21 16:53:02 -0800831source "arch/arm/mach-tegra/Kconfig"
832
Russell King95b8f202010-01-14 11:43:54 +0000833source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900835source "arch/arm/mach-uniphier/Kconfig"
836
Russell King95b8f202010-01-14 11:43:54 +0000837source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839source "arch/arm/mach-versatile/Kconfig"
840
Russell Kingceade892010-02-11 21:44:53 +0000841source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000842source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000843
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300844source "arch/arm/mach-vt8500/Kconfig"
845
wanzongshun7ec80dd2008-12-03 03:55:38 +0100846source "arch/arm/mach-w90x900/Kconfig"
847
Jun Nieacede512015-04-28 17:18:05 +0800848source "arch/arm/mach-zx/Kconfig"
849
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600850source "arch/arm/mach-zynq/Kconfig"
851
Stefan Agner499f1642015-05-21 00:35:44 +0200852# ARMv7-M architecture
853config ARCH_EFM32
854 bool "Energy Micro efm32"
855 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200856 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200857 help
858 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
859 processors.
860
861config ARCH_LPC18XX
862 bool "NXP LPC18xx/LPC43xx"
863 depends on ARM_SINGLE_ARMV7M
864 select ARCH_HAS_RESET_CONTROLLER
865 select ARM_AMBA
866 select CLKSRC_LPC32XX
867 select PINCTRL
868 help
869 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
870 high performance microcontrollers.
871
872config ARCH_STM32
873 bool "STMicrolectronics STM32"
874 depends on ARM_SINGLE_ARMV7M
875 select ARCH_HAS_RESET_CONTROLLER
876 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200877 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200878 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200879 select RESET_CONTROLLER
880 help
881 Support for STMicroelectronics STM32 processors.
882
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200883config MACH_STM32F429
884 bool "STMicrolectronics STM32F429"
885 depends on ARCH_STM32
886 default y
887
Vladimir Murzin18471192016-04-25 09:49:13 +0100888config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300889 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100890 depends on ARM_SINGLE_ARMV7M
891 select ARM_AMBA
892 select CLKSRC_MPS2
893 help
894 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
895 with a range of available cores like Cortex-M3/M4/M7.
896
897 Please, note that depends which Application Note is used memory map
898 for the platform may vary, so adjustment of RAM base might be needed.
899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900# Definitions to make life easier
901config ARCH_ACORN
902 bool
903
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100904config PLAT_IOP
905 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700906 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100907
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400908config PLAT_ORION
909 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100910 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100911 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100912 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200913 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400914
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200915config PLAT_ORION_LEGACY
916 bool
917 select PLAT_ORION
918
Eric Miaobd5ce432009-01-20 12:06:01 +0800919config PLAT_PXA
920 bool
921
Russell Kingf4b8b312010-01-14 12:48:06 +0000922config PLAT_VERSATILE
923 bool
924
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900925source "arch/arm/firmware/Kconfig"
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927source arch/arm/mm/Kconfig
928
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100929config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100930 bool "Enable iWMMXt support"
931 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
932 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100933 help
934 Enable support for iWMMXt context switching at run time if
935 running on a CPU that supports it.
936
eric miao52108642010-12-13 09:42:34 +0100937config MULTI_IRQ_HANDLER
938 bool
939 help
940 Allow each machine to specify it's own IRQ handler at run time.
941
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100942if !MMU
943source "arch/arm/Kconfig-nommu"
944endif
945
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100946config PJ4B_ERRATA_4742
947 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
948 depends on CPU_PJ4B && MACH_ARMADA_370
949 default y
950 help
951 When coming out of either a Wait for Interrupt (WFI) or a Wait for
952 Event (WFE) IDLE states, a specific timing sensitivity exists between
953 the retiring WFI/WFE instructions and the newly issued subsequent
954 instructions. This sensitivity can result in a CPU hang scenario.
955 Workaround:
956 The software must insert either a Data Synchronization Barrier (DSB)
957 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
958 instruction
959
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100960config ARM_ERRATA_326103
961 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
962 depends on CPU_V6
963 help
964 Executing a SWP instruction to read-only memory does not set bit 11
965 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
966 treat the access as a read, preventing a COW from occurring and
967 causing the faulting task to livelock.
968
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100969config ARM_ERRATA_411920
970 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000971 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100972 help
973 Invalidation of the Instruction Cache operation can
974 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
975 It does not affect the MPCore. This option enables the ARM Ltd.
976 recommended workaround.
977
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100978config ARM_ERRATA_430973
979 bool "ARM errata: Stale prediction on replaced interworking branch"
980 depends on CPU_V7
981 help
982 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100983 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100984 interworking branch is replaced with another code sequence at the
985 same virtual address, whether due to self-modifying code or virtual
986 to physical address re-mapping, Cortex-A8 does not recover from the
987 stale interworking branch prediction. This results in Cortex-A8
988 executing the new code sequence in the incorrect ARM or Thumb state.
989 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
990 and also flushes the branch target cache at every context switch.
991 Note that setting specific bits in the ACTLR register may not be
992 available in non-secure mode.
993
Catalin Marinas855c5512009-04-30 17:06:15 +0100994config ARM_ERRATA_458693
995 bool "ARM errata: Processor deadlock when a false hazard is created"
996 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100997 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100998 help
999 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1000 erratum. For very specific sequences of memory operations, it is
1001 possible for a hazard condition intended for a cache line to instead
1002 be incorrectly associated with a different cache line. This false
1003 hazard might then cause a processor deadlock. The workaround enables
1004 the L1 caching of the NEON accesses and disables the PLD instruction
1005 in the ACTLR register. Note that setting specific bits in the ACTLR
1006 register may not be available in non-secure mode.
1007
Catalin Marinas0516e462009-04-30 17:06:20 +01001008config ARM_ERRATA_460075
1009 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1010 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001011 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001012 help
1013 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1014 erratum. Any asynchronous access to the L2 cache may encounter a
1015 situation in which recent store transactions to the L2 cache are lost
1016 and overwritten with stale memory contents from external memory. The
1017 workaround disables the write-allocate mode for the L2 cache via the
1018 ACTLR register. Note that setting specific bits in the ACTLR register
1019 may not be available in non-secure mode.
1020
Will Deacon9f050272010-09-14 09:51:43 +01001021config ARM_ERRATA_742230
1022 bool "ARM errata: DMB operation may be faulty"
1023 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001024 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001025 help
1026 This option enables the workaround for the 742230 Cortex-A9
1027 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1028 between two write operations may not ensure the correct visibility
1029 ordering of the two writes. This workaround sets a specific bit in
1030 the diagnostic register of the Cortex-A9 which causes the DMB
1031 instruction to behave as a DSB, ensuring the correct behaviour of
1032 the two writes.
1033
Will Deacona672e992010-09-14 09:53:02 +01001034config ARM_ERRATA_742231
1035 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1036 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001037 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001038 help
1039 This option enables the workaround for the 742231 Cortex-A9
1040 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1041 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1042 accessing some data located in the same cache line, may get corrupted
1043 data due to bad handling of the address hazard when the line gets
1044 replaced from one of the CPUs at the same time as another CPU is
1045 accessing it. This workaround sets specific bits in the diagnostic
1046 register of the Cortex-A9 which reduces the linefill issuing
1047 capabilities of the processor.
1048
Jon Medhurst69155792013-06-07 10:35:35 +01001049config ARM_ERRATA_643719
1050 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1051 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001052 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001053 help
1054 This option enables the workaround for the 643719 Cortex-A9 (prior to
1055 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1056 register returns zero when it should return one. The workaround
1057 corrects this value, ensuring cache maintenance operations which use
1058 it behave as intended and avoiding data corruption.
1059
Will Deaconcdf357f2010-08-05 11:20:51 +01001060config ARM_ERRATA_720789
1061 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001062 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001063 help
1064 This option enables the workaround for the 720789 Cortex-A9 (prior to
1065 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1066 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1067 As a consequence of this erratum, some TLB entries which should be
1068 invalidated are not, resulting in an incoherency in the system page
1069 tables. The workaround changes the TLB flushing routines to invalidate
1070 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001071
1072config ARM_ERRATA_743622
1073 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1074 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001075 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001076 help
1077 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001078 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001079 optimisation in the Cortex-A9 Store Buffer may lead to data
1080 corruption. This workaround sets a specific bit in the diagnostic
1081 register of the Cortex-A9 which disables the Store Buffer
1082 optimisation, preventing the defect from occurring. This has no
1083 visible impact on the overall performance or power consumption of the
1084 processor.
1085
Will Deacon9a27c272011-02-18 16:36:35 +01001086config ARM_ERRATA_751472
1087 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001088 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001089 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001090 help
1091 This option enables the workaround for the 751472 Cortex-A9 (prior
1092 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1093 completion of a following broadcasted operation if the second
1094 operation is received by a CPU before the ICIALLUIS has completed,
1095 potentially leading to corrupted entries in the cache or TLB.
1096
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001097config ARM_ERRATA_754322
1098 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1099 depends on CPU_V7
1100 help
1101 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1102 r3p*) erratum. A speculative memory access may cause a page table walk
1103 which starts prior to an ASID switch but completes afterwards. This
1104 can populate the micro-TLB with a stale entry which may be hit with
1105 the new ASID. This workaround places two dsb instructions in the mm
1106 switching code so that no page table walks can cross the ASID switch.
1107
Will Deacon5dab26a2011-03-04 12:38:54 +01001108config ARM_ERRATA_754327
1109 bool "ARM errata: no automatic Store Buffer drain"
1110 depends on CPU_V7 && SMP
1111 help
1112 This option enables the workaround for the 754327 Cortex-A9 (prior to
1113 r2p0) erratum. The Store Buffer does not have any automatic draining
1114 mechanism and therefore a livelock may occur if an external agent
1115 continuously polls a memory location waiting to observe an update.
1116 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1117 written polling loops from denying visibility of updates to memory.
1118
Catalin Marinas145e10e2011-08-15 11:04:41 +01001119config ARM_ERRATA_364296
1120 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001121 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001122 help
1123 This options enables the workaround for the 364296 ARM1136
1124 r0p2 erratum (possible cache data corruption with
1125 hit-under-miss enabled). It sets the undocumented bit 31 in
1126 the auxiliary control register and the FI bit in the control
1127 register, thus disabling hit-under-miss without putting the
1128 processor into full low interrupt latency mode. ARM11MPCore
1129 is not affected.
1130
Will Deaconf630c1b2011-09-15 11:45:15 +01001131config ARM_ERRATA_764369
1132 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1133 depends on CPU_V7 && SMP
1134 help
1135 This option enables the workaround for erratum 764369
1136 affecting Cortex-A9 MPCore with two or more processors (all
1137 current revisions). Under certain timing circumstances, a data
1138 cache line maintenance operation by MVA targeting an Inner
1139 Shareable memory region may fail to proceed up to either the
1140 Point of Coherency or to the Point of Unification of the
1141 system. This workaround adds a DSB instruction before the
1142 relevant cache maintenance functions and sets a specific bit
1143 in the diagnostic control register of the SCU.
1144
Simon Horman7253b852012-09-28 02:12:45 +01001145config ARM_ERRATA_775420
1146 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1147 depends on CPU_V7
1148 help
1149 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1150 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1151 operation aborts with MMU exception, it might cause the processor
1152 to deadlock. This workaround puts DSB before executing ISB if
1153 an abort may occur on cache maintenance.
1154
Catalin Marinas93dc6882013-03-26 23:35:04 +01001155config ARM_ERRATA_798181
1156 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1157 depends on CPU_V7 && SMP
1158 help
1159 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1160 adequately shooting down all use of the old entries. This
1161 option enables the Linux kernel workaround for this erratum
1162 which sends an IPI to the CPUs that are running the same ASID
1163 as the one being invalidated.
1164
Will Deacon84b65042013-08-20 17:29:55 +01001165config ARM_ERRATA_773022
1166 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1167 depends on CPU_V7
1168 help
1169 This option enables the workaround for the 773022 Cortex-A15
1170 (up to r0p4) erratum. In certain rare sequences of code, the
1171 loop buffer may deliver incorrect instructions. This
1172 workaround disables the loop buffer to avoid the erratum.
1173
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001174config ARM_ERRATA_818325_852422
1175 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1176 depends on CPU_V7
1177 help
1178 This option enables the workaround for:
1179 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1180 instruction might deadlock. Fixed in r0p1.
1181 - Cortex-A12 852422: Execution of a sequence of instructions might
1182 lead to either a data corruption or a CPU deadlock. Not fixed in
1183 any Cortex-A12 cores yet.
1184 This workaround for all both errata involves setting bit[12] of the
1185 Feature Register. This bit disables an optimisation applied to a
1186 sequence of 2 instructions that use opposing condition codes.
1187
Doug Anderson416bcf22016-04-07 00:26:05 +01001188config ARM_ERRATA_821420
1189 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 821420 Cortex-A12
1193 (all revs) erratum. In very rare timing conditions, a sequence
1194 of VMOV to Core registers instructions, for which the second
1195 one is in the shadow of a branch or abort, can lead to a
1196 deadlock when the VMOV instructions are issued out-of-order.
1197
Doug Anderson9f6f9352016-04-07 00:27:26 +01001198config ARM_ERRATA_825619
1199 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1200 depends on CPU_V7
1201 help
1202 This option enables the workaround for the 825619 Cortex-A12
1203 (all revs) erratum. Within rare timing constraints, executing a
1204 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1205 and Device/Strongly-Ordered loads and stores might cause deadlock
1206
1207config ARM_ERRATA_852421
1208 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 852421 Cortex-A17
1212 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1213 execution of a DMB ST instruction might fail to properly order
1214 stores from GroupA and stores from GroupB.
1215
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001216config ARM_ERRATA_852423
1217 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for:
1221 - Cortex-A17 852423: Execution of a sequence of instructions might
1222 lead to either a data corruption or a CPU deadlock. Not fixed in
1223 any Cortex-A17 cores yet.
1224 This is identical to Cortex-A12 erratum 852422. It is a separate
1225 config option from the A12 erratum due to the way errata are checked
1226 for and handled.
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228endmenu
1229
1230source "arch/arm/common/Kconfig"
1231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232menu "Bus support"
1233
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234config ISA
1235 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 help
1237 Find out whether you have ISA slots on your motherboard. ISA is the
1238 name of a bus system, i.e. the way the CPU talks to the other stuff
1239 inside your box. Other bus systems are PCI, EISA, MicroChannel
1240 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1241 newer boards don't support it. If you have ISA, say Y, otherwise N.
1242
Russell King065909b2006-01-04 15:44:16 +00001243# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244config ISA_DMA
1245 bool
Russell King065909b2006-01-04 15:44:16 +00001246 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Russell King065909b2006-01-04 15:44:16 +00001248# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001249config ISA_DMA_API
1250 bool
Al Viro5cae8412005-05-04 05:39:22 +01001251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001253 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 help
1255 Find out whether you have a PCI motherboard. PCI is the name of a
1256 bus system, i.e. the way the CPU talks to the other stuff inside
1257 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1258 VESA. If you have PCI, say Y, otherwise N.
1259
Anton Vorontsov52882172010-04-19 13:20:49 +01001260config PCI_DOMAINS
1261 bool
1262 depends on PCI
1263
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001264config PCI_DOMAINS_GENERIC
1265 def_bool PCI_DOMAINS
1266
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001267config PCI_NANOENGINE
1268 bool "BSE nanoEngine PCI support"
1269 depends on SA1100_NANOENGINE
1270 help
1271 Enable PCI on the BSE nanoEngine board.
1272
Matthew Wilcox36e23592007-07-10 10:54:40 -06001273config PCI_SYSCALL
1274 def_bool PCI
1275
Mike Rapoporta0113a92007-11-25 08:55:34 +01001276config PCI_HOST_ITE8152
1277 bool
1278 depends on PCI && MACH_ARMCORE
1279 default y
1280 select DMABOUNCE
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282source "drivers/pci/Kconfig"
1283
1284source "drivers/pcmcia/Kconfig"
1285
1286endmenu
1287
1288menu "Kernel Features"
1289
Dave Martin3b556582011-12-07 15:38:04 +00001290config HAVE_SMP
1291 bool
1292 help
1293 This option should be selected by machines which have an SMP-
1294 capable CPU.
1295
1296 The only effect of this option is to make the SMP-related
1297 options available to the user for configuration.
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001300 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001301 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001302 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001303 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001304 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001305 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 help
1307 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001308 a system with only one CPU, say N. If you have a system with more
1309 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Robert Graffham4a474152014-01-23 15:55:29 -08001311 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001313 you say Y here, the kernel will run on many, but not all,
1314 uniprocessor machines. On a uniprocessor machine, the kernel
1315 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Paul Bolle395cf962011-08-15 02:02:26 +02001317 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001319 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
1321 If you don't know what to do here, say N.
1322
Russell Kingf00ec482010-09-04 10:47:48 +01001323config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001324 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001325 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001326 default y
1327 help
1328 SMP kernels contain instructions which fail on non-SMP processors.
1329 Enabling this option allows the kernel to modify itself to make
1330 these instructions safe. Disabling it allows about 1K of space
1331 savings.
1332
1333 If you don't know what to do here, say Y.
1334
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001335config ARM_CPU_TOPOLOGY
1336 bool "Support cpu topology definition"
1337 depends on SMP && CPU_V7
1338 default y
1339 help
1340 Support ARM cpu topology definition. The MPIDR register defines
1341 affinity between processors which is then used to describe the cpu
1342 topology of an ARM System.
1343
1344config SCHED_MC
1345 bool "Multi-core scheduler support"
1346 depends on ARM_CPU_TOPOLOGY
1347 help
1348 Multi-core scheduler support improves the CPU scheduler's decision
1349 making when dealing with multi-core CPU chips at a cost of slightly
1350 increased overhead in some places. If unsure say N here.
1351
1352config SCHED_SMT
1353 bool "SMT scheduler support"
1354 depends on ARM_CPU_TOPOLOGY
1355 help
1356 Improves the CPU scheduler's decision making when dealing with
1357 MultiThreading at a cost of slightly increased overhead in some
1358 places. If unsure say N here.
1359
Russell Kinga8cbcd92009-05-16 11:51:14 +01001360config HAVE_ARM_SCU
1361 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001362 help
1363 This option enables support for the ARM system coherency unit
1364
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001365config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001366 bool "Architected timer support"
1367 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001368 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001369 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001370 help
1371 This option enables support for the ARM architected timer
1372
Russell Kingf32f4ce2009-05-16 12:14:21 +01001373config HAVE_ARM_TWD
1374 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001375 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001376 help
1377 This options enables support for the ARM timer and watchdog unit
1378
Nicolas Pitree8db2882012-04-12 02:45:22 -04001379config MCPM
1380 bool "Multi-Cluster Power Management"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option provides the common power management infrastructure
1384 for (multi-)cluster based systems, such as big.LITTLE based
1385 systems.
1386
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001387config MCPM_QUAD_CLUSTER
1388 bool
1389 depends on MCPM
1390 help
1391 To avoid wasting resources unnecessarily, MCPM only supports up
1392 to 2 clusters by default.
1393 Platforms with 3 or 4 clusters that use MCPM must select this
1394 option to allow the additional clusters to be managed.
1395
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001396config BIG_LITTLE
1397 bool "big.LITTLE support (Experimental)"
1398 depends on CPU_V7 && SMP
1399 select MCPM
1400 help
1401 This option enables support selections for the big.LITTLE
1402 system architecture.
1403
1404config BL_SWITCHER
1405 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001406 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001407 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001408 help
1409 The big.LITTLE "switcher" provides the core functionality to
1410 transparently handle transition between a cluster of A15's
1411 and a cluster of A7's in a big.LITTLE system.
1412
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001413config BL_SWITCHER_DUMMY_IF
1414 tristate "Simple big.LITTLE switcher user interface"
1415 depends on BL_SWITCHER && DEBUG_KERNEL
1416 help
1417 This is a simple and dummy char dev interface to control
1418 the big.LITTLE switcher core code. It is meant for
1419 debugging purposes only.
1420
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001421choice
1422 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001423 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001424 default VMSPLIT_3G
1425 help
1426 Select the desired split between kernel and user memory.
1427
1428 If you are not absolutely sure what you are doing, leave this
1429 option alone!
1430
1431 config VMSPLIT_3G
1432 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001433 config VMSPLIT_3G_OPT
1434 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001435 config VMSPLIT_2G
1436 bool "2G/2G user/kernel split"
1437 config VMSPLIT_1G
1438 bool "1G/3G user/kernel split"
1439endchoice
1440
1441config PAGE_OFFSET
1442 hex
Russell King006fa252014-02-26 19:40:46 +00001443 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001444 default 0x40000000 if VMSPLIT_1G
1445 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001446 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001447 default 0xC0000000
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449config NR_CPUS
1450 int "Maximum number of CPUs (2-32)"
1451 range 2 32
1452 depends on SMP
1453 default "4"
1454
Russell Kinga054a812005-11-02 22:24:33 +00001455config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001456 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001457 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001458 help
1459 Say Y here to experiment with turning CPUs off and on. CPUs
1460 can be controlled through /sys/devices/system/cpu.
1461
Will Deacon2bdd4242012-12-12 19:20:52 +00001462config ARM_PSCI
1463 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001464 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001465 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001466 help
1467 Say Y here if you want Linux to communicate with system firmware
1468 implementing the PSCI specification for CPU-centric power
1469 management operations described in ARM document number ARM DEN
1470 0022A ("Power State Coordination Interface System Software on
1471 ARM processors").
1472
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001473# The GPIO number here must be sorted by descending number. In case of
1474# a multiplatform kernel, we just want the highest value required by the
1475# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001476config ARCH_NR_GPIO
1477 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001478 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1479 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001480 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1481 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001482 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001483 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001484 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001485 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001486 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001487 default 0
1488 help
1489 Maximum number of GPIOs in the system.
1490
1491 If unsure, leave the default value.
1492
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001493source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
Russell Kingc9218b12013-04-27 23:31:10 +01001495config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001496 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001497 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001498 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001499 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001500 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001501
1502choice
Russell King47d84682013-09-10 23:47:55 +01001503 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001504 prompt "Timer frequency"
1505
1506config HZ_100
1507 bool "100 Hz"
1508
1509config HZ_200
1510 bool "200 Hz"
1511
1512config HZ_250
1513 bool "250 Hz"
1514
1515config HZ_300
1516 bool "300 Hz"
1517
1518config HZ_500
1519 bool "500 Hz"
1520
1521config HZ_1000
1522 bool "1000 Hz"
1523
1524endchoice
1525
1526config HZ
1527 int
Russell King47d84682013-09-10 23:47:55 +01001528 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001529 default 100 if HZ_100
1530 default 200 if HZ_200
1531 default 250 if HZ_250
1532 default 300 if HZ_300
1533 default 500 if HZ_500
1534 default 1000
1535
1536config SCHED_HRTICK
1537 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001538
Catalin Marinas16c79652009-07-24 12:33:02 +01001539config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001540 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001541 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001542 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001543 select AEABI
1544 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001545 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001546 help
1547 By enabling this option, the kernel will be compiled in
1548 Thumb-2 mode. A compiler/assembler that understand the unified
1549 ARM-Thumb syntax is needed.
1550
1551 If unsure, say N.
1552
Dave Martin6f685c52011-03-03 11:41:12 +01001553config THUMB2_AVOID_R_ARM_THM_JUMP11
1554 bool "Work around buggy Thumb-2 short branch relocations in gas"
1555 depends on THUMB2_KERNEL && MODULES
1556 default y
1557 help
1558 Various binutils versions can resolve Thumb-2 branches to
1559 locally-defined, preemptible global symbols as short-range "b.n"
1560 branch instructions.
1561
1562 This is a problem, because there's no guarantee the final
1563 destination of the symbol, or any candidate locations for a
1564 trampoline, are within range of the branch. For this reason, the
1565 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1566 relocation in modules at all, and it makes little sense to add
1567 support.
1568
1569 The symptom is that the kernel fails with an "unsupported
1570 relocation" error when loading some modules.
1571
1572 Until fixed tools are available, passing
1573 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1574 code which hits this problem, at the cost of a bit of extra runtime
1575 stack usage in some cases.
1576
1577 The problem is described in more detail at:
1578 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1579
1580 Only Thumb-2 kernels are affected.
1581
1582 Unless you are sure your tools don't have this problem, say Y.
1583
Catalin Marinas0becb082009-07-24 12:32:53 +01001584config ARM_ASM_UNIFIED
1585 bool
1586
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001587config ARM_PATCH_IDIV
1588 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1589 depends on CPU_32v7 && !XIP_KERNEL
1590 default y
1591 help
1592 The ARM compiler inserts calls to __aeabi_idiv() and
1593 __aeabi_uidiv() when it needs to perform division on signed
1594 and unsigned integers. Some v7 CPUs have support for the sdiv
1595 and udiv instructions that can be used to implement those
1596 functions.
1597
1598 Enabling this option allows the kernel to modify itself to
1599 replace the first two instructions of these library functions
1600 with the sdiv or udiv plus "bx lr" instructions when the CPU
1601 it is running on supports them. Typically this will be faster
1602 and less power intensive than running the original library
1603 code to do integer division.
1604
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001605config AEABI
1606 bool "Use the ARM EABI to compile the kernel"
1607 help
1608 This option allows for the kernel to be compiled using the latest
1609 ARM ABI (aka EABI). This is only useful if you are using a user
1610 space environment that is also compiled with EABI.
1611
1612 Since there are major incompatibilities between the legacy ABI and
1613 EABI, especially with regard to structure member alignment, this
1614 option also changes the kernel syscall calling convention to
1615 disambiguate both ABIs and allow for backward compatibility support
1616 (selected with CONFIG_OABI_COMPAT).
1617
1618 To use this you need GCC version 4.0.0 or later.
1619
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001620config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001621 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001622 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001623 help
1624 This option preserves the old syscall interface along with the
1625 new (ARM EABI) one. It also provides a compatibility layer to
1626 intercept syscalls that have structure arguments which layout
1627 in memory differs between the legacy ABI and the new ARM EABI
1628 (only for non "thumb" binaries). This option adds a tiny
1629 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001630
1631 The seccomp filter system will not be available when this is
1632 selected, since there is no way yet to sensibly distinguish
1633 between calling conventions during filtering.
1634
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001635 If you know you'll be using only pure EABI user space then you
1636 can say N here. If this option is not selected and you attempt
1637 to execute a legacy ABI binary then the result will be
1638 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001639 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001640
Mel Gormaneb335752009-05-13 17:34:48 +01001641config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001642 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001643
Russell King05944d72006-11-30 20:43:51 +00001644config ARCH_SPARSEMEM_ENABLE
1645 bool
1646
Russell King07a2f732008-10-01 21:39:58 +01001647config ARCH_SPARSEMEM_DEFAULT
1648 def_bool ARCH_SPARSEMEM_ENABLE
1649
Russell King05944d72006-11-30 20:43:51 +00001650config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001651 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001652
Will Deacon7b7bf492011-05-19 13:21:14 +01001653config HAVE_ARCH_PFN_VALID
1654 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1655
Steve Capperb8cd51a2014-10-09 15:29:20 -07001656config HAVE_GENERIC_RCU_GUP
1657 def_bool y
1658 depends on ARM_LPAE
1659
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001660config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001661 bool "High Memory Support"
1662 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001663 help
1664 The address space of ARM processors is only 4 Gigabytes large
1665 and it has to accommodate user address space, kernel address
1666 space as well as some memory mapped IO. That means that, if you
1667 have a large amount of physical memory and/or IO, not all of the
1668 memory can be "permanently mapped" by the kernel. The physical
1669 memory that is not permanently mapped is called "high memory".
1670
1671 Depending on the selected kernel/user memory split, minimum
1672 vmalloc space and actual amount of RAM, you may not need this
1673 option which should result in a slightly faster kernel.
1674
1675 If unsure, say n.
1676
Russell King65cec8e2009-08-17 20:02:06 +01001677config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001678 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001679 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001680 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001681 help
1682 The VM uses one page of physical memory for each page table.
1683 For systems with a lot of processes, this can use a lot of
1684 precious low memory, eventually leading to low memory being
1685 consumed by page tables. Setting this option will allow
1686 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001687
Russell Kinga5e090a2015-08-19 20:40:41 +01001688config CPU_SW_DOMAIN_PAN
1689 bool "Enable use of CPU domains to implement privileged no-access"
1690 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001691 default y
1692 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001693 Increase kernel security by ensuring that normal kernel accesses
1694 are unable to access userspace addresses. This can help prevent
1695 use-after-free bugs becoming an exploitable privilege escalation
1696 by ensuring that magic values (such as LIST_POISON) will always
1697 fault when dereferenced.
1698
1699 CPUs with low-vector mappings use a best-efforts implementation.
1700 Their lower 1MB needs to remain accessible for the vectors, but
1701 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
1703config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001704 def_bool y
1705 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001706
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001707config SYS_SUPPORTS_HUGETLBFS
1708 def_bool y
1709 depends on ARM_LPAE
1710
Catalin Marinas8d962502012-07-25 14:39:26 +01001711config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1712 def_bool y
1713 depends on ARM_LPAE
1714
Steven Capper4bfab202013-07-26 14:58:22 +01001715config ARCH_WANT_GENERAL_HUGETLB
1716 def_bool y
1717
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001718config ARM_MODULE_PLTS
1719 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1720 depends on MODULES
1721 help
1722 Allocate PLTs when loading modules so that jumps and calls whose
1723 targets are too far away for their relative offsets to be encoded
1724 in the instructions themselves can be bounced via veneers in the
1725 module's PLT. This allows modules to be allocated in the generic
1726 vmalloc area after the dedicated module memory area has been
1727 exhausted. The modules will use slightly more memory, but after
1728 rounding up to page size, the actual memory footprint is usually
1729 the same.
1730
1731 Say y if you are getting out of memory errors while loading modules
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733source "mm/Kconfig"
1734
Magnus Dammc1b2d972010-07-05 10:00:11 +01001735config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001736 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001737 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001738 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001739 default "11"
1740 help
1741 The kernel memory allocator divides physically contiguous memory
1742 blocks into "zones", where each zone is a power of two number of
1743 pages. This option selects the largest power of two that the kernel
1744 keeps in the memory allocator. If you need to allocate very large
1745 blocks of physically contiguous memory, then you may need to
1746 increase this value.
1747
1748 This config option is actually maximum order plus one. For example,
1749 a value of 11 means that the largest free memory block is 2^10 pages.
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751config ALIGNMENT_TRAP
1752 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001753 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001755 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001757 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1759 address divisible by 4. On 32-bit ARM processors, these non-aligned
1760 fetch/store instructions will be emulated in software if you say
1761 here, which has a severe performance impact. This is necessary for
1762 correct operation of some network protocols. With an IP-only
1763 configuration it is safe to say N, otherwise say Y.
1764
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001765config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001766 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1767 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001768 default y if CPU_FEROCEON
1769 help
1770 Implement faster copy_to_user and clear_user methods for CPU
1771 cores where a 8-word STM instruction give significantly higher
1772 memory write throughput than a sequence of individual 32bit stores.
1773
1774 A possible side effect is a slight increase in scheduling latency
1775 between threads sharing the same address space if they invoke
1776 such copy operations with large buffers.
1777
1778 However, if the CPU data cache is using a write-allocate mode,
1779 this option is unlikely to provide any performance gain.
1780
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001781config SECCOMP
1782 bool
1783 prompt "Enable seccomp to safely compute untrusted bytecode"
1784 ---help---
1785 This kernel feature is useful for number crunching applications
1786 that may need to compute untrusted bytecode during their
1787 execution. By using pipes or other transports made available to
1788 the process as file descriptors supporting the read/write
1789 syscalls, it's possible to isolate those applications in
1790 their own address space using seccomp. Once seccomp is
1791 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1792 and the task is only allowed to execute a few safe syscalls
1793 defined by each seccomp mode.
1794
Stefano Stabellini06e62952013-10-15 15:47:14 +00001795config SWIOTLB
1796 def_bool y
1797
1798config IOMMU_HELPER
1799 def_bool SWIOTLB
1800
Stefano Stabellini02c24332015-11-23 10:32:57 +00001801config PARAVIRT
1802 bool "Enable paravirtualization code"
1803 help
1804 This changes the kernel so it can modify itself when it is run
1805 under a hypervisor, potentially improving performance significantly
1806 over full virtualization.
1807
1808config PARAVIRT_TIME_ACCOUNTING
1809 bool "Paravirtual steal time accounting"
1810 select PARAVIRT
1811 default n
1812 help
1813 Select this option to enable fine granularity task steal time
1814 accounting. Time spent executing other tasks in parallel with
1815 the current vCPU is discounted from the vCPU power. To account for
1816 that, there can be a small performance impact.
1817
1818 If in doubt, say N here.
1819
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001820config XEN_DOM0
1821 def_bool y
1822 depends on XEN
1823
1824config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001825 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001826 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001827 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001828 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001829 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001830 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001831 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001832 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001833 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001834 help
1835 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1836
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837endmenu
1838
1839menu "Boot options"
1840
Grant Likely9eb8f672011-04-28 14:27:20 -06001841config USE_OF
1842 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001843 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001844 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001845 help
1846 Include support for flattened device tree machine descriptions.
1847
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001848config ATAGS
1849 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1850 default y
1851 help
1852 This is the traditional way of passing data to the kernel at boot
1853 time. If you are solely relying on the flattened device tree (or
1854 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1855 to remove ATAGS support from your kernel binary. If unsure,
1856 leave this to y.
1857
1858config DEPRECATED_PARAM_STRUCT
1859 bool "Provide old way to pass kernel parameters"
1860 depends on ATAGS
1861 help
1862 This was deprecated in 2001 and announced to live on for 5 years.
1863 Some old boot loaders still use this way.
1864
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865# Compressed boot loader in ROM. Yes, we really want to ask about
1866# TEXT and BSS so we preserve their values in the config files.
1867config ZBOOT_ROM_TEXT
1868 hex "Compressed ROM boot loader base address"
1869 default "0"
1870 help
1871 The physical address at which the ROM-able zImage is to be
1872 placed in the target. Platforms which normally make use of
1873 ROM-able zImage formats normally set this to a suitable
1874 value in their defconfig file.
1875
1876 If ZBOOT_ROM is not enabled, this has no effect.
1877
1878config ZBOOT_ROM_BSS
1879 hex "Compressed ROM boot loader BSS address"
1880 default "0"
1881 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001882 The base address of an area of read/write memory in the target
1883 for the ROM-able zImage which must be available while the
1884 decompressor is running. It must be large enough to hold the
1885 entire decompressed kernel plus an additional 128 KiB.
1886 Platforms which normally make use of ROM-able zImage formats
1887 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
1889 If ZBOOT_ROM is not enabled, this has no effect.
1890
1891config ZBOOT_ROM
1892 bool "Compressed boot loader in ROM/flash"
1893 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001894 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 help
1896 Say Y here if you intend to execute your compressed kernel image
1897 (zImage) directly from ROM or flash. If unsure, say N.
1898
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001899config ARM_APPENDED_DTB
1900 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001901 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001902 help
1903 With this option, the boot code will look for a device tree binary
1904 (DTB) appended to zImage
1905 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1906
1907 This is meant as a backward compatibility convenience for those
1908 systems with a bootloader that can't be upgraded to accommodate
1909 the documented boot protocol using a device tree.
1910
1911 Beware that there is very little in terms of protection against
1912 this option being confused by leftover garbage in memory that might
1913 look like a DTB header after a reboot if no actual DTB is appended
1914 to zImage. Do not leave this option active in a production kernel
1915 if you don't intend to always append a DTB. Proper passing of the
1916 location into r2 of a bootloader provided DTB is always preferable
1917 to this option.
1918
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001919config ARM_ATAG_DTB_COMPAT
1920 bool "Supplement the appended DTB with traditional ATAG information"
1921 depends on ARM_APPENDED_DTB
1922 help
1923 Some old bootloaders can't be updated to a DTB capable one, yet
1924 they provide ATAGs with memory configuration, the ramdisk address,
1925 the kernel cmdline string, etc. Such information is dynamically
1926 provided by the bootloader and can't always be stored in a static
1927 DTB. To allow a device tree enabled kernel to be used with such
1928 bootloaders, this option allows zImage to extract the information
1929 from the ATAG list and store it at run time into the appended DTB.
1930
Genoud Richardd0f34a12012-06-26 16:37:59 +01001931choice
1932 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1933 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1934
1935config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936 bool "Use bootloader kernel arguments if available"
1937 help
1938 Uses the command-line options passed by the boot loader instead of
1939 the device tree bootargs property. If the boot loader doesn't provide
1940 any, the device tree bootargs property will be used.
1941
1942config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1943 bool "Extend with bootloader kernel arguments"
1944 help
1945 The command-line arguments provided by the boot loader will be
1946 appended to the the device tree bootargs property.
1947
1948endchoice
1949
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950config CMDLINE
1951 string "Default kernel command string"
1952 default ""
1953 help
1954 On some architectures (EBSA110 and CATS), there is currently no way
1955 for the boot loader to pass arguments to the kernel. For these
1956 architectures, you should supply some command-line options at build
1957 time by entering them here. As a minimum, you should specify the
1958 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1959
Victor Boivie4394c122011-05-04 17:07:55 +01001960choice
1961 prompt "Kernel command line type" if CMDLINE != ""
1962 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001963 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001964
1965config CMDLINE_FROM_BOOTLOADER
1966 bool "Use bootloader kernel arguments if available"
1967 help
1968 Uses the command-line options passed by the boot loader. If
1969 the boot loader doesn't provide any, the default kernel command
1970 string provided in CMDLINE will be used.
1971
1972config CMDLINE_EXTEND
1973 bool "Extend bootloader kernel arguments"
1974 help
1975 The command-line arguments provided by the boot loader will be
1976 appended to the default kernel command string.
1977
Alexander Holler92d20402010-02-16 19:04:53 +01001978config CMDLINE_FORCE
1979 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001980 help
1981 Always use the default kernel command string, even if the boot
1982 loader passes other arguments to the kernel.
1983 This is useful if you cannot or don't want to change the
1984 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001985endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987config XIP_KERNEL
1988 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001989 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 help
1991 Execute-In-Place allows the kernel to run from non-volatile storage
1992 directly addressable by the CPU, such as NOR flash. This saves RAM
1993 space since the text section of the kernel is not loaded from flash
1994 to RAM. Read-write sections, such as the data section and stack,
1995 are still copied to RAM. The XIP kernel is not compressed since
1996 it has to run directly from flash, so it will take more space to
1997 store it. The flash address used to link the kernel object files,
1998 and for storing it, is configuration dependent. Therefore, if you
1999 say Y here, you must know the proper physical address where to
2000 store the kernel image depending on your own flash memory usage.
2001
2002 Also note that the make target becomes "make xipImage" rather than
2003 "make zImage" or "make Image". The final kernel binary to put in
2004 ROM memory will be arch/arm/boot/xipImage.
2005
2006 If unsure, say N.
2007
2008config XIP_PHYS_ADDR
2009 hex "XIP Kernel Physical Location"
2010 depends on XIP_KERNEL
2011 default "0x00080000"
2012 help
2013 This is the physical address in your flash memory the kernel will
2014 be linked for and stored to. This address is dependent on your
2015 own flash usage.
2016
Richard Purdiec587e4a2007-02-06 21:29:00 +01002017config KEXEC
2018 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002019 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002020 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002021 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002022 help
2023 kexec is a system call that implements the ability to shutdown your
2024 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002025 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002026 you can start any kernel with it, not just Linux.
2027
2028 It is an ongoing process to be certain the hardware in a machine
2029 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002030 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002031
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002032config ATAGS_PROC
2033 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002034 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002035 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002036 help
2037 Should the atags used to boot the kernel be exported in an "atags"
2038 file in procfs. Useful with kexec.
2039
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002040config CRASH_DUMP
2041 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002042 help
2043 Generate crash dump after being started by kexec. This should
2044 be normally only set in special crash dump kernels which are
2045 loaded in the main kernel with kexec-tools into a specially
2046 reserved region and then later executed after a crash by
2047 kdump/kexec. The crash dump kernel must be compiled to a
2048 memory address not used by the main kernel
2049
2050 For more details see Documentation/kdump/kdump.txt
2051
Eric Miaoe69edc792010-07-05 15:56:50 +02002052config AUTO_ZRELADDR
2053 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002054 help
2055 ZRELADDR is the physical address where the decompressed kernel
2056 image will be placed. If AUTO_ZRELADDR is selected, the address
2057 will be determined at run-time by masking the current IP with
2058 0xf8000000. This assumes the zImage being placed in the first 128MB
2059 from start of memory.
2060
Roy Franz81a0bc32015-09-23 20:17:54 -07002061config EFI_STUB
2062 bool
2063
2064config EFI
2065 bool "UEFI runtime support"
2066 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2067 select UCS2_STRING
2068 select EFI_PARAMS_FROM_FDT
2069 select EFI_STUB
2070 select EFI_ARMSTUB
2071 select EFI_RUNTIME_WRAPPERS
2072 ---help---
2073 This option provides support for runtime services provided
2074 by UEFI firmware (such as non-volatile variables, realtime
2075 clock, and platform reset). A UEFI stub is also provided to
2076 allow the kernel to be booted as an EFI application. This
2077 is only useful for kernels that may run on systems that have
2078 UEFI firmware.
2079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080endmenu
2081
Russell Kingac9d7ef2008-08-18 17:26:00 +01002082menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085
Russell Kingac9d7ef2008-08-18 17:26:00 +01002086source "drivers/cpuidle/Kconfig"
2087
2088endmenu
2089
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090menu "Floating point emulation"
2091
2092comment "At least one emulation must be selected"
2093
2094config FPE_NWFPE
2095 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002096 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 ---help---
2098 Say Y to include the NWFPE floating point emulator in the kernel.
2099 This is necessary to run most binaries. Linux does not currently
2100 support floating point hardware so you need to say Y here even if
2101 your machine has an FPA or floating point co-processor podule.
2102
2103 You may say N here if you are going to load the Acorn FPEmulator
2104 early in the bootup.
2105
2106config FPE_NWFPE_XP
2107 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002108 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 help
2110 Say Y to include 80-bit support in the kernel floating-point
2111 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2112 Note that gcc does not generate 80-bit operations by default,
2113 so in most cases this option only enlarges the size of the
2114 floating point emulator without any good reason.
2115
2116 You almost surely want to say N here.
2117
2118config FPE_FASTFPE
2119 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002120 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 ---help---
2122 Say Y here to include the FAST floating point emulator in the kernel.
2123 This is an experimental much faster emulator which now also has full
2124 precision for the mantissa. It does not support any exceptions.
2125 It is very simple, and approximately 3-6 times faster than NWFPE.
2126
2127 It should be sufficient for most programs. It may be not suitable
2128 for scientific calculations, but you have to check this for yourself.
2129 If you do not feel you need a faster FP emulation you should better
2130 choose NWFPE.
2131
2132config VFP
2133 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002134 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 help
2136 Say Y to include VFP support code in the kernel. This is needed
2137 if your hardware includes a VFP unit.
2138
2139 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2140 release notes and additional status information.
2141
2142 Say N if your target does not have VFP hardware.
2143
Catalin Marinas25ebee02007-09-25 15:22:24 +01002144config VFPv3
2145 bool
2146 depends on VFP
2147 default y if CPU_V7
2148
Catalin Marinasb5872db2008-01-10 19:16:17 +01002149config NEON
2150 bool "Advanced SIMD (NEON) Extension support"
2151 depends on VFPv3 && CPU_V7
2152 help
2153 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2154 Extension.
2155
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002156config KERNEL_MODE_NEON
2157 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002158 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002159 help
2160 Say Y to include support for NEON in kernel mode.
2161
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162endmenu
2163
2164menu "Userspace binary formats"
2165
2166source "fs/Kconfig.binfmt"
2167
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168endmenu
2169
2170menu "Power management options"
2171
Russell Kingeceab4a2005-11-15 11:31:41 +00002172source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Johannes Bergf4cb5702007-12-08 02:14:00 +01002174config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002175 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002176 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002177 def_bool y
2178
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002179config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002180 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002181 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002182
Sebastian Capella603fb422014-03-25 01:20:29 +01002183config ARCH_HIBERNATION_POSSIBLE
2184 bool
2185 depends on MMU
2186 default y if ARCH_SUSPEND_POSSIBLE
2187
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188endmenu
2189
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002190source "net/Kconfig"
2191
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002192source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
Kumar Gala916f7432015-02-26 15:49:09 -06002194source "drivers/firmware/Kconfig"
2195
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196source "fs/Kconfig"
2197
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198source "arch/arm/Kconfig.debug"
2199
2200source "security/Kconfig"
2201
2202source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002203if CRYPTO
2204source "arch/arm/crypto/Kconfig"
2205endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
2207source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002208
2209source "arch/arm/kvm/Kconfig"