Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 2 | /* |
Yang Li | 8a56e1e | 2012-11-01 18:53:42 +0000 | [diff] [blame] | 3 | * Copyright 2009 Freescale Semiconductor, Inc. |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 4 | * |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 5 | * provides masks and opcode images for use by code generation, emulation |
| 6 | * and for instructions that older assemblers might not know about |
| 7 | */ |
| 8 | #ifndef _ASM_POWERPC_PPC_OPCODE_H |
| 9 | #define _ASM_POWERPC_PPC_OPCODE_H |
| 10 | |
Christophe Leroy | ec0c464 | 2018-07-05 16:24:57 +0000 | [diff] [blame] | 11 | #include <asm/asm-const.h> |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 12 | |
Michael Neuling | 0972def | 2012-06-25 13:33:22 +0000 | [diff] [blame] | 13 | #define __REG_R0 0 |
| 14 | #define __REG_R1 1 |
| 15 | #define __REG_R2 2 |
| 16 | #define __REG_R3 3 |
| 17 | #define __REG_R4 4 |
| 18 | #define __REG_R5 5 |
| 19 | #define __REG_R6 6 |
| 20 | #define __REG_R7 7 |
| 21 | #define __REG_R8 8 |
| 22 | #define __REG_R9 9 |
| 23 | #define __REG_R10 10 |
| 24 | #define __REG_R11 11 |
| 25 | #define __REG_R12 12 |
| 26 | #define __REG_R13 13 |
| 27 | #define __REG_R14 14 |
| 28 | #define __REG_R15 15 |
| 29 | #define __REG_R16 16 |
| 30 | #define __REG_R17 17 |
| 31 | #define __REG_R18 18 |
| 32 | #define __REG_R19 19 |
| 33 | #define __REG_R20 20 |
| 34 | #define __REG_R21 21 |
| 35 | #define __REG_R22 22 |
| 36 | #define __REG_R23 23 |
| 37 | #define __REG_R24 24 |
| 38 | #define __REG_R25 25 |
| 39 | #define __REG_R26 26 |
| 40 | #define __REG_R27 27 |
| 41 | #define __REG_R28 28 |
| 42 | #define __REG_R29 29 |
| 43 | #define __REG_R30 30 |
| 44 | #define __REG_R31 31 |
| 45 | |
Michael Neuling | f4c0157 | 2012-06-25 13:33:24 +0000 | [diff] [blame] | 46 | #define __REGA0_0 0 |
| 47 | #define __REGA0_R1 1 |
| 48 | #define __REGA0_R2 2 |
| 49 | #define __REGA0_R3 3 |
| 50 | #define __REGA0_R4 4 |
| 51 | #define __REGA0_R5 5 |
| 52 | #define __REGA0_R6 6 |
| 53 | #define __REGA0_R7 7 |
| 54 | #define __REGA0_R8 8 |
| 55 | #define __REGA0_R9 9 |
| 56 | #define __REGA0_R10 10 |
| 57 | #define __REGA0_R11 11 |
| 58 | #define __REGA0_R12 12 |
| 59 | #define __REGA0_R13 13 |
| 60 | #define __REGA0_R14 14 |
| 61 | #define __REGA0_R15 15 |
| 62 | #define __REGA0_R16 16 |
| 63 | #define __REGA0_R17 17 |
| 64 | #define __REGA0_R18 18 |
| 65 | #define __REGA0_R19 19 |
| 66 | #define __REGA0_R20 20 |
| 67 | #define __REGA0_R21 21 |
| 68 | #define __REGA0_R22 22 |
| 69 | #define __REGA0_R23 23 |
| 70 | #define __REGA0_R24 24 |
| 71 | #define __REGA0_R25 25 |
| 72 | #define __REGA0_R26 26 |
| 73 | #define __REGA0_R27 27 |
| 74 | #define __REGA0_R28 28 |
| 75 | #define __REGA0_R29 29 |
| 76 | #define __REGA0_R30 30 |
| 77 | #define __REGA0_R31 31 |
| 78 | |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 79 | /* opcode and xopcode for instructions */ |
| 80 | #define OP_TRAP 3 |
| 81 | #define OP_TRAP_64 2 |
| 82 | |
| 83 | #define OP_31_XOP_TRAP 4 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 84 | #define OP_31_XOP_LDX 21 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 85 | #define OP_31_XOP_LWZX 23 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 86 | #define OP_31_XOP_LDUX 53 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 87 | #define OP_31_XOP_DCBST 54 |
| 88 | #define OP_31_XOP_LWZUX 55 |
| 89 | #define OP_31_XOP_TRAP_64 68 |
| 90 | #define OP_31_XOP_DCBF 86 |
| 91 | #define OP_31_XOP_LBZX 87 |
Alexey Kardashevskiy | 91242fd | 2017-03-17 19:31:38 +1100 | [diff] [blame] | 92 | #define OP_31_XOP_STDX 149 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 93 | #define OP_31_XOP_STWX 151 |
Paul Mackerras | ceba57d | 2017-03-21 15:43:47 +1100 | [diff] [blame] | 94 | #define OP_31_XOP_STDUX 181 |
| 95 | #define OP_31_XOP_STWUX 183 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 96 | #define OP_31_XOP_STBX 215 |
| 97 | #define OP_31_XOP_LBZUX 119 |
| 98 | #define OP_31_XOP_STBUX 247 |
| 99 | #define OP_31_XOP_LHZX 279 |
| 100 | #define OP_31_XOP_LHZUX 311 |
Paul Mackerras | 5790069 | 2017-05-16 16:41:20 +1000 | [diff] [blame] | 101 | #define OP_31_XOP_MSGSNDP 142 |
| 102 | #define OP_31_XOP_MSGCLRP 174 |
Suraj Jitindar Singh | e3b6b46 | 2018-10-08 16:31:09 +1100 | [diff] [blame] | 103 | #define OP_31_XOP_TLBIE 306 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 104 | #define OP_31_XOP_MFSPR 339 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 105 | #define OP_31_XOP_LWAX 341 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 106 | #define OP_31_XOP_LHAX 343 |
Paul Mackerras | ceba57d | 2017-03-21 15:43:47 +1100 | [diff] [blame] | 107 | #define OP_31_XOP_LWAUX 373 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 108 | #define OP_31_XOP_LHAUX 375 |
| 109 | #define OP_31_XOP_STHX 407 |
| 110 | #define OP_31_XOP_STHUX 439 |
| 111 | #define OP_31_XOP_MTSPR 467 |
| 112 | #define OP_31_XOP_DCBI 470 |
Paul Mackerras | ceba57d | 2017-03-21 15:43:47 +1100 | [diff] [blame] | 113 | #define OP_31_XOP_LDBRX 532 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 114 | #define OP_31_XOP_LWBRX 534 |
| 115 | #define OP_31_XOP_TLBSYNC 566 |
Paul Mackerras | ceba57d | 2017-03-21 15:43:47 +1100 | [diff] [blame] | 116 | #define OP_31_XOP_STDBRX 660 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 117 | #define OP_31_XOP_STWBRX 662 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 118 | #define OP_31_XOP_STFSX 663 |
| 119 | #define OP_31_XOP_STFSUX 695 |
| 120 | #define OP_31_XOP_STFDX 727 |
| 121 | #define OP_31_XOP_STFDUX 759 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 122 | #define OP_31_XOP_LHBRX 790 |
Paul Mackerras | 9b5ab00 | 2017-03-23 11:55:16 +1100 | [diff] [blame] | 123 | #define OP_31_XOP_LFIWAX 855 |
| 124 | #define OP_31_XOP_LFIWZX 887 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 125 | #define OP_31_XOP_STHBRX 918 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 126 | #define OP_31_XOP_STFIWX 983 |
| 127 | |
| 128 | /* VSX Scalar Load Instructions */ |
| 129 | #define OP_31_XOP_LXSDX 588 |
| 130 | #define OP_31_XOP_LXSSPX 524 |
| 131 | #define OP_31_XOP_LXSIWAX 76 |
| 132 | #define OP_31_XOP_LXSIWZX 12 |
| 133 | |
| 134 | /* VSX Scalar Store Instructions */ |
| 135 | #define OP_31_XOP_STXSDX 716 |
| 136 | #define OP_31_XOP_STXSSPX 652 |
| 137 | #define OP_31_XOP_STXSIWX 140 |
| 138 | |
| 139 | /* VSX Vector Load Instructions */ |
| 140 | #define OP_31_XOP_LXVD2X 844 |
| 141 | #define OP_31_XOP_LXVW4X 780 |
| 142 | |
| 143 | /* VSX Vector Load and Splat Instruction */ |
| 144 | #define OP_31_XOP_LXVDSX 332 |
| 145 | |
| 146 | /* VSX Vector Store Instructions */ |
| 147 | #define OP_31_XOP_STXVD2X 972 |
| 148 | #define OP_31_XOP_STXVW4X 908 |
| 149 | |
| 150 | #define OP_31_XOP_LFSX 535 |
| 151 | #define OP_31_XOP_LFSUX 567 |
| 152 | #define OP_31_XOP_LFDX 599 |
| 153 | #define OP_31_XOP_LFDUX 631 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 154 | |
Jose Ricardo Ziviani | 09f9849 | 2018-02-03 18:24:26 -0200 | [diff] [blame] | 155 | /* VMX Vector Load Instructions */ |
| 156 | #define OP_31_XOP_LVX 103 |
| 157 | |
| 158 | /* VMX Vector Store Instructions */ |
| 159 | #define OP_31_XOP_STVX 231 |
| 160 | |
Christophe Leroy | 8a0b112 | 2018-05-23 09:04:04 +0200 | [diff] [blame] | 161 | #define OP_31 31 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 162 | #define OP_LWZ 32 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 163 | #define OP_STFS 52 |
| 164 | #define OP_STFSU 53 |
| 165 | #define OP_STFD 54 |
| 166 | #define OP_STFDU 55 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 167 | #define OP_LD 58 |
| 168 | #define OP_LWZU 33 |
| 169 | #define OP_LBZ 34 |
| 170 | #define OP_LBZU 35 |
| 171 | #define OP_STW 36 |
| 172 | #define OP_STWU 37 |
| 173 | #define OP_STD 62 |
| 174 | #define OP_STB 38 |
| 175 | #define OP_STBU 39 |
| 176 | #define OP_LHZ 40 |
| 177 | #define OP_LHZU 41 |
| 178 | #define OP_LHA 42 |
| 179 | #define OP_LHAU 43 |
| 180 | #define OP_STH 44 |
| 181 | #define OP_STHU 45 |
Bin Lu | 6f63e81 | 2017-02-21 21:12:36 +0800 | [diff] [blame] | 182 | #define OP_LMW 46 |
| 183 | #define OP_STMW 47 |
| 184 | #define OP_LFS 48 |
| 185 | #define OP_LFSU 49 |
| 186 | #define OP_LFD 50 |
| 187 | #define OP_LFDU 51 |
| 188 | #define OP_STFS 52 |
| 189 | #define OP_STFSU 53 |
| 190 | #define OP_STFD 54 |
| 191 | #define OP_STFDU 55 |
| 192 | #define OP_LQ 56 |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 193 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 194 | /* sorted alphabetically */ |
Anshuman Khandual | 9521395 | 2013-04-22 19:42:40 +0000 | [diff] [blame] | 195 | #define PPC_INST_BHRBE 0x7c00025c |
| 196 | #define PPC_INST_CLRBHRB 0x7c00035c |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 197 | #define PPC_INST_COPY 0x7c20060c |
Chris Smart | 8a64904 | 2016-04-26 10:28:50 +1000 | [diff] [blame] | 198 | #define PPC_INST_CP_ABORT 0x7c00068c |
Matt Brown | e66ca3d | 2017-08-04 11:12:18 +1000 | [diff] [blame] | 199 | #define PPC_INST_DARN 0x7c0005e6 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 200 | #define PPC_INST_DCBA 0x7c0005ec |
| 201 | #define PPC_INST_DCBA_MASK 0xfc0007fe |
| 202 | #define PPC_INST_DCBAL 0x7c2005ec |
| 203 | #define PPC_INST_DCBZL 0x7c2007ec |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 204 | #define PPC_INST_ICBT 0x7c00002c |
Dan Streetman | edc424f | 2015-05-07 13:49:13 -0400 | [diff] [blame] | 205 | #define PPC_INST_ICSWX 0x7c00032d |
| 206 | #define PPC_INST_ICSWEPX 0x7c00076d |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 207 | #define PPC_INST_ISEL 0x7c00001e |
| 208 | #define PPC_INST_ISEL_MASK 0xfc00003e |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 209 | #define PPC_INST_LDARX 0x7c0000a8 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 210 | #define PPC_INST_STDCX 0x7c0001ad |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 211 | #define PPC_INST_LQARX 0x7c000228 |
| 212 | #define PPC_INST_STQCX 0x7c00016d |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 213 | #define PPC_INST_LSWI 0x7c0004aa |
| 214 | #define PPC_INST_LSWX 0x7c00042a |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame] | 215 | #define PPC_INST_LWARX 0x7c000028 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 216 | #define PPC_INST_STWCX 0x7c00012d |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 217 | #define PPC_INST_LWSYNC 0x7c2004ac |
James Yang | 9863c28 | 2013-07-03 16:26:47 -0500 | [diff] [blame] | 218 | #define PPC_INST_SYNC 0x7c0004ac |
| 219 | #define PPC_INST_SYNC_MASK 0xfc0007fe |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 220 | #define PPC_INST_ISYNC 0x4c00012c |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 221 | #define PPC_INST_LXVD2X 0x7c000698 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 222 | #define PPC_INST_MCRXR 0x7c000400 |
| 223 | #define PPC_INST_MCRXR_MASK 0xfc0007fe |
| 224 | #define PPC_INST_MFSPR_PVR 0x7c1f42a6 |
Anton Blanchard | 178f358 | 2017-01-19 14:19:10 +1100 | [diff] [blame] | 225 | #define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 226 | #define PPC_INST_MFTMR 0x7c0002dc |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 227 | #define PPC_INST_MSGSND 0x7c00019c |
Paul Mackerras | 755563b | 2015-03-19 19:29:01 +1100 | [diff] [blame] | 228 | #define PPC_INST_MSGCLR 0x7c0001dc |
Nicholas Piggin | 6b3edef | 2017-04-13 20:16:24 +1000 | [diff] [blame] | 229 | #define PPC_INST_MSGSYNC 0x7c0006ec |
Ian Munsie | 42d02b8 | 2012-11-14 18:49:44 +0000 | [diff] [blame] | 230 | #define PPC_INST_MSGSNDP 0x7c00011c |
Nicholas Piggin | a9af97a | 2017-06-13 23:05:48 +1000 | [diff] [blame] | 231 | #define PPC_INST_MSGCLRP 0x7c00015c |
Paul Mackerras | 4bb3c7a | 2018-03-21 21:32:01 +1100 | [diff] [blame] | 232 | #define PPC_INST_MTMSRD 0x7c000164 |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 233 | #define PPC_INST_MTTMR 0x7c0003dc |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 234 | #define PPC_INST_NOP 0x60000000 |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 235 | #define PPC_INST_PASTE 0x7c20070d |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 236 | #define PPC_INST_POPCNTB 0x7c0000f4 |
| 237 | #define PPC_INST_POPCNTB_MASK 0xfc0007fe |
Anton Blanchard | b5f9b66 | 2010-12-07 19:58:17 +0000 | [diff] [blame] | 238 | #define PPC_INST_POPCNTD 0x7c0003f4 |
| 239 | #define PPC_INST_POPCNTW 0x7c0002f4 |
Paul Mackerras | 4bb3c7a | 2018-03-21 21:32:01 +1100 | [diff] [blame] | 240 | #define PPC_INST_RFEBB 0x4c000124 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 241 | #define PPC_INST_RFCI 0x4c000066 |
| 242 | #define PPC_INST_RFDI 0x4c00004e |
Paul Mackerras | 4bb3c7a | 2018-03-21 21:32:01 +1100 | [diff] [blame] | 243 | #define PPC_INST_RFID 0x4c000024 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 244 | #define PPC_INST_RFMCI 0x4c00004c |
Christophe Leroy | cd99ddb | 2018-01-12 13:45:23 +0100 | [diff] [blame] | 245 | #define PPC_INST_MFSPR 0x7c0002a6 |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 246 | #define PPC_INST_MFSPR_DSCR 0x7c1102a6 |
Anton Blanchard | 178f358 | 2017-01-19 14:19:10 +1100 | [diff] [blame] | 247 | #define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 248 | #define PPC_INST_MTSPR_DSCR 0x7c1103a6 |
Anton Blanchard | 178f358 | 2017-01-19 14:19:10 +1100 | [diff] [blame] | 249 | #define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 250 | #define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6 |
Anton Blanchard | 178f358 | 2017-01-19 14:19:10 +1100 | [diff] [blame] | 251 | #define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 252 | #define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6 |
Anton Blanchard | 178f358 | 2017-01-19 14:19:10 +1100 | [diff] [blame] | 253 | #define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe |
Anton Blanchard | 6dd7a82 | 2016-07-01 08:19:45 +1000 | [diff] [blame] | 254 | #define PPC_INST_MFVSRD 0x7c000066 |
| 255 | #define PPC_INST_MTVSRD 0x7c000166 |
Christophe Leroy | d16952a | 2018-11-09 17:33:28 +0000 | [diff] [blame] | 256 | #define PPC_INST_SC 0x44000002 |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 257 | #define PPC_INST_SLBFEE 0x7c0007a7 |
Aneesh Kumar K.V | 09cf5bc | 2016-07-13 15:05:27 +0530 | [diff] [blame] | 258 | #define PPC_INST_SLBIA 0x7c0003e4 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 259 | |
| 260 | #define PPC_INST_STRING 0x7c00042a |
| 261 | #define PPC_INST_STRING_MASK 0xfc0007fe |
| 262 | #define PPC_INST_STRING_GEN_MASK 0xfc00067e |
| 263 | |
| 264 | #define PPC_INST_STSWI 0x7c0005aa |
| 265 | #define PPC_INST_STSWX 0x7c00052a |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 266 | #define PPC_INST_STXVD2X 0x7c000798 |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 267 | #define PPC_INST_TLBIE 0x7c000264 |
Balbir Singh | 8cd6d3c | 2016-07-13 15:05:20 +0530 | [diff] [blame] | 268 | #define PPC_INST_TLBIEL 0x7c000224 |
Kumar Gala | 7281f5d | 2009-04-06 15:25:52 -0500 | [diff] [blame] | 269 | #define PPC_INST_TLBILX 0x7c000024 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 270 | #define PPC_INST_WAIT 0x7c00007c |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 271 | #define PPC_INST_TLBIVAX 0x7c000624 |
| 272 | #define PPC_INST_TLBSRX_DOT 0x7c0006a5 |
Anton Blanchard | 6dd7a82 | 2016-07-01 08:19:45 +1000 | [diff] [blame] | 273 | #define PPC_INST_VPMSUMW 0x10000488 |
| 274 | #define PPC_INST_VPMSUMD 0x100004c8 |
Matt Brown | 751ba79 | 2017-08-04 13:42:32 +1000 | [diff] [blame] | 275 | #define PPC_INST_VPERMXOR 0x1000002d |
Paul Mackerras | 93b2d3c | 2017-08-30 14:12:24 +1000 | [diff] [blame] | 276 | #define PPC_INST_XXLOR 0xf0000490 |
Anton Blanchard | 926f160 | 2013-09-23 12:04:39 +1000 | [diff] [blame] | 277 | #define PPC_INST_XXSWAPD 0xf0000250 |
Michael Neuling | b92a66a | 2012-09-10 00:35:26 +0000 | [diff] [blame] | 278 | #define PPC_INST_XVCPSGNDP 0xf0000780 |
Michael Neuling | 14c39a4 | 2013-02-13 16:21:30 +0000 | [diff] [blame] | 279 | #define PPC_INST_TRECHKPT 0x7c0007dd |
| 280 | #define PPC_INST_TRECLAIM 0x7c00075d |
| 281 | #define PPC_INST_TABORT 0x7c00071d |
Paul Mackerras | 4bb3c7a | 2018-03-21 21:32:01 +1100 | [diff] [blame] | 282 | #define PPC_INST_TSR 0x7c0005dd |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 283 | |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 284 | #define PPC_INST_NAP 0x4c000364 |
| 285 | #define PPC_INST_SLEEP 0x4c0003a4 |
Shreyas B. Prabhu | 77b54e9f | 2014-12-10 00:26:53 +0530 | [diff] [blame] | 286 | #define PPC_INST_WINKLE 0x4c0003e4 |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 287 | |
Shreyas B. Prabhu | bcef83a | 2016-07-08 11:50:49 +0530 | [diff] [blame] | 288 | #define PPC_INST_STOP 0x4c0002e4 |
| 289 | |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 290 | /* A2 specific instructions */ |
| 291 | #define PPC_INST_ERATWE 0x7c0001a6 |
| 292 | #define PPC_INST_ERATRE 0x7c000166 |
| 293 | #define PPC_INST_ERATILX 0x7c000066 |
| 294 | #define PPC_INST_ERATIVAX 0x7c000666 |
| 295 | #define PPC_INST_ERATSX 0x7c000126 |
| 296 | #define PPC_INST_ERATSX_DOT 0x7c000127 |
| 297 | |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 298 | /* Misc instructions for BPF compiler */ |
Denis Kirjanov | 4e23576 | 2014-10-30 09:12:15 +0300 | [diff] [blame] | 299 | #define PPC_INST_LBZ 0x88000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 300 | #define PPC_INST_LD 0xe8000000 |
Naveen N. Rao | 86be36f | 2019-03-15 20:21:19 +0530 | [diff] [blame] | 301 | #define PPC_INST_LDX 0x7c00002a |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 302 | #define PPC_INST_LHZ 0xa0000000 |
| 303 | #define PPC_INST_LWZ 0x80000000 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 304 | #define PPC_INST_LHBRX 0x7c00062c |
| 305 | #define PPC_INST_LDBRX 0x7c000428 |
| 306 | #define PPC_INST_STB 0x98000000 |
| 307 | #define PPC_INST_STH 0xb0000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 308 | #define PPC_INST_STD 0xf8000000 |
Naveen N. Rao | 86be36f | 2019-03-15 20:21:19 +0530 | [diff] [blame] | 309 | #define PPC_INST_STDX 0x7c00012a |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 310 | #define PPC_INST_STDU 0xf8000001 |
Denis Kirjanov | 693930d | 2015-02-17 10:04:39 +0300 | [diff] [blame] | 311 | #define PPC_INST_STW 0x90000000 |
| 312 | #define PPC_INST_STWU 0x94000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 313 | #define PPC_INST_MFLR 0x7c0802a6 |
| 314 | #define PPC_INST_MTLR 0x7c0803a6 |
Naveen N. Rao | ce07614 | 2016-09-24 02:05:01 +0530 | [diff] [blame] | 315 | #define PPC_INST_MTCTR 0x7c0903a6 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 316 | #define PPC_INST_CMPWI 0x2c000000 |
| 317 | #define PPC_INST_CMPDI 0x2c200000 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 318 | #define PPC_INST_CMPW 0x7c000000 |
| 319 | #define PPC_INST_CMPD 0x7c200000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 320 | #define PPC_INST_CMPLW 0x7c000040 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 321 | #define PPC_INST_CMPLD 0x7c200040 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 322 | #define PPC_INST_CMPLWI 0x28000000 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 323 | #define PPC_INST_CMPLDI 0x28200000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 324 | #define PPC_INST_ADDI 0x38000000 |
| 325 | #define PPC_INST_ADDIS 0x3c000000 |
| 326 | #define PPC_INST_ADD 0x7c000214 |
Sandipan Das | 78a8da0 | 2019-02-20 12:27:00 +0530 | [diff] [blame] | 327 | #define PPC_INST_ADDC 0x7c000014 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 328 | #define PPC_INST_SUB 0x7c000050 |
| 329 | #define PPC_INST_BLR 0x4e800020 |
| 330 | #define PPC_INST_BLRL 0x4e800021 |
Naveen N. Rao | ce07614 | 2016-09-24 02:05:01 +0530 | [diff] [blame] | 331 | #define PPC_INST_BCTR 0x4e800420 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 332 | #define PPC_INST_MULLD 0x7c0001d2 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 333 | #define PPC_INST_MULLW 0x7c0001d6 |
| 334 | #define PPC_INST_MULHWU 0x7c000016 |
| 335 | #define PPC_INST_MULLI 0x1c000000 |
Sandipan Das | 930d628 | 2019-02-22 12:23:27 +0530 | [diff] [blame] | 336 | #define PPC_INST_MADDHD 0x10000030 |
| 337 | #define PPC_INST_MADDHDU 0x10000031 |
| 338 | #define PPC_INST_MADDLD 0x10000033 |
Vladimir Murzin | a40a2b6 | 2013-09-28 10:22:00 +0200 | [diff] [blame] | 339 | #define PPC_INST_DIVWU 0x7c000396 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 340 | #define PPC_INST_DIVD 0x7c0003d2 |
Naveen N. Rao | 758f204 | 2019-06-13 00:21:40 +0530 | [diff] [blame] | 341 | #define PPC_INST_DIVDU 0x7c000392 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 342 | #define PPC_INST_RLWINM 0x54000000 |
Jiong Wang | 5f64599 | 2019-01-26 12:26:10 -0500 | [diff] [blame] | 343 | #define PPC_INST_RLWINM_DOT 0x54000001 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 344 | #define PPC_INST_RLWIMI 0x50000000 |
| 345 | #define PPC_INST_RLDICL 0x78000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 346 | #define PPC_INST_RLDICR 0x78000004 |
| 347 | #define PPC_INST_SLW 0x7c000030 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 348 | #define PPC_INST_SLD 0x7c000036 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 349 | #define PPC_INST_SRW 0x7c000430 |
Jiong Wang | 44cf43c | 2018-12-05 13:52:31 -0500 | [diff] [blame] | 350 | #define PPC_INST_SRAW 0x7c000630 |
| 351 | #define PPC_INST_SRAWI 0x7c000670 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 352 | #define PPC_INST_SRD 0x7c000436 |
| 353 | #define PPC_INST_SRAD 0x7c000634 |
| 354 | #define PPC_INST_SRADI 0x7c000674 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 355 | #define PPC_INST_AND 0x7c000038 |
| 356 | #define PPC_INST_ANDDOT 0x7c000039 |
| 357 | #define PPC_INST_OR 0x7c000378 |
Daniel Borkmann | 0287190 | 2012-11-08 11:39:41 +0000 | [diff] [blame] | 358 | #define PPC_INST_XOR 0x7c000278 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 359 | #define PPC_INST_ANDI 0x70000000 |
| 360 | #define PPC_INST_ORI 0x60000000 |
| 361 | #define PPC_INST_ORIS 0x64000000 |
Daniel Borkmann | 0287190 | 2012-11-08 11:39:41 +0000 | [diff] [blame] | 362 | #define PPC_INST_XORI 0x68000000 |
| 363 | #define PPC_INST_XORIS 0x6c000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 364 | #define PPC_INST_NEG 0x7c0000d0 |
Naveen N. Rao | 156d0e2 | 2016-06-22 21:55:07 +0530 | [diff] [blame] | 365 | #define PPC_INST_EXTSW 0x7c0007b4 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 366 | #define PPC_INST_BRANCH 0x48000000 |
| 367 | #define PPC_INST_BRANCH_COND 0x40800000 |
Michael Neuling | 4404a9f | 2012-06-25 13:33:13 +0000 | [diff] [blame] | 368 | #define PPC_INST_LBZCIX 0x7c0006aa |
| 369 | #define PPC_INST_STBCIX 0x7c0007aa |
Ravi Bangoria | 4ceae13 | 2017-02-14 14:46:43 +0530 | [diff] [blame] | 370 | #define PPC_INST_LWZX 0x7c00002e |
| 371 | #define PPC_INST_LFSX 0x7c00042e |
| 372 | #define PPC_INST_STFSX 0x7c00052e |
| 373 | #define PPC_INST_LFDX 0x7c0004ae |
| 374 | #define PPC_INST_STFDX 0x7c0005ae |
| 375 | #define PPC_INST_LVX 0x7c0000ce |
| 376 | #define PPC_INST_STVX 0x7c0001ce |
Simon Guo | f1ecbaf | 2018-06-07 09:57:52 +0800 | [diff] [blame] | 377 | #define PPC_INST_VCMPEQUD 0x100000c7 |
| 378 | #define PPC_INST_VCMPEQUB 0x10000006 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 379 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 380 | /* macros to insert fields into opcodes */ |
Michael Neuling | 55a5db1 | 2012-06-25 13:33:20 +0000 | [diff] [blame] | 381 | #define ___PPC_RA(a) (((a) & 0x1f) << 16) |
| 382 | #define ___PPC_RB(b) (((b) & 0x1f) << 11) |
Sandipan Das | 930d628 | 2019-02-22 12:23:27 +0530 | [diff] [blame] | 383 | #define ___PPC_RC(c) (((c) & 0x1f) << 6) |
Michael Neuling | 55a5db1 | 2012-06-25 13:33:20 +0000 | [diff] [blame] | 384 | #define ___PPC_RS(s) (((s) & 0x1f) << 21) |
| 385 | #define ___PPC_RT(t) ___PPC_RS(t) |
Balbir Singh | 8cd6d3c | 2016-07-13 15:05:20 +0530 | [diff] [blame] | 386 | #define ___PPC_R(r) (((r) & 0x1) << 16) |
| 387 | #define ___PPC_PRS(prs) (((prs) & 0x1) << 17) |
| 388 | #define ___PPC_RIC(ric) (((ric) & 0x3) << 18) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 389 | #define __PPC_RA(a) ___PPC_RA(__REG_##a) |
Michael Neuling | f4c0157 | 2012-06-25 13:33:24 +0000 | [diff] [blame] | 390 | #define __PPC_RA0(a) ___PPC_RA(__REGA0_##a) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 391 | #define __PPC_RB(b) ___PPC_RB(__REG_##b) |
| 392 | #define __PPC_RS(s) ___PPC_RS(__REG_##s) |
| 393 | #define __PPC_RT(t) ___PPC_RT(__REG_##t) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 394 | #define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3)) |
| 395 | #define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 396 | #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 397 | #define __PPC_XT(s) __PPC_XS(s) |
Michael Neuling | da6b43c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 398 | #define __PPC_T_TLB(t) (((t) & 0x3) << 21) |
| 399 | #define __PPC_WC(w) (((w) & 0x3) << 21) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 400 | #define __PPC_WS(w) (((w) & 0x1f) << 11) |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 401 | #define __PPC_SH(s) __PPC_WS(s) |
Naveen N. Rao | c233f59 | 2017-02-08 14:27:29 +0530 | [diff] [blame] | 402 | #define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4)) |
Sandipan Das | 930d628 | 2019-02-22 12:23:27 +0530 | [diff] [blame] | 403 | #define __PPC_MB(s) ___PPC_RC(s) |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 404 | #define __PPC_ME(s) (((s) & 0x1f) << 1) |
Naveen N. Rao | 277285b | 2016-06-22 21:55:04 +0530 | [diff] [blame] | 405 | #define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20)) |
| 406 | #define __PPC_ME64(s) __PPC_MB64(s) |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 407 | #define __PPC_BI(s) (((s) & 0x1f) << 16) |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 408 | #define __PPC_CT(t) (((t) & 0x0f) << 21) |
Christophe Leroy | cd99ddb | 2018-01-12 13:45:23 +0100 | [diff] [blame] | 409 | #define __PPC_SPR(r) ((((r) & 0x1f) << 16) | ((((r) >> 5) & 0x1f) << 11)) |
Simon Guo | f1ecbaf | 2018-06-07 09:57:52 +0800 | [diff] [blame] | 410 | #define __PPC_RC21 (0x1 << 10) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 411 | |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 412 | /* |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame] | 413 | * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a |
| 414 | * larx with EH set as an illegal instruction. |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 415 | */ |
| 416 | #ifdef CONFIG_PPC64 |
| 417 | #define __PPC_EH(eh) (((eh) & 0x1) << 0) |
| 418 | #else |
| 419 | #define __PPC_EH(eh) 0 |
| 420 | #endif |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 421 | |
| 422 | /* Deal with instructions that older assemblers aren't aware of */ |
Chris Smart | 8a64904 | 2016-04-26 10:28:50 +1000 | [diff] [blame] | 423 | #define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT) |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 424 | #define PPC_COPY(a, b) stringify_in_c(.long PPC_INST_COPY | \ |
| 425 | ___PPC_RA(a) | ___PPC_RB(b)) |
Matt Brown | e66ca3d | 2017-08-04 11:12:18 +1000 | [diff] [blame] | 426 | #define PPC_DARN(t, l) stringify_in_c(.long PPC_INST_DARN | \ |
| 427 | ___PPC_RT(t) | \ |
| 428 | (((l) & 0x3) << 16)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 429 | #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \ |
| 430 | __PPC_RA(a) | __PPC_RB(b)) |
| 431 | #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \ |
| 432 | __PPC_RA(a) | __PPC_RB(b)) |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 433 | #define PPC_LQARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LQARX | \ |
| 434 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 435 | ___PPC_RB(b) | __PPC_EH(eh)) |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 436 | #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 437 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 438 | ___PPC_RB(b) | __PPC_EH(eh)) |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 439 | #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 440 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 441 | ___PPC_RB(b) | __PPC_EH(eh)) |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 442 | #define PPC_STQCX(t, a, b) stringify_in_c(.long PPC_INST_STQCX | \ |
| 443 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 444 | ___PPC_RB(b)) |
Sandipan Das | 930d628 | 2019-02-22 12:23:27 +0530 | [diff] [blame] | 445 | #define PPC_MADDHD(t, a, b, c) stringify_in_c(.long PPC_INST_MADDHD | \ |
| 446 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 447 | ___PPC_RB(b) | ___PPC_RC(c)) |
| 448 | #define PPC_MADDHDU(t, a, b, c) stringify_in_c(.long PPC_INST_MADDHDU | \ |
| 449 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 450 | ___PPC_RB(b) | ___PPC_RC(c)) |
| 451 | #define PPC_MADDLD(t, a, b, c) stringify_in_c(.long PPC_INST_MADDLD | \ |
| 452 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 453 | ___PPC_RB(b) | ___PPC_RC(c)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 454 | #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 455 | ___PPC_RB(b)) |
Nicholas Piggin | 6b3edef | 2017-04-13 20:16:24 +1000 | [diff] [blame] | 456 | #define PPC_MSGSYNC stringify_in_c(.long PPC_INST_MSGSYNC) |
Paul Mackerras | 755563b | 2015-03-19 19:29:01 +1100 | [diff] [blame] | 457 | #define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \ |
| 458 | ___PPC_RB(b)) |
Ian Munsie | 42d02b8 | 2012-11-14 18:49:44 +0000 | [diff] [blame] | 459 | #define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \ |
| 460 | ___PPC_RB(b)) |
Nicholas Piggin | a9af97a | 2017-06-13 23:05:48 +1000 | [diff] [blame] | 461 | #define PPC_MSGCLRP(b) stringify_in_c(.long PPC_INST_MSGCLRP | \ |
| 462 | ___PPC_RB(b)) |
Sukadev Bhattiprolu | 2392c8c | 2017-08-28 23:23:40 -0700 | [diff] [blame] | 463 | #define PPC_PASTE(a, b) stringify_in_c(.long PPC_INST_PASTE | \ |
| 464 | ___PPC_RA(a) | ___PPC_RB(b)) |
Anton Blanchard | b5f9b66 | 2010-12-07 19:58:17 +0000 | [diff] [blame] | 465 | #define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \ |
| 466 | __PPC_RA(a) | __PPC_RS(s)) |
| 467 | #define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \ |
| 468 | __PPC_RA(a) | __PPC_RS(s)) |
| 469 | #define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \ |
| 470 | __PPC_RA(a) | __PPC_RS(s)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 471 | #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI) |
| 472 | #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI) |
| 473 | #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI) |
| 474 | #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 475 | __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 476 | #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b) |
| 477 | #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b) |
| 478 | #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 479 | #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \ |
| 480 | __PPC_WC(w)) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 481 | #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 482 | ___PPC_RB(a) | ___PPC_RS(lp)) |
Balbir Singh | 8cd6d3c | 2016-07-13 15:05:20 +0530 | [diff] [blame] | 483 | #define PPC_TLBIE_5(rb,rs,ric,prs,r) \ |
| 484 | stringify_in_c(.long PPC_INST_TLBIE | \ |
| 485 | ___PPC_RB(rb) | ___PPC_RS(rs) | \ |
| 486 | ___PPC_RIC(ric) | ___PPC_PRS(prs) | \ |
| 487 | ___PPC_R(r)) |
| 488 | #define PPC_TLBIEL(rb,rs,ric,prs,r) \ |
| 489 | stringify_in_c(.long PPC_INST_TLBIEL | \ |
| 490 | ___PPC_RB(rb) | ___PPC_RS(rs) | \ |
| 491 | ___PPC_RIC(ric) | ___PPC_PRS(prs) | \ |
| 492 | ___PPC_R(r)) |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 493 | #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 494 | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 495 | #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 496 | __PPC_RA0(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 497 | |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 498 | #define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \ |
| 499 | __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w)) |
| 500 | #define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \ |
| 501 | __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w)) |
| 502 | #define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 503 | __PPC_T_TLB(t) | __PPC_RA0(a) | \ |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 504 | __PPC_RB(b)) |
| 505 | #define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 506 | __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 507 | #define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 508 | __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 509 | #define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 510 | __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 511 | #define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \ |
| 512 | __PPC_RT(t) | __PPC_RB(b)) |
Michael Ellerman | 08e6a34 | 2018-11-06 19:25:18 +1100 | [diff] [blame] | 513 | #define __PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \ |
| 514 | ___PPC_RT(t) | ___PPC_RB(b)) |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 515 | #define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \ |
| 516 | __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b)) |
Michael Neuling | 4404a9f | 2012-06-25 13:33:13 +0000 | [diff] [blame] | 517 | /* PASemi instructions */ |
| 518 | #define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \ |
| 519 | __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b)) |
| 520 | #define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \ |
| 521 | __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 522 | |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 523 | /* |
| 524 | * Define what the VSX XX1 form instructions will look like, then add |
| 525 | * the 128 bit load store instructions based on that. |
| 526 | */ |
| 527 | #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 528 | #define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 529 | #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 530 | VSX_XX1((s), a, b)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 531 | #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 532 | VSX_XX1((s), a, b)) |
Anton Blanchard | 6dd7a82 | 2016-07-01 08:19:45 +1000 | [diff] [blame] | 533 | #define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \ |
| 534 | VSX_XX1((t)+32, a, R0)) |
| 535 | #define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \ |
| 536 | VSX_XX1((t)+32, a, R0)) |
| 537 | #define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \ |
| 538 | VSX_XX3((t), a, b)) |
| 539 | #define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \ |
| 540 | VSX_XX3((t), a, b)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 541 | #define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 542 | VSX_XX3((t), a, b)) |
Anton Blanchard | 926f160 | 2013-09-23 12:04:39 +1000 | [diff] [blame] | 543 | #define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \ |
| 544 | VSX_XX3((t), a, a)) |
Michael Neuling | b92a66a | 2012-09-10 00:35:26 +0000 | [diff] [blame] | 545 | #define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \ |
| 546 | VSX_XX3((t), (a), (b)))) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 547 | |
Matt Brown | 751ba79 | 2017-08-04 13:42:32 +1000 | [diff] [blame] | 548 | #define VPERMXOR(vrt, vra, vrb, vrc) \ |
| 549 | stringify_in_c(.long (PPC_INST_VPERMXOR | \ |
| 550 | ___PPC_RT(vrt) | ___PPC_RA(vra) | \ |
| 551 | ___PPC_RB(vrb) | (((vrc) & 0x1f) << 6))) |
| 552 | |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 553 | #define PPC_NAP stringify_in_c(.long PPC_INST_NAP) |
| 554 | #define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP) |
Shreyas B. Prabhu | 77b54e9f | 2014-12-10 00:26:53 +0530 | [diff] [blame] | 555 | #define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE) |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 556 | |
Shreyas B. Prabhu | bcef83a | 2016-07-08 11:50:49 +0530 | [diff] [blame] | 557 | #define PPC_STOP stringify_in_c(.long PPC_INST_STOP) |
| 558 | |
Anshuman Khandual | 9521395 | 2013-04-22 19:42:40 +0000 | [diff] [blame] | 559 | /* BHRB instructions */ |
| 560 | #define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB) |
| 561 | #define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \ |
| 562 | __PPC_RT(r) | \ |
| 563 | (((n) & 0x3ff) << 11)) |
| 564 | |
Michael Neuling | 14c39a4 | 2013-02-13 16:21:30 +0000 | [diff] [blame] | 565 | /* Transactional memory instructions */ |
| 566 | #define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT) |
| 567 | #define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \ |
| 568 | | __PPC_RA(r)) |
| 569 | #define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \ |
| 570 | | __PPC_RA(r)) |
| 571 | |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 572 | /* book3e thread control instructions */ |
| 573 | #define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6)) |
| 574 | #define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \ |
| 575 | TMRN(tmr) | ___PPC_RS(r)) |
| 576 | #define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \ |
| 577 | TMRN(tmr) | ___PPC_RT(r)) |
| 578 | |
Dan Streetman | edc424f | 2015-05-07 13:49:13 -0400 | [diff] [blame] | 579 | /* Coprocessor instructions */ |
| 580 | #define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \ |
| 581 | ___PPC_RS(s) | \ |
| 582 | ___PPC_RA(a) | \ |
| 583 | ___PPC_RB(b)) |
| 584 | #define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \ |
| 585 | ___PPC_RS(s) | \ |
| 586 | ___PPC_RA(a) | \ |
| 587 | ___PPC_RB(b)) |
| 588 | |
Aneesh Kumar K.V | 09cf5bc | 2016-07-13 15:05:27 +0530 | [diff] [blame] | 589 | #define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \ |
| 590 | ((IH & 0x7) << 21)) |
Michael Neuling | 96ed1fe | 2016-11-18 14:08:56 +1100 | [diff] [blame] | 591 | #define PPC_INVALIDATE_ERAT PPC_SLBIA(7) |
Dan Streetman | edc424f | 2015-05-07 13:49:13 -0400 | [diff] [blame] | 592 | |
Simon Guo | f1ecbaf | 2018-06-07 09:57:52 +0800 | [diff] [blame] | 593 | #define VCMPEQUD_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUD | \ |
| 594 | ___PPC_RT(vrt) | ___PPC_RA(vra) | \ |
| 595 | ___PPC_RB(vrb) | __PPC_RC21) |
| 596 | |
| 597 | #define VCMPEQUB_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUB | \ |
| 598 | ___PPC_RT(vrt) | ___PPC_RA(vra) | \ |
| 599 | ___PPC_RB(vrb) | __PPC_RC21) |
| 600 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 601 | #endif /* _ASM_POWERPC_PPC_OPCODE_H */ |