Thomas Gleixner | caab277 | 2019-06-03 07:44:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Kernel page table mapping |
| 4 | * |
| 5 | * Copyright (C) 2015 ARM Ltd. |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __ASM_KERNEL_PGTABLE_H |
| 9 | #define __ASM_KERNEL_PGTABLE_H |
| 10 | |
Catalin Marinas | 4b65a5d | 2016-07-01 16:53:00 +0100 | [diff] [blame] | 11 | #include <asm/pgtable.h> |
Ard Biesheuvel | 06e9bf2 | 2016-03-30 14:25:47 +0200 | [diff] [blame] | 12 | #include <asm/sparsemem.h> |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 13 | |
| 14 | /* |
| 15 | * The linear mapping and the start of memory are both 2M aligned (per |
| 16 | * the arm64 booting.txt requirements). Hence we can use section mapping |
| 17 | * with 4K (section size = 2M) but not with 16K (section size = 32M) or |
| 18 | * 64K (section size = 512M). |
| 19 | */ |
| 20 | #ifdef CONFIG_ARM64_4K_PAGES |
| 21 | #define ARM64_SWAPPER_USES_SECTION_MAPS 1 |
| 22 | #else |
| 23 | #define ARM64_SWAPPER_USES_SECTION_MAPS 0 |
| 24 | #endif |
| 25 | |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 26 | /* |
| 27 | * The idmap and swapper page tables need some space reserved in the kernel |
| 28 | * image. Both require pgd, pud (4 levels only) and pmd tables to (section) |
| 29 | * map the kernel. With the 64K page configuration, swapper and idmap need to |
| 30 | * map to pte level. The swapper also maps the FDT (see __create_page_tables |
| 31 | * for more information). Note that the number of ID map translation levels |
| 32 | * could be increased on the fly if system RAM is out of reach for the default |
Suzuki K. Poulose | c265af5 | 2015-10-19 14:19:30 +0100 | [diff] [blame] | 33 | * VA range, so pages required to map highest possible PA are reserved in all |
| 34 | * cases. |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 35 | */ |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 36 | #if ARM64_SWAPPER_USES_SECTION_MAPS |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 37 | #define SWAPPER_PGTABLE_LEVELS (CONFIG_PGTABLE_LEVELS - 1) |
Suzuki K. Poulose | c265af5 | 2015-10-19 14:19:30 +0100 | [diff] [blame] | 38 | #define IDMAP_PGTABLE_LEVELS (ARM64_HW_PGTABLE_LEVELS(PHYS_MASK_SHIFT) - 1) |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 39 | #else |
| 40 | #define SWAPPER_PGTABLE_LEVELS (CONFIG_PGTABLE_LEVELS) |
Suzuki K. Poulose | c265af5 | 2015-10-19 14:19:30 +0100 | [diff] [blame] | 41 | #define IDMAP_PGTABLE_LEVELS (ARM64_HW_PGTABLE_LEVELS(PHYS_MASK_SHIFT)) |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 42 | #endif |
| 43 | |
Steve Capper | 0370b31 | 2018-01-11 10:11:59 +0000 | [diff] [blame] | 44 | |
| 45 | /* |
| 46 | * If KASLR is enabled, then an offset K is added to the kernel address |
| 47 | * space. The bottom 21 bits of this offset are zero to guarantee 2MB |
| 48 | * alignment for PA and VA. |
| 49 | * |
| 50 | * For each pagetable level of the swapper, we know that the shift will |
| 51 | * be larger than 21 (for the 4KB granule case we use section maps thus |
| 52 | * the smallest shift is actually 30) thus there is the possibility that |
| 53 | * KASLR can increase the number of pagetable entries by 1, so we make |
| 54 | * room for this extra entry. |
| 55 | * |
| 56 | * Note KASLR cannot increase the number of required entries for a level |
| 57 | * by more than one because it increments both the virtual start and end |
| 58 | * addresses equally (the extra entry comes from the case where the end |
| 59 | * address is just pushed over a boundary and the start address isn't). |
| 60 | */ |
| 61 | |
| 62 | #ifdef CONFIG_RANDOMIZE_BASE |
| 63 | #define EARLY_KASLR (1) |
| 64 | #else |
| 65 | #define EARLY_KASLR (0) |
| 66 | #endif |
| 67 | |
| 68 | #define EARLY_ENTRIES(vstart, vend, shift) (((vend) >> (shift)) \ |
| 69 | - ((vstart) >> (shift)) + 1 + EARLY_KASLR) |
| 70 | |
| 71 | #define EARLY_PGDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, PGDIR_SHIFT)) |
| 72 | |
| 73 | #if SWAPPER_PGTABLE_LEVELS > 3 |
| 74 | #define EARLY_PUDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, PUD_SHIFT)) |
| 75 | #else |
| 76 | #define EARLY_PUDS(vstart, vend) (0) |
| 77 | #endif |
| 78 | |
| 79 | #if SWAPPER_PGTABLE_LEVELS > 2 |
| 80 | #define EARLY_PMDS(vstart, vend) (EARLY_ENTRIES(vstart, vend, SWAPPER_TABLE_SHIFT)) |
| 81 | #else |
| 82 | #define EARLY_PMDS(vstart, vend) (0) |
| 83 | #endif |
| 84 | |
| 85 | #define EARLY_PAGES(vstart, vend) ( 1 /* PGDIR page */ \ |
| 86 | + EARLY_PGDS((vstart), (vend)) /* each PGDIR needs a next level page table */ \ |
| 87 | + EARLY_PUDS((vstart), (vend)) /* each PUD needs a next level page table */ \ |
| 88 | + EARLY_PMDS((vstart), (vend))) /* each PMD needs a next level page table */ |
Jun Yao | 2b5548b | 2018-09-24 15:47:49 +0100 | [diff] [blame] | 89 | #define INIT_DIR_SIZE (PAGE_SIZE * EARLY_PAGES(KIMAGE_VADDR + TEXT_OFFSET, _end)) |
Suzuki K. Poulose | c265af5 | 2015-10-19 14:19:30 +0100 | [diff] [blame] | 90 | #define IDMAP_DIR_SIZE (IDMAP_PGTABLE_LEVELS * PAGE_SIZE) |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 91 | |
Catalin Marinas | 4b65a5d | 2016-07-01 16:53:00 +0100 | [diff] [blame] | 92 | #ifdef CONFIG_ARM64_SW_TTBR0_PAN |
| 93 | #define RESERVED_TTBR0_SIZE (PAGE_SIZE) |
| 94 | #else |
| 95 | #define RESERVED_TTBR0_SIZE (0) |
| 96 | #endif |
| 97 | |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 98 | /* Initial memory map size */ |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 99 | #if ARM64_SWAPPER_USES_SECTION_MAPS |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 100 | #define SWAPPER_BLOCK_SHIFT SECTION_SHIFT |
| 101 | #define SWAPPER_BLOCK_SIZE SECTION_SIZE |
| 102 | #define SWAPPER_TABLE_SHIFT PUD_SHIFT |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 103 | #else |
| 104 | #define SWAPPER_BLOCK_SHIFT PAGE_SHIFT |
| 105 | #define SWAPPER_BLOCK_SIZE PAGE_SIZE |
| 106 | #define SWAPPER_TABLE_SHIFT PMD_SHIFT |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 107 | #endif |
| 108 | |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 109 | /* The size of the initial kernel direct mapping */ |
| 110 | #define SWAPPER_INIT_MAP_SIZE (_AC(1, UL) << SWAPPER_TABLE_SHIFT) |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 111 | |
| 112 | /* |
| 113 | * Initial memory map attributes. |
| 114 | */ |
Will Deacon | 41acec6 | 2018-01-29 11:59:53 +0000 | [diff] [blame] | 115 | #define SWAPPER_PTE_FLAGS (PTE_TYPE_PAGE | PTE_AF | PTE_SHARED) |
| 116 | #define SWAPPER_PMD_FLAGS (PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S) |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 117 | |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 118 | #if ARM64_SWAPPER_USES_SECTION_MAPS |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 119 | #define SWAPPER_MM_MMUFLAGS (PMD_ATTRINDX(MT_NORMAL) | SWAPPER_PMD_FLAGS) |
Suzuki K. Poulose | b433dce | 2015-10-19 14:19:28 +0100 | [diff] [blame] | 120 | #else |
| 121 | #define SWAPPER_MM_MMUFLAGS (PTE_ATTRINDX(MT_NORMAL) | SWAPPER_PTE_FLAGS) |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 122 | #endif |
| 123 | |
Ard Biesheuvel | a7f8de1 | 2016-02-16 13:52:42 +0100 | [diff] [blame] | 124 | /* |
| 125 | * To make optimal use of block mappings when laying out the linear |
| 126 | * mapping, round down the base of physical memory to a size that can |
| 127 | * be mapped efficiently, i.e., either PUD_SIZE (4k granule) or PMD_SIZE |
| 128 | * (64k granule), or a multiple that can be mapped using contiguous bits |
| 129 | * in the page tables: 32 * PMD_SIZE (16k granule) |
| 130 | */ |
Ard Biesheuvel | 06e9bf2 | 2016-03-30 14:25:47 +0200 | [diff] [blame] | 131 | #if defined(CONFIG_ARM64_4K_PAGES) |
| 132 | #define ARM64_MEMSTART_SHIFT PUD_SHIFT |
| 133 | #elif defined(CONFIG_ARM64_16K_PAGES) |
| 134 | #define ARM64_MEMSTART_SHIFT (PMD_SHIFT + 5) |
Ard Biesheuvel | a7f8de1 | 2016-02-16 13:52:42 +0100 | [diff] [blame] | 135 | #else |
Ard Biesheuvel | 06e9bf2 | 2016-03-30 14:25:47 +0200 | [diff] [blame] | 136 | #define ARM64_MEMSTART_SHIFT PMD_SHIFT |
| 137 | #endif |
| 138 | |
| 139 | /* |
| 140 | * sparsemem vmemmap imposes an additional requirement on the alignment of |
| 141 | * memstart_addr, due to the fact that the base of the vmemmap region |
| 142 | * has a direct correspondence, and needs to appear sufficiently aligned |
| 143 | * in the virtual address space. |
| 144 | */ |
| 145 | #if defined(CONFIG_SPARSEMEM_VMEMMAP) && ARM64_MEMSTART_SHIFT < SECTION_SIZE_BITS |
| 146 | #define ARM64_MEMSTART_ALIGN (1UL << SECTION_SIZE_BITS) |
| 147 | #else |
| 148 | #define ARM64_MEMSTART_ALIGN (1UL << ARM64_MEMSTART_SHIFT) |
Ard Biesheuvel | a7f8de1 | 2016-02-16 13:52:42 +0100 | [diff] [blame] | 149 | #endif |
Suzuki K. Poulose | 87d1587 | 2015-10-19 14:19:27 +0100 | [diff] [blame] | 150 | |
| 151 | #endif /* __ASM_KERNEL_PGTABLE_H */ |