blob: 7cf39b2e8cc7ffee84290b799140bbf4b4a2659c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlsonefab79c2011-12-08 14:40:18 +000092#define TG3_MIN_NUM 122
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlsonefab79c2011-12-08 14:40:18 +000095#define DRV_MODULE_RELDATE "December 7, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Matt Carlsonfd6d3f02011-08-31 11:44:52 +000097#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
Matt Carlson520b2752011-06-13 13:39:02 +0000113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
Joe Perches63c3a662011-04-26 08:12:10 +0000118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000130#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000134#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
Matt Carlson2c49a442010-09-30 10:34:35 +0000149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
Matt Carlson287be122009-08-28 13:58:46 +0000159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Matt Carlson2c49a442010-09-30 10:34:35 +0000169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000171
Matt Carlson2c49a442010-09-30 10:34:35 +0000172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000174
Matt Carlsond2757fc2010-04-12 06:58:27 +0000175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
Matt Carlson81389f52011-08-31 11:44:49 +0000193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
Eric Dumazet9205fd92011-11-18 06:47:01 +0000196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
Matt Carlson81389f52011-08-31 11:44:49 +0000197#endif
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlson55086ad2011-12-14 11:09:59 +0000201#define TG3_TX_BD_DMA_MAX_2K 2048
Matt Carlsona4cb4282011-12-14 11:09:58 +0000202#define TG3_TX_BD_DMA_MAX_4K 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Matt Carlsonad829262008-11-21 17:16:16 -0800204#define TG3_RAW_IP_ALIGN 2
205
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700309 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
Andreas Mohr50da8592006-08-14 23:54:30 -0700314static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000316} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395};
396
Matt Carlson48fa55a2011-04-13 11:05:06 +0000397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
Andreas Mohr50da8592006-08-14 23:54:30 -0700400static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700401 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000402} ethtool_test_keys[] = {
Matt Carlson28a45952011-08-19 13:58:22 +0000403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
Matt Carlson941ec902011-08-19 13:58:23 +0000409 { "ext loopback test (offline)" },
Matt Carlson28a45952011-08-19 13:58:22 +0000410 { "interrupt test (offline)" },
Michael Chan4cafd3f2005-05-29 14:56:34 -0700411};
412
Matt Carlson48fa55a2011-04-13 11:05:06 +0000413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
Michael Chanb401e9e2005-12-19 16:27:04 -0800416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000423 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800424}
425
Matt Carlson0d3031d2007-10-10 18:02:43 -0700426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000433 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700434}
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
Michael Chan68929142005-08-09 20:17:14 -0700438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Michael Chan68929142005-08-09 20:17:14 -0700452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
Matt Carlson66711e662009-11-13 13:03:49 +0000473 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
477 }
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
Michael Chanb401e9e2005-12-19 16:27:04 -0800506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Joe Perches63c3a662011-04-26 08:12:10 +0000513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528}
529
Michael Chan09ee9292005-08-09 20:17:00 -0700530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700534 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700535}
536
Michael Chan20094932005-08-09 20:16:32 -0700537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 readl(mbox);
545}
546
Michael Chanb5d37722006-09-27 16:06:21 -0700547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000549 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700562
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
Michael Chan68929142005-08-09 20:17:14 -0700570 unsigned long flags;
571
Matt Carlson6ff6f812011-05-19 12:12:54 +0000572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
Michael Chan68929142005-08-09 20:17:14 -0700576 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Michael Chanbbadf502006-04-06 21:46:34 -0700581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
586
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
Michael Chan68929142005-08-09 20:17:14 -0700590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
Michael Chan68929142005-08-09 20:17:14 -0700595 unsigned long flags;
596
Matt Carlson6ff6f812011-05-19 12:12:54 +0000597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
Michael Chan68929142005-08-09 20:17:14 -0700603 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Michael Chanbbadf502006-04-06 21:46:34 -0700608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
Michael Chan68929142005-08-09 20:17:14 -0700617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
Matt Carlson0d3031d2007-10-10 18:02:43 -0700620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700629
630 /* Make sure the driver hasn't any stale locks. */
Matt Carlson78f94dc2011-11-04 09:14:58 +0000631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000646 }
647
Matt Carlson0d3031d2007-10-10 18:02:43 -0700648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000654 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700655
Joe Perches63c3a662011-04-26 08:12:10 +0000656 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700657 return 0;
658
659 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000669 break;
670 default:
671 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700672 }
673
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 off = 4 * locknum;
683
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000684 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000688 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000689 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700690 break;
691 udelay(10);
692 }
693
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000694 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700695 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000705 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700706
Joe Perches63c3a662011-04-26 08:12:10 +0000707 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700708 return;
709
710 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000720 break;
721 default:
722 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700723 }
724
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700731}
732
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830static void tg3_disable_ints(struct tg3 *tp)
831{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000832 int i;
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840static void tg3_enable_ints(struct tg3 *tp)
841{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000842 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000843
Michael Chanbbe832c2005-06-24 20:20:04 -0700844 tp->irq_sync = 0;
845 wmb();
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000849
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000853
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000855 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
857
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000858 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000859 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000860
861 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000862 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Matt Carlson17375d22009-08-28 14:02:18 +0000871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700872{
Matt Carlson17375d22009-08-28 14:02:18 +0000873 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000874 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700875 unsigned int work_exists = 0;
876
877 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700885 work_exists = 1;
886
887 return work_exists;
888}
889
Matt Carlson17375d22009-08-28 14:02:18 +0000890/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400893 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 */
Matt Carlson17375d22009-08-28 14:02:18 +0000895static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Matt Carlson17375d22009-08-28 14:02:18 +0000897 struct tg3 *tp = tnapi->tp;
898
Matt Carlson898a56f2009-08-28 14:02:40 +0000899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 mmiowb();
901
David S. Millerfac9b832005-05-18 22:46:34 -0700902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
Joe Perches63c3a662011-04-26 08:12:10 +0000906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700907 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911static void tg3_switch_clocks(struct tg3 *tp)
912{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000913 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 u32 orig_clock_ctrl;
915
Joe Perches63c3a662011-04-26 08:12:10 +0000916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700917 return;
918
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
Joe Perches63c3a662011-04-26 08:12:10 +0000927 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
Matt Carlson882e9792009-09-01 13:21:36 +0000960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +00001002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -07001003 return 0;
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
Matt Carlson882e9792009-09-01 13:21:36 +00001011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
Matt Carlsonb0988c12011-04-20 07:57:39 +00001044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
Matt Carlson15ee95c2011-04-20 07:57:40 +00001112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
Matt Carlson1d36ba42011-04-20 07:57:42 +00001133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
Matt Carlson95e28692008-05-25 23:44:14 -07001142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
Roel Kluind4675b52009-02-12 16:33:27 -08001167 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001168 return -EBUSY;
1169
1170 return 0;
1171}
1172
Matt Carlson158d7ab2008-05-29 01:37:54 -07001173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
Francois Romieu3d165432009-01-19 16:56:50 -08001175 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001176 u32 val;
1177
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001178 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001179
1180 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
Francois Romieu3d165432009-01-19 16:56:50 -08001190 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001191 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001192
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001193 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001194
1195 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001196 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001197
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001208static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001209{
1210 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001211 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001212
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001219 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001222 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001225 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001229 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
Joe Perches63c3a662011-04-26 08:12:10 +00001244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001253
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001266
Matt Carlsona9daf362008-05-25 23:49:44 -07001267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
Matt Carlson158d7ab2008-05-29 01:37:54 -07001289static void tg3_mdio_start(struct tg3 *tp)
1290{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001294
Joe Perches63c3a662011-04-26 08:12:10 +00001295 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
Joe Perches63c3a662011-04-26 08:12:10 +00001306 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001307 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001308
Matt Carlson69f11c92011-07-13 09:27:30 +00001309 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001310
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001319 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001320
Matt Carlson158d7ab2008-05-29 01:37:54 -07001321 tg3_mdio_start(tp);
1322
Joe Perches63c3a662011-04-26 08:12:10 +00001323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001324 return 0;
1325
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001329
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001339 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001342 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001352 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001353 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001355 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001356 return i;
1357 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001358
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001360
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001361 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001369 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001370 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001372 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001376 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001385 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001386 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001388 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001391 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001394 break;
1395 }
1396
Joe Perches63c3a662011-04-26 08:12:10 +00001397 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001401
1402 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
Joe Perches63c3a662011-04-26 08:12:10 +00001407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001411 }
1412}
1413
Matt Carlson95e28692008-05-25 23:44:14 -07001414/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
1428/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001432 unsigned int delay_cnt;
1433 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001434
Matt Carlson4ba526c2008-08-15 14:10:04 -07001435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
1447
1448 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001451 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
Joe Perches63c3a662011-04-26 08:12:10 +00001461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
Matt Carlson4ba526c2008-08-15 14:10:04 -07001499 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001500}
1501
Matt Carlson8d5a89b2011-08-31 11:44:51 +00001502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
Matt Carlson95e28692008-05-25 23:44:14 -07001645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001648 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001658
Joe Perches05dbe002010-02-17 19:44:19 +00001659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
Matt Carlson95e28692008-05-25 23:44:14 -07001669 tg3_ump_link_report(tp);
1670 }
1671}
1672
Matt Carlson95e28692008-05-25 23:44:14 -07001673static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
Steve Glendinninge18ce342008-12-16 02:00:00 -08001677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001678 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001679 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001680 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001681 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001682 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
Matt Carlson95e28692008-05-25 23:44:14 -07001689static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1690{
1691 u8 cap = 0;
1692
Matt Carlsonf3791cd2011-11-21 15:01:17 +00001693 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1694 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1695 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1696 if (lcladv & ADVERTISE_1000XPAUSE)
1697 cap = FLOW_CTRL_RX;
1698 if (rmtadv & ADVERTISE_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001699 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001700 }
1701
1702 return cap;
1703}
1704
Matt Carlsonf51f3562008-05-25 23:45:08 -07001705static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001706{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001707 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001708 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001709 u32 old_rx_mode = tp->rx_mode;
1710 u32 old_tx_mode = tp->tx_mode;
1711
Joe Perches63c3a662011-04-26 08:12:10 +00001712 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001713 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001714 else
1715 autoneg = tp->link_config.autoneg;
1716
Joe Perches63c3a662011-04-26 08:12:10 +00001717 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001718 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001719 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001720 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001721 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001722 } else
1723 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001724
Matt Carlsonf51f3562008-05-25 23:45:08 -07001725 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001726
Steve Glendinninge18ce342008-12-16 02:00:00 -08001727 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001728 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1729 else
1730 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1731
Matt Carlsonf51f3562008-05-25 23:45:08 -07001732 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001733 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001734
Steve Glendinninge18ce342008-12-16 02:00:00 -08001735 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001736 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1737 else
1738 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1739
Matt Carlsonf51f3562008-05-25 23:45:08 -07001740 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001741 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001742}
1743
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001744static void tg3_adjust_link(struct net_device *dev)
1745{
1746 u8 oldflowctrl, linkmesg = 0;
1747 u32 mac_mode, lcl_adv, rmt_adv;
1748 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001749 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001750
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001751 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001752
1753 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1754 MAC_MODE_HALF_DUPLEX);
1755
1756 oldflowctrl = tp->link_config.active_flowctrl;
1757
1758 if (phydev->link) {
1759 lcl_adv = 0;
1760 rmt_adv = 0;
1761
1762 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1763 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001764 else if (phydev->speed == SPEED_1000 ||
1765 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001766 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001767 else
1768 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001769
1770 if (phydev->duplex == DUPLEX_HALF)
1771 mac_mode |= MAC_MODE_HALF_DUPLEX;
1772 else {
Matt Carlsonf88788f2011-12-14 11:10:00 +00001773 lcl_adv = mii_advertise_flowctrl(
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001774 tp->link_config.flowctrl);
1775
1776 if (phydev->pause)
1777 rmt_adv = LPA_PAUSE_CAP;
1778 if (phydev->asym_pause)
1779 rmt_adv |= LPA_PAUSE_ASYM;
1780 }
1781
1782 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1783 } else
1784 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1785
1786 if (mac_mode != tp->mac_mode) {
1787 tp->mac_mode = mac_mode;
1788 tw32_f(MAC_MODE, tp->mac_mode);
1789 udelay(40);
1790 }
1791
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1793 if (phydev->speed == SPEED_10)
1794 tw32(MAC_MI_STAT,
1795 MAC_MI_STAT_10MBPS_MODE |
1796 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1797 else
1798 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1799 }
1800
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001801 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1802 tw32(MAC_TX_LENGTHS,
1803 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1804 (6 << TX_LENGTHS_IPG_SHIFT) |
1805 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1806 else
1807 tw32(MAC_TX_LENGTHS,
1808 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1809 (6 << TX_LENGTHS_IPG_SHIFT) |
1810 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1811
1812 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1813 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1814 phydev->speed != tp->link_config.active_speed ||
1815 phydev->duplex != tp->link_config.active_duplex ||
1816 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001817 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001818
1819 tp->link_config.active_speed = phydev->speed;
1820 tp->link_config.active_duplex = phydev->duplex;
1821
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001822 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001823
1824 if (linkmesg)
1825 tg3_link_report(tp);
1826}
1827
1828static int tg3_phy_init(struct tg3 *tp)
1829{
1830 struct phy_device *phydev;
1831
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001832 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001833 return 0;
1834
1835 /* Bring the PHY back to a known state. */
1836 tg3_bmcr_reset(tp);
1837
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001838 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001839
1840 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001841 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001842 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001843 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001844 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001845 return PTR_ERR(phydev);
1846 }
1847
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001848 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001849 switch (phydev->interface) {
1850 case PHY_INTERFACE_MODE_GMII:
1851 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001852 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001853 phydev->supported &= (PHY_GBIT_FEATURES |
1854 SUPPORTED_Pause |
1855 SUPPORTED_Asym_Pause);
1856 break;
1857 }
1858 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001859 case PHY_INTERFACE_MODE_MII:
1860 phydev->supported &= (PHY_BASIC_FEATURES |
1861 SUPPORTED_Pause |
1862 SUPPORTED_Asym_Pause);
1863 break;
1864 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001865 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001866 return -EINVAL;
1867 }
1868
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001869 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001870
1871 phydev->advertising = phydev->supported;
1872
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001873 return 0;
1874}
1875
1876static void tg3_phy_start(struct tg3 *tp)
1877{
1878 struct phy_device *phydev;
1879
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001880 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001881 return;
1882
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001883 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001884
Matt Carlson80096062010-08-02 11:26:06 +00001885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1886 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001887 phydev->speed = tp->link_config.orig_speed;
1888 phydev->duplex = tp->link_config.orig_duplex;
1889 phydev->autoneg = tp->link_config.orig_autoneg;
1890 phydev->advertising = tp->link_config.orig_advertising;
1891 }
1892
1893 phy_start(phydev);
1894
1895 phy_start_aneg(phydev);
1896}
1897
1898static void tg3_phy_stop(struct tg3 *tp)
1899{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001901 return;
1902
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001903 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001904}
1905
1906static void tg3_phy_fini(struct tg3 *tp)
1907{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001908 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001909 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001910 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001911 }
1912}
1913
Matt Carlson941ec902011-08-19 13:58:23 +00001914static int tg3_phy_set_extloopbk(struct tg3 *tp)
1915{
1916 int err;
1917 u32 val;
1918
1919 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1920 return 0;
1921
1922 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1923 /* Cannot do read-modify-write on 5401 */
1924 err = tg3_phy_auxctl_write(tp,
1925 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1926 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1927 0x4c20);
1928 goto done;
1929 }
1930
1931 err = tg3_phy_auxctl_read(tp,
1932 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1933 if (err)
1934 return err;
1935
1936 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1937 err = tg3_phy_auxctl_write(tp,
1938 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1939
1940done:
1941 return err;
1942}
1943
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001944static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1945{
1946 u32 phytest;
1947
1948 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1949 u32 phy;
1950
1951 tg3_writephy(tp, MII_TG3_FET_TEST,
1952 phytest | MII_TG3_FET_SHADOW_EN);
1953 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1954 if (enable)
1955 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1956 else
1957 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1958 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1959 }
1960 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1961 }
1962}
1963
Matt Carlson6833c042008-11-21 17:18:59 -08001964static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 reg;
1967
Joe Perches63c3a662011-04-26 08:12:10 +00001968 if (!tg3_flag(tp, 5705_PLUS) ||
1969 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001970 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001971 return;
1972
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001973 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001974 tg3_phy_fet_toggle_apd(tp, enable);
1975 return;
1976 }
1977
Matt Carlson6833c042008-11-21 17:18:59 -08001978 reg = MII_TG3_MISC_SHDW_WREN |
1979 MII_TG3_MISC_SHDW_SCR5_SEL |
1980 MII_TG3_MISC_SHDW_SCR5_LPED |
1981 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1982 MII_TG3_MISC_SHDW_SCR5_SDTL |
1983 MII_TG3_MISC_SHDW_SCR5_C125OE;
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1985 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1986
1987 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1988
1989
1990 reg = MII_TG3_MISC_SHDW_WREN |
1991 MII_TG3_MISC_SHDW_APD_SEL |
1992 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1993 if (enable)
1994 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1995
1996 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1997}
1998
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001999static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2000{
2001 u32 phy;
2002
Joe Perches63c3a662011-04-26 08:12:10 +00002003 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002004 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002005 return;
2006
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002007 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002008 u32 ephy;
2009
Matt Carlson535ef6e2009-08-25 10:09:36 +00002010 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2011 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2012
2013 tg3_writephy(tp, MII_TG3_FET_TEST,
2014 ephy | MII_TG3_FET_SHADOW_EN);
2015 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002016 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00002017 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002018 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00002019 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2020 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002021 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00002022 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002023 }
2024 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00002025 int ret;
2026
2027 ret = tg3_phy_auxctl_read(tp,
2028 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2029 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002030 if (enable)
2031 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2032 else
2033 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002034 tg3_phy_auxctl_write(tp,
2035 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002036 }
2037 }
2038}
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040static void tg3_phy_set_wirespeed(struct tg3 *tp)
2041{
Matt Carlson15ee95c2011-04-20 07:57:40 +00002042 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 u32 val;
2044
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002045 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 return;
2047
Matt Carlson15ee95c2011-04-20 07:57:40 +00002048 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2049 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002050 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2051 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052}
2053
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002054static void tg3_phy_apply_otp(struct tg3 *tp)
2055{
2056 u32 otp, phy;
2057
2058 if (!tp->phy_otp)
2059 return;
2060
2061 otp = tp->phy_otp;
2062
Matt Carlson1d36ba42011-04-20 07:57:42 +00002063 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2064 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002065
2066 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2067 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2068 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2069
2070 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2071 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2072 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2073
2074 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2075 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2076 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2077
2078 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2079 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2080
2081 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2083
2084 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2085 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2086 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2087
Matt Carlson1d36ba42011-04-20 07:57:42 +00002088 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002089}
2090
Matt Carlson52b02d02010-10-14 10:37:41 +00002091static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2092{
2093 u32 val;
2094
2095 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2096 return;
2097
2098 tp->setlpicnt = 0;
2099
2100 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2101 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00002102 tp->link_config.active_duplex == DUPLEX_FULL &&
2103 (tp->link_config.active_speed == SPEED_100 ||
2104 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00002105 u32 eeectl;
2106
2107 if (tp->link_config.active_speed == SPEED_1000)
2108 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2109 else
2110 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2111
2112 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2113
Matt Carlson3110f5f52010-12-06 08:28:50 +00002114 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2115 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00002116
Matt Carlsonb0c59432011-05-19 12:12:48 +00002117 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2118 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00002119 tp->setlpicnt = 2;
2120 }
2121
2122 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002123 if (current_link_up == 1 &&
2124 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2125 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2126 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2127 }
2128
Matt Carlson52b02d02010-10-14 10:37:41 +00002129 val = tr32(TG3_CPMU_EEE_MODE);
2130 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2131 }
2132}
2133
Matt Carlsonb0c59432011-05-19 12:12:48 +00002134static void tg3_phy_eee_enable(struct tg3 *tp)
2135{
2136 u32 val;
2137
2138 if (tp->link_config.active_speed == SPEED_1000 &&
2139 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00002141 tg3_flag(tp, 57765_CLASS)) &&
Matt Carlsonb0c59432011-05-19 12:12:48 +00002142 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002143 val = MII_TG3_DSP_TAP26_ALNOKO |
2144 MII_TG3_DSP_TAP26_RMRXSTO;
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00002146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2151}
2152
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153static int tg3_wait_macro_done(struct tg3 *tp)
2154{
2155 int limit = 100;
2156
2157 while (limit--) {
2158 u32 tmp32;
2159
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002160 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 if ((tmp32 & 0x1000) == 0)
2162 break;
2163 }
2164 }
Roel Kluind4675b52009-02-12 16:33:27 -08002165 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 return -EBUSY;
2167
2168 return 0;
2169}
2170
2171static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2172{
2173 static const u32 test_pat[4][6] = {
2174 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2175 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2176 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2177 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2178 };
2179 int chan;
2180
2181 for (chan = 0; chan < 4; chan++) {
2182 int i;
2183
2184 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2185 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002186 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
2188 for (i = 0; i < 6; i++)
2189 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2190 test_pat[chan][i]);
2191
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002192 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 if (tg3_wait_macro_done(tp)) {
2194 *resetp = 1;
2195 return -EBUSY;
2196 }
2197
2198 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2199 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002200 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 if (tg3_wait_macro_done(tp)) {
2202 *resetp = 1;
2203 return -EBUSY;
2204 }
2205
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 if (tg3_wait_macro_done(tp)) {
2208 *resetp = 1;
2209 return -EBUSY;
2210 }
2211
2212 for (i = 0; i < 6; i += 2) {
2213 u32 low, high;
2214
2215 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2216 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2217 tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221 low &= 0x7fff;
2222 high &= 0x000f;
2223 if (low != test_pat[chan][i] ||
2224 high != test_pat[chan][i+1]) {
2225 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2226 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2228
2229 return -EBUSY;
2230 }
2231 }
2232 }
2233
2234 return 0;
2235}
2236
2237static int tg3_phy_reset_chanpat(struct tg3 *tp)
2238{
2239 int chan;
2240
2241 for (chan = 0; chan < 4; chan++) {
2242 int i;
2243
2244 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2245 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002246 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 for (i = 0; i < 6; i++)
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002249 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 if (tg3_wait_macro_done(tp))
2251 return -EBUSY;
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2258{
2259 u32 reg32, phy9_orig;
2260 int retries, do_phy_reset, err;
2261
2262 retries = 10;
2263 do_phy_reset = 1;
2264 do {
2265 if (do_phy_reset) {
2266 err = tg3_bmcr_reset(tp);
2267 if (err)
2268 return err;
2269 do_phy_reset = 0;
2270 }
2271
2272 /* Disable transmitter and interrupt. */
2273 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2274 continue;
2275
2276 reg32 |= 0x3000;
2277 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2278
2279 /* Set full-duplex, 1000 mbps. */
2280 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002281 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
2283 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002284 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 continue;
2286
Matt Carlson221c5632011-06-13 13:39:01 +00002287 tg3_writephy(tp, MII_CTRL1000,
2288 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
Matt Carlson1d36ba42011-04-20 07:57:42 +00002290 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2291 if (err)
2292 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
2294 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002295 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
2297 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2298 if (!err)
2299 break;
2300 } while (--retries);
2301
2302 err = tg3_phy_reset_chanpat(tp);
2303 if (err)
2304 return err;
2305
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002306 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
2308 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002309 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310
Matt Carlson1d36ba42011-04-20 07:57:42 +00002311 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Matt Carlson221c5632011-06-13 13:39:01 +00002313 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
2315 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2316 reg32 &= ~0x3000;
2317 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2318 } else if (!err)
2319 err = -EBUSY;
2320
2321 return err;
2322}
2323
2324/* This will reset the tigon3 PHY if there is no valid
2325 * link unless the FORCE argument is non-zero.
2326 */
2327static int tg3_phy_reset(struct tg3 *tp)
2328{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002329 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 int err;
2331
Michael Chan60189dd2006-12-17 17:08:07 -08002332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002333 val = tr32(GRC_MISC_CFG);
2334 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2335 udelay(40);
2336 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002337 err = tg3_readphy(tp, MII_BMSR, &val);
2338 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 if (err != 0)
2340 return -EBUSY;
2341
Michael Chanc8e1e822006-04-29 18:55:17 -07002342 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2343 netif_carrier_off(tp->dev);
2344 tg3_link_report(tp);
2345 }
2346
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2350 err = tg3_phy_reset_5703_4_5(tp);
2351 if (err)
2352 return err;
2353 goto out;
2354 }
2355
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002356 cpmuctrl = 0;
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2358 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2359 cpmuctrl = tr32(TG3_CPMU_CTRL);
2360 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2361 tw32(TG3_CPMU_CTRL,
2362 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2363 }
2364
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 err = tg3_bmcr_reset(tp);
2366 if (err)
2367 return err;
2368
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002369 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002370 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2371 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002372
2373 tw32(TG3_CPMU_CTRL, cpmuctrl);
2374 }
2375
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2377 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002378 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2379 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2380 CPMU_LSPD_1000MB_MACCLK_12_5) {
2381 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2382 udelay(40);
2383 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2384 }
2385 }
2386
Joe Perches63c3a662011-04-26 08:12:10 +00002387 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002388 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002389 return 0;
2390
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002391 tg3_phy_apply_otp(tp);
2392
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002393 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002394 tg3_phy_toggle_apd(tp, true);
2395 else
2396 tg3_phy_toggle_apd(tp, false);
2397
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002399 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2400 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002401 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2402 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002403 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002405
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002406 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002407 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002410
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002411 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002412 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2413 tg3_phydsp_write(tp, 0x000a, 0x310b);
2414 tg3_phydsp_write(tp, 0x201f, 0x9506);
2415 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2416 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2417 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002418 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002419 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2420 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2421 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2422 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2423 tg3_writephy(tp, MII_TG3_TEST1,
2424 MII_TG3_TEST1_TRIM_EN | 0x4);
2425 } else
2426 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2427
2428 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2429 }
Michael Chanc424cb22006-04-29 18:56:34 -07002430 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002431
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 /* Set Extended packet length bit (bit 14) on all chips that */
2433 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002434 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002436 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002437 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002439 err = tg3_phy_auxctl_read(tp,
2440 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2441 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002442 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2443 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 }
2445
2446 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2447 * jumbo frames transmission.
2448 */
Joe Perches63c3a662011-04-26 08:12:10 +00002449 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002450 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002451 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002452 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 }
2454
Michael Chan715116a2006-09-27 16:09:25 -07002455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002456 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002457 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002458 }
2459
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002460 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 tg3_phy_set_wirespeed(tp);
2462 return 0;
2463}
2464
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002465#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2466#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2467#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2468 TG3_GPIO_MSG_NEED_VAUX)
2469#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2470 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2471 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 12))
2474
2475#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2476 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2477 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 12))
2480
2481static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2482{
2483 u32 status, shift;
2484
2485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2487 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2488 else
2489 status = tr32(TG3_CPMU_DRV_STATUS);
2490
2491 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2492 status &= ~(TG3_GPIO_MSG_MASK << shift);
2493 status |= (newstat << shift);
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2498 else
2499 tw32(TG3_CPMU_DRV_STATUS, status);
2500
2501 return status >> TG3_APE_GPIO_MSG_SHIFT;
2502}
2503
Matt Carlson520b2752011-06-13 13:39:02 +00002504static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2505{
2506 if (!tg3_flag(tp, IS_NIC))
2507 return 0;
2508
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2512 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2513 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002514
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002515 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2516
2517 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2518 TG3_GRC_LCLCTL_PWRSW_DELAY);
2519
2520 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2521 } else {
2522 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2523 TG3_GRC_LCLCTL_PWRSW_DELAY);
2524 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002525
Matt Carlson520b2752011-06-13 13:39:02 +00002526 return 0;
2527}
2528
2529static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2530{
2531 u32 grc_local_ctrl;
2532
2533 if (!tg3_flag(tp, IS_NIC) ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2536 return;
2537
2538 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2539
2540 tw32_wait_f(GRC_LOCAL_CTRL,
2541 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tw32_wait_f(GRC_LOCAL_CTRL,
2545 grc_local_ctrl,
2546 TG3_GRC_LCLCTL_PWRSW_DELAY);
2547
2548 tw32_wait_f(GRC_LOCAL_CTRL,
2549 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2550 TG3_GRC_LCLCTL_PWRSW_DELAY);
2551}
2552
2553static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2554{
2555 if (!tg3_flag(tp, IS_NIC))
2556 return;
2557
2558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2560 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2561 (GRC_LCLCTRL_GPIO_OE0 |
2562 GRC_LCLCTRL_GPIO_OE1 |
2563 GRC_LCLCTRL_GPIO_OE2 |
2564 GRC_LCLCTRL_GPIO_OUTPUT0 |
2565 GRC_LCLCTRL_GPIO_OUTPUT1),
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2568 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2569 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2570 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2571 GRC_LCLCTRL_GPIO_OE1 |
2572 GRC_LCLCTRL_GPIO_OE2 |
2573 GRC_LCLCTRL_GPIO_OUTPUT0 |
2574 GRC_LCLCTRL_GPIO_OUTPUT1 |
2575 tp->grc_local_ctrl;
2576 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578
2579 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2580 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2581 TG3_GRC_LCLCTL_PWRSW_DELAY);
2582
2583 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2584 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2585 TG3_GRC_LCLCTL_PWRSW_DELAY);
2586 } else {
2587 u32 no_gpio2;
2588 u32 grc_local_ctrl = 0;
2589
2590 /* Workaround to prevent overdrawing Amps. */
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2592 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2593 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2594 grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 }
2597
2598 /* On 5753 and variants, GPIO2 cannot be used. */
2599 no_gpio2 = tp->nic_sram_data_cfg &
2600 NIC_SRAM_DATA_CFG_NO_GPIO2;
2601
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2603 GRC_LCLCTRL_GPIO_OE1 |
2604 GRC_LCLCTRL_GPIO_OE2 |
2605 GRC_LCLCTRL_GPIO_OUTPUT1 |
2606 GRC_LCLCTRL_GPIO_OUTPUT2;
2607 if (no_gpio2) {
2608 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2609 GRC_LCLCTRL_GPIO_OUTPUT2);
2610 }
2611 tw32_wait_f(GRC_LOCAL_CTRL,
2612 tp->grc_local_ctrl | grc_local_ctrl,
2613 TG3_GRC_LCLCTL_PWRSW_DELAY);
2614
2615 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2616
2617 tw32_wait_f(GRC_LOCAL_CTRL,
2618 tp->grc_local_ctrl | grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620
2621 if (!no_gpio2) {
2622 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2623 tw32_wait_f(GRC_LOCAL_CTRL,
2624 tp->grc_local_ctrl | grc_local_ctrl,
2625 TG3_GRC_LCLCTL_PWRSW_DELAY);
2626 }
2627 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002628}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002629
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002630static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002631{
2632 u32 msg = 0;
2633
2634 /* Serialize power state transitions */
2635 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2636 return;
2637
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002638 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002639 msg = TG3_GPIO_MSG_NEED_VAUX;
2640
2641 msg = tg3_set_function_status(tp, msg);
2642
2643 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2644 goto done;
2645
2646 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2647 tg3_pwrsrc_switch_to_vaux(tp);
2648 else
2649 tg3_pwrsrc_die_with_vmain(tp);
2650
2651done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002652 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002653}
2654
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002655static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656{
Matt Carlson683644b2011-03-09 16:58:23 +00002657 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Matt Carlson334355a2010-01-20 16:58:10 +00002659 /* The GPIOs do something completely different on 57765. */
Matt Carlson55086ad2011-12-14 11:09:59 +00002660 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 return;
2662
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002666 tg3_frob_aux_power_5717(tp, include_wol ?
2667 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002668 return;
2669 }
2670
2671 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002672 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002674 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002675
Michael Chanbc1c7562006-03-20 17:48:03 -08002676 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002677 if (dev_peer) {
2678 struct tg3 *tp_peer = netdev_priv(dev_peer);
2679
Joe Perches63c3a662011-04-26 08:12:10 +00002680 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002681 return;
2682
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002683 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002684 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002685 need_vaux = true;
2686 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002689 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2690 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002691 need_vaux = true;
2692
Matt Carlson520b2752011-06-13 13:39:02 +00002693 if (need_vaux)
2694 tg3_pwrsrc_switch_to_vaux(tp);
2695 else
2696 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697}
2698
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002699static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2700{
2701 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2702 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002703 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002704 if (speed != SPEED_10)
2705 return 1;
2706 } else if (speed == SPEED_10)
2707 return 1;
2708
2709 return 0;
2710}
2711
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712static int tg3_setup_phy(struct tg3 *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713static int tg3_halt_cpu(struct tg3 *, u32);
2714
Matt Carlson0a459aa2008-11-03 16:54:15 -08002715static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002716{
Matt Carlsonce057f02007-11-12 21:08:03 -08002717 u32 val;
2718
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002719 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2721 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2722 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2723
2724 sg_dig_ctrl |=
2725 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2726 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2727 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2728 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002729 return;
Michael Chan51297242007-02-13 12:17:57 -08002730 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002731
Michael Chan60189dd2006-12-17 17:08:07 -08002732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002733 tg3_bmcr_reset(tp);
2734 val = tr32(GRC_MISC_CFG);
2735 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2736 udelay(40);
2737 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002738 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002739 u32 phytest;
2740 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2741 u32 phy;
2742
2743 tg3_writephy(tp, MII_ADVERTISE, 0);
2744 tg3_writephy(tp, MII_BMCR,
2745 BMCR_ANENABLE | BMCR_ANRESTART);
2746
2747 tg3_writephy(tp, MII_TG3_FET_TEST,
2748 phytest | MII_TG3_FET_SHADOW_EN);
2749 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2750 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2751 tg3_writephy(tp,
2752 MII_TG3_FET_SHDW_AUXMODE4,
2753 phy);
2754 }
2755 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2756 }
2757 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002758 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002759 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2760 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002761
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002762 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2763 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2764 MII_TG3_AUXCTL_PCTL_VREG_11V;
2765 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002766 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002767
Michael Chan15c3b692006-03-22 01:06:52 -08002768 /* The PHY should not be powered down on some chips because
2769 * of bugs.
2770 */
2771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2773 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002774 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002775 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002776
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002777 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2778 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002779 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2780 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2781 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2782 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2783 }
2784
Michael Chan15c3b692006-03-22 01:06:52 -08002785 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2786}
2787
Matt Carlson3f007892008-11-03 16:51:36 -08002788/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002789static int tg3_nvram_lock(struct tg3 *tp)
2790{
Joe Perches63c3a662011-04-26 08:12:10 +00002791 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002792 int i;
2793
2794 if (tp->nvram_lock_cnt == 0) {
2795 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2796 for (i = 0; i < 8000; i++) {
2797 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2798 break;
2799 udelay(20);
2800 }
2801 if (i == 8000) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2803 return -ENODEV;
2804 }
2805 }
2806 tp->nvram_lock_cnt++;
2807 }
2808 return 0;
2809}
2810
2811/* tp->lock is held. */
2812static void tg3_nvram_unlock(struct tg3 *tp)
2813{
Joe Perches63c3a662011-04-26 08:12:10 +00002814 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002815 if (tp->nvram_lock_cnt > 0)
2816 tp->nvram_lock_cnt--;
2817 if (tp->nvram_lock_cnt == 0)
2818 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2819 }
2820}
2821
2822/* tp->lock is held. */
2823static void tg3_enable_nvram_access(struct tg3 *tp)
2824{
Joe Perches63c3a662011-04-26 08:12:10 +00002825 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002826 u32 nvaccess = tr32(NVRAM_ACCESS);
2827
2828 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2829 }
2830}
2831
2832/* tp->lock is held. */
2833static void tg3_disable_nvram_access(struct tg3 *tp)
2834{
Joe Perches63c3a662011-04-26 08:12:10 +00002835 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002836 u32 nvaccess = tr32(NVRAM_ACCESS);
2837
2838 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2839 }
2840}
2841
2842static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2843 u32 offset, u32 *val)
2844{
2845 u32 tmp;
2846 int i;
2847
2848 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2849 return -EINVAL;
2850
2851 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2852 EEPROM_ADDR_DEVID_MASK |
2853 EEPROM_ADDR_READ);
2854 tw32(GRC_EEPROM_ADDR,
2855 tmp |
2856 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2857 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2858 EEPROM_ADDR_ADDR_MASK) |
2859 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2860
2861 for (i = 0; i < 1000; i++) {
2862 tmp = tr32(GRC_EEPROM_ADDR);
2863
2864 if (tmp & EEPROM_ADDR_COMPLETE)
2865 break;
2866 msleep(1);
2867 }
2868 if (!(tmp & EEPROM_ADDR_COMPLETE))
2869 return -EBUSY;
2870
Matt Carlson62cedd12009-04-20 14:52:29 -07002871 tmp = tr32(GRC_EEPROM_DATA);
2872
2873 /*
2874 * The data will always be opposite the native endian
2875 * format. Perform a blind byteswap to compensate.
2876 */
2877 *val = swab32(tmp);
2878
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002879 return 0;
2880}
2881
2882#define NVRAM_CMD_TIMEOUT 10000
2883
2884static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2885{
2886 int i;
2887
2888 tw32(NVRAM_CMD, nvram_cmd);
2889 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2890 udelay(10);
2891 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2892 udelay(10);
2893 break;
2894 }
2895 }
2896
2897 if (i == NVRAM_CMD_TIMEOUT)
2898 return -EBUSY;
2899
2900 return 0;
2901}
2902
2903static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2904{
Joe Perches63c3a662011-04-26 08:12:10 +00002905 if (tg3_flag(tp, NVRAM) &&
2906 tg3_flag(tp, NVRAM_BUFFERED) &&
2907 tg3_flag(tp, FLASH) &&
2908 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002909 (tp->nvram_jedecnum == JEDEC_ATMEL))
2910
2911 addr = ((addr / tp->nvram_pagesize) <<
2912 ATMEL_AT45DB0X1B_PAGE_POS) +
2913 (addr % tp->nvram_pagesize);
2914
2915 return addr;
2916}
2917
2918static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2919{
Joe Perches63c3a662011-04-26 08:12:10 +00002920 if (tg3_flag(tp, NVRAM) &&
2921 tg3_flag(tp, NVRAM_BUFFERED) &&
2922 tg3_flag(tp, FLASH) &&
2923 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002924 (tp->nvram_jedecnum == JEDEC_ATMEL))
2925
2926 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2927 tp->nvram_pagesize) +
2928 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2929
2930 return addr;
2931}
2932
Matt Carlsone4f34112009-02-25 14:25:00 +00002933/* NOTE: Data read in from NVRAM is byteswapped according to
2934 * the byteswapping settings for all other register accesses.
2935 * tg3 devices are BE devices, so on a BE machine, the data
2936 * returned will be exactly as it is seen in NVRAM. On a LE
2937 * machine, the 32-bit value will be byteswapped.
2938 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002939static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2940{
2941 int ret;
2942
Joe Perches63c3a662011-04-26 08:12:10 +00002943 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002944 return tg3_nvram_read_using_eeprom(tp, offset, val);
2945
2946 offset = tg3_nvram_phys_addr(tp, offset);
2947
2948 if (offset > NVRAM_ADDR_MSK)
2949 return -EINVAL;
2950
2951 ret = tg3_nvram_lock(tp);
2952 if (ret)
2953 return ret;
2954
2955 tg3_enable_nvram_access(tp);
2956
2957 tw32(NVRAM_ADDR, offset);
2958 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2959 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2960
2961 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002962 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002963
2964 tg3_disable_nvram_access(tp);
2965
2966 tg3_nvram_unlock(tp);
2967
2968 return ret;
2969}
2970
Matt Carlsona9dc5292009-02-25 14:25:30 +00002971/* Ensures NVRAM data is in bytestream format. */
2972static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002973{
2974 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002975 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002976 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002977 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002978 return res;
2979}
2980
Matt Carlson997b4f12011-08-31 11:44:53 +00002981#define RX_CPU_SCRATCH_BASE 0x30000
2982#define RX_CPU_SCRATCH_SIZE 0x04000
2983#define TX_CPU_SCRATCH_BASE 0x34000
2984#define TX_CPU_SCRATCH_SIZE 0x04000
2985
2986/* tp->lock is held. */
2987static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
2988{
2989 int i;
2990
2991 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
2992
2993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2994 u32 val = tr32(GRC_VCPU_EXT_CTRL);
2995
2996 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
2997 return 0;
2998 }
2999 if (offset == RX_CPU_BASE) {
3000 for (i = 0; i < 10000; i++) {
3001 tw32(offset + CPU_STATE, 0xffffffff);
3002 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3003 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3004 break;
3005 }
3006
3007 tw32(offset + CPU_STATE, 0xffffffff);
3008 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3009 udelay(10);
3010 } else {
3011 for (i = 0; i < 10000; i++) {
3012 tw32(offset + CPU_STATE, 0xffffffff);
3013 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3014 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3015 break;
3016 }
3017 }
3018
3019 if (i >= 10000) {
3020 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3021 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3022 return -ENODEV;
3023 }
3024
3025 /* Clear firmware's nvram arbitration. */
3026 if (tg3_flag(tp, NVRAM))
3027 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3028 return 0;
3029}
3030
3031struct fw_info {
3032 unsigned int fw_base;
3033 unsigned int fw_len;
3034 const __be32 *fw_data;
3035};
3036
3037/* tp->lock is held. */
3038static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3039 u32 cpu_scratch_base, int cpu_scratch_size,
3040 struct fw_info *info)
3041{
3042 int err, lock_err, i;
3043 void (*write_op)(struct tg3 *, u32, u32);
3044
3045 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3046 netdev_err(tp->dev,
3047 "%s: Trying to load TX cpu firmware which is 5705\n",
3048 __func__);
3049 return -EINVAL;
3050 }
3051
3052 if (tg3_flag(tp, 5705_PLUS))
3053 write_op = tg3_write_mem;
3054 else
3055 write_op = tg3_write_indirect_reg32;
3056
3057 /* It is possible that bootcode is still loading at this point.
3058 * Get the nvram lock first before halting the cpu.
3059 */
3060 lock_err = tg3_nvram_lock(tp);
3061 err = tg3_halt_cpu(tp, cpu_base);
3062 if (!lock_err)
3063 tg3_nvram_unlock(tp);
3064 if (err)
3065 goto out;
3066
3067 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3068 write_op(tp, cpu_scratch_base + i, 0);
3069 tw32(cpu_base + CPU_STATE, 0xffffffff);
3070 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3071 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3072 write_op(tp, (cpu_scratch_base +
3073 (info->fw_base & 0xffff) +
3074 (i * sizeof(u32))),
3075 be32_to_cpu(info->fw_data[i]));
3076
3077 err = 0;
3078
3079out:
3080 return err;
3081}
3082
3083/* tp->lock is held. */
3084static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3085{
3086 struct fw_info info;
3087 const __be32 *fw_data;
3088 int err, i;
3089
3090 fw_data = (void *)tp->fw->data;
3091
3092 /* Firmware blob starts with version numbers, followed by
3093 start address and length. We are setting complete length.
3094 length = end_address_of_bss - start_address_of_text.
3095 Remainder is the blob to be loaded contiguously
3096 from start address. */
3097
3098 info.fw_base = be32_to_cpu(fw_data[1]);
3099 info.fw_len = tp->fw->size - 12;
3100 info.fw_data = &fw_data[3];
3101
3102 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3103 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3104 &info);
3105 if (err)
3106 return err;
3107
3108 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3109 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3110 &info);
3111 if (err)
3112 return err;
3113
3114 /* Now startup only the RX cpu. */
3115 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3116 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3117
3118 for (i = 0; i < 5; i++) {
3119 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3120 break;
3121 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3122 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3123 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3124 udelay(1000);
3125 }
3126 if (i >= 5) {
3127 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3128 "should be %08x\n", __func__,
3129 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3130 return -ENODEV;
3131 }
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3134
3135 return 0;
3136}
3137
3138/* tp->lock is held. */
3139static int tg3_load_tso_firmware(struct tg3 *tp)
3140{
3141 struct fw_info info;
3142 const __be32 *fw_data;
3143 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3144 int err, i;
3145
3146 if (tg3_flag(tp, HW_TSO_1) ||
3147 tg3_flag(tp, HW_TSO_2) ||
3148 tg3_flag(tp, HW_TSO_3))
3149 return 0;
3150
3151 fw_data = (void *)tp->fw->data;
3152
3153 /* Firmware blob starts with version numbers, followed by
3154 start address and length. We are setting complete length.
3155 length = end_address_of_bss - start_address_of_text.
3156 Remainder is the blob to be loaded contiguously
3157 from start address. */
3158
3159 info.fw_base = be32_to_cpu(fw_data[1]);
3160 cpu_scratch_size = tp->fw_len;
3161 info.fw_len = tp->fw->size - 12;
3162 info.fw_data = &fw_data[3];
3163
3164 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3165 cpu_base = RX_CPU_BASE;
3166 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3167 } else {
3168 cpu_base = TX_CPU_BASE;
3169 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3170 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3171 }
3172
3173 err = tg3_load_firmware_cpu(tp, cpu_base,
3174 cpu_scratch_base, cpu_scratch_size,
3175 &info);
3176 if (err)
3177 return err;
3178
3179 /* Now startup the cpu. */
3180 tw32(cpu_base + CPU_STATE, 0xffffffff);
3181 tw32_f(cpu_base + CPU_PC, info.fw_base);
3182
3183 for (i = 0; i < 5; i++) {
3184 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3185 break;
3186 tw32(cpu_base + CPU_STATE, 0xffffffff);
3187 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3188 tw32_f(cpu_base + CPU_PC, info.fw_base);
3189 udelay(1000);
3190 }
3191 if (i >= 5) {
3192 netdev_err(tp->dev,
3193 "%s fails to set CPU PC, is %08x should be %08x\n",
3194 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3195 return -ENODEV;
3196 }
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3199 return 0;
3200}
3201
3202
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003203/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08003204static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3205{
3206 u32 addr_high, addr_low;
3207 int i;
3208
3209 addr_high = ((tp->dev->dev_addr[0] << 8) |
3210 tp->dev->dev_addr[1]);
3211 addr_low = ((tp->dev->dev_addr[2] << 24) |
3212 (tp->dev->dev_addr[3] << 16) |
3213 (tp->dev->dev_addr[4] << 8) |
3214 (tp->dev->dev_addr[5] << 0));
3215 for (i = 0; i < 4; i++) {
3216 if (i == 1 && skip_mac_1)
3217 continue;
3218 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3219 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3220 }
3221
3222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3224 for (i = 0; i < 12; i++) {
3225 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3226 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3227 }
3228 }
3229
3230 addr_high = (tp->dev->dev_addr[0] +
3231 tp->dev->dev_addr[1] +
3232 tp->dev->dev_addr[2] +
3233 tp->dev->dev_addr[3] +
3234 tp->dev->dev_addr[4] +
3235 tp->dev->dev_addr[5]) &
3236 TX_BACKOFF_SEED_MASK;
3237 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3238}
3239
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003240static void tg3_enable_register_access(struct tg3 *tp)
3241{
3242 /*
3243 * Make sure register accesses (indirect or otherwise) will function
3244 * correctly.
3245 */
3246 pci_write_config_dword(tp->pdev,
3247 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3248}
3249
3250static int tg3_power_up(struct tg3 *tp)
3251{
Matt Carlsonbed98292011-07-13 09:27:29 +00003252 int err;
3253
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003254 tg3_enable_register_access(tp);
3255
Matt Carlsonbed98292011-07-13 09:27:29 +00003256 err = pci_set_power_state(tp->pdev, PCI_D0);
3257 if (!err) {
3258 /* Switch out of Vaux if it is a NIC */
3259 tg3_pwrsrc_switch_to_vmain(tp);
3260 } else {
3261 netdev_err(tp->dev, "Transition to D0 failed\n");
3262 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003263
Matt Carlsonbed98292011-07-13 09:27:29 +00003264 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003265}
3266
3267static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268{
3269 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003270 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003272 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003273
3274 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00003275 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003276 u16 lnkctl;
3277
3278 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003279 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003280 &lnkctl);
3281 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3282 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003283 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003284 lnkctl);
3285 }
3286
Linus Torvalds1da177e2005-04-16 15:20:36 -07003287 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3288 tw32(TG3PCI_MISC_HOST_CTRL,
3289 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3290
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003291 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00003292 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003293
Joe Perches63c3a662011-04-26 08:12:10 +00003294 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08003295 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003296 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00003297 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003298 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003299 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003300
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00003301 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003302
Matt Carlson80096062010-08-02 11:26:06 +00003303 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003304
3305 tp->link_config.orig_speed = phydev->speed;
3306 tp->link_config.orig_duplex = phydev->duplex;
3307 tp->link_config.orig_autoneg = phydev->autoneg;
3308 tp->link_config.orig_advertising = phydev->advertising;
3309
3310 advertising = ADVERTISED_TP |
3311 ADVERTISED_Pause |
3312 ADVERTISED_Autoneg |
3313 ADVERTISED_10baseT_Half;
3314
Joe Perches63c3a662011-04-26 08:12:10 +00003315 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3316 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003317 advertising |=
3318 ADVERTISED_100baseT_Half |
3319 ADVERTISED_100baseT_Full |
3320 ADVERTISED_10baseT_Full;
3321 else
3322 advertising |= ADVERTISED_10baseT_Full;
3323 }
3324
3325 phydev->advertising = advertising;
3326
3327 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08003328
3329 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00003330 if (phyid != PHY_ID_BCMAC131) {
3331 phyid &= PHY_BCM_OUI_MASK;
3332 if (phyid == PHY_BCM_OUI_1 ||
3333 phyid == PHY_BCM_OUI_2 ||
3334 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08003335 do_low_power = true;
3336 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07003337 }
Matt Carlsondd477002008-05-25 23:45:58 -07003338 } else {
Matt Carlson20232762008-12-21 20:18:56 -08003339 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003340
Matt Carlson80096062010-08-02 11:26:06 +00003341 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3342 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07003343 tp->link_config.orig_speed = tp->link_config.speed;
3344 tp->link_config.orig_duplex = tp->link_config.duplex;
3345 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003348 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07003349 tp->link_config.speed = SPEED_10;
3350 tp->link_config.duplex = DUPLEX_HALF;
3351 tp->link_config.autoneg = AUTONEG_ENABLE;
3352 tg3_setup_phy(tp, 0);
3353 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 }
3355
Michael Chanb5d37722006-09-27 16:06:21 -07003356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3357 u32 val;
3358
3359 val = tr32(GRC_VCPU_EXT_CTRL);
3360 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00003361 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08003362 int i;
3363 u32 val;
3364
3365 for (i = 0; i < 200; i++) {
3366 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3367 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3368 break;
3369 msleep(1);
3370 }
3371 }
Joe Perches63c3a662011-04-26 08:12:10 +00003372 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07003373 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3374 WOL_DRV_STATE_SHUTDOWN |
3375 WOL_DRV_WOL |
3376 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08003377
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003378 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 u32 mac_mode;
3380
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003381 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 if (do_low_power &&
3383 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3384 tg3_phy_auxctl_write(tp,
3385 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3386 MII_TG3_AUXCTL_PCTL_WOL_EN |
3387 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3388 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07003389 udelay(40);
3390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003392 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07003393 mac_mode = MAC_MODE_PORT_MODE_GMII;
3394 else
3395 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003397 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3398 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3399 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00003400 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003401 SPEED_100 : SPEED_10;
3402 if (tg3_5700_link_polarity(tp, speed))
3403 mac_mode |= MAC_MODE_LINK_POLARITY;
3404 else
3405 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407 } else {
3408 mac_mode = MAC_MODE_PORT_MODE_TBI;
3409 }
3410
Joe Perches63c3a662011-04-26 08:12:10 +00003411 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412 tw32(MAC_LED_CTRL, tp->led_ctrl);
3413
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003414 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00003415 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3416 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08003417 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
Joe Perches63c3a662011-04-26 08:12:10 +00003419 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00003420 mac_mode |= MAC_MODE_APE_TX_EN |
3421 MAC_MODE_APE_RX_EN |
3422 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07003423
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424 tw32_f(MAC_MODE, mac_mode);
3425 udelay(100);
3426
3427 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3428 udelay(10);
3429 }
3430
Joe Perches63c3a662011-04-26 08:12:10 +00003431 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3434 u32 base_val;
3435
3436 base_val = tp->pci_clock_ctrl;
3437 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3438 CLOCK_CTRL_TXCLK_DISABLE);
3439
Michael Chanb401e9e2005-12-19 16:27:04 -08003440 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3441 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00003442 } else if (tg3_flag(tp, 5780_CLASS) ||
3443 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00003444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07003445 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00003446 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 u32 newbits1, newbits2;
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3452 CLOCK_CTRL_TXCLK_DISABLE |
3453 CLOCK_CTRL_ALTCLK);
3454 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00003455 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456 newbits1 = CLOCK_CTRL_625_CORE;
3457 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3458 } else {
3459 newbits1 = CLOCK_CTRL_ALTCLK;
3460 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3461 }
3462
Michael Chanb401e9e2005-12-19 16:27:04 -08003463 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3464 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465
Michael Chanb401e9e2005-12-19 16:27:04 -08003466 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3467 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468
Joe Perches63c3a662011-04-26 08:12:10 +00003469 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 u32 newbits3;
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3474 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3475 CLOCK_CTRL_TXCLK_DISABLE |
3476 CLOCK_CTRL_44MHZ_CORE);
3477 } else {
3478 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3479 }
3480
Michael Chanb401e9e2005-12-19 16:27:04 -08003481 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3482 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 }
3484 }
3485
Joe Perches63c3a662011-04-26 08:12:10 +00003486 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003487 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003488
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003489 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
3491 /* Workaround for unstable PLL clock */
3492 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3493 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3494 u32 val = tr32(0x7d00);
3495
3496 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3497 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003498 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003499 int err;
3500
3501 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003503 if (!err)
3504 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003506 }
3507
Michael Chanbbadf502006-04-06 21:46:34 -07003508 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3509
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510 return 0;
3511}
3512
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003513static void tg3_power_down(struct tg3 *tp)
3514{
3515 tg3_power_down_prepare(tp);
3516
Joe Perches63c3a662011-04-26 08:12:10 +00003517 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003518 pci_set_power_state(tp->pdev, PCI_D3hot);
3519}
3520
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3522{
3523 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3524 case MII_TG3_AUX_STAT_10HALF:
3525 *speed = SPEED_10;
3526 *duplex = DUPLEX_HALF;
3527 break;
3528
3529 case MII_TG3_AUX_STAT_10FULL:
3530 *speed = SPEED_10;
3531 *duplex = DUPLEX_FULL;
3532 break;
3533
3534 case MII_TG3_AUX_STAT_100HALF:
3535 *speed = SPEED_100;
3536 *duplex = DUPLEX_HALF;
3537 break;
3538
3539 case MII_TG3_AUX_STAT_100FULL:
3540 *speed = SPEED_100;
3541 *duplex = DUPLEX_FULL;
3542 break;
3543
3544 case MII_TG3_AUX_STAT_1000HALF:
3545 *speed = SPEED_1000;
3546 *duplex = DUPLEX_HALF;
3547 break;
3548
3549 case MII_TG3_AUX_STAT_1000FULL:
3550 *speed = SPEED_1000;
3551 *duplex = DUPLEX_FULL;
3552 break;
3553
3554 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003555 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003556 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3557 SPEED_10;
3558 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3559 DUPLEX_HALF;
3560 break;
3561 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562 *speed = SPEED_INVALID;
3563 *duplex = DUPLEX_INVALID;
3564 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003565 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566}
3567
Matt Carlson42b64a42011-05-19 12:12:49 +00003568static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569{
Matt Carlson42b64a42011-05-19 12:12:49 +00003570 int err = 0;
3571 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003572
Matt Carlson42b64a42011-05-19 12:12:49 +00003573 new_adv = ADVERTISE_CSMA;
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00003574 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
Matt Carlsonf88788f2011-12-14 11:10:00 +00003575 new_adv |= mii_advertise_flowctrl(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003576
Matt Carlson42b64a42011-05-19 12:12:49 +00003577 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3578 if (err)
3579 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Matt Carlson4f272092011-12-14 11:09:57 +00003581 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3582 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003583
Matt Carlson4f272092011-12-14 11:09:57 +00003584 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3585 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3586 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003587
Matt Carlson4f272092011-12-14 11:09:57 +00003588 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3589 if (err)
3590 goto done;
3591 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003592
Matt Carlson42b64a42011-05-19 12:12:49 +00003593 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3594 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595
Matt Carlson42b64a42011-05-19 12:12:49 +00003596 tw32(TG3_CPMU_EEE_MODE,
3597 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003598
Matt Carlson42b64a42011-05-19 12:12:49 +00003599 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3600 if (!err) {
3601 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003602
Matt Carlsona6b68da2010-12-06 08:28:52 +00003603 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003604 /* Advertise 100-BaseTX EEE ability */
3605 if (advertise & ADVERTISED_100baseT_Full)
3606 val |= MDIO_AN_EEE_ADV_100TX;
3607 /* Advertise 1000-BaseT EEE ability */
3608 if (advertise & ADVERTISED_1000baseT_Full)
3609 val |= MDIO_AN_EEE_ADV_1000T;
3610 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003611 if (err)
3612 val = 0;
3613
3614 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3615 case ASIC_REV_5717:
3616 case ASIC_REV_57765:
Matt Carlson55086ad2011-12-14 11:09:59 +00003617 case ASIC_REV_57766:
Matt Carlsonb715ce92011-07-20 10:20:52 +00003618 case ASIC_REV_5719:
3619 /* If we advertised any eee advertisements above... */
3620 if (val)
3621 val = MII_TG3_DSP_TAP26_ALNOKO |
3622 MII_TG3_DSP_TAP26_RMRXSTO |
3623 MII_TG3_DSP_TAP26_OPCSINPT;
3624 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3625 /* Fall through */
3626 case ASIC_REV_5720:
3627 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3628 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3629 MII_TG3_DSP_CH34TP2_HIBW01);
3630 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003631
Matt Carlson42b64a42011-05-19 12:12:49 +00003632 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3633 if (!err)
3634 err = err2;
3635 }
3636
3637done:
3638 return err;
3639}
3640
3641static void tg3_phy_copper_begin(struct tg3 *tp)
3642{
3643 u32 new_adv;
3644 int i;
3645
3646 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3647 new_adv = ADVERTISED_10baseT_Half |
3648 ADVERTISED_10baseT_Full;
3649 if (tg3_flag(tp, WOL_SPEED_100MB))
3650 new_adv |= ADVERTISED_100baseT_Half |
3651 ADVERTISED_100baseT_Full;
3652
3653 tg3_phy_autoneg_cfg(tp, new_adv,
3654 FLOW_CTRL_TX | FLOW_CTRL_RX);
3655 } else if (tp->link_config.speed == SPEED_INVALID) {
3656 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3657 tp->link_config.advertising &=
3658 ~(ADVERTISED_1000baseT_Half |
3659 ADVERTISED_1000baseT_Full);
3660
3661 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3662 tp->link_config.flowctrl);
3663 } else {
3664 /* Asking for a specific link mode. */
3665 if (tp->link_config.speed == SPEED_1000) {
3666 if (tp->link_config.duplex == DUPLEX_FULL)
3667 new_adv = ADVERTISED_1000baseT_Full;
3668 else
3669 new_adv = ADVERTISED_1000baseT_Half;
3670 } else if (tp->link_config.speed == SPEED_100) {
3671 if (tp->link_config.duplex == DUPLEX_FULL)
3672 new_adv = ADVERTISED_100baseT_Full;
3673 else
3674 new_adv = ADVERTISED_100baseT_Half;
3675 } else {
3676 if (tp->link_config.duplex == DUPLEX_FULL)
3677 new_adv = ADVERTISED_10baseT_Full;
3678 else
3679 new_adv = ADVERTISED_10baseT_Half;
3680 }
3681
3682 tg3_phy_autoneg_cfg(tp, new_adv,
3683 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003684 }
3685
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3687 tp->link_config.speed != SPEED_INVALID) {
3688 u32 bmcr, orig_bmcr;
3689
3690 tp->link_config.active_speed = tp->link_config.speed;
3691 tp->link_config.active_duplex = tp->link_config.duplex;
3692
3693 bmcr = 0;
3694 switch (tp->link_config.speed) {
3695 default:
3696 case SPEED_10:
3697 break;
3698
3699 case SPEED_100:
3700 bmcr |= BMCR_SPEED100;
3701 break;
3702
3703 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003704 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707
3708 if (tp->link_config.duplex == DUPLEX_FULL)
3709 bmcr |= BMCR_FULLDPLX;
3710
3711 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3712 (bmcr != orig_bmcr)) {
3713 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3714 for (i = 0; i < 1500; i++) {
3715 u32 tmp;
3716
3717 udelay(10);
3718 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3719 tg3_readphy(tp, MII_BMSR, &tmp))
3720 continue;
3721 if (!(tmp & BMSR_LSTATUS)) {
3722 udelay(40);
3723 break;
3724 }
3725 }
3726 tg3_writephy(tp, MII_BMCR, bmcr);
3727 udelay(40);
3728 }
3729 } else {
3730 tg3_writephy(tp, MII_BMCR,
3731 BMCR_ANENABLE | BMCR_ANRESTART);
3732 }
3733}
3734
3735static int tg3_init_5401phy_dsp(struct tg3 *tp)
3736{
3737 int err;
3738
3739 /* Turn off tap power management. */
3740 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003741 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003742
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003743 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3744 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3745 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3746 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3747 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003748
3749 udelay(40);
3750
3751 return err;
3752}
3753
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003754static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755{
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003756 u32 advmsk, tgtadv, advertising;
Michael Chan3600d912006-12-07 00:21:48 -08003757
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003758 advertising = tp->link_config.advertising;
3759 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003760
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003761 advmsk = ADVERTISE_ALL;
3762 if (tp->link_config.active_duplex == DUPLEX_FULL) {
Matt Carlsonf88788f2011-12-14 11:10:00 +00003763 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003764 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003767 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3768 return false;
3769
3770 if ((*lcladv & advmsk) != tgtadv)
3771 return false;
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003772
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003773 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 u32 tg3_ctrl;
3775
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003776 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
Michael Chan3600d912006-12-07 00:21:48 -08003777
Matt Carlson221c5632011-06-13 13:39:01 +00003778 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003779 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780
Matt Carlsonb99d2a52011-08-31 11:44:47 +00003781 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003782 if (tg3_ctrl != tgtadv)
3783 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784 }
Matt Carlson93a700a2011-08-31 11:44:54 +00003785
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003786 return true;
Matt Carlsonef167e22007-12-20 20:10:01 -08003787}
3788
Matt Carlson859edb22011-12-08 14:40:16 +00003789static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
3790{
3791 u32 lpeth = 0;
3792
3793 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3794 u32 val;
3795
3796 if (tg3_readphy(tp, MII_STAT1000, &val))
3797 return false;
3798
3799 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
3800 }
3801
3802 if (tg3_readphy(tp, MII_LPA, rmtadv))
3803 return false;
3804
3805 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
3806 tp->link_config.rmt_adv = lpeth;
3807
3808 return true;
3809}
3810
Linus Torvalds1da177e2005-04-16 15:20:36 -07003811static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3812{
3813 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003814 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003815 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003816 u16 current_speed;
3817 u8 current_duplex;
3818 int i, err;
3819
3820 tw32(MAC_EVENT, 0);
3821
3822 tw32_f(MAC_STATUS,
3823 (MAC_STATUS_SYNC_CHANGED |
3824 MAC_STATUS_CFG_CHANGED |
3825 MAC_STATUS_MI_COMPLETION |
3826 MAC_STATUS_LNKSTATE_CHANGED));
3827 udelay(40);
3828
Matt Carlson8ef21422008-05-02 16:47:53 -07003829 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3830 tw32_f(MAC_MI_MODE,
3831 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3832 udelay(80);
3833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003835 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003836
3837 /* Some third-party PHYs need to be reset on link going
3838 * down.
3839 */
3840 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3843 netif_carrier_ok(tp->dev)) {
3844 tg3_readphy(tp, MII_BMSR, &bmsr);
3845 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3846 !(bmsr & BMSR_LSTATUS))
3847 force_reset = 1;
3848 }
3849 if (force_reset)
3850 tg3_phy_reset(tp);
3851
Matt Carlson79eb6902010-02-17 15:17:03 +00003852 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 tg3_readphy(tp, MII_BMSR, &bmsr);
3854 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003855 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856 bmsr = 0;
3857
3858 if (!(bmsr & BMSR_LSTATUS)) {
3859 err = tg3_init_5401phy_dsp(tp);
3860 if (err)
3861 return err;
3862
3863 tg3_readphy(tp, MII_BMSR, &bmsr);
3864 for (i = 0; i < 1000; i++) {
3865 udelay(10);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 (bmsr & BMSR_LSTATUS)) {
3868 udelay(40);
3869 break;
3870 }
3871 }
3872
Matt Carlson79eb6902010-02-17 15:17:03 +00003873 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3874 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 !(bmsr & BMSR_LSTATUS) &&
3876 tp->link_config.active_speed == SPEED_1000) {
3877 err = tg3_phy_reset(tp);
3878 if (!err)
3879 err = tg3_init_5401phy_dsp(tp);
3880 if (err)
3881 return err;
3882 }
3883 }
3884 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3885 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3886 /* 5701 {A0,B0} CRC bug workaround */
3887 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003888 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3889 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3890 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891 }
3892
3893 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003894 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3895 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003897 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003899 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3901
3902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3904 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3905 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3906 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3907 else
3908 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3909 }
3910
3911 current_link_up = 0;
3912 current_speed = SPEED_INVALID;
3913 current_duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +00003914 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
Matt Carlson859edb22011-12-08 14:40:16 +00003915 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003917 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003918 err = tg3_phy_auxctl_read(tp,
3919 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3920 &val);
3921 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003922 tg3_phy_auxctl_write(tp,
3923 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3924 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925 goto relink;
3926 }
3927 }
3928
3929 bmsr = 0;
3930 for (i = 0; i < 100; i++) {
3931 tg3_readphy(tp, MII_BMSR, &bmsr);
3932 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3933 (bmsr & BMSR_LSTATUS))
3934 break;
3935 udelay(40);
3936 }
3937
3938 if (bmsr & BMSR_LSTATUS) {
3939 u32 aux_stat, bmcr;
3940
3941 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3942 for (i = 0; i < 2000; i++) {
3943 udelay(10);
3944 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3945 aux_stat)
3946 break;
3947 }
3948
3949 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3950 &current_speed,
3951 &current_duplex);
3952
3953 bmcr = 0;
3954 for (i = 0; i < 200; i++) {
3955 tg3_readphy(tp, MII_BMCR, &bmcr);
3956 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3957 continue;
3958 if (bmcr && bmcr != 0x7fff)
3959 break;
3960 udelay(10);
3961 }
3962
Matt Carlsonef167e22007-12-20 20:10:01 -08003963 lcl_adv = 0;
3964 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965
Matt Carlsonef167e22007-12-20 20:10:01 -08003966 tp->link_config.active_speed = current_speed;
3967 tp->link_config.active_duplex = current_duplex;
3968
3969 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3970 if ((bmcr & BMCR_ANENABLE) &&
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003971 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
Matt Carlson859edb22011-12-08 14:40:16 +00003972 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00003973 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 } else {
3975 if (!(bmcr & BMCR_ANENABLE) &&
3976 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003977 tp->link_config.duplex == current_duplex &&
3978 tp->link_config.flowctrl ==
3979 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 }
3982 }
3983
Matt Carlsonef167e22007-12-20 20:10:01 -08003984 if (current_link_up == 1 &&
Matt Carlsone348c5e2011-11-21 15:01:20 +00003985 tp->link_config.active_duplex == DUPLEX_FULL) {
3986 u32 reg, bit;
3987
3988 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3989 reg = MII_TG3_FET_GEN_STAT;
3990 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
3991 } else {
3992 reg = MII_TG3_EXT_STAT;
3993 bit = MII_TG3_EXT_STAT_MDIX;
3994 }
3995
3996 if (!tg3_readphy(tp, reg, &val) && (val & bit))
3997 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
3998
Matt Carlsonef167e22007-12-20 20:10:01 -08003999 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Matt Carlsone348c5e2011-11-21 15:01:20 +00004000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 }
4002
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003relink:
Matt Carlson80096062010-08-02 11:26:06 +00004004 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 tg3_phy_copper_begin(tp);
4006
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004007 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00004008 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4009 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 current_link_up = 1;
4011 }
4012
4013 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4014 if (current_link_up == 1) {
4015 if (tp->link_config.active_speed == SPEED_100 ||
4016 tp->link_config.active_speed == SPEED_10)
4017 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4018 else
4019 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004020 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00004021 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4022 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4024
4025 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4026 if (tp->link_config.active_duplex == DUPLEX_HALF)
4027 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4028
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004030 if (current_link_up == 1 &&
4031 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004033 else
4034 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004035 }
4036
4037 /* ??? Without this setting Netgear GA302T PHY does not
4038 * ??? send/receive packets...
4039 */
Matt Carlson79eb6902010-02-17 15:17:03 +00004040 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004041 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4042 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4043 tw32_f(MAC_MI_MODE, tp->mi_mode);
4044 udelay(80);
4045 }
4046
4047 tw32_f(MAC_MODE, tp->mac_mode);
4048 udelay(40);
4049
Matt Carlson52b02d02010-10-14 10:37:41 +00004050 tg3_phy_eee_adjust(tp, current_link_up);
4051
Joe Perches63c3a662011-04-26 08:12:10 +00004052 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004053 /* Polled via timer. */
4054 tw32_f(MAC_EVENT, 0);
4055 } else {
4056 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4057 }
4058 udelay(40);
4059
4060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4061 current_link_up == 1 &&
4062 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00004063 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 udelay(120);
4065 tw32_f(MAC_STATUS,
4066 (MAC_STATUS_SYNC_CHANGED |
4067 MAC_STATUS_CFG_CHANGED));
4068 udelay(40);
4069 tg3_write_mem(tp,
4070 NIC_SRAM_FIRMWARE_MBOX,
4071 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4072 }
4073
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004074 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00004075 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004076 u16 oldlnkctl, newlnkctl;
4077
4078 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00004079 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004080 &oldlnkctl);
4081 if (tp->link_config.active_speed == SPEED_100 ||
4082 tp->link_config.active_speed == SPEED_10)
4083 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4084 else
4085 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4086 if (newlnkctl != oldlnkctl)
4087 pci_write_config_word(tp->pdev,
Matt Carlson93a700a2011-08-31 11:44:54 +00004088 pci_pcie_cap(tp->pdev) +
4089 PCI_EXP_LNKCTL, newlnkctl);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004090 }
4091
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092 if (current_link_up != netif_carrier_ok(tp->dev)) {
4093 if (current_link_up)
4094 netif_carrier_on(tp->dev);
4095 else
4096 netif_carrier_off(tp->dev);
4097 tg3_link_report(tp);
4098 }
4099
4100 return 0;
4101}
4102
4103struct tg3_fiber_aneginfo {
4104 int state;
4105#define ANEG_STATE_UNKNOWN 0
4106#define ANEG_STATE_AN_ENABLE 1
4107#define ANEG_STATE_RESTART_INIT 2
4108#define ANEG_STATE_RESTART 3
4109#define ANEG_STATE_DISABLE_LINK_OK 4
4110#define ANEG_STATE_ABILITY_DETECT_INIT 5
4111#define ANEG_STATE_ABILITY_DETECT 6
4112#define ANEG_STATE_ACK_DETECT_INIT 7
4113#define ANEG_STATE_ACK_DETECT 8
4114#define ANEG_STATE_COMPLETE_ACK_INIT 9
4115#define ANEG_STATE_COMPLETE_ACK 10
4116#define ANEG_STATE_IDLE_DETECT_INIT 11
4117#define ANEG_STATE_IDLE_DETECT 12
4118#define ANEG_STATE_LINK_OK 13
4119#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4120#define ANEG_STATE_NEXT_PAGE_WAIT 15
4121
4122 u32 flags;
4123#define MR_AN_ENABLE 0x00000001
4124#define MR_RESTART_AN 0x00000002
4125#define MR_AN_COMPLETE 0x00000004
4126#define MR_PAGE_RX 0x00000008
4127#define MR_NP_LOADED 0x00000010
4128#define MR_TOGGLE_TX 0x00000020
4129#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4130#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4131#define MR_LP_ADV_SYM_PAUSE 0x00000100
4132#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4133#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4134#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4135#define MR_LP_ADV_NEXT_PAGE 0x00001000
4136#define MR_TOGGLE_RX 0x00002000
4137#define MR_NP_RX 0x00004000
4138
4139#define MR_LINK_OK 0x80000000
4140
4141 unsigned long link_time, cur_time;
4142
4143 u32 ability_match_cfg;
4144 int ability_match_count;
4145
4146 char ability_match, idle_match, ack_match;
4147
4148 u32 txconfig, rxconfig;
4149#define ANEG_CFG_NP 0x00000080
4150#define ANEG_CFG_ACK 0x00000040
4151#define ANEG_CFG_RF2 0x00000020
4152#define ANEG_CFG_RF1 0x00000010
4153#define ANEG_CFG_PS2 0x00000001
4154#define ANEG_CFG_PS1 0x00008000
4155#define ANEG_CFG_HD 0x00004000
4156#define ANEG_CFG_FD 0x00002000
4157#define ANEG_CFG_INVAL 0x00001f06
4158
4159};
4160#define ANEG_OK 0
4161#define ANEG_DONE 1
4162#define ANEG_TIMER_ENAB 2
4163#define ANEG_FAILED -1
4164
4165#define ANEG_STATE_SETTLE_TIME 10000
4166
4167static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4168 struct tg3_fiber_aneginfo *ap)
4169{
Matt Carlson5be73b42007-12-20 20:09:29 -08004170 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 unsigned long delta;
4172 u32 rx_cfg_reg;
4173 int ret;
4174
4175 if (ap->state == ANEG_STATE_UNKNOWN) {
4176 ap->rxconfig = 0;
4177 ap->link_time = 0;
4178 ap->cur_time = 0;
4179 ap->ability_match_cfg = 0;
4180 ap->ability_match_count = 0;
4181 ap->ability_match = 0;
4182 ap->idle_match = 0;
4183 ap->ack_match = 0;
4184 }
4185 ap->cur_time++;
4186
4187 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4188 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4189
4190 if (rx_cfg_reg != ap->ability_match_cfg) {
4191 ap->ability_match_cfg = rx_cfg_reg;
4192 ap->ability_match = 0;
4193 ap->ability_match_count = 0;
4194 } else {
4195 if (++ap->ability_match_count > 1) {
4196 ap->ability_match = 1;
4197 ap->ability_match_cfg = rx_cfg_reg;
4198 }
4199 }
4200 if (rx_cfg_reg & ANEG_CFG_ACK)
4201 ap->ack_match = 1;
4202 else
4203 ap->ack_match = 0;
4204
4205 ap->idle_match = 0;
4206 } else {
4207 ap->idle_match = 1;
4208 ap->ability_match_cfg = 0;
4209 ap->ability_match_count = 0;
4210 ap->ability_match = 0;
4211 ap->ack_match = 0;
4212
4213 rx_cfg_reg = 0;
4214 }
4215
4216 ap->rxconfig = rx_cfg_reg;
4217 ret = ANEG_OK;
4218
Matt Carlson33f401a2010-04-05 10:19:27 +00004219 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220 case ANEG_STATE_UNKNOWN:
4221 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4222 ap->state = ANEG_STATE_AN_ENABLE;
4223
4224 /* fallthru */
4225 case ANEG_STATE_AN_ENABLE:
4226 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4227 if (ap->flags & MR_AN_ENABLE) {
4228 ap->link_time = 0;
4229 ap->cur_time = 0;
4230 ap->ability_match_cfg = 0;
4231 ap->ability_match_count = 0;
4232 ap->ability_match = 0;
4233 ap->idle_match = 0;
4234 ap->ack_match = 0;
4235
4236 ap->state = ANEG_STATE_RESTART_INIT;
4237 } else {
4238 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4239 }
4240 break;
4241
4242 case ANEG_STATE_RESTART_INIT:
4243 ap->link_time = ap->cur_time;
4244 ap->flags &= ~(MR_NP_LOADED);
4245 ap->txconfig = 0;
4246 tw32(MAC_TX_AUTO_NEG, 0);
4247 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4248 tw32_f(MAC_MODE, tp->mac_mode);
4249 udelay(40);
4250
4251 ret = ANEG_TIMER_ENAB;
4252 ap->state = ANEG_STATE_RESTART;
4253
4254 /* fallthru */
4255 case ANEG_STATE_RESTART:
4256 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00004257 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00004259 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004260 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004261 break;
4262
4263 case ANEG_STATE_DISABLE_LINK_OK:
4264 ret = ANEG_DONE;
4265 break;
4266
4267 case ANEG_STATE_ABILITY_DETECT_INIT:
4268 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08004269 ap->txconfig = ANEG_CFG_FD;
4270 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4271 if (flowctrl & ADVERTISE_1000XPAUSE)
4272 ap->txconfig |= ANEG_CFG_PS1;
4273 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4274 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4276 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4277 tw32_f(MAC_MODE, tp->mac_mode);
4278 udelay(40);
4279
4280 ap->state = ANEG_STATE_ABILITY_DETECT;
4281 break;
4282
4283 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00004284 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286 break;
4287
4288 case ANEG_STATE_ACK_DETECT_INIT:
4289 ap->txconfig |= ANEG_CFG_ACK;
4290 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4291 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4292 tw32_f(MAC_MODE, tp->mac_mode);
4293 udelay(40);
4294
4295 ap->state = ANEG_STATE_ACK_DETECT;
4296
4297 /* fallthru */
4298 case ANEG_STATE_ACK_DETECT:
4299 if (ap->ack_match != 0) {
4300 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4301 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4302 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4303 } else {
4304 ap->state = ANEG_STATE_AN_ENABLE;
4305 }
4306 } else if (ap->ability_match != 0 &&
4307 ap->rxconfig == 0) {
4308 ap->state = ANEG_STATE_AN_ENABLE;
4309 }
4310 break;
4311
4312 case ANEG_STATE_COMPLETE_ACK_INIT:
4313 if (ap->rxconfig & ANEG_CFG_INVAL) {
4314 ret = ANEG_FAILED;
4315 break;
4316 }
4317 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4318 MR_LP_ADV_HALF_DUPLEX |
4319 MR_LP_ADV_SYM_PAUSE |
4320 MR_LP_ADV_ASYM_PAUSE |
4321 MR_LP_ADV_REMOTE_FAULT1 |
4322 MR_LP_ADV_REMOTE_FAULT2 |
4323 MR_LP_ADV_NEXT_PAGE |
4324 MR_TOGGLE_RX |
4325 MR_NP_RX);
4326 if (ap->rxconfig & ANEG_CFG_FD)
4327 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4328 if (ap->rxconfig & ANEG_CFG_HD)
4329 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4330 if (ap->rxconfig & ANEG_CFG_PS1)
4331 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4332 if (ap->rxconfig & ANEG_CFG_PS2)
4333 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4334 if (ap->rxconfig & ANEG_CFG_RF1)
4335 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4336 if (ap->rxconfig & ANEG_CFG_RF2)
4337 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4338 if (ap->rxconfig & ANEG_CFG_NP)
4339 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4340
4341 ap->link_time = ap->cur_time;
4342
4343 ap->flags ^= (MR_TOGGLE_TX);
4344 if (ap->rxconfig & 0x0008)
4345 ap->flags |= MR_TOGGLE_RX;
4346 if (ap->rxconfig & ANEG_CFG_NP)
4347 ap->flags |= MR_NP_RX;
4348 ap->flags |= MR_PAGE_RX;
4349
4350 ap->state = ANEG_STATE_COMPLETE_ACK;
4351 ret = ANEG_TIMER_ENAB;
4352 break;
4353
4354 case ANEG_STATE_COMPLETE_ACK:
4355 if (ap->ability_match != 0 &&
4356 ap->rxconfig == 0) {
4357 ap->state = ANEG_STATE_AN_ENABLE;
4358 break;
4359 }
4360 delta = ap->cur_time - ap->link_time;
4361 if (delta > ANEG_STATE_SETTLE_TIME) {
4362 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4363 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4364 } else {
4365 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4366 !(ap->flags & MR_NP_RX)) {
4367 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4368 } else {
4369 ret = ANEG_FAILED;
4370 }
4371 }
4372 }
4373 break;
4374
4375 case ANEG_STATE_IDLE_DETECT_INIT:
4376 ap->link_time = ap->cur_time;
4377 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4378 tw32_f(MAC_MODE, tp->mac_mode);
4379 udelay(40);
4380
4381 ap->state = ANEG_STATE_IDLE_DETECT;
4382 ret = ANEG_TIMER_ENAB;
4383 break;
4384
4385 case ANEG_STATE_IDLE_DETECT:
4386 if (ap->ability_match != 0 &&
4387 ap->rxconfig == 0) {
4388 ap->state = ANEG_STATE_AN_ENABLE;
4389 break;
4390 }
4391 delta = ap->cur_time - ap->link_time;
4392 if (delta > ANEG_STATE_SETTLE_TIME) {
4393 /* XXX another gem from the Broadcom driver :( */
4394 ap->state = ANEG_STATE_LINK_OK;
4395 }
4396 break;
4397
4398 case ANEG_STATE_LINK_OK:
4399 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4400 ret = ANEG_DONE;
4401 break;
4402
4403 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4404 /* ??? unimplemented */
4405 break;
4406
4407 case ANEG_STATE_NEXT_PAGE_WAIT:
4408 /* ??? unimplemented */
4409 break;
4410
4411 default:
4412 ret = ANEG_FAILED;
4413 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415
4416 return ret;
4417}
4418
Matt Carlson5be73b42007-12-20 20:09:29 -08004419static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420{
4421 int res = 0;
4422 struct tg3_fiber_aneginfo aninfo;
4423 int status = ANEG_FAILED;
4424 unsigned int tick;
4425 u32 tmp;
4426
4427 tw32_f(MAC_TX_AUTO_NEG, 0);
4428
4429 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4430 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4431 udelay(40);
4432
4433 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4434 udelay(40);
4435
4436 memset(&aninfo, 0, sizeof(aninfo));
4437 aninfo.flags |= MR_AN_ENABLE;
4438 aninfo.state = ANEG_STATE_UNKNOWN;
4439 aninfo.cur_time = 0;
4440 tick = 0;
4441 while (++tick < 195000) {
4442 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4443 if (status == ANEG_DONE || status == ANEG_FAILED)
4444 break;
4445
4446 udelay(1);
4447 }
4448
4449 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4450 tw32_f(MAC_MODE, tp->mac_mode);
4451 udelay(40);
4452
Matt Carlson5be73b42007-12-20 20:09:29 -08004453 *txflags = aninfo.txconfig;
4454 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455
4456 if (status == ANEG_DONE &&
4457 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4458 MR_LP_ADV_FULL_DUPLEX)))
4459 res = 1;
4460
4461 return res;
4462}
4463
4464static void tg3_init_bcm8002(struct tg3 *tp)
4465{
4466 u32 mac_status = tr32(MAC_STATUS);
4467 int i;
4468
4469 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004470 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004471 !(mac_status & MAC_STATUS_PCS_SYNCED))
4472 return;
4473
4474 /* Set PLL lock range. */
4475 tg3_writephy(tp, 0x16, 0x8007);
4476
4477 /* SW reset */
4478 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4479
4480 /* Wait for reset to complete. */
4481 /* XXX schedule_timeout() ... */
4482 for (i = 0; i < 500; i++)
4483 udelay(10);
4484
4485 /* Config mode; select PMA/Ch 1 regs. */
4486 tg3_writephy(tp, 0x10, 0x8411);
4487
4488 /* Enable auto-lock and comdet, select txclk for tx. */
4489 tg3_writephy(tp, 0x11, 0x0a10);
4490
4491 tg3_writephy(tp, 0x18, 0x00a0);
4492 tg3_writephy(tp, 0x16, 0x41ff);
4493
4494 /* Assert and deassert POR. */
4495 tg3_writephy(tp, 0x13, 0x0400);
4496 udelay(40);
4497 tg3_writephy(tp, 0x13, 0x0000);
4498
4499 tg3_writephy(tp, 0x11, 0x0a50);
4500 udelay(40);
4501 tg3_writephy(tp, 0x11, 0x0a10);
4502
4503 /* Wait for signal to stabilize */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 15000; i++)
4506 udelay(10);
4507
4508 /* Deselect the channel register so we can read the PHYID
4509 * later.
4510 */
4511 tg3_writephy(tp, 0x10, 0x8011);
4512}
4513
4514static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4515{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004516 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004517 u32 sg_dig_ctrl, sg_dig_status;
4518 u32 serdes_cfg, expected_sg_dig_ctrl;
4519 int workaround, port_a;
4520 int current_link_up;
4521
4522 serdes_cfg = 0;
4523 expected_sg_dig_ctrl = 0;
4524 workaround = 0;
4525 port_a = 1;
4526 current_link_up = 0;
4527
4528 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4529 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4530 workaround = 1;
4531 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4532 port_a = 0;
4533
4534 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4535 /* preserve bits 20-23 for voltage regulator */
4536 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4537 }
4538
4539 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4540
4541 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004542 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004543 if (workaround) {
4544 u32 val = serdes_cfg;
4545
4546 if (port_a)
4547 val |= 0xc010000;
4548 else
4549 val |= 0x4010000;
4550 tw32_f(MAC_SERDES_CFG, val);
4551 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004552
4553 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004554 }
4555 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4556 tg3_setup_flow_control(tp, 0, 0);
4557 current_link_up = 1;
4558 }
4559 goto out;
4560 }
4561
4562 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004563 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004564
Matt Carlson82cd3d12007-12-20 20:09:00 -08004565 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4566 if (flowctrl & ADVERTISE_1000XPAUSE)
4567 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4568 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4569 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570
4571 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004573 tp->serdes_counter &&
4574 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4575 MAC_STATUS_RCVD_CFG)) ==
4576 MAC_STATUS_PCS_SYNCED)) {
4577 tp->serdes_counter--;
4578 current_link_up = 1;
4579 goto out;
4580 }
4581restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004582 if (workaround)
4583 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004584 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585 udelay(5);
4586 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4587
Michael Chan3d3ebe72006-09-27 15:59:15 -07004588 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004589 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4591 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004592 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004593 mac_status = tr32(MAC_STATUS);
4594
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004595 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004597 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598
Matt Carlson82cd3d12007-12-20 20:09:00 -08004599 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4600 local_adv |= ADVERTISE_1000XPAUSE;
4601 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4602 local_adv |= ADVERTISE_1000XPSE_ASYM;
4603
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004604 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004605 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004606 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004607 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004608
Matt Carlson859edb22011-12-08 14:40:16 +00004609 tp->link_config.rmt_adv =
4610 mii_adv_to_ethtool_adv_x(remote_adv);
4611
Linus Torvalds1da177e2005-04-16 15:20:36 -07004612 tg3_setup_flow_control(tp, local_adv, remote_adv);
4613 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004614 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004615 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004616 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004617 if (tp->serdes_counter)
4618 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619 else {
4620 if (workaround) {
4621 u32 val = serdes_cfg;
4622
4623 if (port_a)
4624 val |= 0xc010000;
4625 else
4626 val |= 0x4010000;
4627
4628 tw32_f(MAC_SERDES_CFG, val);
4629 }
4630
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004631 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632 udelay(40);
4633
4634 /* Link parallel detection - link is up */
4635 /* only if we have PCS_SYNC and not */
4636 /* receiving config code words */
4637 mac_status = tr32(MAC_STATUS);
4638 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4639 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4640 tg3_setup_flow_control(tp, 0, 0);
4641 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004642 tp->phy_flags |=
4643 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004644 tp->serdes_counter =
4645 SERDES_PARALLEL_DET_TIMEOUT;
4646 } else
4647 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648 }
4649 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004650 } else {
4651 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004652 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004653 }
4654
4655out:
4656 return current_link_up;
4657}
4658
4659static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4660{
4661 int current_link_up = 0;
4662
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004663 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004665
4666 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004667 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004669
Matt Carlson5be73b42007-12-20 20:09:29 -08004670 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4671 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004672
Matt Carlson5be73b42007-12-20 20:09:29 -08004673 if (txflags & ANEG_CFG_PS1)
4674 local_adv |= ADVERTISE_1000XPAUSE;
4675 if (txflags & ANEG_CFG_PS2)
4676 local_adv |= ADVERTISE_1000XPSE_ASYM;
4677
4678 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4679 remote_adv |= LPA_1000XPAUSE;
4680 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4681 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682
Matt Carlson859edb22011-12-08 14:40:16 +00004683 tp->link_config.rmt_adv =
4684 mii_adv_to_ethtool_adv_x(remote_adv);
4685
Linus Torvalds1da177e2005-04-16 15:20:36 -07004686 tg3_setup_flow_control(tp, local_adv, remote_adv);
4687
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688 current_link_up = 1;
4689 }
4690 for (i = 0; i < 30; i++) {
4691 udelay(20);
4692 tw32_f(MAC_STATUS,
4693 (MAC_STATUS_SYNC_CHANGED |
4694 MAC_STATUS_CFG_CHANGED));
4695 udelay(40);
4696 if ((tr32(MAC_STATUS) &
4697 (MAC_STATUS_SYNC_CHANGED |
4698 MAC_STATUS_CFG_CHANGED)) == 0)
4699 break;
4700 }
4701
4702 mac_status = tr32(MAC_STATUS);
4703 if (current_link_up == 0 &&
4704 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4705 !(mac_status & MAC_STATUS_RCVD_CFG))
4706 current_link_up = 1;
4707 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004708 tg3_setup_flow_control(tp, 0, 0);
4709
Linus Torvalds1da177e2005-04-16 15:20:36 -07004710 /* Forcing 1000FD link up. */
4711 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004712
4713 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4714 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004715
4716 tw32_f(MAC_MODE, tp->mac_mode);
4717 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 }
4719
4720out:
4721 return current_link_up;
4722}
4723
4724static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4725{
4726 u32 orig_pause_cfg;
4727 u16 orig_active_speed;
4728 u8 orig_active_duplex;
4729 u32 mac_status;
4730 int current_link_up;
4731 int i;
4732
Matt Carlson8d018622007-12-20 20:05:44 -08004733 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004734 orig_active_speed = tp->link_config.active_speed;
4735 orig_active_duplex = tp->link_config.active_duplex;
4736
Joe Perches63c3a662011-04-26 08:12:10 +00004737 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004739 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740 mac_status = tr32(MAC_STATUS);
4741 mac_status &= (MAC_STATUS_PCS_SYNCED |
4742 MAC_STATUS_SIGNAL_DET |
4743 MAC_STATUS_CFG_CHANGED |
4744 MAC_STATUS_RCVD_CFG);
4745 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4746 MAC_STATUS_SIGNAL_DET)) {
4747 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4748 MAC_STATUS_CFG_CHANGED));
4749 return 0;
4750 }
4751 }
4752
4753 tw32_f(MAC_TX_AUTO_NEG, 0);
4754
4755 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4756 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4757 tw32_f(MAC_MODE, tp->mac_mode);
4758 udelay(40);
4759
Matt Carlson79eb6902010-02-17 15:17:03 +00004760 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004761 tg3_init_bcm8002(tp);
4762
4763 /* Enable link change event even when serdes polling. */
4764 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4765 udelay(40);
4766
4767 current_link_up = 0;
Matt Carlson859edb22011-12-08 14:40:16 +00004768 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769 mac_status = tr32(MAC_STATUS);
4770
Joe Perches63c3a662011-04-26 08:12:10 +00004771 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004772 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4773 else
4774 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4775
Matt Carlson898a56f2009-08-28 14:02:40 +00004776 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004777 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004778 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004779
4780 for (i = 0; i < 100; i++) {
4781 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4782 MAC_STATUS_CFG_CHANGED));
4783 udelay(5);
4784 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004785 MAC_STATUS_CFG_CHANGED |
4786 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 break;
4788 }
4789
4790 mac_status = tr32(MAC_STATUS);
4791 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4792 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004793 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4794 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 tw32_f(MAC_MODE, (tp->mac_mode |
4796 MAC_MODE_SEND_CONFIGS));
4797 udelay(1);
4798 tw32_f(MAC_MODE, tp->mac_mode);
4799 }
4800 }
4801
4802 if (current_link_up == 1) {
4803 tp->link_config.active_speed = SPEED_1000;
4804 tp->link_config.active_duplex = DUPLEX_FULL;
4805 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4806 LED_CTRL_LNKLED_OVERRIDE |
4807 LED_CTRL_1000MBPS_ON));
4808 } else {
4809 tp->link_config.active_speed = SPEED_INVALID;
4810 tp->link_config.active_duplex = DUPLEX_INVALID;
4811 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4812 LED_CTRL_LNKLED_OVERRIDE |
4813 LED_CTRL_TRAFFIC_OVERRIDE));
4814 }
4815
4816 if (current_link_up != netif_carrier_ok(tp->dev)) {
4817 if (current_link_up)
4818 netif_carrier_on(tp->dev);
4819 else
4820 netif_carrier_off(tp->dev);
4821 tg3_link_report(tp);
4822 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004823 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004824 if (orig_pause_cfg != now_pause_cfg ||
4825 orig_active_speed != tp->link_config.active_speed ||
4826 orig_active_duplex != tp->link_config.active_duplex)
4827 tg3_link_report(tp);
4828 }
4829
4830 return 0;
4831}
4832
Michael Chan747e8f82005-07-25 12:33:22 -07004833static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4834{
4835 int current_link_up, err = 0;
4836 u32 bmsr, bmcr;
4837 u16 current_speed;
4838 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004839 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004840
4841 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4842 tw32_f(MAC_MODE, tp->mac_mode);
4843 udelay(40);
4844
4845 tw32(MAC_EVENT, 0);
4846
4847 tw32_f(MAC_STATUS,
4848 (MAC_STATUS_SYNC_CHANGED |
4849 MAC_STATUS_CFG_CHANGED |
4850 MAC_STATUS_MI_COMPLETION |
4851 MAC_STATUS_LNKSTATE_CHANGED));
4852 udelay(40);
4853
4854 if (force_reset)
4855 tg3_phy_reset(tp);
4856
4857 current_link_up = 0;
4858 current_speed = SPEED_INVALID;
4859 current_duplex = DUPLEX_INVALID;
Matt Carlson859edb22011-12-08 14:40:16 +00004860 tp->link_config.rmt_adv = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07004861
4862 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4863 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4865 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4866 bmsr |= BMSR_LSTATUS;
4867 else
4868 bmsr &= ~BMSR_LSTATUS;
4869 }
Michael Chan747e8f82005-07-25 12:33:22 -07004870
4871 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4872
4873 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004874 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004875 /* do nothing, just check for link up at the end */
4876 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson28011cf2011-11-16 18:36:59 -05004877 u32 adv, newadv;
Michael Chan747e8f82005-07-25 12:33:22 -07004878
4879 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
Matt Carlson28011cf2011-11-16 18:36:59 -05004880 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4881 ADVERTISE_1000XPAUSE |
4882 ADVERTISE_1000XPSE_ASYM |
4883 ADVERTISE_SLCT);
Michael Chan747e8f82005-07-25 12:33:22 -07004884
Matt Carlson28011cf2011-11-16 18:36:59 -05004885 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Matt Carlson37f07022011-11-17 14:30:55 +00004886 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
Michael Chan747e8f82005-07-25 12:33:22 -07004887
Matt Carlson28011cf2011-11-16 18:36:59 -05004888 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4889 tg3_writephy(tp, MII_ADVERTISE, newadv);
Michael Chan747e8f82005-07-25 12:33:22 -07004890 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4891 tg3_writephy(tp, MII_BMCR, bmcr);
4892
4893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004894 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004895 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004896
4897 return err;
4898 }
4899 } else {
4900 u32 new_bmcr;
4901
4902 bmcr &= ~BMCR_SPEED1000;
4903 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4904
4905 if (tp->link_config.duplex == DUPLEX_FULL)
4906 new_bmcr |= BMCR_FULLDPLX;
4907
4908 if (new_bmcr != bmcr) {
4909 /* BMCR_SPEED1000 is a reserved bit that needs
4910 * to be set on write.
4911 */
4912 new_bmcr |= BMCR_SPEED1000;
4913
4914 /* Force a linkdown */
4915 if (netif_carrier_ok(tp->dev)) {
4916 u32 adv;
4917
4918 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4919 adv &= ~(ADVERTISE_1000XFULL |
4920 ADVERTISE_1000XHALF |
4921 ADVERTISE_SLCT);
4922 tg3_writephy(tp, MII_ADVERTISE, adv);
4923 tg3_writephy(tp, MII_BMCR, bmcr |
4924 BMCR_ANRESTART |
4925 BMCR_ANENABLE);
4926 udelay(10);
4927 netif_carrier_off(tp->dev);
4928 }
4929 tg3_writephy(tp, MII_BMCR, new_bmcr);
4930 bmcr = new_bmcr;
4931 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4932 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004933 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4934 ASIC_REV_5714) {
4935 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4936 bmsr |= BMSR_LSTATUS;
4937 else
4938 bmsr &= ~BMSR_LSTATUS;
4939 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004940 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004941 }
4942 }
4943
4944 if (bmsr & BMSR_LSTATUS) {
4945 current_speed = SPEED_1000;
4946 current_link_up = 1;
4947 if (bmcr & BMCR_FULLDPLX)
4948 current_duplex = DUPLEX_FULL;
4949 else
4950 current_duplex = DUPLEX_HALF;
4951
Matt Carlsonef167e22007-12-20 20:10:01 -08004952 local_adv = 0;
4953 remote_adv = 0;
4954
Michael Chan747e8f82005-07-25 12:33:22 -07004955 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004956 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004957
4958 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4959 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4960 common = local_adv & remote_adv;
4961 if (common & (ADVERTISE_1000XHALF |
4962 ADVERTISE_1000XFULL)) {
4963 if (common & ADVERTISE_1000XFULL)
4964 current_duplex = DUPLEX_FULL;
4965 else
4966 current_duplex = DUPLEX_HALF;
Matt Carlson859edb22011-12-08 14:40:16 +00004967
4968 tp->link_config.rmt_adv =
4969 mii_adv_to_ethtool_adv_x(remote_adv);
Joe Perches63c3a662011-04-26 08:12:10 +00004970 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004971 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004972 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004973 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004974 }
Michael Chan747e8f82005-07-25 12:33:22 -07004975 }
4976 }
4977
Matt Carlsonef167e22007-12-20 20:10:01 -08004978 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4979 tg3_setup_flow_control(tp, local_adv, remote_adv);
4980
Michael Chan747e8f82005-07-25 12:33:22 -07004981 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4982 if (tp->link_config.active_duplex == DUPLEX_HALF)
4983 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4984
4985 tw32_f(MAC_MODE, tp->mac_mode);
4986 udelay(40);
4987
4988 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4989
4990 tp->link_config.active_speed = current_speed;
4991 tp->link_config.active_duplex = current_duplex;
4992
4993 if (current_link_up != netif_carrier_ok(tp->dev)) {
4994 if (current_link_up)
4995 netif_carrier_on(tp->dev);
4996 else {
4997 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004998 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004999 }
5000 tg3_link_report(tp);
5001 }
5002 return err;
5003}
5004
5005static void tg3_serdes_parallel_detect(struct tg3 *tp)
5006{
Michael Chan3d3ebe72006-09-27 15:59:15 -07005007 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07005008 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07005009 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07005010 return;
5011 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005012
Michael Chan747e8f82005-07-25 12:33:22 -07005013 if (!netif_carrier_ok(tp->dev) &&
5014 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5015 u32 bmcr;
5016
5017 tg3_readphy(tp, MII_BMCR, &bmcr);
5018 if (bmcr & BMCR_ANENABLE) {
5019 u32 phy1, phy2;
5020
5021 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005022 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5023 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07005024
5025 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005026 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5027 MII_TG3_DSP_EXP1_INT_STAT);
5028 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5029 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005030
5031 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5032 /* We have signal detect and not receiving
5033 * config code words, link is up by parallel
5034 * detection.
5035 */
5036
5037 bmcr &= ~BMCR_ANENABLE;
5038 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5039 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005040 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005041 }
5042 }
Matt Carlson859a588792010-04-05 10:19:28 +00005043 } else if (netif_carrier_ok(tp->dev) &&
5044 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005045 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07005046 u32 phy2;
5047
5048 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00005049 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5050 MII_TG3_DSP_EXP1_INT_STAT);
5051 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07005052 if (phy2 & 0x20) {
5053 u32 bmcr;
5054
5055 /* Config code words received, turn on autoneg. */
5056 tg3_readphy(tp, MII_BMCR, &bmcr);
5057 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5058
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005059 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005060
5061 }
5062 }
5063}
5064
Linus Torvalds1da177e2005-04-16 15:20:36 -07005065static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5066{
Matt Carlsonf2096f92011-04-05 14:22:48 +00005067 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005068 int err;
5069
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005070 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005071 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005072 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07005073 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00005074 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005075 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005076
Matt Carlsonbcb37f62008-11-03 16:52:09 -08005077 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005078 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08005079
5080 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5081 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5082 scale = 65;
5083 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5084 scale = 6;
5085 else
5086 scale = 12;
5087
5088 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5089 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5090 tw32(GRC_MISC_CFG, val);
5091 }
5092
Matt Carlsonf2096f92011-04-05 14:22:48 +00005093 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5094 (6 << TX_LENGTHS_IPG_SHIFT);
5095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5096 val |= tr32(MAC_TX_LENGTHS) &
5097 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5098 TX_LENGTHS_CNT_DWN_VAL_MSK);
5099
Linus Torvalds1da177e2005-04-16 15:20:36 -07005100 if (tp->link_config.active_speed == SPEED_1000 &&
5101 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00005102 tw32(MAC_TX_LENGTHS, val |
5103 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00005105 tw32(MAC_TX_LENGTHS, val |
5106 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107
Joe Perches63c3a662011-04-26 08:12:10 +00005108 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005109 if (netif_carrier_ok(tp->dev)) {
5110 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07005111 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005112 } else {
5113 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5114 }
5115 }
5116
Joe Perches63c3a662011-04-26 08:12:10 +00005117 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00005118 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07005119 if (!netif_carrier_ok(tp->dev))
5120 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5121 tp->pwrmgmt_thresh;
5122 else
5123 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5124 tw32(PCIE_PWR_MGMT_THRESH, val);
5125 }
5126
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 return err;
5128}
5129
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005130static inline int tg3_irq_sync(struct tg3 *tp)
5131{
5132 return tp->irq_sync;
5133}
5134
Matt Carlson97bd8e42011-04-13 11:05:04 +00005135static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5136{
5137 int i;
5138
5139 dst = (u32 *)((u8 *)dst + off);
5140 for (i = 0; i < len; i += sizeof(u32))
5141 *dst++ = tr32(off + i);
5142}
5143
5144static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5145{
5146 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5147 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5148 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5149 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5150 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5151 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5152 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5153 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5154 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5155 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5156 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5157 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5158 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5159 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5160 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5161 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5162 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5163 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5164 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5165
Joe Perches63c3a662011-04-26 08:12:10 +00005166 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005167 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5168
5169 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5170 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5171 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5172 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5173 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5174 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5175 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5176 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5177
Joe Perches63c3a662011-04-26 08:12:10 +00005178 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005179 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5180 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5181 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5182 }
5183
5184 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5185 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5186 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5187 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5188 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5189
Joe Perches63c3a662011-04-26 08:12:10 +00005190 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00005191 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5192}
5193
5194static void tg3_dump_state(struct tg3 *tp)
5195{
5196 int i;
5197 u32 *regs;
5198
5199 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5200 if (!regs) {
5201 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5202 return;
5203 }
5204
Joe Perches63c3a662011-04-26 08:12:10 +00005205 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00005206 /* Read up to but not including private PCI registers */
5207 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5208 regs[i / sizeof(u32)] = tr32(i);
5209 } else
5210 tg3_dump_legacy_regs(tp, regs);
5211
5212 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5213 if (!regs[i + 0] && !regs[i + 1] &&
5214 !regs[i + 2] && !regs[i + 3])
5215 continue;
5216
5217 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5218 i * 4,
5219 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5220 }
5221
5222 kfree(regs);
5223
5224 for (i = 0; i < tp->irq_cnt; i++) {
5225 struct tg3_napi *tnapi = &tp->napi[i];
5226
5227 /* SW status block */
5228 netdev_err(tp->dev,
5229 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5230 i,
5231 tnapi->hw_status->status,
5232 tnapi->hw_status->status_tag,
5233 tnapi->hw_status->rx_jumbo_consumer,
5234 tnapi->hw_status->rx_consumer,
5235 tnapi->hw_status->rx_mini_consumer,
5236 tnapi->hw_status->idx[0].rx_producer,
5237 tnapi->hw_status->idx[0].tx_consumer);
5238
5239 netdev_err(tp->dev,
5240 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5241 i,
5242 tnapi->last_tag, tnapi->last_irq_tag,
5243 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5244 tnapi->rx_rcb_ptr,
5245 tnapi->prodring.rx_std_prod_idx,
5246 tnapi->prodring.rx_std_cons_idx,
5247 tnapi->prodring.rx_jmb_prod_idx,
5248 tnapi->prodring.rx_jmb_cons_idx);
5249 }
5250}
5251
Michael Chandf3e6542006-05-26 17:48:07 -07005252/* This is called whenever we suspect that the system chipset is re-
5253 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5254 * is bogus tx completions. We try to recover by setting the
5255 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5256 * in the workqueue.
5257 */
5258static void tg3_tx_recover(struct tg3 *tp)
5259{
Joe Perches63c3a662011-04-26 08:12:10 +00005260 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07005261 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5262
Matt Carlson5129c3a2010-04-05 10:19:23 +00005263 netdev_warn(tp->dev,
5264 "The system may be re-ordering memory-mapped I/O "
5265 "cycles to the network device, attempting to recover. "
5266 "Please report the problem to the driver maintainer "
5267 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07005268
5269 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005270 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005271 spin_unlock(&tp->lock);
5272}
5273
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005274static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07005275{
Matt Carlsonf65aac12010-08-02 11:26:03 +00005276 /* Tell compiler to fetch tx indices from memory. */
5277 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005278 return tnapi->tx_pending -
5279 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07005280}
5281
Linus Torvalds1da177e2005-04-16 15:20:36 -07005282/* Tigon3 never reports partial packet sends. So we do not
5283 * need special logic to handle SKBs that have not had all
5284 * of their frags sent yet, like SunGEM does.
5285 */
Matt Carlson17375d22009-08-28 14:02:18 +00005286static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005287{
Matt Carlson17375d22009-08-28 14:02:18 +00005288 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005289 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005290 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005291 struct netdev_queue *txq;
5292 int index = tnapi - tp->napi;
Tom Herbert298376d2011-11-28 16:33:30 +00005293 unsigned int pkts_compl = 0, bytes_compl = 0;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005294
Joe Perches63c3a662011-04-26 08:12:10 +00005295 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005296 index--;
5297
5298 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005299
5300 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00005301 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005302 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07005303 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005304
Michael Chandf3e6542006-05-26 17:48:07 -07005305 if (unlikely(skb == NULL)) {
5306 tg3_tx_recover(tp);
5307 return;
5308 }
5309
Alexander Duyckf4188d82009-12-02 16:48:38 +00005310 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005311 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005312 skb_headlen(skb),
5313 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005314
5315 ri->skb = NULL;
5316
Matt Carlsone01ee142011-07-27 14:20:50 +00005317 while (ri->fragmented) {
5318 ri->fragmented = false;
5319 sw_idx = NEXT_TX(sw_idx);
5320 ri = &tnapi->tx_buffers[sw_idx];
5321 }
5322
Linus Torvalds1da177e2005-04-16 15:20:36 -07005323 sw_idx = NEXT_TX(sw_idx);
5324
5325 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005326 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07005327 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5328 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005329
5330 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005331 dma_unmap_addr(ri, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005332 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005333 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00005334
5335 while (ri->fragmented) {
5336 ri->fragmented = false;
5337 sw_idx = NEXT_TX(sw_idx);
5338 ri = &tnapi->tx_buffers[sw_idx];
5339 }
5340
Linus Torvalds1da177e2005-04-16 15:20:36 -07005341 sw_idx = NEXT_TX(sw_idx);
5342 }
5343
Tom Herbert298376d2011-11-28 16:33:30 +00005344 pkts_compl++;
5345 bytes_compl += skb->len;
5346
David S. Millerf47c11e2005-06-24 20:18:35 -07005347 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07005348
5349 if (unlikely(tx_bug)) {
5350 tg3_tx_recover(tp);
5351 return;
5352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353 }
5354
Tom Herbert298376d2011-11-28 16:33:30 +00005355 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5356
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005357 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358
Michael Chan1b2a7202006-08-07 21:46:02 -07005359 /* Need to make the tx_cons update visible to tg3_start_xmit()
5360 * before checking for netif_queue_stopped(). Without the
5361 * memory barrier, there is a small possibility that tg3_start_xmit()
5362 * will miss it and cause the queue to be stopped forever.
5363 */
5364 smp_mb();
5365
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005366 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005367 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005368 __netif_tx_lock(txq, smp_processor_id());
5369 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005370 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005371 netif_tx_wake_queue(txq);
5372 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07005373 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005374}
5375
Eric Dumazet9205fd92011-11-18 06:47:01 +00005376static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005377{
Eric Dumazet9205fd92011-11-18 06:47:01 +00005378 if (!ri->data)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005379 return;
5380
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005381 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005382 map_sz, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005383 kfree(ri->data);
5384 ri->data = NULL;
Matt Carlson2b2cdb62009-11-13 13:03:48 +00005385}
5386
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387/* Returns size of skb allocated or < 0 on error.
5388 *
5389 * We only need to fill in the address because the other members
5390 * of the RX descriptor are invariant, see tg3_init_rings.
5391 *
5392 * Note the purposeful assymetry of cpu vs. chip accesses. For
5393 * posting buffers we only dirty the first cache line of the RX
5394 * descriptor (containing the address). Whereas for the RX status
5395 * buffers the cpu only reads the last cacheline of the RX descriptor
5396 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5397 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005398static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00005399 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005400{
5401 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00005402 struct ring_info *map;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005403 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005404 dma_addr_t mapping;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005405 int skb_size, data_size, dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 switch (opaque_key) {
5408 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005409 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00005410 desc = &tpr->rx_std[dest_idx];
5411 map = &tpr->rx_std_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005412 data_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413 break;
5414
5415 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005416 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00005417 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00005418 map = &tpr->rx_jmb_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00005419 data_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420 break;
5421
5422 default:
5423 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005425
5426 /* Do not overwrite any of the map or rp information
5427 * until we are sure we can commit to a new buffer.
5428 *
5429 * Callers depend upon this behavior and assume that
5430 * we leave everything unchanged if we fail.
5431 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00005432 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5433 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5434 data = kmalloc(skb_size, GFP_ATOMIC);
5435 if (!data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 return -ENOMEM;
5437
Eric Dumazet9205fd92011-11-18 06:47:01 +00005438 mapping = pci_map_single(tp->pdev,
5439 data + TG3_RX_OFFSET(tp),
5440 data_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00005442 if (pci_dma_mapping_error(tp->pdev, mapping)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005443 kfree(data);
Matt Carlsona21771d2009-11-02 14:25:31 +00005444 return -EIO;
5445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005446
Eric Dumazet9205fd92011-11-18 06:47:01 +00005447 map->data = data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005448 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450 desc->addr_hi = ((u64)mapping >> 32);
5451 desc->addr_lo = ((u64)mapping & 0xffffffff);
5452
Eric Dumazet9205fd92011-11-18 06:47:01 +00005453 return data_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005454}
5455
5456/* We only need to move over in the address because the other
5457 * members of the RX descriptor are invariant. See notes above
Eric Dumazet9205fd92011-11-18 06:47:01 +00005458 * tg3_alloc_rx_data for full details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459 */
Matt Carlsona3896162009-11-13 13:03:44 +00005460static void tg3_recycle_rx(struct tg3_napi *tnapi,
5461 struct tg3_rx_prodring_set *dpr,
5462 u32 opaque_key, int src_idx,
5463 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464{
Matt Carlson17375d22009-08-28 14:02:18 +00005465 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5467 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005468 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005469 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470
5471 switch (opaque_key) {
5472 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00005473 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005474 dest_desc = &dpr->rx_std[dest_idx];
5475 dest_map = &dpr->rx_std_buffers[dest_idx];
5476 src_desc = &spr->rx_std[src_idx];
5477 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478 break;
5479
5480 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005481 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005482 dest_desc = &dpr->rx_jmb[dest_idx].std;
5483 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5484 src_desc = &spr->rx_jmb[src_idx].std;
5485 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 break;
5487
5488 default:
5489 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491
Eric Dumazet9205fd92011-11-18 06:47:01 +00005492 dest_map->data = src_map->data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005493 dma_unmap_addr_set(dest_map, mapping,
5494 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495 dest_desc->addr_hi = src_desc->addr_hi;
5496 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005497
5498 /* Ensure that the update to the skb happens after the physical
5499 * addresses have been transferred to the new BD location.
5500 */
5501 smp_wmb();
5502
Eric Dumazet9205fd92011-11-18 06:47:01 +00005503 src_map->data = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005504}
5505
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506/* The RX ring scheme is composed of multiple rings which post fresh
5507 * buffers to the chip, and one special ring the chip uses to report
5508 * status back to the host.
5509 *
5510 * The special ring reports the status of received packets to the
5511 * host. The chip does not write into the original descriptor the
5512 * RX buffer was obtained from. The chip simply takes the original
5513 * descriptor as provided by the host, updates the status and length
5514 * field, then writes this into the next status ring entry.
5515 *
5516 * Each ring the host uses to post buffers to the chip is described
5517 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5518 * it is first placed into the on-chip ram. When the packet's length
5519 * is known, it walks down the TG3_BDINFO entries to select the ring.
5520 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5521 * which is within the range of the new packet's length is chosen.
5522 *
5523 * The "separate ring for rx status" scheme may sound queer, but it makes
5524 * sense from a cache coherency perspective. If only the host writes
5525 * to the buffer post rings, and only the chip writes to the rx status
5526 * rings, then cache lines never move beyond shared-modified state.
5527 * If both the host and chip were to write into the same ring, cache line
5528 * eviction could occur since both entities want it in an exclusive state.
5529 */
Matt Carlson17375d22009-08-28 14:02:18 +00005530static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531{
Matt Carlson17375d22009-08-28 14:02:18 +00005532 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005533 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005534 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005535 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005536 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005538 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005540 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541 /*
5542 * We need to order the read of hw_idx and the read of
5543 * the opaque cookie.
5544 */
5545 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 work_mask = 0;
5547 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005548 std_prod_idx = tpr->rx_std_prod_idx;
5549 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005550 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005551 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005552 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553 unsigned int len;
5554 struct sk_buff *skb;
5555 dma_addr_t dma_addr;
5556 u32 opaque_key, desc_idx, *post_ptr;
Eric Dumazet9205fd92011-11-18 06:47:01 +00005557 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005558
5559 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5560 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5561 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005562 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005563 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005564 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005565 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005566 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005568 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005569 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005570 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00005571 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005572 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
5575 work_mask |= opaque_key;
5576
5577 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5578 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5579 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005580 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581 desc_idx, *post_ptr);
5582 drop_it_no_recycle:
5583 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005584 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 goto next_pkt;
5586 }
5587
Eric Dumazet9205fd92011-11-18 06:47:01 +00005588 prefetch(data + TG3_RX_OFFSET(tp));
Matt Carlsonad829262008-11-21 17:16:16 -08005589 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5590 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591
Matt Carlsond2757fc2010-04-12 06:58:27 +00005592 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005593 int skb_size;
5594
Eric Dumazet9205fd92011-11-18 06:47:01 +00005595 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005596 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 if (skb_size < 0)
5598 goto drop_it;
5599
Matt Carlson287be122009-08-28 13:58:46 +00005600 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601 PCI_DMA_FROMDEVICE);
5602
Eric Dumazet9205fd92011-11-18 06:47:01 +00005603 skb = build_skb(data);
5604 if (!skb) {
5605 kfree(data);
5606 goto drop_it_no_recycle;
5607 }
5608 skb_reserve(skb, TG3_RX_OFFSET(tp));
5609 /* Ensure that the update to the data happens
Matt Carlson61e800c2010-02-17 15:16:54 +00005610 * after the usage of the old DMA mapping.
5611 */
5612 smp_wmb();
5613
Eric Dumazet9205fd92011-11-18 06:47:01 +00005614 ri->data = NULL;
Matt Carlson61e800c2010-02-17 15:16:54 +00005615
Linus Torvalds1da177e2005-04-16 15:20:36 -07005616 } else {
Matt Carlsona3896162009-11-13 13:03:44 +00005617 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618 desc_idx, *post_ptr);
5619
Eric Dumazet9205fd92011-11-18 06:47:01 +00005620 skb = netdev_alloc_skb(tp->dev,
5621 len + TG3_RAW_IP_ALIGN);
5622 if (skb == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623 goto drop_it_no_recycle;
5624
Eric Dumazet9205fd92011-11-18 06:47:01 +00005625 skb_reserve(skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00005627 memcpy(skb->data,
5628 data + TG3_RX_OFFSET(tp),
5629 len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631 }
5632
Eric Dumazet9205fd92011-11-18 06:47:01 +00005633 skb_put(skb, len);
Michał Mirosławdc668912011-04-07 03:35:07 +00005634 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005635 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5636 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5637 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5638 skb->ip_summed = CHECKSUM_UNNECESSARY;
5639 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005640 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641
5642 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005643
5644 if (len > (tp->dev->mtu + ETH_HLEN) &&
5645 skb->protocol != htons(ETH_P_8021Q)) {
5646 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005647 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005648 }
5649
Matt Carlson9dc7a112010-04-12 06:58:28 +00005650 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005651 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5652 __vlan_hwaccel_put_tag(skb,
5653 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005654
Matt Carlsonbf933c82011-01-25 15:58:49 +00005655 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005656
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657 received++;
5658 budget--;
5659
5660next_pkt:
5661 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005662
5663 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005664 tpr->rx_std_prod_idx = std_prod_idx &
5665 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005666 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5667 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005668 work_mask &= ~RXD_OPAQUE_RING_STD;
5669 rx_std_posted = 0;
5670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005672 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005673 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005674
5675 /* Refresh hw_idx to see if there is new work */
5676 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005677 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005678 rmb();
5679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680 }
5681
5682 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005683 tnapi->rx_rcb_ptr = sw_idx;
5684 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685
5686 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005687 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005688 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005689 tpr->rx_std_prod_idx = std_prod_idx &
5690 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005691 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5692 tpr->rx_std_prod_idx);
5693 }
5694 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005695 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5696 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005697 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5698 tpr->rx_jmb_prod_idx);
5699 }
5700 mmiowb();
5701 } else if (work_mask) {
5702 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5703 * updated before the producer indices can be updated.
5704 */
5705 smp_wmb();
5706
Matt Carlson2c49a442010-09-30 10:34:35 +00005707 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5708 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005709
Matt Carlsone4af1af2010-02-12 14:47:05 +00005710 if (tnapi != &tp->napi[1])
5711 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005713
5714 return received;
5715}
5716
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005717static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005720 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005721 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5722
Linus Torvalds1da177e2005-04-16 15:20:36 -07005723 if (sblk->status & SD_STATUS_LINK_CHG) {
5724 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005725 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005726 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005727 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005728 tw32_f(MAC_STATUS,
5729 (MAC_STATUS_SYNC_CHANGED |
5730 MAC_STATUS_CFG_CHANGED |
5731 MAC_STATUS_MI_COMPLETION |
5732 MAC_STATUS_LNKSTATE_CHANGED));
5733 udelay(40);
5734 } else
5735 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005736 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737 }
5738 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005739}
5740
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005741static int tg3_rx_prodring_xfer(struct tg3 *tp,
5742 struct tg3_rx_prodring_set *dpr,
5743 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005744{
5745 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005746 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005747
5748 while (1) {
5749 src_prod_idx = spr->rx_std_prod_idx;
5750
5751 /* Make sure updates to the rx_std_buffers[] entries and the
5752 * standard producer index are seen in the correct order.
5753 */
5754 smp_rmb();
5755
5756 if (spr->rx_std_cons_idx == src_prod_idx)
5757 break;
5758
5759 if (spr->rx_std_cons_idx < src_prod_idx)
5760 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5761 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005762 cpycnt = tp->rx_std_ring_mask + 1 -
5763 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005764
Matt Carlson2c49a442010-09-30 10:34:35 +00005765 cpycnt = min(cpycnt,
5766 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005767
5768 si = spr->rx_std_cons_idx;
5769 di = dpr->rx_std_prod_idx;
5770
Matt Carlsone92967b2010-02-12 14:47:06 +00005771 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005772 if (dpr->rx_std_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005773 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005774 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005775 break;
5776 }
5777 }
5778
5779 if (!cpycnt)
5780 break;
5781
5782 /* Ensure that updates to the rx_std_buffers ring and the
5783 * shadowed hardware producer ring from tg3_recycle_skb() are
5784 * ordered correctly WRT the skb check above.
5785 */
5786 smp_rmb();
5787
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005788 memcpy(&dpr->rx_std_buffers[di],
5789 &spr->rx_std_buffers[si],
5790 cpycnt * sizeof(struct ring_info));
5791
5792 for (i = 0; i < cpycnt; i++, di++, si++) {
5793 struct tg3_rx_buffer_desc *sbd, *dbd;
5794 sbd = &spr->rx_std[si];
5795 dbd = &dpr->rx_std[di];
5796 dbd->addr_hi = sbd->addr_hi;
5797 dbd->addr_lo = sbd->addr_lo;
5798 }
5799
Matt Carlson2c49a442010-09-30 10:34:35 +00005800 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5801 tp->rx_std_ring_mask;
5802 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5803 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005804 }
5805
5806 while (1) {
5807 src_prod_idx = spr->rx_jmb_prod_idx;
5808
5809 /* Make sure updates to the rx_jmb_buffers[] entries and
5810 * the jumbo producer index are seen in the correct order.
5811 */
5812 smp_rmb();
5813
5814 if (spr->rx_jmb_cons_idx == src_prod_idx)
5815 break;
5816
5817 if (spr->rx_jmb_cons_idx < src_prod_idx)
5818 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5819 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005820 cpycnt = tp->rx_jmb_ring_mask + 1 -
5821 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005822
5823 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005824 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005825
5826 si = spr->rx_jmb_cons_idx;
5827 di = dpr->rx_jmb_prod_idx;
5828
Matt Carlsone92967b2010-02-12 14:47:06 +00005829 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00005830 if (dpr->rx_jmb_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00005831 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005832 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005833 break;
5834 }
5835 }
5836
5837 if (!cpycnt)
5838 break;
5839
5840 /* Ensure that updates to the rx_jmb_buffers ring and the
5841 * shadowed hardware producer ring from tg3_recycle_skb() are
5842 * ordered correctly WRT the skb check above.
5843 */
5844 smp_rmb();
5845
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005846 memcpy(&dpr->rx_jmb_buffers[di],
5847 &spr->rx_jmb_buffers[si],
5848 cpycnt * sizeof(struct ring_info));
5849
5850 for (i = 0; i < cpycnt; i++, di++, si++) {
5851 struct tg3_rx_buffer_desc *sbd, *dbd;
5852 sbd = &spr->rx_jmb[si].std;
5853 dbd = &dpr->rx_jmb[di].std;
5854 dbd->addr_hi = sbd->addr_hi;
5855 dbd->addr_lo = sbd->addr_lo;
5856 }
5857
Matt Carlson2c49a442010-09-30 10:34:35 +00005858 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5859 tp->rx_jmb_ring_mask;
5860 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5861 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005862 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005863
5864 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005865}
5866
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005867static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5868{
5869 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870
5871 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005872 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005873 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005874 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005875 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876 }
5877
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878 /* run RX thread, within the bounds set by NAPI.
5879 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005880 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005882 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005883 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884
Joe Perches63c3a662011-04-26 08:12:10 +00005885 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005886 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005887 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005888 u32 std_prod_idx = dpr->rx_std_prod_idx;
5889 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005890
Matt Carlsone4af1af2010-02-12 14:47:05 +00005891 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005892 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005893 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005894
5895 wmb();
5896
Matt Carlsone4af1af2010-02-12 14:47:05 +00005897 if (std_prod_idx != dpr->rx_std_prod_idx)
5898 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5899 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005900
Matt Carlsone4af1af2010-02-12 14:47:05 +00005901 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5902 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5903 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005904
5905 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005906
5907 if (err)
5908 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005909 }
5910
David S. Miller6f535762007-10-11 18:08:29 -07005911 return work_done;
5912}
David S. Millerf7383c222005-05-18 22:50:53 -07005913
Matt Carlsondb219972011-11-04 09:15:03 +00005914static inline void tg3_reset_task_schedule(struct tg3 *tp)
5915{
5916 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5917 schedule_work(&tp->reset_task);
5918}
5919
5920static inline void tg3_reset_task_cancel(struct tg3 *tp)
5921{
5922 cancel_work_sync(&tp->reset_task);
5923 tg3_flag_clear(tp, RESET_TASK_PENDING);
5924}
5925
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005926static int tg3_poll_msix(struct napi_struct *napi, int budget)
5927{
5928 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5929 struct tg3 *tp = tnapi->tp;
5930 int work_done = 0;
5931 struct tg3_hw_status *sblk = tnapi->hw_status;
5932
5933 while (1) {
5934 work_done = tg3_poll_work(tnapi, work_done, budget);
5935
Joe Perches63c3a662011-04-26 08:12:10 +00005936 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005937 goto tx_recovery;
5938
5939 if (unlikely(work_done >= budget))
5940 break;
5941
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005942 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005943 * to tell the hw how much work has been processed,
5944 * so we must read it before checking for more work.
5945 */
5946 tnapi->last_tag = sblk->status_tag;
5947 tnapi->last_irq_tag = tnapi->last_tag;
5948 rmb();
5949
5950 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005951 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5952 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005953 napi_complete(napi);
5954 /* Reenable interrupts. */
5955 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5956 mmiowb();
5957 break;
5958 }
5959 }
5960
5961 return work_done;
5962
5963tx_recovery:
5964 /* work_done is guaranteed to be less than budget. */
5965 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00005966 tg3_reset_task_schedule(tp);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005967 return work_done;
5968}
5969
Matt Carlsone64de4e2011-04-13 11:05:05 +00005970static void tg3_process_error(struct tg3 *tp)
5971{
5972 u32 val;
5973 bool real_error = false;
5974
Joe Perches63c3a662011-04-26 08:12:10 +00005975 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005976 return;
5977
5978 /* Check Flow Attention register */
5979 val = tr32(HOSTCC_FLOW_ATTN);
5980 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5981 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5982 real_error = true;
5983 }
5984
5985 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5986 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5987 real_error = true;
5988 }
5989
5990 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5991 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5992 real_error = true;
5993 }
5994
5995 if (!real_error)
5996 return;
5997
5998 tg3_dump_state(tp);
5999
Joe Perches63c3a662011-04-26 08:12:10 +00006000 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsondb219972011-11-04 09:15:03 +00006001 tg3_reset_task_schedule(tp);
Matt Carlsone64de4e2011-04-13 11:05:05 +00006002}
6003
David S. Miller6f535762007-10-11 18:08:29 -07006004static int tg3_poll(struct napi_struct *napi, int budget)
6005{
Matt Carlson8ef04422009-08-28 14:01:37 +00006006 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6007 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07006008 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00006009 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07006010
6011 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00006012 if (sblk->status & SD_STATUS_ERROR)
6013 tg3_process_error(tp);
6014
Matt Carlson35f2d7d2009-11-13 13:03:41 +00006015 tg3_poll_link(tp);
6016
Matt Carlson17375d22009-08-28 14:02:18 +00006017 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07006018
Joe Perches63c3a662011-04-26 08:12:10 +00006019 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07006020 goto tx_recovery;
6021
6022 if (unlikely(work_done >= budget))
6023 break;
6024
Joe Perches63c3a662011-04-26 08:12:10 +00006025 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00006026 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07006027 * to tell the hw how much work has been processed,
6028 * so we must read it before checking for more work.
6029 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006030 tnapi->last_tag = sblk->status_tag;
6031 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07006032 rmb();
6033 } else
6034 sblk->status &= ~SD_STATUS_UPDATED;
6035
Matt Carlson17375d22009-08-28 14:02:18 +00006036 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006037 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00006038 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07006039 break;
6040 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041 }
6042
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006043 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07006044
6045tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07006046 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08006047 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00006048 tg3_reset_task_schedule(tp);
Michael Chan4fd7ab52007-10-12 01:39:50 -07006049 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050}
6051
Matt Carlson66cfd1b2010-09-30 10:34:30 +00006052static void tg3_napi_disable(struct tg3 *tp)
6053{
6054 int i;
6055
6056 for (i = tp->irq_cnt - 1; i >= 0; i--)
6057 napi_disable(&tp->napi[i].napi);
6058}
6059
6060static void tg3_napi_enable(struct tg3 *tp)
6061{
6062 int i;
6063
6064 for (i = 0; i < tp->irq_cnt; i++)
6065 napi_enable(&tp->napi[i].napi);
6066}
6067
6068static void tg3_napi_init(struct tg3 *tp)
6069{
6070 int i;
6071
6072 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6073 for (i = 1; i < tp->irq_cnt; i++)
6074 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6075}
6076
6077static void tg3_napi_fini(struct tg3 *tp)
6078{
6079 int i;
6080
6081 for (i = 0; i < tp->irq_cnt; i++)
6082 netif_napi_del(&tp->napi[i].napi);
6083}
6084
6085static inline void tg3_netif_stop(struct tg3 *tp)
6086{
6087 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6088 tg3_napi_disable(tp);
6089 netif_tx_disable(tp->dev);
6090}
6091
6092static inline void tg3_netif_start(struct tg3 *tp)
6093{
6094 /* NOTE: unconditional netif_tx_wake_all_queues is only
6095 * appropriate so long as all callers are assured to
6096 * have free tx slots (such as after tg3_init_hw)
6097 */
6098 netif_tx_wake_all_queues(tp->dev);
6099
6100 tg3_napi_enable(tp);
6101 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6102 tg3_enable_ints(tp);
6103}
6104
David S. Millerf47c11e2005-06-24 20:18:35 -07006105static void tg3_irq_quiesce(struct tg3 *tp)
6106{
Matt Carlson4f125f42009-09-01 12:55:02 +00006107 int i;
6108
David S. Millerf47c11e2005-06-24 20:18:35 -07006109 BUG_ON(tp->irq_sync);
6110
6111 tp->irq_sync = 1;
6112 smp_mb();
6113
Matt Carlson4f125f42009-09-01 12:55:02 +00006114 for (i = 0; i < tp->irq_cnt; i++)
6115 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07006116}
6117
David S. Millerf47c11e2005-06-24 20:18:35 -07006118/* Fully shutdown all tg3 driver activity elsewhere in the system.
6119 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6120 * with as well. Most of the time, this is not necessary except when
6121 * shutting down the device.
6122 */
6123static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6124{
Michael Chan46966542007-07-11 19:47:19 -07006125 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07006126 if (irq_sync)
6127 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006128}
6129
6130static inline void tg3_full_unlock(struct tg3 *tp)
6131{
David S. Millerf47c11e2005-06-24 20:18:35 -07006132 spin_unlock_bh(&tp->lock);
6133}
6134
Michael Chanfcfa0a32006-03-20 22:28:41 -08006135/* One-shot MSI handler - Chip automatically disables interrupt
6136 * after sending MSI so driver doesn't have to do it.
6137 */
David Howells7d12e782006-10-05 14:55:46 +01006138static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08006139{
Matt Carlson09943a12009-08-28 14:01:57 +00006140 struct tg3_napi *tnapi = dev_id;
6141 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08006142
Matt Carlson898a56f2009-08-28 14:02:40 +00006143 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006144 if (tnapi->rx_rcb)
6145 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006146
6147 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006148 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08006149
6150 return IRQ_HANDLED;
6151}
6152
Michael Chan88b06bc22005-04-21 17:13:25 -07006153/* MSI ISR - No need to check for interrupt sharing and no need to
6154 * flush status block and interrupt mailbox. PCI ordering rules
6155 * guarantee that MSI will arrive after the status block.
6156 */
David Howells7d12e782006-10-05 14:55:46 +01006157static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07006158{
Matt Carlson09943a12009-08-28 14:01:57 +00006159 struct tg3_napi *tnapi = dev_id;
6160 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07006161
Matt Carlson898a56f2009-08-28 14:02:40 +00006162 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006163 if (tnapi->rx_rcb)
6164 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07006165 /*
David S. Millerfac9b832005-05-18 22:46:34 -07006166 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07006167 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07006168 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07006169 * NIC to stop sending us irqs, engaging "in-intr-handler"
6170 * event coalescing.
6171 */
Matt Carlson5b39de92011-08-31 11:44:50 +00006172 tw32_mailbox(tnapi->int_mbox, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07006173 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00006174 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07006175
Michael Chan88b06bc22005-04-21 17:13:25 -07006176 return IRQ_RETVAL(1);
6177}
6178
David Howells7d12e782006-10-05 14:55:46 +01006179static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180{
Matt Carlson09943a12009-08-28 14:01:57 +00006181 struct tg3_napi *tnapi = dev_id;
6182 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006183 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184 unsigned int handled = 1;
6185
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186 /* In INTx mode, it is possible for the interrupt to arrive at
6187 * the CPU before the status block posted prior to the interrupt.
6188 * Reading the PCI State register will confirm whether the
6189 * interrupt is ours and will flush the status block.
6190 */
Michael Chand18edcb2007-03-24 20:57:11 -07006191 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00006192 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006193 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6194 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006195 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07006196 }
Michael Chand18edcb2007-03-24 20:57:11 -07006197 }
6198
6199 /*
6200 * Writing any value to intr-mbox-0 clears PCI INTA# and
6201 * chip-internal interrupt pending events.
6202 * Writing non-zero to intr-mbox-0 additional tells the
6203 * NIC to stop sending us irqs, engaging "in-intr-handler"
6204 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006205 *
6206 * Flush the mailbox to de-assert the IRQ immediately to prevent
6207 * spurious interrupts. The flush impacts performance but
6208 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006209 */
Michael Chanc04cb342007-05-07 00:26:15 -07006210 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07006211 if (tg3_irq_sync(tp))
6212 goto out;
6213 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00006214 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00006215 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00006216 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07006217 } else {
6218 /* No work, shared interrupt perhaps? re-enable
6219 * interrupts, and flush that PCI write
6220 */
6221 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6222 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07006223 }
David S. Millerf47c11e2005-06-24 20:18:35 -07006224out:
David S. Millerfac9b832005-05-18 22:46:34 -07006225 return IRQ_RETVAL(handled);
6226}
6227
David Howells7d12e782006-10-05 14:55:46 +01006228static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07006229{
Matt Carlson09943a12009-08-28 14:01:57 +00006230 struct tg3_napi *tnapi = dev_id;
6231 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006232 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07006233 unsigned int handled = 1;
6234
David S. Millerfac9b832005-05-18 22:46:34 -07006235 /* In INTx mode, it is possible for the interrupt to arrive at
6236 * the CPU before the status block posted prior to the interrupt.
6237 * Reading the PCI State register will confirm whether the
6238 * interrupt is ours and will flush the status block.
6239 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006240 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00006241 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07006242 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6243 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07006244 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 }
Michael Chand18edcb2007-03-24 20:57:11 -07006246 }
6247
6248 /*
6249 * writing any value to intr-mbox-0 clears PCI INTA# and
6250 * chip-internal interrupt pending events.
6251 * writing non-zero to intr-mbox-0 additional tells the
6252 * NIC to stop sending us irqs, engaging "in-intr-handler"
6253 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07006254 *
6255 * Flush the mailbox to de-assert the IRQ immediately to prevent
6256 * spurious interrupts. The flush impacts performance but
6257 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07006258 */
Michael Chanc04cb342007-05-07 00:26:15 -07006259 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00006260
6261 /*
6262 * In a shared interrupt configuration, sometimes other devices'
6263 * interrupts will scream. We record the current status tag here
6264 * so that the above check can report that the screaming interrupts
6265 * are unhandled. Eventually they will be silenced.
6266 */
Matt Carlson898a56f2009-08-28 14:02:40 +00006267 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00006268
Michael Chand18edcb2007-03-24 20:57:11 -07006269 if (tg3_irq_sync(tp))
6270 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00006271
Matt Carlson72334482009-08-28 14:03:01 +00006272 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00006273
Matt Carlson09943a12009-08-28 14:01:57 +00006274 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00006275
David S. Millerf47c11e2005-06-24 20:18:35 -07006276out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006277 return IRQ_RETVAL(handled);
6278}
6279
Michael Chan79381092005-04-21 17:13:59 -07006280/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01006281static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07006282{
Matt Carlson09943a12009-08-28 14:01:57 +00006283 struct tg3_napi *tnapi = dev_id;
6284 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006285 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07006286
Michael Chanf9804dd2005-09-27 12:13:10 -07006287 if ((sblk->status & SD_STATUS_UPDATED) ||
6288 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07006289 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07006290 return IRQ_RETVAL(1);
6291 }
6292 return IRQ_RETVAL(0);
6293}
6294
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295#ifdef CONFIG_NET_POLL_CONTROLLER
6296static void tg3_poll_controller(struct net_device *dev)
6297{
Matt Carlson4f125f42009-09-01 12:55:02 +00006298 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07006299 struct tg3 *tp = netdev_priv(dev);
6300
Matt Carlson4f125f42009-09-01 12:55:02 +00006301 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00006302 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303}
6304#endif
6305
Linus Torvalds1da177e2005-04-16 15:20:36 -07006306static void tg3_tx_timeout(struct net_device *dev)
6307{
6308 struct tg3 *tp = netdev_priv(dev);
6309
Michael Chanb0408752007-02-13 12:18:30 -08006310 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00006311 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00006312 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08006313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006314
Matt Carlsondb219972011-11-04 09:15:03 +00006315 tg3_reset_task_schedule(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316}
6317
Michael Chanc58ec932005-09-17 00:46:27 -07006318/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6319static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6320{
6321 u32 base = (u32) mapping & 0xffffffff;
6322
Eric Dumazet807540b2010-09-23 05:40:09 +00006323 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07006324}
6325
Michael Chan72f2afb2006-03-06 19:28:35 -08006326/* Test for DMA addresses > 40-bit */
6327static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6328 int len)
6329{
6330#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00006331 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00006332 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08006333 return 0;
6334#else
6335 return 0;
6336#endif
6337}
6338
Matt Carlsond1a3b732011-07-27 14:20:51 +00006339static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006340 dma_addr_t mapping, u32 len, u32 flags,
6341 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00006342{
Matt Carlson92cd3a12011-07-27 14:20:47 +00006343 txbd->addr_hi = ((u64) mapping >> 32);
6344 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6345 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6346 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00006347}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006348
Matt Carlson84b67b22011-07-27 14:20:52 +00006349static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006350 dma_addr_t map, u32 len, u32 flags,
6351 u32 mss, u32 vlan)
6352{
6353 struct tg3 *tp = tnapi->tp;
6354 bool hwbug = false;
6355
6356 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Rusty Russell3db1cd52011-12-19 13:56:45 +00006357 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006358
6359 if (tg3_4g_overflow_test(map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00006360 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006361
6362 if (tg3_40bit_overflow_test(tp, map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00006363 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00006364
Matt Carlsona4cb4282011-12-14 11:09:58 +00006365 if (tp->dma_limit) {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006366 u32 prvidx = *entry;
Matt Carlsone31aa982011-07-27 14:20:53 +00006367 u32 tmp_flag = flags & ~TXD_FLAG_END;
Matt Carlsona4cb4282011-12-14 11:09:58 +00006368 while (len > tp->dma_limit && *budget) {
6369 u32 frag_len = tp->dma_limit;
6370 len -= tp->dma_limit;
Matt Carlsone31aa982011-07-27 14:20:53 +00006371
Matt Carlsonb9e45482011-11-04 09:14:59 +00006372 /* Avoid the 8byte DMA problem */
6373 if (len <= 8) {
Matt Carlsona4cb4282011-12-14 11:09:58 +00006374 len += tp->dma_limit / 2;
6375 frag_len = tp->dma_limit / 2;
Matt Carlsone31aa982011-07-27 14:20:53 +00006376 }
6377
Matt Carlsonb9e45482011-11-04 09:14:59 +00006378 tnapi->tx_buffers[*entry].fragmented = true;
6379
6380 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6381 frag_len, tmp_flag, mss, vlan);
6382 *budget -= 1;
6383 prvidx = *entry;
6384 *entry = NEXT_TX(*entry);
6385
Matt Carlsone31aa982011-07-27 14:20:53 +00006386 map += frag_len;
6387 }
6388
6389 if (len) {
6390 if (*budget) {
6391 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6392 len, flags, mss, vlan);
Matt Carlsonb9e45482011-11-04 09:14:59 +00006393 *budget -= 1;
Matt Carlsone31aa982011-07-27 14:20:53 +00006394 *entry = NEXT_TX(*entry);
6395 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00006396 hwbug = true;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006397 tnapi->tx_buffers[prvidx].fragmented = false;
Matt Carlsone31aa982011-07-27 14:20:53 +00006398 }
6399 }
6400 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00006401 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6402 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00006403 *entry = NEXT_TX(*entry);
6404 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00006405
6406 return hwbug;
6407}
6408
Matt Carlson0d681b22011-07-27 14:20:49 +00006409static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00006410{
6411 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00006412 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00006413 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006414
Matt Carlson0d681b22011-07-27 14:20:49 +00006415 skb = txb->skb;
6416 txb->skb = NULL;
6417
Matt Carlson432aa7e2011-05-19 12:12:45 +00006418 pci_unmap_single(tnapi->tp->pdev,
6419 dma_unmap_addr(txb, mapping),
6420 skb_headlen(skb),
6421 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006422
6423 while (txb->fragmented) {
6424 txb->fragmented = false;
6425 entry = NEXT_TX(entry);
6426 txb = &tnapi->tx_buffers[entry];
6427 }
6428
Matt Carlsonba1142e2011-11-04 09:15:00 +00006429 for (i = 0; i <= last; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006430 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Matt Carlson432aa7e2011-05-19 12:12:45 +00006431
6432 entry = NEXT_TX(entry);
6433 txb = &tnapi->tx_buffers[entry];
6434
6435 pci_unmap_page(tnapi->tp->pdev,
6436 dma_unmap_addr(txb, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006437 skb_frag_size(frag), PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006438
6439 while (txb->fragmented) {
6440 txb->fragmented = false;
6441 entry = NEXT_TX(entry);
6442 txb = &tnapi->tx_buffers[entry];
6443 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00006444 }
6445}
6446
Michael Chan72f2afb2006-03-06 19:28:35 -08006447/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006448static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
David S. Miller1805b2f2011-10-24 18:18:09 -04006449 struct sk_buff **pskb,
Matt Carlson84b67b22011-07-27 14:20:52 +00006450 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006451 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006452{
Matt Carlson24f4efd2009-11-13 13:03:35 +00006453 struct tg3 *tp = tnapi->tp;
David S. Miller1805b2f2011-10-24 18:18:09 -04006454 struct sk_buff *new_skb, *skb = *pskb;
Michael Chanc58ec932005-09-17 00:46:27 -07006455 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006456 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006457
Matt Carlson41588ba12008-04-19 18:12:33 -07006458 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6459 new_skb = skb_copy(skb, GFP_ATOMIC);
6460 else {
6461 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6462
6463 new_skb = skb_copy_expand(skb,
6464 skb_headroom(skb) + more_headroom,
6465 skb_tailroom(skb), GFP_ATOMIC);
6466 }
6467
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07006469 ret = -1;
6470 } else {
6471 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00006472 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6473 PCI_DMA_TODEVICE);
6474 /* Make sure the mapping succeeded */
6475 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006476 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07006477 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07006478 } else {
Matt Carlsonb9e45482011-11-04 09:14:59 +00006479 u32 save_entry = *entry;
6480
Matt Carlson92cd3a12011-07-27 14:20:47 +00006481 base_flags |= TXD_FLAG_END;
6482
Matt Carlson84b67b22011-07-27 14:20:52 +00006483 tnapi->tx_buffers[*entry].skb = new_skb;
6484 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00006485 mapping, new_addr);
6486
Matt Carlson84b67b22011-07-27 14:20:52 +00006487 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006488 new_skb->len, base_flags,
6489 mss, vlan)) {
Matt Carlsonba1142e2011-11-04 09:15:00 +00006490 tg3_tx_skb_unmap(tnapi, save_entry, -1);
Matt Carlsond1a3b732011-07-27 14:20:51 +00006491 dev_kfree_skb(new_skb);
6492 ret = -1;
6493 }
Michael Chanc58ec932005-09-17 00:46:27 -07006494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495 }
6496
Linus Torvalds1da177e2005-04-16 15:20:36 -07006497 dev_kfree_skb(skb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006498 *pskb = new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07006499 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006500}
6501
Matt Carlson2ffcc982011-05-19 12:12:44 +00006502static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006503
6504/* Use GSO to workaround a rare TSO bug that may be triggered when the
6505 * TSO header is greater than 80 bytes.
6506 */
6507static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6508{
6509 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006510 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006511
6512 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006513 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006514 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006515
6516 /* netif_tx_stop_queue() must be done before checking
6517 * checking tx index in tg3_tx_avail() below, because in
6518 * tg3_tx(), we update tx index before checking for
6519 * netif_tx_queue_stopped().
6520 */
6521 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006522 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006523 return NETDEV_TX_BUSY;
6524
6525 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006526 }
6527
6528 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006529 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006530 goto tg3_tso_bug_end;
6531
6532 do {
6533 nskb = segs;
6534 segs = segs->next;
6535 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006536 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006537 } while (segs);
6538
6539tg3_tso_bug_end:
6540 dev_kfree_skb(skb);
6541
6542 return NETDEV_TX_OK;
6543}
Michael Chan52c0fd82006-06-29 20:15:54 -07006544
Michael Chan5a6f3072006-03-20 22:28:05 -08006545/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006546 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006547 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006548static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006549{
6550 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006551 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00006552 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006553 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006554 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006555 struct tg3_napi *tnapi;
6556 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006557 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006558
Matt Carlson24f4efd2009-11-13 13:03:35 +00006559 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6560 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006561 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006562 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006563
Matt Carlson84b67b22011-07-27 14:20:52 +00006564 budget = tg3_tx_avail(tnapi);
6565
Michael Chan00b70502006-06-17 21:58:45 -07006566 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006567 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006568 * interrupt. Furthermore, IRQ processing runs lockless so we have
6569 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006570 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006571 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006572 if (!netif_tx_queue_stopped(txq)) {
6573 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006574
6575 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006576 netdev_err(dev,
6577 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006578 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006579 return NETDEV_TX_BUSY;
6580 }
6581
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006582 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006583 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006584 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006585 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006586
Matt Carlsonbe98da62010-07-11 09:31:46 +00006587 mss = skb_shinfo(skb)->gso_size;
6588 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006589 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006590 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006591
6592 if (skb_header_cloned(skb) &&
Eric Dumazet48855432011-10-24 07:53:03 +00006593 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6594 goto drop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006595
Matt Carlson34195c32010-07-11 09:31:42 +00006596 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006597 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006598
Eric Dumazeta5a11952012-01-23 01:22:09 +00006599 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
Matt Carlson34195c32010-07-11 09:31:42 +00006600
Eric Dumazeta5a11952012-01-23 01:22:09 +00006601 if (!skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006602 iph->check = 0;
6603 iph->tot_len = htons(mss + hdr_len);
6604 }
6605
Michael Chan52c0fd82006-06-29 20:15:54 -07006606 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006607 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006608 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006609
Linus Torvalds1da177e2005-04-16 15:20:36 -07006610 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6611 TXD_FLAG_CPU_POST_DMA);
6612
Joe Perches63c3a662011-04-26 08:12:10 +00006613 if (tg3_flag(tp, HW_TSO_1) ||
6614 tg3_flag(tp, HW_TSO_2) ||
6615 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006616 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006617 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006618 } else
6619 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6620 iph->daddr, 0,
6621 IPPROTO_TCP,
6622 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006623
Joe Perches63c3a662011-04-26 08:12:10 +00006624 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006625 mss |= (hdr_len & 0xc) << 12;
6626 if (hdr_len & 0x10)
6627 base_flags |= 0x00000010;
6628 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006629 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006630 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006631 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006633 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006634 int tsflags;
6635
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006636 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006637 mss |= (tsflags << 11);
6638 }
6639 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006640 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006641 int tsflags;
6642
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006643 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006644 base_flags |= tsflags << 12;
6645 }
6646 }
6647 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006648
Matt Carlson93a700a2011-08-31 11:44:54 +00006649 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6650 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6651 base_flags |= TXD_FLAG_JMB_PKT;
6652
Matt Carlson92cd3a12011-07-27 14:20:47 +00006653 if (vlan_tx_tag_present(skb)) {
6654 base_flags |= TXD_FLAG_VLAN;
6655 vlan = vlan_tx_tag_get(skb);
6656 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657
Alexander Duyckf4188d82009-12-02 16:48:38 +00006658 len = skb_headlen(skb);
6659
6660 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Eric Dumazet48855432011-10-24 07:53:03 +00006661 if (pci_dma_mapping_error(tp->pdev, mapping))
6662 goto drop;
6663
David S. Miller90079ce2008-09-11 04:52:51 -07006664
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006665 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006666 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006667
6668 would_hit_hwbug = 0;
6669
Joe Perches63c3a662011-04-26 08:12:10 +00006670 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006671 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006672
Matt Carlson84b67b22011-07-27 14:20:52 +00006673 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00006674 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
Matt Carlsonba1142e2011-11-04 09:15:00 +00006675 mss, vlan)) {
Matt Carlsond1a3b732011-07-27 14:20:51 +00006676 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006677 /* Now loop through additional data fragments, and queue them. */
Matt Carlsonba1142e2011-11-04 09:15:00 +00006678 } else if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006679 u32 tmp_mss = mss;
6680
6681 if (!tg3_flag(tp, HW_TSO_1) &&
6682 !tg3_flag(tp, HW_TSO_2) &&
6683 !tg3_flag(tp, HW_TSO_3))
6684 tmp_mss = 0;
6685
Linus Torvalds1da177e2005-04-16 15:20:36 -07006686 last = skb_shinfo(skb)->nr_frags - 1;
6687 for (i = 0; i <= last; i++) {
6688 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6689
Eric Dumazet9e903e02011-10-18 21:00:24 +00006690 len = skb_frag_size(frag);
Ian Campbelldc234d02011-08-24 22:28:11 +00006691 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006692 len, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006694 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006695 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006696 mapping);
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006697 if (dma_mapping_error(&tp->pdev->dev, mapping))
Alexander Duyckf4188d82009-12-02 16:48:38 +00006698 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699
Matt Carlsonb9e45482011-11-04 09:14:59 +00006700 if (!budget ||
6701 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
Matt Carlson84b67b22011-07-27 14:20:52 +00006702 len, base_flags |
6703 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsonb9e45482011-11-04 09:14:59 +00006704 tmp_mss, vlan)) {
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006705 would_hit_hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00006706 break;
6707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708 }
6709 }
6710
6711 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006712 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713
6714 /* If the workaround fails due to memory/mapping
6715 * failure, silently drop this packet.
6716 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006717 entry = tnapi->tx_prod;
6718 budget = tg3_tx_avail(tnapi);
David S. Miller1805b2f2011-10-24 18:18:09 -04006719 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
Matt Carlson84b67b22011-07-27 14:20:52 +00006720 base_flags, mss, vlan))
Eric Dumazet48855432011-10-24 07:53:03 +00006721 goto drop_nofree;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722 }
6723
Richard Cochrand515b452011-06-19 03:31:41 +00006724 skb_tx_timestamp(skb);
Tom Herbert298376d2011-11-28 16:33:30 +00006725 netdev_sent_queue(tp->dev, skb->len);
Richard Cochrand515b452011-06-19 03:31:41 +00006726
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006728 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006729
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006730 tnapi->tx_prod = entry;
6731 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006732 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006733
6734 /* netif_tx_stop_queue() must be done before checking
6735 * checking tx index in tg3_tx_avail() below, because in
6736 * tg3_tx(), we update tx index before checking for
6737 * netif_tx_queue_stopped().
6738 */
6739 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006740 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006741 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006743
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006744 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006745 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006746
6747dma_error:
Matt Carlsonba1142e2011-11-04 09:15:00 +00006748 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006749 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Eric Dumazet48855432011-10-24 07:53:03 +00006750drop:
6751 dev_kfree_skb(skb);
6752drop_nofree:
6753 tp->tx_dropped++;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006754 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006755}
6756
Matt Carlson6e01b202011-08-19 13:58:20 +00006757static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6758{
6759 if (enable) {
6760 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6761 MAC_MODE_PORT_MODE_MASK);
6762
6763 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6764
6765 if (!tg3_flag(tp, 5705_PLUS))
6766 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6767
6768 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6769 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6770 else
6771 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6772 } else {
6773 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6774
6775 if (tg3_flag(tp, 5705_PLUS) ||
6776 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6777 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6778 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6779 }
6780
6781 tw32(MAC_MODE, tp->mac_mode);
6782 udelay(40);
6783}
6784
Matt Carlson941ec902011-08-19 13:58:23 +00006785static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006786{
Matt Carlson941ec902011-08-19 13:58:23 +00006787 u32 val, bmcr, mac_mode, ptest = 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006788
6789 tg3_phy_toggle_apd(tp, false);
6790 tg3_phy_toggle_automdix(tp, 0);
6791
Matt Carlson941ec902011-08-19 13:58:23 +00006792 if (extlpbk && tg3_phy_set_extloopbk(tp))
6793 return -EIO;
6794
6795 bmcr = BMCR_FULLDPLX;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006796 switch (speed) {
6797 case SPEED_10:
6798 break;
6799 case SPEED_100:
6800 bmcr |= BMCR_SPEED100;
6801 break;
6802 case SPEED_1000:
6803 default:
6804 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6805 speed = SPEED_100;
6806 bmcr |= BMCR_SPEED100;
6807 } else {
6808 speed = SPEED_1000;
6809 bmcr |= BMCR_SPEED1000;
6810 }
6811 }
6812
Matt Carlson941ec902011-08-19 13:58:23 +00006813 if (extlpbk) {
6814 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6815 tg3_readphy(tp, MII_CTRL1000, &val);
6816 val |= CTL1000_AS_MASTER |
6817 CTL1000_ENABLE_MASTER;
6818 tg3_writephy(tp, MII_CTRL1000, val);
6819 } else {
6820 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6821 MII_TG3_FET_PTEST_TRIM_2;
6822 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6823 }
6824 } else
6825 bmcr |= BMCR_LOOPBACK;
6826
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006827 tg3_writephy(tp, MII_BMCR, bmcr);
6828
6829 /* The write needs to be flushed for the FETs */
6830 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6831 tg3_readphy(tp, MII_BMCR, &bmcr);
6832
6833 udelay(40);
6834
6835 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6836 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlson941ec902011-08-19 13:58:23 +00006837 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006838 MII_TG3_FET_PTEST_FRC_TX_LINK |
6839 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6840
6841 /* The write needs to be flushed for the AC131 */
6842 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6843 }
6844
6845 /* Reset to prevent losing 1st rx packet intermittently */
6846 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6847 tg3_flag(tp, 5780_CLASS)) {
6848 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6849 udelay(10);
6850 tw32_f(MAC_RX_MODE, tp->rx_mode);
6851 }
6852
6853 mac_mode = tp->mac_mode &
6854 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6855 if (speed == SPEED_1000)
6856 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6857 else
6858 mac_mode |= MAC_MODE_PORT_MODE_MII;
6859
6860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6861 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6862
6863 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6864 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6865 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6866 mac_mode |= MAC_MODE_LINK_POLARITY;
6867
6868 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6869 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6870 }
6871
6872 tw32(MAC_MODE, mac_mode);
6873 udelay(40);
Matt Carlson941ec902011-08-19 13:58:23 +00006874
6875 return 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006876}
6877
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006878static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006879{
6880 struct tg3 *tp = netdev_priv(dev);
6881
6882 if (features & NETIF_F_LOOPBACK) {
6883 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6884 return;
6885
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006886 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006887 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006888 netif_carrier_on(tp->dev);
6889 spin_unlock_bh(&tp->lock);
6890 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6891 } else {
6892 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6893 return;
6894
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006895 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006896 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006897 /* Force link status check */
6898 tg3_setup_phy(tp, 1);
6899 spin_unlock_bh(&tp->lock);
6900 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6901 }
6902}
6903
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006904static netdev_features_t tg3_fix_features(struct net_device *dev,
6905 netdev_features_t features)
Michał Mirosławdc668912011-04-07 03:35:07 +00006906{
6907 struct tg3 *tp = netdev_priv(dev);
6908
Joe Perches63c3a662011-04-26 08:12:10 +00006909 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006910 features &= ~NETIF_F_ALL_TSO;
6911
6912 return features;
6913}
6914
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006915static int tg3_set_features(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006916{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006917 netdev_features_t changed = dev->features ^ features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006918
6919 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6920 tg3_set_loopback(dev, features);
6921
6922 return 0;
6923}
6924
Matt Carlson21f581a2009-08-28 14:00:25 +00006925static void tg3_rx_prodring_free(struct tg3 *tp,
6926 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006927{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006928 int i;
6929
Matt Carlson8fea32b2010-09-15 08:59:58 +00006930 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006931 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006932 i = (i + 1) & tp->rx_std_ring_mask)
Eric Dumazet9205fd92011-11-18 06:47:01 +00006933 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006934 tp->rx_pkt_map_sz);
6935
Joe Perches63c3a662011-04-26 08:12:10 +00006936 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006937 for (i = tpr->rx_jmb_cons_idx;
6938 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006939 i = (i + 1) & tp->rx_jmb_ring_mask) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00006940 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006941 TG3_RX_JMB_MAP_SZ);
6942 }
6943 }
6944
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006945 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006947
Matt Carlson2c49a442010-09-30 10:34:35 +00006948 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00006949 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006950 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006951
Joe Perches63c3a662011-04-26 08:12:10 +00006952 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006953 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00006954 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006955 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006956 }
6957}
6958
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006959/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006960 *
6961 * The chip has been shut down and the driver detached from
6962 * the networking, so no interrupts or new tx packets will
6963 * end up in the driver. tp->{tx,}lock are held and thus
6964 * we may not sleep.
6965 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006966static int tg3_rx_prodring_alloc(struct tg3 *tp,
6967 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006968{
Matt Carlson287be122009-08-28 13:58:46 +00006969 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006970
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006971 tpr->rx_std_cons_idx = 0;
6972 tpr->rx_std_prod_idx = 0;
6973 tpr->rx_jmb_cons_idx = 0;
6974 tpr->rx_jmb_prod_idx = 0;
6975
Matt Carlson8fea32b2010-09-15 08:59:58 +00006976 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006977 memset(&tpr->rx_std_buffers[0], 0,
6978 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006979 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006980 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006981 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006982 goto done;
6983 }
6984
Linus Torvalds1da177e2005-04-16 15:20:36 -07006985 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006986 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006987
Matt Carlson287be122009-08-28 13:58:46 +00006988 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006989 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006990 tp->dev->mtu > ETH_DATA_LEN)
6991 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6992 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad42005-07-25 12:31:17 -07006993
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994 /* Initialize invariants of the rings, we only set this
6995 * stuff once. This works because the card does not
6996 * write into the rx buffer posting rings.
6997 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006998 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006999 struct tg3_rx_buffer_desc *rxd;
7000
Matt Carlson21f581a2009-08-28 14:00:25 +00007001 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00007002 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007003 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7004 rxd->opaque = (RXD_OPAQUE_RING_STD |
7005 (i << RXD_OPAQUE_INDEX_SHIFT));
7006 }
7007
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007008 /* Now allocate fresh SKBs for each rx ring. */
7009 for (i = 0; i < tp->rx_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007010 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007011 netdev_warn(tp->dev,
7012 "Using a smaller RX standard ring. Only "
7013 "%d out of %d buffers were allocated "
7014 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007015 if (i == 0)
7016 goto initfail;
7017 tp->rx_pending = i;
7018 break;
7019 }
7020 }
7021
Joe Perches63c3a662011-04-26 08:12:10 +00007022 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007023 goto done;
7024
Matt Carlson2c49a442010-09-30 10:34:35 +00007025 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007026
Joe Perches63c3a662011-04-26 08:12:10 +00007027 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00007028 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007029
Matt Carlson2c49a442010-09-30 10:34:35 +00007030 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00007031 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007032
Matt Carlson0d86df82010-02-17 15:17:00 +00007033 rxd = &tpr->rx_jmb[i].std;
7034 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7035 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7036 RXD_FLAG_JUMBO;
7037 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7038 (i << RXD_OPAQUE_INDEX_SHIFT));
7039 }
7040
7041 for (i = 0; i < tp->rx_jumbo_pending; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007042 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007043 netdev_warn(tp->dev,
7044 "Using a smaller RX jumbo ring. Only %d "
7045 "out of %d buffers were allocated "
7046 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00007047 if (i == 0)
7048 goto initfail;
7049 tp->rx_jumbo_pending = i;
7050 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007051 }
7052 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007053
7054done:
Michael Chan32d8c572006-07-25 16:38:29 -07007055 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007056
7057initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00007058 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007059 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007060}
7061
Matt Carlson21f581a2009-08-28 14:00:25 +00007062static void tg3_rx_prodring_fini(struct tg3 *tp,
7063 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007064{
Matt Carlson21f581a2009-08-28 14:00:25 +00007065 kfree(tpr->rx_std_buffers);
7066 tpr->rx_std_buffers = NULL;
7067 kfree(tpr->rx_jmb_buffers);
7068 tpr->rx_jmb_buffers = NULL;
7069 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007070 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7071 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007072 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007073 }
Matt Carlson21f581a2009-08-28 14:00:25 +00007074 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007075 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7076 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00007077 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007078 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007079}
7080
Matt Carlson21f581a2009-08-28 14:00:25 +00007081static int tg3_rx_prodring_init(struct tg3 *tp,
7082 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007083{
Matt Carlson2c49a442010-09-30 10:34:35 +00007084 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7085 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007086 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007087 return -ENOMEM;
7088
Matt Carlson4bae65c2010-11-24 08:31:52 +00007089 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7090 TG3_RX_STD_RING_BYTES(tp),
7091 &tpr->rx_std_mapping,
7092 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007093 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007094 goto err_out;
7095
Joe Perches63c3a662011-04-26 08:12:10 +00007096 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00007097 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00007098 GFP_KERNEL);
7099 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007100 goto err_out;
7101
Matt Carlson4bae65c2010-11-24 08:31:52 +00007102 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7103 TG3_RX_JMB_RING_BYTES(tp),
7104 &tpr->rx_jmb_mapping,
7105 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00007106 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007107 goto err_out;
7108 }
7109
7110 return 0;
7111
7112err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00007113 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007114 return -ENOMEM;
7115}
7116
7117/* Free up pending packets in all rx/tx rings.
7118 *
7119 * The chip has been shut down and the driver detached from
7120 * the networking, so no interrupts or new tx packets will
7121 * end up in the driver. tp->{tx,}lock is not held and we are not
7122 * in an interrupt context and thus may sleep.
7123 */
7124static void tg3_free_rings(struct tg3 *tp)
7125{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007126 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007127
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007128 for (j = 0; j < tp->irq_cnt; j++) {
7129 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007130
Matt Carlson8fea32b2010-09-15 08:59:58 +00007131 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00007132
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007133 if (!tnapi->tx_buffers)
7134 continue;
7135
Matt Carlson0d681b22011-07-27 14:20:49 +00007136 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7137 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007138
Matt Carlson0d681b22011-07-27 14:20:49 +00007139 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007140 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007141
Matt Carlsonba1142e2011-11-04 09:15:00 +00007142 tg3_tx_skb_unmap(tnapi, i,
7143 skb_shinfo(skb)->nr_frags - 1);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007144
7145 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007146 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007147 }
Tom Herbert298376d2011-11-28 16:33:30 +00007148 netdev_reset_queue(tp->dev);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007149}
7150
7151/* Initialize tx/rx rings for packet processing.
7152 *
7153 * The chip has been shut down and the driver detached from
7154 * the networking, so no interrupts or new tx packets will
7155 * end up in the driver. tp->{tx,}lock are held and thus
7156 * we may not sleep.
7157 */
7158static int tg3_init_rings(struct tg3 *tp)
7159{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007160 int i;
Matt Carlson72334482009-08-28 14:03:01 +00007161
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007162 /* Free up all the SKBs. */
7163 tg3_free_rings(tp);
7164
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007165 for (i = 0; i < tp->irq_cnt; i++) {
7166 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007167
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007168 tnapi->last_tag = 0;
7169 tnapi->last_irq_tag = 0;
7170 tnapi->hw_status->status = 0;
7171 tnapi->hw_status->status_tag = 0;
7172 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7173
7174 tnapi->tx_prod = 0;
7175 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007176 if (tnapi->tx_ring)
7177 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007178
7179 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007180 if (tnapi->rx_rcb)
7181 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007182
Matt Carlson8fea32b2010-09-15 08:59:58 +00007183 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00007184 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007185 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00007186 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007187 }
Matt Carlson72334482009-08-28 14:03:01 +00007188
Matt Carlson2b2cdb62009-11-13 13:03:48 +00007189 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00007190}
7191
7192/*
7193 * Must not be invoked with interrupt sources disabled and
7194 * the hardware shutdown down.
7195 */
7196static void tg3_free_consistent(struct tg3 *tp)
7197{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007198 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007199
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007200 for (i = 0; i < tp->irq_cnt; i++) {
7201 struct tg3_napi *tnapi = &tp->napi[i];
7202
7203 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007204 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007205 tnapi->tx_ring, tnapi->tx_desc_mapping);
7206 tnapi->tx_ring = NULL;
7207 }
7208
7209 kfree(tnapi->tx_buffers);
7210 tnapi->tx_buffers = NULL;
7211
7212 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007213 dma_free_coherent(&tp->pdev->dev,
7214 TG3_RX_RCB_RING_BYTES(tp),
7215 tnapi->rx_rcb,
7216 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007217 tnapi->rx_rcb = NULL;
7218 }
7219
Matt Carlson8fea32b2010-09-15 08:59:58 +00007220 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7221
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007222 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007223 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7224 tnapi->hw_status,
7225 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007226 tnapi->hw_status = NULL;
7227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007228 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007229
Linus Torvalds1da177e2005-04-16 15:20:36 -07007230 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00007231 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7232 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233 tp->hw_stats = NULL;
7234 }
7235}
7236
7237/*
7238 * Must not be invoked with interrupt sources disabled and
7239 * the hardware shutdown down. Can sleep.
7240 */
7241static int tg3_alloc_consistent(struct tg3 *tp)
7242{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007243 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00007244
Matt Carlson4bae65c2010-11-24 08:31:52 +00007245 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7246 sizeof(struct tg3_hw_stats),
7247 &tp->stats_mapping,
7248 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007249 if (!tp->hw_stats)
7250 goto err_out;
7251
Linus Torvalds1da177e2005-04-16 15:20:36 -07007252 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7253
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007254 for (i = 0; i < tp->irq_cnt; i++) {
7255 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007256 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007257
Matt Carlson4bae65c2010-11-24 08:31:52 +00007258 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7259 TG3_HW_STATUS_SIZE,
7260 &tnapi->status_mapping,
7261 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007262 if (!tnapi->hw_status)
7263 goto err_out;
7264
7265 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007266 sblk = tnapi->hw_status;
7267
Matt Carlson8fea32b2010-09-15 08:59:58 +00007268 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7269 goto err_out;
7270
Matt Carlson19cfaec2009-12-03 08:36:20 +00007271 /* If multivector TSS is enabled, vector 0 does not handle
7272 * tx interrupts. Don't allocate any resources for it.
7273 */
Joe Perches63c3a662011-04-26 08:12:10 +00007274 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7275 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00007276 tnapi->tx_buffers = kzalloc(
7277 sizeof(struct tg3_tx_ring_info) *
7278 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007279 if (!tnapi->tx_buffers)
7280 goto err_out;
7281
Matt Carlson4bae65c2010-11-24 08:31:52 +00007282 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7283 TG3_TX_RING_BYTES,
7284 &tnapi->tx_desc_mapping,
7285 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007286 if (!tnapi->tx_ring)
7287 goto err_out;
7288 }
7289
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007290 /*
7291 * When RSS is enabled, the status block format changes
7292 * slightly. The "rx_jumbo_consumer", "reserved",
7293 * and "rx_mini_consumer" members get mapped to the
7294 * other three rx return ring producer indexes.
7295 */
7296 switch (i) {
7297 default:
7298 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7299 break;
7300 case 2:
7301 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7302 break;
7303 case 3:
7304 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7305 break;
7306 case 4:
7307 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7308 break;
7309 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007310
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007311 /*
7312 * If multivector RSS is enabled, vector 0 does not handle
7313 * rx or tx interrupts. Don't allocate any resources for it.
7314 */
Joe Perches63c3a662011-04-26 08:12:10 +00007315 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007316 continue;
7317
Matt Carlson4bae65c2010-11-24 08:31:52 +00007318 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7319 TG3_RX_RCB_RING_BYTES(tp),
7320 &tnapi->rx_rcb_mapping,
7321 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007322 if (!tnapi->rx_rcb)
7323 goto err_out;
7324
7325 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007326 }
7327
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328 return 0;
7329
7330err_out:
7331 tg3_free_consistent(tp);
7332 return -ENOMEM;
7333}
7334
7335#define MAX_WAIT_CNT 1000
7336
7337/* To stop a block, clear the enable bit and poll till it
7338 * clears. tp->lock is held.
7339 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007340static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341{
7342 unsigned int i;
7343 u32 val;
7344
Joe Perches63c3a662011-04-26 08:12:10 +00007345 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007346 switch (ofs) {
7347 case RCVLSC_MODE:
7348 case DMAC_MODE:
7349 case MBFREE_MODE:
7350 case BUFMGR_MODE:
7351 case MEMARB_MODE:
7352 /* We can't enable/disable these bits of the
7353 * 5705/5750, just say success.
7354 */
7355 return 0;
7356
7357 default:
7358 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007360 }
7361
7362 val = tr32(ofs);
7363 val &= ~enable_bit;
7364 tw32_f(ofs, val);
7365
7366 for (i = 0; i < MAX_WAIT_CNT; i++) {
7367 udelay(100);
7368 val = tr32(ofs);
7369 if ((val & enable_bit) == 0)
7370 break;
7371 }
7372
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007373 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00007374 dev_err(&tp->pdev->dev,
7375 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7376 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007377 return -ENODEV;
7378 }
7379
7380 return 0;
7381}
7382
7383/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007384static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007385{
7386 int i, err;
7387
7388 tg3_disable_ints(tp);
7389
7390 tp->rx_mode &= ~RX_MODE_ENABLE;
7391 tw32_f(MAC_RX_MODE, tp->rx_mode);
7392 udelay(10);
7393
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007394 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7395 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7396 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7397 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7398 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7399 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007400
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007401 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7402 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7403 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7404 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7405 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7406 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7407 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007408
7409 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7410 tw32_f(MAC_MODE, tp->mac_mode);
7411 udelay(40);
7412
7413 tp->tx_mode &= ~TX_MODE_ENABLE;
7414 tw32_f(MAC_TX_MODE, tp->tx_mode);
7415
7416 for (i = 0; i < MAX_WAIT_CNT; i++) {
7417 udelay(100);
7418 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7419 break;
7420 }
7421 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00007422 dev_err(&tp->pdev->dev,
7423 "%s timed out, TX_MODE_ENABLE will not clear "
7424 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07007425 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007426 }
7427
Michael Chane6de8ad2005-05-05 14:42:41 -07007428 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007429 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7430 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007431
7432 tw32(FTQ_RESET, 0xffffffff);
7433 tw32(FTQ_RESET, 0x00000000);
7434
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007435 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7436 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007438 for (i = 0; i < tp->irq_cnt; i++) {
7439 struct tg3_napi *tnapi = &tp->napi[i];
7440 if (tnapi->hw_status)
7441 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007443
Linus Torvalds1da177e2005-04-16 15:20:36 -07007444 return err;
7445}
7446
Michael Chanee6a99b2007-07-18 21:49:10 -07007447/* Save PCI command register before chip reset */
7448static void tg3_save_pci_state(struct tg3 *tp)
7449{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007450 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007451}
7452
7453/* Restore PCI state after chip reset */
7454static void tg3_restore_pci_state(struct tg3 *tp)
7455{
7456 u32 val;
7457
7458 /* Re-enable indirect register accesses. */
7459 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7460 tp->misc_host_ctrl);
7461
7462 /* Set MAX PCI retry to zero. */
7463 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7464 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007465 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007466 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007467 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007468 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007469 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007470 PCISTATE_ALLOW_APE_SHMEM_WR |
7471 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007472 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7473
Matt Carlson8a6eac92007-10-21 16:17:55 -07007474 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007475
Matt Carlson2c55a3d2011-11-28 09:41:04 +00007476 if (!tg3_flag(tp, PCI_EXPRESS)) {
7477 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7478 tp->pci_cacheline_sz);
7479 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7480 tp->pci_lat_timer);
Michael Chan114342f2007-10-15 02:12:26 -07007481 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007482
Michael Chanee6a99b2007-07-18 21:49:10 -07007483 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007484 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007485 u16 pcix_cmd;
7486
7487 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7488 &pcix_cmd);
7489 pcix_cmd &= ~PCI_X_CMD_ERO;
7490 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7491 pcix_cmd);
7492 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007493
Joe Perches63c3a662011-04-26 08:12:10 +00007494 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007495
7496 /* Chip reset on 5780 will reset MSI enable bit,
7497 * so need to restore it.
7498 */
Joe Perches63c3a662011-04-26 08:12:10 +00007499 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007500 u16 ctrl;
7501
7502 pci_read_config_word(tp->pdev,
7503 tp->msi_cap + PCI_MSI_FLAGS,
7504 &ctrl);
7505 pci_write_config_word(tp->pdev,
7506 tp->msi_cap + PCI_MSI_FLAGS,
7507 ctrl | PCI_MSI_FLAGS_ENABLE);
7508 val = tr32(MSGINT_MODE);
7509 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7510 }
7511 }
7512}
7513
Linus Torvalds1da177e2005-04-16 15:20:36 -07007514/* tp->lock is held. */
7515static int tg3_chip_reset(struct tg3 *tp)
7516{
7517 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007518 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007519 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007520
David S. Millerf49639e2006-06-09 11:58:36 -07007521 tg3_nvram_lock(tp);
7522
Matt Carlson77b483f2008-08-15 14:07:24 -07007523 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7524
David S. Millerf49639e2006-06-09 11:58:36 -07007525 /* No matching tg3_nvram_unlock() after this because
7526 * chip reset below will undo the nvram lock.
7527 */
7528 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007529
Michael Chanee6a99b2007-07-18 21:49:10 -07007530 /* GRC_MISC_CFG core clock reset will clear the memory
7531 * enable bit in PCI register 4 and the MSI enable bit
7532 * on some chips, so we save relevant registers here.
7533 */
7534 tg3_save_pci_state(tp);
7535
Michael Chand9ab5ad12006-03-20 22:27:35 -08007536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007537 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007538 tw32(GRC_FASTBOOT_PC, 0);
7539
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540 /*
7541 * We must avoid the readl() that normally takes place.
7542 * It locks machines, causes machine checks, and other
7543 * fun things. So, temporarily disable the 5701
7544 * hardware workaround, while we do the reset.
7545 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007546 write_op = tp->write32;
7547 if (write_op == tg3_write_flush_reg32)
7548 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007549
Michael Chand18edcb2007-03-24 20:57:11 -07007550 /* Prevent the irq handler from reading or writing PCI registers
7551 * during chip reset when the memory enable bit in the PCI command
7552 * register may be cleared. The chip does not generate interrupt
7553 * at this time, but the irq handler may still be called due to irq
7554 * sharing or irqpoll.
7555 */
Joe Perches63c3a662011-04-26 08:12:10 +00007556 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007557 for (i = 0; i < tp->irq_cnt; i++) {
7558 struct tg3_napi *tnapi = &tp->napi[i];
7559 if (tnapi->hw_status) {
7560 tnapi->hw_status->status = 0;
7561 tnapi->hw_status->status_tag = 0;
7562 }
7563 tnapi->last_tag = 0;
7564 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007565 }
Michael Chand18edcb2007-03-24 20:57:11 -07007566 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007567
7568 for (i = 0; i < tp->irq_cnt; i++)
7569 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007570
Matt Carlson255ca312009-08-25 10:07:27 +00007571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7572 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7573 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7574 }
7575
Linus Torvalds1da177e2005-04-16 15:20:36 -07007576 /* do the reset */
7577 val = GRC_MISC_CFG_CORECLK_RESET;
7578
Joe Perches63c3a662011-04-26 08:12:10 +00007579 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007580 /* Force PCIe 1.0a mode */
7581 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007582 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007583 tr32(TG3_PCIE_PHY_TSTCTL) ==
7584 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7585 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7586
Linus Torvalds1da177e2005-04-16 15:20:36 -07007587 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7588 tw32(GRC_MISC_CFG, (1 << 29));
7589 val |= (1 << 29);
7590 }
7591 }
7592
Michael Chanb5d37722006-09-27 16:06:21 -07007593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7594 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7595 tw32(GRC_VCPU_EXT_CTRL,
7596 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7597 }
7598
Matt Carlsonf37500d2010-08-02 11:25:59 +00007599 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007600 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007601 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007602
Linus Torvalds1da177e2005-04-16 15:20:36 -07007603 tw32(GRC_MISC_CFG, val);
7604
Michael Chan1ee582d2005-08-09 20:16:46 -07007605 /* restore 5701 hardware bug workaround write method */
7606 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007607
7608 /* Unfortunately, we have to delay before the PCI read back.
7609 * Some 575X chips even will not respond to a PCI cfg access
7610 * when the reset command is given to the chip.
7611 *
7612 * How do these hardware designers expect things to work
7613 * properly if the PCI write is posted for a long period
7614 * of time? It is always necessary to have some method by
7615 * which a register read back can occur to push the write
7616 * out which does the reset.
7617 *
7618 * For most tg3 variants the trick below was working.
7619 * Ho hum...
7620 */
7621 udelay(120);
7622
7623 /* Flush PCI posted writes. The normal MMIO registers
7624 * are inaccessible at this time so this is the only
7625 * way to make this reliably (actually, this is no longer
7626 * the case, see above). I tried to use indirect
7627 * register read/write but this upset some 5701 variants.
7628 */
7629 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7630
7631 udelay(120);
7632
Jon Mason708ebb3a2011-06-27 12:56:50 +00007633 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007634 u16 val16;
7635
Linus Torvalds1da177e2005-04-16 15:20:36 -07007636 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7637 int i;
7638 u32 cfg_val;
7639
7640 /* Wait for link training to complete. */
7641 for (i = 0; i < 5000; i++)
7642 udelay(100);
7643
7644 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7645 pci_write_config_dword(tp->pdev, 0xc4,
7646 cfg_val | (1 << 15));
7647 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007648
Matt Carlsone7126992009-08-25 10:08:16 +00007649 /* Clear the "no snoop" and "relaxed ordering" bits. */
7650 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007651 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007652 &val16);
7653 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7654 PCI_EXP_DEVCTL_NOSNOOP_EN);
7655 /*
7656 * Older PCIe devices only support the 128 byte
7657 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007658 */
Joe Perches63c3a662011-04-26 08:12:10 +00007659 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007660 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007661 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007662 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007663 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007664
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007665 /* Clear error status */
7666 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007667 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007668 PCI_EXP_DEVSTA_CED |
7669 PCI_EXP_DEVSTA_NFED |
7670 PCI_EXP_DEVSTA_FED |
7671 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007672 }
7673
Michael Chanee6a99b2007-07-18 21:49:10 -07007674 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007675
Joe Perches63c3a662011-04-26 08:12:10 +00007676 tg3_flag_clear(tp, CHIP_RESETTING);
7677 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007678
Michael Chanee6a99b2007-07-18 21:49:10 -07007679 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007680 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007681 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007682 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007683
7684 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7685 tg3_stop_fw(tp);
7686 tw32(0x5000, 0x400);
7687 }
7688
7689 tw32(GRC_MODE, tp->grc_mode);
7690
7691 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007692 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007693
7694 tw32(0xc4, val | (1 << 15));
7695 }
7696
7697 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7699 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7700 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7701 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7702 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7703 }
7704
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007705 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007706 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007707 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007708 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007709 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007710 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007711 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007712 val = 0;
7713
7714 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007715 udelay(40);
7716
Matt Carlson77b483f2008-08-15 14:07:24 -07007717 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7718
Michael Chan7a6f4362006-09-27 16:03:31 -07007719 err = tg3_poll_fw(tp);
7720 if (err)
7721 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007722
Matt Carlson0a9140c2009-08-28 12:27:50 +00007723 tg3_mdio_start(tp);
7724
Joe Perches63c3a662011-04-26 08:12:10 +00007725 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007726 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7727 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007728 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007729 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007730
7731 tw32(0x7c00, val | (1 << 25));
7732 }
7733
Matt Carlsond78b59f2011-04-05 14:22:46 +00007734 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7735 val = tr32(TG3_CPMU_CLCK_ORIDE);
7736 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7737 }
7738
Linus Torvalds1da177e2005-04-16 15:20:36 -07007739 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007740 tg3_flag_clear(tp, ENABLE_ASF);
7741 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007742 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7743 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7744 u32 nic_cfg;
7745
7746 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7747 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007748 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007749 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007750 if (tg3_flag(tp, 5750_PLUS))
7751 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007752 }
7753 }
7754
7755 return 0;
7756}
7757
Matt Carlson92feeab2011-12-08 14:40:14 +00007758static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7759 struct rtnl_link_stats64 *);
7760static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7761 struct tg3_ethtool_stats *);
7762
Linus Torvalds1da177e2005-04-16 15:20:36 -07007763/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007764static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007765{
7766 int err;
7767
7768 tg3_stop_fw(tp);
7769
Michael Chan944d9802005-05-29 14:57:48 -07007770 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007771
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007772 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773 err = tg3_chip_reset(tp);
7774
Matt Carlsondaba2a62009-04-20 06:58:52 +00007775 __tg3_set_mac_addr(tp, 0);
7776
Michael Chan944d9802005-05-29 14:57:48 -07007777 tg3_write_sig_legacy(tp, kind);
7778 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007779
Matt Carlson92feeab2011-12-08 14:40:14 +00007780 if (tp->hw_stats) {
7781 /* Save the stats across chip resets... */
7782 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7783 tg3_get_estats(tp, &tp->estats_prev);
7784
7785 /* And make sure the next sample is new data */
7786 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7787 }
7788
Linus Torvalds1da177e2005-04-16 15:20:36 -07007789 if (err)
7790 return err;
7791
7792 return 0;
7793}
7794
Linus Torvalds1da177e2005-04-16 15:20:36 -07007795static int tg3_set_mac_addr(struct net_device *dev, void *p)
7796{
7797 struct tg3 *tp = netdev_priv(dev);
7798 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007799 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007800
Michael Chanf9804dd2005-09-27 12:13:10 -07007801 if (!is_valid_ether_addr(addr->sa_data))
7802 return -EINVAL;
7803
Linus Torvalds1da177e2005-04-16 15:20:36 -07007804 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7805
Michael Chane75f7c92006-03-20 21:33:26 -08007806 if (!netif_running(dev))
7807 return 0;
7808
Joe Perches63c3a662011-04-26 08:12:10 +00007809 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007810 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007811
Michael Chan986e0ae2007-05-05 12:10:20 -07007812 addr0_high = tr32(MAC_ADDR_0_HIGH);
7813 addr0_low = tr32(MAC_ADDR_0_LOW);
7814 addr1_high = tr32(MAC_ADDR_1_HIGH);
7815 addr1_low = tr32(MAC_ADDR_1_LOW);
7816
7817 /* Skip MAC addr 1 if ASF is using it. */
7818 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7819 !(addr1_high == 0 && addr1_low == 0))
7820 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007821 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007822 spin_lock_bh(&tp->lock);
7823 __tg3_set_mac_addr(tp, skip_mac_1);
7824 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007825
Michael Chanb9ec6c12006-07-25 16:37:27 -07007826 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007827}
7828
7829/* tp->lock is held. */
7830static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7831 dma_addr_t mapping, u32 maxlen_flags,
7832 u32 nic_addr)
7833{
7834 tg3_write_mem(tp,
7835 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7836 ((u64) mapping >> 32));
7837 tg3_write_mem(tp,
7838 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7839 ((u64) mapping & 0xffffffff));
7840 tg3_write_mem(tp,
7841 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7842 maxlen_flags);
7843
Joe Perches63c3a662011-04-26 08:12:10 +00007844 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007845 tg3_write_mem(tp,
7846 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7847 nic_addr);
7848}
7849
7850static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007851static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007852{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007853 int i;
7854
Joe Perches63c3a662011-04-26 08:12:10 +00007855 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007856 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7857 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7858 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007859 } else {
7860 tw32(HOSTCC_TXCOL_TICKS, 0);
7861 tw32(HOSTCC_TXMAX_FRAMES, 0);
7862 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007863 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007864
Joe Perches63c3a662011-04-26 08:12:10 +00007865 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007866 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7867 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7868 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7869 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007870 tw32(HOSTCC_RXCOL_TICKS, 0);
7871 tw32(HOSTCC_RXMAX_FRAMES, 0);
7872 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007873 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007874
Joe Perches63c3a662011-04-26 08:12:10 +00007875 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007876 u32 val = ec->stats_block_coalesce_usecs;
7877
Matt Carlsonb6080e12009-09-01 13:12:00 +00007878 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7879 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7880
David S. Miller15f98502005-05-18 22:49:26 -07007881 if (!netif_carrier_ok(tp->dev))
7882 val = 0;
7883
7884 tw32(HOSTCC_STAT_COAL_TICKS, val);
7885 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007886
7887 for (i = 0; i < tp->irq_cnt - 1; i++) {
7888 u32 reg;
7889
7890 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7891 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007892 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7893 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007894 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7895 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007896
Joe Perches63c3a662011-04-26 08:12:10 +00007897 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007898 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7899 tw32(reg, ec->tx_coalesce_usecs);
7900 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7901 tw32(reg, ec->tx_max_coalesced_frames);
7902 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7903 tw32(reg, ec->tx_max_coalesced_frames_irq);
7904 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007905 }
7906
7907 for (; i < tp->irq_max - 1; i++) {
7908 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007909 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007910 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007911
Joe Perches63c3a662011-04-26 08:12:10 +00007912 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007913 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7914 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7915 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7916 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007917 }
David S. Miller15f98502005-05-18 22:49:26 -07007918}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007919
7920/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007921static void tg3_rings_reset(struct tg3 *tp)
7922{
7923 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007924 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007925 struct tg3_napi *tnapi = &tp->napi[0];
7926
7927 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007928 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007929 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00007930 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00007931 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlson55086ad2011-12-14 11:09:59 +00007932 else if (tg3_flag(tp, 57765_CLASS))
Matt Carlsonb703df62009-12-03 08:36:21 +00007933 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007934 else
7935 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7936
7937 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7938 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7939 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7940 BDINFO_FLAGS_DISABLED);
7941
7942
7943 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007944 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007945 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00007946 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007947 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007948 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00007949 tg3_flag(tp, 57765_CLASS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007950 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7951 else
7952 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7953
7954 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7955 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7956 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7957 BDINFO_FLAGS_DISABLED);
7958
7959 /* Disable interrupts */
7960 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007961 tp->napi[0].chk_msi_cnt = 0;
7962 tp->napi[0].last_rx_cons = 0;
7963 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007964
7965 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00007966 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007967 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007968 tp->napi[i].tx_prod = 0;
7969 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007970 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007971 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007972 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7973 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson7f230732011-08-31 11:44:48 +00007974 tp->napi[i].chk_msi_cnt = 0;
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007975 tp->napi[i].last_rx_cons = 0;
7976 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007977 }
Joe Perches63c3a662011-04-26 08:12:10 +00007978 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007979 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007980 } else {
7981 tp->napi[0].tx_prod = 0;
7982 tp->napi[0].tx_cons = 0;
7983 tw32_mailbox(tp->napi[0].prodmbox, 0);
7984 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7985 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007986
7987 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00007988 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00007989 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7990 for (i = 0; i < 16; i++)
7991 tw32_tx_mbox(mbox + i * 8, 0);
7992 }
7993
7994 txrcb = NIC_SRAM_SEND_RCB;
7995 rxrcb = NIC_SRAM_RCV_RET_RCB;
7996
7997 /* Clear status block in ram. */
7998 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7999
8000 /* Set status block DMA address */
8001 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8002 ((u64) tnapi->status_mapping >> 32));
8003 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8004 ((u64) tnapi->status_mapping & 0xffffffff));
8005
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008006 if (tnapi->tx_ring) {
8007 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8008 (TG3_TX_RING_SIZE <<
8009 BDINFO_FLAGS_MAXLEN_SHIFT),
8010 NIC_SRAM_TX_BUFFER_DESC);
8011 txrcb += TG3_BDINFO_SIZE;
8012 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008013
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008014 if (tnapi->rx_rcb) {
8015 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008016 (tp->rx_ret_ring_mask + 1) <<
8017 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008018 rxrcb += TG3_BDINFO_SIZE;
8019 }
8020
8021 stblk = HOSTCC_STATBLCK_RING1;
8022
8023 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8024 u64 mapping = (u64)tnapi->status_mapping;
8025 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8026 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8027
8028 /* Clear status block in ram. */
8029 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8030
Matt Carlson19cfaec2009-12-03 08:36:20 +00008031 if (tnapi->tx_ring) {
8032 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8033 (TG3_TX_RING_SIZE <<
8034 BDINFO_FLAGS_MAXLEN_SHIFT),
8035 NIC_SRAM_TX_BUFFER_DESC);
8036 txrcb += TG3_BDINFO_SIZE;
8037 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008038
8039 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008040 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008041 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8042
8043 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008044 rxrcb += TG3_BDINFO_SIZE;
8045 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008046}
8047
Matt Carlsoneb07a942011-04-20 07:57:36 +00008048static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8049{
8050 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8051
Joe Perches63c3a662011-04-26 08:12:10 +00008052 if (!tg3_flag(tp, 5750_PLUS) ||
8053 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008054 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Matt Carlson513aa6e2011-11-21 15:01:18 +00008055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8056 tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008057 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8058 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8060 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8061 else
8062 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8063
8064 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8065 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8066
8067 val = min(nic_rep_thresh, host_rep_thresh);
8068 tw32(RCVBDI_STD_THRESH, val);
8069
Joe Perches63c3a662011-04-26 08:12:10 +00008070 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008071 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8072
Joe Perches63c3a662011-04-26 08:12:10 +00008073 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008074 return;
8075
Matt Carlson513aa6e2011-11-21 15:01:18 +00008076 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
Matt Carlsoneb07a942011-04-20 07:57:36 +00008077
8078 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8079
8080 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8081 tw32(RCVBDI_JUMBO_THRESH, val);
8082
Joe Perches63c3a662011-04-26 08:12:10 +00008083 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008084 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8085}
8086
Matt Carlson90415472011-12-16 13:33:23 +00008087static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8088{
8089 int i;
8090
8091 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8092 tp->rss_ind_tbl[i] =
8093 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8094}
8095
8096static void tg3_rss_check_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008097{
8098 int i;
8099
8100 if (!tg3_flag(tp, SUPPORT_MSIX))
8101 return;
8102
Matt Carlson90415472011-12-16 13:33:23 +00008103 if (tp->irq_cnt <= 2) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008104 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
Matt Carlson90415472011-12-16 13:33:23 +00008105 return;
8106 }
8107
8108 /* Validate table against current IRQ count */
8109 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8110 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8111 break;
8112 }
8113
8114 if (i != TG3_RSS_INDIR_TBL_SIZE)
8115 tg3_rss_init_dflt_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008116}
8117
Matt Carlson90415472011-12-16 13:33:23 +00008118static void tg3_rss_write_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008119{
8120 int i = 0;
8121 u32 reg = MAC_RSS_INDIR_TBL_0;
8122
8123 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8124 u32 val = tp->rss_ind_tbl[i];
8125 i++;
8126 for (; i % 8; i++) {
8127 val <<= 4;
8128 val |= tp->rss_ind_tbl[i];
8129 }
8130 tw32(reg, val);
8131 reg += 4;
8132 }
8133}
8134
Matt Carlson2d31eca2009-09-01 12:53:31 +00008135/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008136static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008137{
8138 u32 val, rdmac_mode;
8139 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008140 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008141
8142 tg3_disable_ints(tp);
8143
8144 tg3_stop_fw(tp);
8145
8146 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8147
Joe Perches63c3a662011-04-26 08:12:10 +00008148 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008149 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008150
Matt Carlson699c0192010-12-06 08:28:51 +00008151 /* Enable MAC control of LPI */
8152 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8153 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8154 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8155 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8156
8157 tw32_f(TG3_CPMU_EEE_CTRL,
8158 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8159
Matt Carlsona386b902010-12-06 08:28:53 +00008160 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8161 TG3_CPMU_EEEMD_LPI_IN_TX |
8162 TG3_CPMU_EEEMD_LPI_IN_RX |
8163 TG3_CPMU_EEEMD_EEE_ENABLE;
8164
8165 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8166 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8167
Joe Perches63c3a662011-04-26 08:12:10 +00008168 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008169 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8170
8171 tw32_f(TG3_CPMU_EEE_MODE, val);
8172
8173 tw32_f(TG3_CPMU_EEE_DBTMR1,
8174 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8175 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8176
8177 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008178 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008179 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008180 }
8181
Matt Carlson603f1172010-02-12 14:47:10 +00008182 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008183 tg3_phy_reset(tp);
8184
Linus Torvalds1da177e2005-04-16 15:20:36 -07008185 err = tg3_chip_reset(tp);
8186 if (err)
8187 return err;
8188
8189 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8190
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008191 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008192 val = tr32(TG3_CPMU_CTRL);
8193 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8194 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008195
8196 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8197 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8198 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8199 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8200
8201 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8202 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8203 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8204 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8205
8206 val = tr32(TG3_CPMU_HST_ACC);
8207 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8208 val |= CPMU_HST_ACC_MACCLK_6_25;
8209 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008210 }
8211
Matt Carlson33466d932009-04-20 06:57:41 +00008212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8213 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8214 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8215 PCIE_PWR_MGMT_L1_THRESH_4MS;
8216 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008217
8218 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8219 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8220
8221 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d932009-04-20 06:57:41 +00008222
Matt Carlsonf40386c2009-11-02 14:24:02 +00008223 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8224 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008225 }
8226
Joe Perches63c3a662011-04-26 08:12:10 +00008227 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008228 u32 grc_mode = tr32(GRC_MODE);
8229
8230 /* Access the lower 1K of PL PCIE block registers. */
8231 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8232 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8233
8234 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8235 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8236 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8237
8238 tw32(GRC_MODE, grc_mode);
8239 }
8240
Matt Carlson55086ad2011-12-14 11:09:59 +00008241 if (tg3_flag(tp, 57765_CLASS)) {
Matt Carlson5093eed2010-11-24 08:31:45 +00008242 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8243 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008244
Matt Carlson5093eed2010-11-24 08:31:45 +00008245 /* Access the lower 1K of PL PCIE block registers. */
8246 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8247 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008248
Matt Carlson5093eed2010-11-24 08:31:45 +00008249 val = tr32(TG3_PCIE_TLDLPL_PORT +
8250 TG3_PCIE_PL_LO_PHYCTL5);
8251 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8252 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008253
Matt Carlson5093eed2010-11-24 08:31:45 +00008254 tw32(GRC_MODE, grc_mode);
8255 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008256
Matt Carlson1ff30a52011-05-19 12:12:46 +00008257 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8258 u32 grc_mode = tr32(GRC_MODE);
8259
8260 /* Access the lower 1K of DL PCIE block registers. */
8261 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8262 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8263
8264 val = tr32(TG3_PCIE_TLDLPL_PORT +
8265 TG3_PCIE_DL_LO_FTSMAX);
8266 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8267 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8268 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8269
8270 tw32(GRC_MODE, grc_mode);
8271 }
8272
Matt Carlsona977dbe2010-04-12 06:58:26 +00008273 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8274 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8275 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8276 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008277 }
8278
Linus Torvalds1da177e2005-04-16 15:20:36 -07008279 /* This works around an issue with Athlon chipsets on
8280 * B3 tigon3 silicon. This bit has no effect on any
8281 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008282 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008283 */
Joe Perches63c3a662011-04-26 08:12:10 +00008284 if (!tg3_flag(tp, CPMU_PRESENT)) {
8285 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008286 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8287 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008289
8290 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008291 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008292 val = tr32(TG3PCI_PCISTATE);
8293 val |= PCISTATE_RETRY_SAME_DMA;
8294 tw32(TG3PCI_PCISTATE, val);
8295 }
8296
Joe Perches63c3a662011-04-26 08:12:10 +00008297 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008298 /* Allow reads and writes to the
8299 * APE register and memory space.
8300 */
8301 val = tr32(TG3PCI_PCISTATE);
8302 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008303 PCISTATE_ALLOW_APE_SHMEM_WR |
8304 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008305 tw32(TG3PCI_PCISTATE, val);
8306 }
8307
Linus Torvalds1da177e2005-04-16 15:20:36 -07008308 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8309 /* Enable some hw fixes. */
8310 val = tr32(TG3PCI_MSI_DATA);
8311 val |= (1 << 26) | (1 << 28) | (1 << 29);
8312 tw32(TG3PCI_MSI_DATA, val);
8313 }
8314
8315 /* Descriptor ring init may make accesses to the
8316 * NIC SRAM area to setup the TX descriptors, so we
8317 * can only do this after the hardware has been
8318 * successfully reset.
8319 */
Michael Chan32d8c572006-07-25 16:38:29 -07008320 err = tg3_init_rings(tp);
8321 if (err)
8322 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008323
Joe Perches63c3a662011-04-26 08:12:10 +00008324 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008325 val = tr32(TG3PCI_DMA_RW_CTRL) &
8326 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008327 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8328 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson55086ad2011-12-14 11:09:59 +00008329 if (!tg3_flag(tp, 57765_CLASS) &&
Matt Carlson0aebff42011-04-25 12:42:45 +00008330 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8331 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008332 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8333 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8334 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008335 /* This value is determined during the probe time DMA
8336 * engine test, tg3_test_dma.
8337 */
8338 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008340
8341 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8342 GRC_MODE_4X_NIC_SEND_RINGS |
8343 GRC_MODE_NO_TX_PHDR_CSUM |
8344 GRC_MODE_NO_RX_PHDR_CSUM);
8345 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008346
8347 /* Pseudo-header checksum is done by hardware logic and not
8348 * the offload processers, so make the chip do the pseudo-
8349 * header checksums on receive. For transmit it is more
8350 * convenient to do the pseudo-header checksum in software
8351 * as Linux does that on transmit for us in all cases.
8352 */
8353 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008354
8355 tw32(GRC_MODE,
8356 tp->grc_mode |
8357 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8358
8359 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8360 val = tr32(GRC_MISC_CFG);
8361 val &= ~0xff;
8362 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8363 tw32(GRC_MISC_CFG, val);
8364
8365 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008366 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008367 /* Do nothing. */
8368 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8369 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8370 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8371 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8372 else
8373 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8374 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8375 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008376 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008377 int fw_len;
8378
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008379 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008380 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8381 tw32(BUFMGR_MB_POOL_ADDR,
8382 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8383 tw32(BUFMGR_MB_POOL_SIZE,
8384 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008386
Michael Chan0f893dc2005-07-25 12:30:38 -07008387 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008388 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8389 tp->bufmgr_config.mbuf_read_dma_low_water);
8390 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8391 tp->bufmgr_config.mbuf_mac_rx_low_water);
8392 tw32(BUFMGR_MB_HIGH_WATER,
8393 tp->bufmgr_config.mbuf_high_water);
8394 } else {
8395 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8396 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8397 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8398 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8399 tw32(BUFMGR_MB_HIGH_WATER,
8400 tp->bufmgr_config.mbuf_high_water_jumbo);
8401 }
8402 tw32(BUFMGR_DMA_LOW_WATER,
8403 tp->bufmgr_config.dma_low_water);
8404 tw32(BUFMGR_DMA_HIGH_WATER,
8405 tp->bufmgr_config.dma_high_water);
8406
Matt Carlsond309a462010-09-30 10:34:31 +00008407 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8408 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8409 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008410 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8411 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8412 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8413 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008414 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008415 for (i = 0; i < 2000; i++) {
8416 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8417 break;
8418 udelay(10);
8419 }
8420 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008421 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008422 return -ENODEV;
8423 }
8424
Matt Carlsoneb07a942011-04-20 07:57:36 +00008425 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8426 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008427
Matt Carlsoneb07a942011-04-20 07:57:36 +00008428 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008429
8430 /* Initialize TG3_BDINFO's at:
8431 * RCVDBDI_STD_BD: standard eth size rx ring
8432 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8433 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8434 *
8435 * like so:
8436 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8437 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8438 * ring attribute flags
8439 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8440 *
8441 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8442 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8443 *
8444 * The size of each ring is fixed in the firmware, but the location is
8445 * configurable.
8446 */
8447 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008448 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008449 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008450 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008451 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008452 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8453 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008454
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008455 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008456 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008457 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8458 BDINFO_FLAGS_DISABLED);
8459
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008460 /* Program the jumbo buffer descriptor ring control
8461 * blocks on those devices that have them.
8462 */
Matt Carlsona0512942011-07-27 14:20:54 +00008463 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008464 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008465
Joe Perches63c3a662011-04-26 08:12:10 +00008466 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008467 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008468 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008469 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008470 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008471 val = TG3_RX_JMB_RING_SIZE(tp) <<
8472 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008473 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008474 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008475 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlson55086ad2011-12-14 11:09:59 +00008476 tg3_flag(tp, 57765_CLASS))
Matt Carlson87668d32009-11-13 13:03:34 +00008477 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8478 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008479 } else {
8480 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8481 BDINFO_FLAGS_DISABLED);
8482 }
8483
Joe Perches63c3a662011-04-26 08:12:10 +00008484 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +00008485 val = TG3_RX_STD_RING_SIZE(tp);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008486 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8487 val |= (TG3_RX_STD_DMA_SZ << 2);
8488 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008489 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008490 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008491 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008492
8493 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008494
Matt Carlson411da642009-11-13 13:03:46 +00008495 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e662009-11-13 13:03:49 +00008496 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008497
Joe Perches63c3a662011-04-26 08:12:10 +00008498 tpr->rx_jmb_prod_idx =
8499 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e662009-11-13 13:03:49 +00008500 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008501
Matt Carlson2d31eca2009-09-01 12:53:31 +00008502 tg3_rings_reset(tp);
8503
Linus Torvalds1da177e2005-04-16 15:20:36 -07008504 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008505 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008506
8507 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008508 tw32(MAC_RX_MTU_SIZE,
8509 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008510
8511 /* The slot time is changed by tg3_setup_phy if we
8512 * run at gigabit with half duplex.
8513 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008514 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8515 (6 << TX_LENGTHS_IPG_SHIFT) |
8516 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8517
8518 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8519 val |= tr32(MAC_TX_LENGTHS) &
8520 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8521 TX_LENGTHS_CNT_DWN_VAL_MSK);
8522
8523 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008524
8525 /* Receive rules. */
8526 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8527 tw32(RCVLPC_CONFIG, 0x0181);
8528
8529 /* Calculate RDMAC_MODE setting early, we need it to determine
8530 * the RCVLPC_STATE_ENABLE mask.
8531 */
8532 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8533 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8534 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8535 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8536 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008537
Matt Carlsondeabaac2010-11-24 08:31:50 +00008538 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008539 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8540
Matt Carlson57e69832008-05-25 23:48:31 -07008541 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008542 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8543 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008544 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8545 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8546 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8547
Matt Carlsonc5908932011-03-09 16:58:25 +00008548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8549 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008550 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008552 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8553 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008554 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008555 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8556 }
8557 }
8558
Joe Perches63c3a662011-04-26 08:12:10 +00008559 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008560 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8561
Matt Carlson55086ad2011-12-14 11:09:59 +00008562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
8563 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
8564
Joe Perches63c3a662011-04-26 08:12:10 +00008565 if (tg3_flag(tp, HW_TSO_1) ||
8566 tg3_flag(tp, HW_TSO_2) ||
8567 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008568 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8569
Matt Carlson108a6c12011-05-19 12:12:47 +00008570 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8573 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008574
Matt Carlsonf2096f92011-04-05 14:22:48 +00008575 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8576 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8577
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8580 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008582 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008583 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8585 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008586 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8587 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8588 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8589 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8590 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8591 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008592 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008593 tw32(TG3_RDMA_RSRVCTRL_REG,
8594 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8595 }
8596
Matt Carlsond78b59f2011-04-05 14:22:46 +00008597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8598 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008599 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8600 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8601 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8602 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8603 }
8604
Linus Torvalds1da177e2005-04-16 15:20:36 -07008605 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008606 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008607 val = tr32(RCVLPC_STATS_ENABLE);
8608 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8609 tw32(RCVLPC_STATS_ENABLE, val);
8610 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008611 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008612 val = tr32(RCVLPC_STATS_ENABLE);
8613 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8614 tw32(RCVLPC_STATS_ENABLE, val);
8615 } else {
8616 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8617 }
8618 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8619 tw32(SNDDATAI_STATSENAB, 0xffffff);
8620 tw32(SNDDATAI_STATSCTRL,
8621 (SNDDATAI_SCTRL_ENABLE |
8622 SNDDATAI_SCTRL_FASTUPD));
8623
8624 /* Setup host coalescing engine. */
8625 tw32(HOSTCC_MODE, 0);
8626 for (i = 0; i < 2000; i++) {
8627 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8628 break;
8629 udelay(10);
8630 }
8631
Michael Chand244c892005-07-05 14:42:33 -07008632 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008633
Joe Perches63c3a662011-04-26 08:12:10 +00008634 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008635 /* Status/statistics block address. See tg3_timer,
8636 * the tg3_periodic_fetch_stats call there, and
8637 * tg3_get_stats to see how this works for 5705/5750 chips.
8638 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008639 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8640 ((u64) tp->stats_mapping >> 32));
8641 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8642 ((u64) tp->stats_mapping & 0xffffffff));
8643 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008644
Linus Torvalds1da177e2005-04-16 15:20:36 -07008645 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008646
8647 /* Clear statistics and status block memory areas */
8648 for (i = NIC_SRAM_STATS_BLK;
8649 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8650 i += sizeof(u32)) {
8651 tg3_write_mem(tp, i, 0);
8652 udelay(40);
8653 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008654 }
8655
8656 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8657
8658 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8659 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008660 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008661 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8662
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008663 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8664 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008665 /* reset to prevent losing 1st rx packet intermittently */
8666 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8667 udelay(10);
8668 }
8669
Matt Carlson3bda1252008-08-15 14:08:22 -07008670 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008671 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8672 MAC_MODE_FHDE_ENABLE;
8673 if (tg3_flag(tp, ENABLE_APE))
8674 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008675 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008676 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008677 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8678 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008679 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8680 udelay(40);
8681
Michael Chan314fba32005-04-21 17:07:04 -07008682 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008683 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008684 * register to preserve the GPIO settings for LOMs. The GPIOs,
8685 * whether used as inputs or outputs, are set by boot code after
8686 * reset.
8687 */
Joe Perches63c3a662011-04-26 08:12:10 +00008688 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008689 u32 gpio_mask;
8690
Michael Chan9d26e212006-12-07 00:21:14 -08008691 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8692 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8693 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008694
8695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8696 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8697 GRC_LCLCTRL_GPIO_OUTPUT3;
8698
Michael Chanaf36e6b2006-03-23 01:28:06 -08008699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8700 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8701
Gary Zambranoaaf84462007-05-05 11:51:45 -07008702 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008703 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8704
8705 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008706 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008707 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8708 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008710 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8711 udelay(100);
8712
Matt Carlsonc3b50032012-01-17 15:27:23 +00008713 if (tg3_flag(tp, USING_MSIX)) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008714 val = tr32(MSGINT_MODE);
Matt Carlsonc3b50032012-01-17 15:27:23 +00008715 val |= MSGINT_MODE_ENABLE;
8716 if (tp->irq_cnt > 1)
8717 val |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +00008718 if (!tg3_flag(tp, 1SHOT_MSI))
8719 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008720 tw32(MSGINT_MODE, val);
8721 }
8722
Joe Perches63c3a662011-04-26 08:12:10 +00008723 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008724 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8725 udelay(40);
8726 }
8727
8728 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8729 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8730 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8731 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8732 WDMAC_MODE_LNGREAD_ENAB);
8733
Matt Carlsonc5908932011-03-09 16:58:25 +00008734 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8735 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008736 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008737 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8738 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8739 /* nothing */
8740 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008741 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008742 val |= WDMAC_MODE_RX_ACCEL;
8743 }
8744 }
8745
Michael Chand9ab5ad12006-03-20 22:27:35 -08008746 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008747 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008748 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008749
Matt Carlson788a0352009-11-02 14:26:03 +00008750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8751 val |= WDMAC_MODE_BURST_ALL_DATA;
8752
Linus Torvalds1da177e2005-04-16 15:20:36 -07008753 tw32_f(WDMAC_MODE, val);
8754 udelay(40);
8755
Joe Perches63c3a662011-04-26 08:12:10 +00008756 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008757 u16 pcix_cmd;
8758
8759 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8760 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008762 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8763 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008764 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008765 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8766 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008767 }
Matt Carlson9974a352007-10-07 23:27:28 -07008768 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8769 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008770 }
8771
8772 tw32_f(RDMAC_MODE, rdmac_mode);
8773 udelay(40);
8774
8775 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008776 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008777 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008778
8779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8780 tw32(SNDDATAC_MODE,
8781 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8782 else
8783 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8784
Linus Torvalds1da177e2005-04-16 15:20:36 -07008785 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8786 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008787 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008788 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008789 val |= RCVDBDI_MODE_LRG_RING_SZ;
8790 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008791 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008792 if (tg3_flag(tp, HW_TSO_1) ||
8793 tg3_flag(tp, HW_TSO_2) ||
8794 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008795 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008796 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008797 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008798 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8799 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008800 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8801
8802 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8803 err = tg3_load_5701_a0_firmware_fix(tp);
8804 if (err)
8805 return err;
8806 }
8807
Joe Perches63c3a662011-04-26 08:12:10 +00008808 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008809 err = tg3_load_tso_firmware(tp);
8810 if (err)
8811 return err;
8812 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008813
8814 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008815
Joe Perches63c3a662011-04-26 08:12:10 +00008816 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8818 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008819
8820 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8821 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8822 tp->tx_mode &= ~val;
8823 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8824 }
8825
Linus Torvalds1da177e2005-04-16 15:20:36 -07008826 tw32_f(MAC_TX_MODE, tp->tx_mode);
8827 udelay(100);
8828
Joe Perches63c3a662011-04-26 08:12:10 +00008829 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00008830 tg3_rss_write_indir_tbl(tp);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008831
8832 /* Setup the "secret" hash key. */
8833 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8834 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8835 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8836 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8837 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8838 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8839 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8840 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8841 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8842 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8843 }
8844
Linus Torvalds1da177e2005-04-16 15:20:36 -07008845 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008846 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008847 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8848
Joe Perches63c3a662011-04-26 08:12:10 +00008849 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008850 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8851 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8852 RX_MODE_RSS_IPV6_HASH_EN |
8853 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8854 RX_MODE_RSS_IPV4_HASH_EN |
8855 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8856
Linus Torvalds1da177e2005-04-16 15:20:36 -07008857 tw32_f(MAC_RX_MODE, tp->rx_mode);
8858 udelay(10);
8859
Linus Torvalds1da177e2005-04-16 15:20:36 -07008860 tw32(MAC_LED_CTRL, tp->led_ctrl);
8861
8862 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008863 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008864 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8865 udelay(10);
8866 }
8867 tw32_f(MAC_RX_MODE, tp->rx_mode);
8868 udelay(10);
8869
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008870 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008871 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008872 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008873 /* Set drive transmission level to 1.2V */
8874 /* only if the signal pre-emphasis bit is not set */
8875 val = tr32(MAC_SERDES_CFG);
8876 val &= 0xfffff000;
8877 val |= 0x880;
8878 tw32(MAC_SERDES_CFG, val);
8879 }
8880 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8881 tw32(MAC_SERDES_CFG, 0x616000);
8882 }
8883
8884 /* Prevent chip from dropping frames when flow control
8885 * is enabled.
8886 */
Matt Carlson55086ad2011-12-14 11:09:59 +00008887 if (tg3_flag(tp, 57765_CLASS))
Matt Carlson666bc832010-01-20 16:58:03 +00008888 val = 1;
8889 else
8890 val = 2;
8891 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008892
8893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008894 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008895 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008896 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008897 }
8898
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008899 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008901 u32 tmp;
8902
8903 tmp = tr32(SERDES_RX_CTRL);
8904 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8905 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8906 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8907 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8908 }
8909
Joe Perches63c3a662011-04-26 08:12:10 +00008910 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008911 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8912 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008913 tp->link_config.speed = tp->link_config.orig_speed;
8914 tp->link_config.duplex = tp->link_config.orig_duplex;
8915 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008917
Matt Carlsondd477002008-05-25 23:45:58 -07008918 err = tg3_setup_phy(tp, 0);
8919 if (err)
8920 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008921
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008922 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8923 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008924 u32 tmp;
8925
8926 /* Clear CRC stats. */
8927 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8928 tg3_writephy(tp, MII_TG3_TEST1,
8929 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008930 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008932 }
8933 }
8934
8935 __tg3_set_rx_mode(tp->dev);
8936
8937 /* Initialize receive rules. */
8938 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8939 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8940 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8941 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8942
Joe Perches63c3a662011-04-26 08:12:10 +00008943 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008944 limit = 8;
8945 else
8946 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008947 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008948 limit -= 4;
8949 switch (limit) {
8950 case 16:
8951 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8952 case 15:
8953 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8954 case 14:
8955 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8956 case 13:
8957 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8958 case 12:
8959 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8960 case 11:
8961 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8962 case 10:
8963 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8964 case 9:
8965 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8966 case 8:
8967 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8968 case 7:
8969 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8970 case 6:
8971 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8972 case 5:
8973 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8974 case 4:
8975 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8976 case 3:
8977 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8978 case 2:
8979 case 1:
8980
8981 default:
8982 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008983 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008984
Joe Perches63c3a662011-04-26 08:12:10 +00008985 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07008986 /* Write our heartbeat update interval to APE. */
8987 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8988 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008989
Linus Torvalds1da177e2005-04-16 15:20:36 -07008990 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8991
Linus Torvalds1da177e2005-04-16 15:20:36 -07008992 return 0;
8993}
8994
8995/* Called at device open time to get the chip ready for
8996 * packet processing. Invoked with tp->lock held.
8997 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008998static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008999{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009000 tg3_switch_clocks(tp);
9001
9002 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9003
Matt Carlson2f751b62008-08-04 23:17:34 -07009004 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009005}
9006
Matt Carlsonebf33122012-02-13 10:20:05 +00009007/* Restart hardware after configuration changes, self-test, etc.
9008 * Invoked with tp->lock held.
9009 */
9010static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9011 __releases(tp->lock)
9012 __acquires(tp->lock)
9013{
9014 int err;
9015
9016 err = tg3_init_hw(tp, reset_phy);
9017 if (err) {
9018 netdev_err(tp->dev,
9019 "Failed to re-initialize device, aborting\n");
9020 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9021 tg3_full_unlock(tp);
9022 del_timer_sync(&tp->timer);
9023 tp->irq_sync = 0;
9024 tg3_napi_enable(tp);
9025 dev_close(tp->dev);
9026 tg3_full_lock(tp, 0);
9027 }
9028 return err;
9029}
9030
Matt Carlson9a21fb82012-02-13 10:20:06 +00009031static void tg3_reset_task(struct work_struct *work)
9032{
9033 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9034 int err;
9035
9036 tg3_full_lock(tp, 0);
9037
9038 if (!netif_running(tp->dev)) {
9039 tg3_flag_clear(tp, RESET_TASK_PENDING);
9040 tg3_full_unlock(tp);
9041 return;
9042 }
9043
9044 tg3_full_unlock(tp);
9045
9046 tg3_phy_stop(tp);
9047
9048 tg3_netif_stop(tp);
9049
9050 tg3_full_lock(tp, 1);
9051
9052 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9053 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9054 tp->write32_rx_mbox = tg3_write_flush_reg32;
9055 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9056 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9057 }
9058
9059 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9060 err = tg3_init_hw(tp, 1);
9061 if (err)
9062 goto out;
9063
9064 tg3_netif_start(tp);
9065
9066out:
9067 tg3_full_unlock(tp);
9068
9069 if (!err)
9070 tg3_phy_start(tp);
9071
9072 tg3_flag_clear(tp, RESET_TASK_PENDING);
9073}
9074
Linus Torvalds1da177e2005-04-16 15:20:36 -07009075#define TG3_STAT_ADD32(PSTAT, REG) \
9076do { u32 __val = tr32(REG); \
9077 (PSTAT)->low += __val; \
9078 if ((PSTAT)->low < __val) \
9079 (PSTAT)->high += 1; \
9080} while (0)
9081
9082static void tg3_periodic_fetch_stats(struct tg3 *tp)
9083{
9084 struct tg3_hw_stats *sp = tp->hw_stats;
9085
9086 if (!netif_carrier_ok(tp->dev))
9087 return;
9088
9089 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9090 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9091 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9092 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9093 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9094 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9095 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9096 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9097 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9098 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9099 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9100 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9101 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9102
9103 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9104 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9105 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9106 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9107 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9108 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9109 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9110 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9111 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9112 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9113 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9114 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9115 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9116 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07009117
9118 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00009119 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9120 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9121 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00009122 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9123 } else {
9124 u32 val = tr32(HOSTCC_FLOW_ATTN);
9125 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9126 if (val) {
9127 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9128 sp->rx_discards.low += val;
9129 if (sp->rx_discards.low < val)
9130 sp->rx_discards.high += 1;
9131 }
9132 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9133 }
Michael Chan463d3052006-05-22 16:36:27 -07009134 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009135}
9136
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009137static void tg3_chk_missed_msi(struct tg3 *tp)
9138{
9139 u32 i;
9140
9141 for (i = 0; i < tp->irq_cnt; i++) {
9142 struct tg3_napi *tnapi = &tp->napi[i];
9143
9144 if (tg3_has_work(tnapi)) {
9145 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9146 tnapi->last_tx_cons == tnapi->tx_cons) {
9147 if (tnapi->chk_msi_cnt < 1) {
9148 tnapi->chk_msi_cnt++;
9149 return;
9150 }
Matt Carlson7f230732011-08-31 11:44:48 +00009151 tg3_msi(0, tnapi);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009152 }
9153 }
9154 tnapi->chk_msi_cnt = 0;
9155 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9156 tnapi->last_tx_cons = tnapi->tx_cons;
9157 }
9158}
9159
Linus Torvalds1da177e2005-04-16 15:20:36 -07009160static void tg3_timer(unsigned long __opaque)
9161{
9162 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009163
Matt Carlson5b190622011-11-04 09:15:04 +00009164 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
Michael Chanf475f162006-03-27 23:20:14 -08009165 goto restart_timer;
9166
David S. Millerf47c11e2005-06-24 20:18:35 -07009167 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009168
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00009170 tg3_flag(tp, 57765_CLASS))
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009171 tg3_chk_missed_msi(tp);
9172
Joe Perches63c3a662011-04-26 08:12:10 +00009173 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009174 /* All of this garbage is because when using non-tagged
9175 * IRQ status the mailbox/status_block protocol the chip
9176 * uses with the cpu is race prone.
9177 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009178 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009179 tw32(GRC_LOCAL_CTRL,
9180 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9181 } else {
9182 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009183 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009184 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009185
David S. Millerfac9b832005-05-18 22:46:34 -07009186 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009187 spin_unlock(&tp->lock);
Matt Carlsondb219972011-11-04 09:15:03 +00009188 tg3_reset_task_schedule(tp);
Matt Carlson5b190622011-11-04 09:15:04 +00009189 goto restart_timer;
David S. Millerfac9b832005-05-18 22:46:34 -07009190 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009191 }
9192
Linus Torvalds1da177e2005-04-16 15:20:36 -07009193 /* This part only runs once per second. */
9194 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009195 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009196 tg3_periodic_fetch_stats(tp);
9197
Matt Carlsonb0c59432011-05-19 12:12:48 +00009198 if (tp->setlpicnt && !--tp->setlpicnt)
9199 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009200
Joe Perches63c3a662011-04-26 08:12:10 +00009201 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009202 u32 mac_stat;
9203 int phy_event;
9204
9205 mac_stat = tr32(MAC_STATUS);
9206
9207 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009208 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009209 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9210 phy_event = 1;
9211 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9212 phy_event = 1;
9213
9214 if (phy_event)
9215 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009216 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009217 u32 mac_stat = tr32(MAC_STATUS);
9218 int need_setup = 0;
9219
9220 if (netif_carrier_ok(tp->dev) &&
9221 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9222 need_setup = 1;
9223 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009224 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009225 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9226 MAC_STATUS_SIGNAL_DET))) {
9227 need_setup = 1;
9228 }
9229 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009230 if (!tp->serdes_counter) {
9231 tw32_f(MAC_MODE,
9232 (tp->mac_mode &
9233 ~MAC_MODE_PORT_MODE_MASK));
9234 udelay(40);
9235 tw32_f(MAC_MODE, tp->mac_mode);
9236 udelay(40);
9237 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009238 tg3_setup_phy(tp, 0);
9239 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009240 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009241 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009242 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009243 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009244
9245 tp->timer_counter = tp->timer_multiplier;
9246 }
9247
Michael Chan130b8e42006-09-27 16:00:40 -07009248 /* Heartbeat is only sent once every 2 seconds.
9249 *
9250 * The heartbeat is to tell the ASF firmware that the host
9251 * driver is still alive. In the event that the OS crashes,
9252 * ASF needs to reset the hardware to free up the FIFO space
9253 * that may be filled with rx packets destined for the host.
9254 * If the FIFO is full, ASF will no longer function properly.
9255 *
9256 * Unintended resets have been reported on real time kernels
9257 * where the timer doesn't run on time. Netpoll will also have
9258 * same problem.
9259 *
9260 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9261 * to check the ring condition when the heartbeat is expiring
9262 * before doing the reset. This will prevent most unintended
9263 * resets.
9264 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009265 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009266 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009267 tg3_wait_for_event_ack(tp);
9268
Michael Chanbbadf502006-04-06 21:46:34 -07009269 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009270 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009271 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009272 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9273 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009274
9275 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009276 }
9277 tp->asf_counter = tp->asf_multiplier;
9278 }
9279
David S. Millerf47c11e2005-06-24 20:18:35 -07009280 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009281
Michael Chanf475f162006-03-27 23:20:14 -08009282restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009283 tp->timer.expires = jiffies + tp->timer_offset;
9284 add_timer(&tp->timer);
9285}
9286
Matt Carlson4f125f42009-09-01 12:55:02 +00009287static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009288{
David Howells7d12e782006-10-05 14:55:46 +01009289 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009290 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009291 char *name;
9292 struct tg3_napi *tnapi = &tp->napi[irq_num];
9293
9294 if (tp->irq_cnt == 1)
9295 name = tp->dev->name;
9296 else {
9297 name = &tnapi->irq_lbl[0];
9298 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9299 name[IFNAMSIZ-1] = 0;
9300 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009301
Joe Perches63c3a662011-04-26 08:12:10 +00009302 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009303 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009304 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009305 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009306 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009307 } else {
9308 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009309 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009310 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009311 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009312 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009313
9314 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009315}
9316
Michael Chan79381092005-04-21 17:13:59 -07009317static int tg3_test_interrupt(struct tg3 *tp)
9318{
Matt Carlson09943a12009-08-28 14:01:57 +00009319 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009320 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009321 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009322 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009323
Michael Chand4bc3922005-05-29 14:59:20 -07009324 if (!netif_running(dev))
9325 return -ENODEV;
9326
Michael Chan79381092005-04-21 17:13:59 -07009327 tg3_disable_ints(tp);
9328
Matt Carlson4f125f42009-09-01 12:55:02 +00009329 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009330
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009331 /*
9332 * Turn off MSI one shot mode. Otherwise this test has no
9333 * observable way to know whether the interrupt was delivered.
9334 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009335 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009336 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9337 tw32(MSGINT_MODE, val);
9338 }
9339
Matt Carlson4f125f42009-09-01 12:55:02 +00009340 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009341 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009342 if (err)
9343 return err;
9344
Matt Carlson898a56f2009-08-28 14:02:40 +00009345 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009346 tg3_enable_ints(tp);
9347
9348 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009349 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009350
9351 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009352 u32 int_mbox, misc_host_ctrl;
9353
Matt Carlson898a56f2009-08-28 14:02:40 +00009354 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009355 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9356
9357 if ((int_mbox != 0) ||
9358 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9359 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009360 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009361 }
9362
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009363 if (tg3_flag(tp, 57765_PLUS) &&
9364 tnapi->hw_status->status_tag != tnapi->last_tag)
9365 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9366
Michael Chan79381092005-04-21 17:13:59 -07009367 msleep(10);
9368 }
9369
9370 tg3_disable_ints(tp);
9371
Matt Carlson4f125f42009-09-01 12:55:02 +00009372 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009373
Matt Carlson4f125f42009-09-01 12:55:02 +00009374 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009375
9376 if (err)
9377 return err;
9378
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009379 if (intr_ok) {
9380 /* Reenable MSI one shot mode. */
Matt Carlson5b39de92011-08-31 11:44:50 +00009381 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009382 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9383 tw32(MSGINT_MODE, val);
9384 }
Michael Chan79381092005-04-21 17:13:59 -07009385 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009386 }
Michael Chan79381092005-04-21 17:13:59 -07009387
9388 return -EIO;
9389}
9390
9391/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9392 * successfully restored
9393 */
9394static int tg3_test_msi(struct tg3 *tp)
9395{
Michael Chan79381092005-04-21 17:13:59 -07009396 int err;
9397 u16 pci_cmd;
9398
Joe Perches63c3a662011-04-26 08:12:10 +00009399 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009400 return 0;
9401
9402 /* Turn off SERR reporting in case MSI terminates with Master
9403 * Abort.
9404 */
9405 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9406 pci_write_config_word(tp->pdev, PCI_COMMAND,
9407 pci_cmd & ~PCI_COMMAND_SERR);
9408
9409 err = tg3_test_interrupt(tp);
9410
9411 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9412
9413 if (!err)
9414 return 0;
9415
9416 /* other failures */
9417 if (err != -EIO)
9418 return err;
9419
9420 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009421 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9422 "to INTx mode. Please report this failure to the PCI "
9423 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009424
Matt Carlson4f125f42009-09-01 12:55:02 +00009425 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009426
Michael Chan79381092005-04-21 17:13:59 -07009427 pci_disable_msi(tp->pdev);
9428
Joe Perches63c3a662011-04-26 08:12:10 +00009429 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009430 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009431
Matt Carlson4f125f42009-09-01 12:55:02 +00009432 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009433 if (err)
9434 return err;
9435
9436 /* Need to reset the chip because the MSI cycle may have terminated
9437 * with Master Abort.
9438 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009439 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009440
Michael Chan944d9802005-05-29 14:57:48 -07009441 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009442 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009443
David S. Millerf47c11e2005-06-24 20:18:35 -07009444 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009445
9446 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009447 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009448
9449 return err;
9450}
9451
Matt Carlson9e9fd122009-01-19 16:57:45 -08009452static int tg3_request_firmware(struct tg3 *tp)
9453{
9454 const __be32 *fw_data;
9455
9456 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009457 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9458 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009459 return -ENOENT;
9460 }
9461
9462 fw_data = (void *)tp->fw->data;
9463
9464 /* Firmware blob starts with version numbers, followed by
9465 * start address and _full_ length including BSS sections
9466 * (which must be longer than the actual data, of course
9467 */
9468
9469 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9470 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009471 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9472 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009473 release_firmware(tp->fw);
9474 tp->fw = NULL;
9475 return -EINVAL;
9476 }
9477
9478 /* We no longer need firmware; we have it. */
9479 tp->fw_needed = NULL;
9480 return 0;
9481}
9482
Matt Carlson679563f2009-09-01 12:55:46 +00009483static bool tg3_enable_msix(struct tg3 *tp)
9484{
Matt Carlsonc3b50032012-01-17 15:27:23 +00009485 int i, rc;
Matt Carlson679563f2009-09-01 12:55:46 +00009486 struct msix_entry msix_ent[tp->irq_max];
9487
Matt Carlsonc3b50032012-01-17 15:27:23 +00009488 tp->irq_cnt = num_online_cpus();
9489 if (tp->irq_cnt > 1) {
9490 /* We want as many rx rings enabled as there are cpus.
9491 * In multiqueue MSI-X mode, the first MSI-X vector
9492 * only deals with link interrupts, etc, so we add
9493 * one to the number of vectors we are requesting.
9494 */
9495 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9496 }
Matt Carlson679563f2009-09-01 12:55:46 +00009497
9498 for (i = 0; i < tp->irq_max; i++) {
9499 msix_ent[i].entry = i;
9500 msix_ent[i].vector = 0;
9501 }
9502
9503 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009504 if (rc < 0) {
9505 return false;
9506 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009507 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9508 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009509 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9510 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009511 tp->irq_cnt = rc;
9512 }
9513
9514 for (i = 0; i < tp->irq_max; i++)
9515 tp->napi[i].irq_vec = msix_ent[i].vector;
9516
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009517 netif_set_real_num_tx_queues(tp->dev, 1);
9518 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9519 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9520 pci_disable_msix(tp->pdev);
9521 return false;
9522 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009523
9524 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009525 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009526
9527 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9528 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009529 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009530 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9531 }
9532 }
Matt Carlson2430b032010-06-05 17:24:34 +00009533
Matt Carlson679563f2009-09-01 12:55:46 +00009534 return true;
9535}
9536
Matt Carlson07b01732009-08-28 14:01:15 +00009537static void tg3_ints_init(struct tg3 *tp)
9538{
Joe Perches63c3a662011-04-26 08:12:10 +00009539 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9540 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009541 /* All MSI supporting chips should support tagged
9542 * status. Assert that this is the case.
9543 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009544 netdev_warn(tp->dev,
9545 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009546 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009547 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009548
Joe Perches63c3a662011-04-26 08:12:10 +00009549 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9550 tg3_flag_set(tp, USING_MSIX);
9551 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9552 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009553
Joe Perches63c3a662011-04-26 08:12:10 +00009554 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009555 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009556 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009557 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +00009558 if (!tg3_flag(tp, 1SHOT_MSI))
9559 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlson679563f2009-09-01 12:55:46 +00009560 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9561 }
9562defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009563 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009564 tp->irq_cnt = 1;
9565 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009566 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009567 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009568 }
Matt Carlson07b01732009-08-28 14:01:15 +00009569}
9570
9571static void tg3_ints_fini(struct tg3 *tp)
9572{
Joe Perches63c3a662011-04-26 08:12:10 +00009573 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009574 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009575 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009576 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009577 tg3_flag_clear(tp, USING_MSI);
9578 tg3_flag_clear(tp, USING_MSIX);
9579 tg3_flag_clear(tp, ENABLE_RSS);
9580 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009581}
9582
Linus Torvalds1da177e2005-04-16 15:20:36 -07009583static int tg3_open(struct net_device *dev)
9584{
9585 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009586 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009587
Matt Carlson9e9fd122009-01-19 16:57:45 -08009588 if (tp->fw_needed) {
9589 err = tg3_request_firmware(tp);
9590 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9591 if (err)
9592 return err;
9593 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009594 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009595 tg3_flag_clear(tp, TSO_CAPABLE);
9596 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009597 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009598 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009599 }
9600 }
9601
Michael Chanc49a1562006-12-17 17:07:29 -08009602 netif_carrier_off(tp->dev);
9603
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009604 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009605 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009606 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009607
9608 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009609
Linus Torvalds1da177e2005-04-16 15:20:36 -07009610 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009611 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009612
David S. Millerf47c11e2005-06-24 20:18:35 -07009613 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009614
Matt Carlson679563f2009-09-01 12:55:46 +00009615 /*
9616 * Setup interrupts first so we know how
9617 * many NAPI resources to allocate
9618 */
9619 tg3_ints_init(tp);
9620
Matt Carlson90415472011-12-16 13:33:23 +00009621 tg3_rss_check_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009622
Linus Torvalds1da177e2005-04-16 15:20:36 -07009623 /* The placement of this call is tied
9624 * to the setup and use of Host TX descriptors.
9625 */
9626 err = tg3_alloc_consistent(tp);
9627 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009628 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009629
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009630 tg3_napi_init(tp);
9631
Matt Carlsonfed97812009-09-01 13:10:19 +00009632 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009633
Matt Carlson4f125f42009-09-01 12:55:02 +00009634 for (i = 0; i < tp->irq_cnt; i++) {
9635 struct tg3_napi *tnapi = &tp->napi[i];
9636 err = tg3_request_irq(tp, i);
9637 if (err) {
Matt Carlson5bc09182011-11-04 09:15:01 +00009638 for (i--; i >= 0; i--) {
9639 tnapi = &tp->napi[i];
Matt Carlson4f125f42009-09-01 12:55:02 +00009640 free_irq(tnapi->irq_vec, tnapi);
Matt Carlson5bc09182011-11-04 09:15:01 +00009641 }
9642 goto err_out2;
Matt Carlson4f125f42009-09-01 12:55:02 +00009643 }
9644 }
Matt Carlson07b01732009-08-28 14:01:15 +00009645
David S. Millerf47c11e2005-06-24 20:18:35 -07009646 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009647
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009648 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009649 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009650 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009651 tg3_free_rings(tp);
9652 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009653 if (tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlson55086ad2011-12-14 11:09:59 +00009654 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9655 !tg3_flag(tp, 57765_CLASS))
David S. Millerfac9b832005-05-18 22:46:34 -07009656 tp->timer_offset = HZ;
9657 else
9658 tp->timer_offset = HZ / 10;
9659
9660 BUG_ON(tp->timer_offset > HZ);
9661 tp->timer_counter = tp->timer_multiplier =
9662 (HZ / tp->timer_offset);
9663 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009664 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009665
9666 init_timer(&tp->timer);
9667 tp->timer.expires = jiffies + tp->timer_offset;
9668 tp->timer.data = (unsigned long) tp;
9669 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009670 }
9671
David S. Millerf47c11e2005-06-24 20:18:35 -07009672 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009673
Matt Carlson07b01732009-08-28 14:01:15 +00009674 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009675 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009676
Joe Perches63c3a662011-04-26 08:12:10 +00009677 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009678 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009679
Michael Chan79381092005-04-21 17:13:59 -07009680 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009681 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009682 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009683 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009684 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009685
Matt Carlson679563f2009-09-01 12:55:46 +00009686 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009687 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009688
Joe Perches63c3a662011-04-26 08:12:10 +00009689 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009690 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009691
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009692 tw32(PCIE_TRANSACTION_CFG,
9693 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009694 }
Michael Chan79381092005-04-21 17:13:59 -07009695 }
9696
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009697 tg3_phy_start(tp);
9698
David S. Millerf47c11e2005-06-24 20:18:35 -07009699 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009700
Michael Chan79381092005-04-21 17:13:59 -07009701 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009702 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009703 tg3_enable_ints(tp);
9704
David S. Millerf47c11e2005-06-24 20:18:35 -07009705 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009706
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009707 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009708
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009709 /*
9710 * Reset loopback feature if it was turned on while the device was down
9711 * make sure that it's installed properly now.
9712 */
9713 if (dev->features & NETIF_F_LOOPBACK)
9714 tg3_set_loopback(dev, dev->features);
9715
Linus Torvalds1da177e2005-04-16 15:20:36 -07009716 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009717
Matt Carlson679563f2009-09-01 12:55:46 +00009718err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009719 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9720 struct tg3_napi *tnapi = &tp->napi[i];
9721 free_irq(tnapi->irq_vec, tnapi);
9722 }
Matt Carlson07b01732009-08-28 14:01:15 +00009723
Matt Carlson679563f2009-09-01 12:55:46 +00009724err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009725 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009726 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009727 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009728
9729err_out1:
9730 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009731 tg3_frob_aux_power(tp, false);
9732 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009733 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009734}
9735
Linus Torvalds1da177e2005-04-16 15:20:36 -07009736static int tg3_close(struct net_device *dev)
9737{
Matt Carlson4f125f42009-09-01 12:55:02 +00009738 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009739 struct tg3 *tp = netdev_priv(dev);
9740
Matt Carlsonfed97812009-09-01 13:10:19 +00009741 tg3_napi_disable(tp);
Matt Carlsondb219972011-11-04 09:15:03 +00009742 tg3_reset_task_cancel(tp);
Michael Chan7faa0062006-02-02 17:29:28 -08009743
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009744 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009745
9746 del_timer_sync(&tp->timer);
9747
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009748 tg3_phy_stop(tp);
9749
David S. Millerf47c11e2005-06-24 20:18:35 -07009750 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009751
9752 tg3_disable_ints(tp);
9753
Michael Chan944d9802005-05-29 14:57:48 -07009754 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009755 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009756 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009757
David S. Millerf47c11e2005-06-24 20:18:35 -07009758 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009759
Matt Carlson4f125f42009-09-01 12:55:02 +00009760 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9761 struct tg3_napi *tnapi = &tp->napi[i];
9762 free_irq(tnapi->irq_vec, tnapi);
9763 }
Matt Carlson07b01732009-08-28 14:01:15 +00009764
9765 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009766
Matt Carlson92feeab2011-12-08 14:40:14 +00009767 /* Clear stats across close / open calls */
9768 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9769 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07009770
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009771 tg3_napi_fini(tp);
9772
Linus Torvalds1da177e2005-04-16 15:20:36 -07009773 tg3_free_consistent(tp);
9774
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009775 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009776
9777 netif_carrier_off(tp->dev);
9778
Linus Torvalds1da177e2005-04-16 15:20:36 -07009779 return 0;
9780}
9781
Eric Dumazet511d2222010-07-07 20:44:24 +00009782static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009783{
9784 return ((u64)val->high << 32) | ((u64)val->low);
9785}
9786
Eric Dumazet511d2222010-07-07 20:44:24 +00009787static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009788{
9789 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9790
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009791 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009792 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009794 u32 val;
9795
David S. Millerf47c11e2005-06-24 20:18:35 -07009796 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009797 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9798 tg3_writephy(tp, MII_TG3_TEST1,
9799 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009800 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009801 } else
9802 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009803 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009804
9805 tp->phy_crc_errors += val;
9806
9807 return tp->phy_crc_errors;
9808 }
9809
9810 return get_stat64(&hw_stats->rx_fcs_errors);
9811}
9812
9813#define ESTAT_ADD(member) \
9814 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009815 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009816
Matt Carlson0e6c9da2011-12-08 14:40:13 +00009817static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9818 struct tg3_ethtool_stats *estats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009819{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009820 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9821 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9822
9823 if (!hw_stats)
9824 return old_estats;
9825
9826 ESTAT_ADD(rx_octets);
9827 ESTAT_ADD(rx_fragments);
9828 ESTAT_ADD(rx_ucast_packets);
9829 ESTAT_ADD(rx_mcast_packets);
9830 ESTAT_ADD(rx_bcast_packets);
9831 ESTAT_ADD(rx_fcs_errors);
9832 ESTAT_ADD(rx_align_errors);
9833 ESTAT_ADD(rx_xon_pause_rcvd);
9834 ESTAT_ADD(rx_xoff_pause_rcvd);
9835 ESTAT_ADD(rx_mac_ctrl_rcvd);
9836 ESTAT_ADD(rx_xoff_entered);
9837 ESTAT_ADD(rx_frame_too_long_errors);
9838 ESTAT_ADD(rx_jabbers);
9839 ESTAT_ADD(rx_undersize_packets);
9840 ESTAT_ADD(rx_in_length_errors);
9841 ESTAT_ADD(rx_out_length_errors);
9842 ESTAT_ADD(rx_64_or_less_octet_packets);
9843 ESTAT_ADD(rx_65_to_127_octet_packets);
9844 ESTAT_ADD(rx_128_to_255_octet_packets);
9845 ESTAT_ADD(rx_256_to_511_octet_packets);
9846 ESTAT_ADD(rx_512_to_1023_octet_packets);
9847 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9848 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9849 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9850 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9851 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9852
9853 ESTAT_ADD(tx_octets);
9854 ESTAT_ADD(tx_collisions);
9855 ESTAT_ADD(tx_xon_sent);
9856 ESTAT_ADD(tx_xoff_sent);
9857 ESTAT_ADD(tx_flow_control);
9858 ESTAT_ADD(tx_mac_errors);
9859 ESTAT_ADD(tx_single_collisions);
9860 ESTAT_ADD(tx_mult_collisions);
9861 ESTAT_ADD(tx_deferred);
9862 ESTAT_ADD(tx_excessive_collisions);
9863 ESTAT_ADD(tx_late_collisions);
9864 ESTAT_ADD(tx_collide_2times);
9865 ESTAT_ADD(tx_collide_3times);
9866 ESTAT_ADD(tx_collide_4times);
9867 ESTAT_ADD(tx_collide_5times);
9868 ESTAT_ADD(tx_collide_6times);
9869 ESTAT_ADD(tx_collide_7times);
9870 ESTAT_ADD(tx_collide_8times);
9871 ESTAT_ADD(tx_collide_9times);
9872 ESTAT_ADD(tx_collide_10times);
9873 ESTAT_ADD(tx_collide_11times);
9874 ESTAT_ADD(tx_collide_12times);
9875 ESTAT_ADD(tx_collide_13times);
9876 ESTAT_ADD(tx_collide_14times);
9877 ESTAT_ADD(tx_collide_15times);
9878 ESTAT_ADD(tx_ucast_packets);
9879 ESTAT_ADD(tx_mcast_packets);
9880 ESTAT_ADD(tx_bcast_packets);
9881 ESTAT_ADD(tx_carrier_sense_errors);
9882 ESTAT_ADD(tx_discards);
9883 ESTAT_ADD(tx_errors);
9884
9885 ESTAT_ADD(dma_writeq_full);
9886 ESTAT_ADD(dma_write_prioq_full);
9887 ESTAT_ADD(rxbds_empty);
9888 ESTAT_ADD(rx_discards);
9889 ESTAT_ADD(rx_errors);
9890 ESTAT_ADD(rx_threshold_hit);
9891
9892 ESTAT_ADD(dma_readq_full);
9893 ESTAT_ADD(dma_read_prioq_full);
9894 ESTAT_ADD(tx_comp_queue_full);
9895
9896 ESTAT_ADD(ring_set_send_prod_index);
9897 ESTAT_ADD(ring_status_update);
9898 ESTAT_ADD(nic_irqs);
9899 ESTAT_ADD(nic_avoided_irqs);
9900 ESTAT_ADD(nic_tx_threshold_hit);
9901
Matt Carlson4452d092011-05-19 12:12:51 +00009902 ESTAT_ADD(mbuf_lwm_thresh_hit);
9903
Linus Torvalds1da177e2005-04-16 15:20:36 -07009904 return estats;
9905}
9906
Eric Dumazet511d2222010-07-07 20:44:24 +00009907static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9908 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009909{
9910 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009911 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009912 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9913
9914 if (!hw_stats)
9915 return old_stats;
9916
9917 stats->rx_packets = old_stats->rx_packets +
9918 get_stat64(&hw_stats->rx_ucast_packets) +
9919 get_stat64(&hw_stats->rx_mcast_packets) +
9920 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009921
Linus Torvalds1da177e2005-04-16 15:20:36 -07009922 stats->tx_packets = old_stats->tx_packets +
9923 get_stat64(&hw_stats->tx_ucast_packets) +
9924 get_stat64(&hw_stats->tx_mcast_packets) +
9925 get_stat64(&hw_stats->tx_bcast_packets);
9926
9927 stats->rx_bytes = old_stats->rx_bytes +
9928 get_stat64(&hw_stats->rx_octets);
9929 stats->tx_bytes = old_stats->tx_bytes +
9930 get_stat64(&hw_stats->tx_octets);
9931
9932 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009933 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009934 stats->tx_errors = old_stats->tx_errors +
9935 get_stat64(&hw_stats->tx_errors) +
9936 get_stat64(&hw_stats->tx_mac_errors) +
9937 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9938 get_stat64(&hw_stats->tx_discards);
9939
9940 stats->multicast = old_stats->multicast +
9941 get_stat64(&hw_stats->rx_mcast_packets);
9942 stats->collisions = old_stats->collisions +
9943 get_stat64(&hw_stats->tx_collisions);
9944
9945 stats->rx_length_errors = old_stats->rx_length_errors +
9946 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9947 get_stat64(&hw_stats->rx_undersize_packets);
9948
9949 stats->rx_over_errors = old_stats->rx_over_errors +
9950 get_stat64(&hw_stats->rxbds_empty);
9951 stats->rx_frame_errors = old_stats->rx_frame_errors +
9952 get_stat64(&hw_stats->rx_align_errors);
9953 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9954 get_stat64(&hw_stats->tx_discards);
9955 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9956 get_stat64(&hw_stats->tx_carrier_sense_errors);
9957
9958 stats->rx_crc_errors = old_stats->rx_crc_errors +
9959 calc_crc_errors(tp);
9960
John W. Linville4f63b872005-09-12 14:43:18 -07009961 stats->rx_missed_errors = old_stats->rx_missed_errors +
9962 get_stat64(&hw_stats->rx_discards);
9963
Eric Dumazetb0057c52010-10-10 19:55:52 +00009964 stats->rx_dropped = tp->rx_dropped;
Eric Dumazet48855432011-10-24 07:53:03 +00009965 stats->tx_dropped = tp->tx_dropped;
Eric Dumazetb0057c52010-10-10 19:55:52 +00009966
Linus Torvalds1da177e2005-04-16 15:20:36 -07009967 return stats;
9968}
9969
9970static inline u32 calc_crc(unsigned char *buf, int len)
9971{
9972 u32 reg;
9973 u32 tmp;
9974 int j, k;
9975
9976 reg = 0xffffffff;
9977
9978 for (j = 0; j < len; j++) {
9979 reg ^= buf[j];
9980
9981 for (k = 0; k < 8; k++) {
9982 tmp = reg & 0x01;
9983
9984 reg >>= 1;
9985
Matt Carlson859a588792010-04-05 10:19:28 +00009986 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009987 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009988 }
9989 }
9990
9991 return ~reg;
9992}
9993
9994static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9995{
9996 /* accept or reject all multicast frames */
9997 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9998 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9999 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10000 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10001}
10002
10003static void __tg3_set_rx_mode(struct net_device *dev)
10004{
10005 struct tg3 *tp = netdev_priv(dev);
10006 u32 rx_mode;
10007
10008 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10009 RX_MODE_KEEP_VLAN_TAG);
10010
Matt Carlsonbf933c82011-01-25 15:58:49 +000010011#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010012 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10013 * flag clear.
10014 */
Joe Perches63c3a662011-04-26 08:12:10 +000010015 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010016 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10017#endif
10018
10019 if (dev->flags & IFF_PROMISC) {
10020 /* Promiscuous mode. */
10021 rx_mode |= RX_MODE_PROMISC;
10022 } else if (dev->flags & IFF_ALLMULTI) {
10023 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010024 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000010025 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010026 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010027 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010028 } else {
10029 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +000010030 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010031 u32 mc_filter[4] = { 0, };
10032 u32 regidx;
10033 u32 bit;
10034 u32 crc;
10035
Jiri Pirko22bedad32010-04-01 21:22:57 +000010036 netdev_for_each_mc_addr(ha, dev) {
10037 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010038 bit = ~crc & 0x7f;
10039 regidx = (bit & 0x60) >> 5;
10040 bit &= 0x1f;
10041 mc_filter[regidx] |= (1 << bit);
10042 }
10043
10044 tw32(MAC_HASH_REG_0, mc_filter[0]);
10045 tw32(MAC_HASH_REG_1, mc_filter[1]);
10046 tw32(MAC_HASH_REG_2, mc_filter[2]);
10047 tw32(MAC_HASH_REG_3, mc_filter[3]);
10048 }
10049
10050 if (rx_mode != tp->rx_mode) {
10051 tp->rx_mode = rx_mode;
10052 tw32_f(MAC_RX_MODE, rx_mode);
10053 udelay(10);
10054 }
10055}
10056
10057static void tg3_set_rx_mode(struct net_device *dev)
10058{
10059 struct tg3 *tp = netdev_priv(dev);
10060
Michael Chane75f7c92006-03-20 21:33:26 -080010061 if (!netif_running(dev))
10062 return;
10063
David S. Millerf47c11e2005-06-24 20:18:35 -070010064 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010065 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -070010066 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010067}
10068
Linus Torvalds1da177e2005-04-16 15:20:36 -070010069static int tg3_get_regs_len(struct net_device *dev)
10070{
Matt Carlson97bd8e42011-04-13 11:05:04 +000010071 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010072}
10073
10074static void tg3_get_regs(struct net_device *dev,
10075 struct ethtool_regs *regs, void *_p)
10076{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010077 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010078
10079 regs->version = 0;
10080
Matt Carlson97bd8e42011-04-13 11:05:04 +000010081 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010082
Matt Carlson80096062010-08-02 11:26:06 +000010083 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010084 return;
10085
David S. Millerf47c11e2005-06-24 20:18:35 -070010086 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010087
Matt Carlson97bd8e42011-04-13 11:05:04 +000010088 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010089
David S. Millerf47c11e2005-06-24 20:18:35 -070010090 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010091}
10092
10093static int tg3_get_eeprom_len(struct net_device *dev)
10094{
10095 struct tg3 *tp = netdev_priv(dev);
10096
10097 return tp->nvram_size;
10098}
10099
Linus Torvalds1da177e2005-04-16 15:20:36 -070010100static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10101{
10102 struct tg3 *tp = netdev_priv(dev);
10103 int ret;
10104 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -080010105 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010106 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010107
Joe Perches63c3a662011-04-26 08:12:10 +000010108 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010109 return -EINVAL;
10110
Matt Carlson80096062010-08-02 11:26:06 +000010111 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010112 return -EAGAIN;
10113
Linus Torvalds1da177e2005-04-16 15:20:36 -070010114 offset = eeprom->offset;
10115 len = eeprom->len;
10116 eeprom->len = 0;
10117
10118 eeprom->magic = TG3_EEPROM_MAGIC;
10119
10120 if (offset & 3) {
10121 /* adjustments to start on required 4 byte boundary */
10122 b_offset = offset & 3;
10123 b_count = 4 - b_offset;
10124 if (b_count > len) {
10125 /* i.e. offset=1 len=2 */
10126 b_count = len;
10127 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000010128 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010129 if (ret)
10130 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +000010131 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010132 len -= b_count;
10133 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010134 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010135 }
10136
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010137 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010138 pd = &data[eeprom->len];
10139 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010140 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010141 if (ret) {
10142 eeprom->len += i;
10143 return ret;
10144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010145 memcpy(pd + i, &val, 4);
10146 }
10147 eeprom->len += i;
10148
10149 if (len & 3) {
10150 /* read last bytes not ending on 4 byte boundary */
10151 pd = &data[eeprom->len];
10152 b_count = len & 3;
10153 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010154 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010155 if (ret)
10156 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010157 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010158 eeprom->len += b_count;
10159 }
10160 return 0;
10161}
10162
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010163static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010164
10165static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10166{
10167 struct tg3 *tp = netdev_priv(dev);
10168 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010169 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010170 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010171 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010172
Matt Carlson80096062010-08-02 11:26:06 +000010173 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010174 return -EAGAIN;
10175
Joe Perches63c3a662011-04-26 08:12:10 +000010176 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010177 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010178 return -EINVAL;
10179
10180 offset = eeprom->offset;
10181 len = eeprom->len;
10182
10183 if ((b_offset = (offset & 3))) {
10184 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010185 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010186 if (ret)
10187 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010188 len += b_offset;
10189 offset &= ~3;
Michael Chan1c8594b42005-04-21 17:12:46 -070010190 if (len < 4)
10191 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010192 }
10193
10194 odd_len = 0;
Michael Chan1c8594b42005-04-21 17:12:46 -070010195 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010196 /* adjustments to end on required 4 byte boundary */
10197 odd_len = 1;
10198 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010199 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010200 if (ret)
10201 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010202 }
10203
10204 buf = data;
10205 if (b_offset || odd_len) {
10206 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010207 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010208 return -ENOMEM;
10209 if (b_offset)
10210 memcpy(buf, &start, 4);
10211 if (odd_len)
10212 memcpy(buf+len-4, &end, 4);
10213 memcpy(buf + b_offset, data, eeprom->len);
10214 }
10215
10216 ret = tg3_nvram_write_block(tp, offset, len, buf);
10217
10218 if (buf != data)
10219 kfree(buf);
10220
10221 return ret;
10222}
10223
10224static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10225{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010226 struct tg3 *tp = netdev_priv(dev);
10227
Joe Perches63c3a662011-04-26 08:12:10 +000010228 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010229 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010230 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010231 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010232 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10233 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010234 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010235
Linus Torvalds1da177e2005-04-16 15:20:36 -070010236 cmd->supported = (SUPPORTED_Autoneg);
10237
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010238 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010239 cmd->supported |= (SUPPORTED_1000baseT_Half |
10240 SUPPORTED_1000baseT_Full);
10241
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010242 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010243 cmd->supported |= (SUPPORTED_100baseT_Half |
10244 SUPPORTED_100baseT_Full |
10245 SUPPORTED_10baseT_Half |
10246 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010247 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010248 cmd->port = PORT_TP;
10249 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010250 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010251 cmd->port = PORT_FIBRE;
10252 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010253
Linus Torvalds1da177e2005-04-16 15:20:36 -070010254 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010255 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10256 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10257 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10258 cmd->advertising |= ADVERTISED_Pause;
10259 } else {
10260 cmd->advertising |= ADVERTISED_Pause |
10261 ADVERTISED_Asym_Pause;
10262 }
10263 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10264 cmd->advertising |= ADVERTISED_Asym_Pause;
10265 }
10266 }
Matt Carlson859edb22011-12-08 14:40:16 +000010267 if (netif_running(dev) && netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010268 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010269 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson859edb22011-12-08 14:40:16 +000010270 cmd->lp_advertising = tp->link_config.rmt_adv;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010271 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10272 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10273 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10274 else
10275 cmd->eth_tp_mdix = ETH_TP_MDI;
10276 }
Matt Carlson64c22182010-10-14 10:37:44 +000010277 } else {
David Decotigny70739492011-04-27 18:32:40 +000010278 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010279 cmd->duplex = DUPLEX_INVALID;
Matt Carlsone348c5e2011-11-21 15:01:20 +000010280 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010281 }
Matt Carlson882e9792009-09-01 13:21:36 +000010282 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010283 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010284 cmd->autoneg = tp->link_config.autoneg;
10285 cmd->maxtxpkt = 0;
10286 cmd->maxrxpkt = 0;
10287 return 0;
10288}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010289
Linus Torvalds1da177e2005-04-16 15:20:36 -070010290static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10291{
10292 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010293 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010294
Joe Perches63c3a662011-04-26 08:12:10 +000010295 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010296 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010297 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010298 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010299 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10300 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010301 }
10302
Matt Carlson7e5856b2009-02-25 14:23:01 +000010303 if (cmd->autoneg != AUTONEG_ENABLE &&
10304 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010305 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010306
10307 if (cmd->autoneg == AUTONEG_DISABLE &&
10308 cmd->duplex != DUPLEX_FULL &&
10309 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010310 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010311
Matt Carlson7e5856b2009-02-25 14:23:01 +000010312 if (cmd->autoneg == AUTONEG_ENABLE) {
10313 u32 mask = ADVERTISED_Autoneg |
10314 ADVERTISED_Pause |
10315 ADVERTISED_Asym_Pause;
10316
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010317 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010318 mask |= ADVERTISED_1000baseT_Half |
10319 ADVERTISED_1000baseT_Full;
10320
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010321 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010322 mask |= ADVERTISED_100baseT_Half |
10323 ADVERTISED_100baseT_Full |
10324 ADVERTISED_10baseT_Half |
10325 ADVERTISED_10baseT_Full |
10326 ADVERTISED_TP;
10327 else
10328 mask |= ADVERTISED_FIBRE;
10329
10330 if (cmd->advertising & ~mask)
10331 return -EINVAL;
10332
10333 mask &= (ADVERTISED_1000baseT_Half |
10334 ADVERTISED_1000baseT_Full |
10335 ADVERTISED_100baseT_Half |
10336 ADVERTISED_100baseT_Full |
10337 ADVERTISED_10baseT_Half |
10338 ADVERTISED_10baseT_Full);
10339
10340 cmd->advertising &= mask;
10341 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010342 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010343 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010344 return -EINVAL;
10345
10346 if (cmd->duplex != DUPLEX_FULL)
10347 return -EINVAL;
10348 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010349 if (speed != SPEED_100 &&
10350 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010351 return -EINVAL;
10352 }
10353 }
10354
David S. Millerf47c11e2005-06-24 20:18:35 -070010355 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010356
10357 tp->link_config.autoneg = cmd->autoneg;
10358 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010359 tp->link_config.advertising = (cmd->advertising |
10360 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010361 tp->link_config.speed = SPEED_INVALID;
10362 tp->link_config.duplex = DUPLEX_INVALID;
10363 } else {
10364 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010365 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010366 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010367 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010368
Michael Chan24fcad62006-12-17 17:06:46 -080010369 tp->link_config.orig_speed = tp->link_config.speed;
10370 tp->link_config.orig_duplex = tp->link_config.duplex;
10371 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10372
Linus Torvalds1da177e2005-04-16 15:20:36 -070010373 if (netif_running(dev))
10374 tg3_setup_phy(tp, 1);
10375
David S. Millerf47c11e2005-06-24 20:18:35 -070010376 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010377
Linus Torvalds1da177e2005-04-16 15:20:36 -070010378 return 0;
10379}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010380
Linus Torvalds1da177e2005-04-16 15:20:36 -070010381static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10382{
10383 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010384
Rick Jones68aad782011-11-07 13:29:27 +000010385 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10386 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10387 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10388 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010389}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010390
Linus Torvalds1da177e2005-04-16 15:20:36 -070010391static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10392{
10393 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010394
Joe Perches63c3a662011-04-26 08:12:10 +000010395 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010396 wol->supported = WAKE_MAGIC;
10397 else
10398 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010399 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010400 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010401 wol->wolopts = WAKE_MAGIC;
10402 memset(&wol->sopass, 0, sizeof(wol->sopass));
10403}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010404
Linus Torvalds1da177e2005-04-16 15:20:36 -070010405static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10406{
10407 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010408 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010409
Linus Torvalds1da177e2005-04-16 15:20:36 -070010410 if (wol->wolopts & ~WAKE_MAGIC)
10411 return -EINVAL;
10412 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010413 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010414 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010415
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010416 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10417
David S. Millerf47c11e2005-06-24 20:18:35 -070010418 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010419 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010420 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010421 else
Joe Perches63c3a662011-04-26 08:12:10 +000010422 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010423 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010424
Linus Torvalds1da177e2005-04-16 15:20:36 -070010425 return 0;
10426}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010427
Linus Torvalds1da177e2005-04-16 15:20:36 -070010428static u32 tg3_get_msglevel(struct net_device *dev)
10429{
10430 struct tg3 *tp = netdev_priv(dev);
10431 return tp->msg_enable;
10432}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010433
Linus Torvalds1da177e2005-04-16 15:20:36 -070010434static void tg3_set_msglevel(struct net_device *dev, u32 value)
10435{
10436 struct tg3 *tp = netdev_priv(dev);
10437 tp->msg_enable = value;
10438}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010439
Linus Torvalds1da177e2005-04-16 15:20:36 -070010440static int tg3_nway_reset(struct net_device *dev)
10441{
10442 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010443 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010444
Linus Torvalds1da177e2005-04-16 15:20:36 -070010445 if (!netif_running(dev))
10446 return -EAGAIN;
10447
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010448 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010449 return -EINVAL;
10450
Joe Perches63c3a662011-04-26 08:12:10 +000010451 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010452 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010453 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010454 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010455 } else {
10456 u32 bmcr;
10457
10458 spin_lock_bh(&tp->lock);
10459 r = -EINVAL;
10460 tg3_readphy(tp, MII_BMCR, &bmcr);
10461 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10462 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010463 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010464 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10465 BMCR_ANENABLE);
10466 r = 0;
10467 }
10468 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010469 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010470
Linus Torvalds1da177e2005-04-16 15:20:36 -070010471 return r;
10472}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010473
Linus Torvalds1da177e2005-04-16 15:20:36 -070010474static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10475{
10476 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010477
Matt Carlson2c49a442010-09-30 10:34:35 +000010478 ering->rx_max_pending = tp->rx_std_ring_mask;
Joe Perches63c3a662011-04-26 08:12:10 +000010479 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010480 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010481 else
10482 ering->rx_jumbo_max_pending = 0;
10483
10484 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010485
10486 ering->rx_pending = tp->rx_pending;
Joe Perches63c3a662011-04-26 08:12:10 +000010487 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010488 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10489 else
10490 ering->rx_jumbo_pending = 0;
10491
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010492 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010493}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010494
Linus Torvalds1da177e2005-04-16 15:20:36 -070010495static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10496{
10497 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010498 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010499
Matt Carlson2c49a442010-09-30 10:34:35 +000010500 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10501 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010502 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10503 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010504 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010505 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010506 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010507
Michael Chanbbe832c2005-06-24 20:20:04 -070010508 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010509 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010510 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010511 irq_sync = 1;
10512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010513
Michael Chanbbe832c2005-06-24 20:20:04 -070010514 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010515
Linus Torvalds1da177e2005-04-16 15:20:36 -070010516 tp->rx_pending = ering->rx_pending;
10517
Joe Perches63c3a662011-04-26 08:12:10 +000010518 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010519 tp->rx_pending > 63)
10520 tp->rx_pending = 63;
10521 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010522
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010523 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010524 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010525
10526 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010527 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010528 err = tg3_restart_hw(tp, 1);
10529 if (!err)
10530 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010531 }
10532
David S. Millerf47c11e2005-06-24 20:18:35 -070010533 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010534
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010535 if (irq_sync && !err)
10536 tg3_phy_start(tp);
10537
Michael Chanb9ec6c12006-07-25 16:37:27 -070010538 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010539}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010540
Linus Torvalds1da177e2005-04-16 15:20:36 -070010541static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10542{
10543 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010544
Joe Perches63c3a662011-04-26 08:12:10 +000010545 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010546
Matt Carlson4a2db502011-12-08 14:40:17 +000010547 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010548 epause->rx_pause = 1;
10549 else
10550 epause->rx_pause = 0;
10551
Matt Carlson4a2db502011-12-08 14:40:17 +000010552 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010553 epause->tx_pause = 1;
10554 else
10555 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010556}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010557
Linus Torvalds1da177e2005-04-16 15:20:36 -070010558static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10559{
10560 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010561 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010562
Joe Perches63c3a662011-04-26 08:12:10 +000010563 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010564 u32 newadv;
10565 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010566
Matt Carlson27121682010-02-17 15:16:57 +000010567 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010568
Matt Carlson27121682010-02-17 15:16:57 +000010569 if (!(phydev->supported & SUPPORTED_Pause) ||
10570 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010571 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010572 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010573
Matt Carlson27121682010-02-17 15:16:57 +000010574 tp->link_config.flowctrl = 0;
10575 if (epause->rx_pause) {
10576 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010577
Matt Carlson27121682010-02-17 15:16:57 +000010578 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010579 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010580 newadv = ADVERTISED_Pause;
10581 } else
10582 newadv = ADVERTISED_Pause |
10583 ADVERTISED_Asym_Pause;
10584 } else if (epause->tx_pause) {
10585 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10586 newadv = ADVERTISED_Asym_Pause;
10587 } else
10588 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010589
Matt Carlson27121682010-02-17 15:16:57 +000010590 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010591 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010592 else
Joe Perches63c3a662011-04-26 08:12:10 +000010593 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010594
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010595 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010596 u32 oldadv = phydev->advertising &
10597 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10598 if (oldadv != newadv) {
10599 phydev->advertising &=
10600 ~(ADVERTISED_Pause |
10601 ADVERTISED_Asym_Pause);
10602 phydev->advertising |= newadv;
10603 if (phydev->autoneg) {
10604 /*
10605 * Always renegotiate the link to
10606 * inform our link partner of our
10607 * flow control settings, even if the
10608 * flow control is forced. Let
10609 * tg3_adjust_link() do the final
10610 * flow control setup.
10611 */
10612 return phy_start_aneg(phydev);
10613 }
10614 }
10615
10616 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010617 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010618 } else {
10619 tp->link_config.orig_advertising &=
10620 ~(ADVERTISED_Pause |
10621 ADVERTISED_Asym_Pause);
10622 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010623 }
10624 } else {
10625 int irq_sync = 0;
10626
10627 if (netif_running(dev)) {
10628 tg3_netif_stop(tp);
10629 irq_sync = 1;
10630 }
10631
10632 tg3_full_lock(tp, irq_sync);
10633
10634 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010635 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010636 else
Joe Perches63c3a662011-04-26 08:12:10 +000010637 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010638 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010639 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010640 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010641 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010642 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010643 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010644 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010645 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010646
10647 if (netif_running(dev)) {
10648 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10649 err = tg3_restart_hw(tp, 1);
10650 if (!err)
10651 tg3_netif_start(tp);
10652 }
10653
10654 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010656
Michael Chanb9ec6c12006-07-25 16:37:27 -070010657 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010658}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010659
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010660static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010661{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010662 switch (sset) {
10663 case ETH_SS_TEST:
10664 return TG3_NUM_TEST;
10665 case ETH_SS_STATS:
10666 return TG3_NUM_STATS;
10667 default:
10668 return -EOPNOTSUPP;
10669 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010670}
10671
Matt Carlson90415472011-12-16 13:33:23 +000010672static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10673 u32 *rules __always_unused)
10674{
10675 struct tg3 *tp = netdev_priv(dev);
10676
10677 if (!tg3_flag(tp, SUPPORT_MSIX))
10678 return -EOPNOTSUPP;
10679
10680 switch (info->cmd) {
10681 case ETHTOOL_GRXRINGS:
10682 if (netif_running(tp->dev))
10683 info->data = tp->irq_cnt;
10684 else {
10685 info->data = num_online_cpus();
10686 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10687 info->data = TG3_IRQ_MAX_VECS_RSS;
10688 }
10689
10690 /* The first interrupt vector only
10691 * handles link interrupts.
10692 */
10693 info->data -= 1;
10694 return 0;
10695
10696 default:
10697 return -EOPNOTSUPP;
10698 }
10699}
10700
10701static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10702{
10703 u32 size = 0;
10704 struct tg3 *tp = netdev_priv(dev);
10705
10706 if (tg3_flag(tp, SUPPORT_MSIX))
10707 size = TG3_RSS_INDIR_TBL_SIZE;
10708
10709 return size;
10710}
10711
10712static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10713{
10714 struct tg3 *tp = netdev_priv(dev);
10715 int i;
10716
10717 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10718 indir[i] = tp->rss_ind_tbl[i];
10719
10720 return 0;
10721}
10722
10723static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10724{
10725 struct tg3 *tp = netdev_priv(dev);
10726 size_t i;
10727
10728 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10729 tp->rss_ind_tbl[i] = indir[i];
10730
10731 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10732 return 0;
10733
10734 /* It is legal to write the indirection
10735 * table while the device is running.
10736 */
10737 tg3_full_lock(tp, 0);
10738 tg3_rss_write_indir_tbl(tp);
10739 tg3_full_unlock(tp);
10740
10741 return 0;
10742}
10743
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010744static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010745{
10746 switch (stringset) {
10747 case ETH_SS_STATS:
10748 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10749 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010750 case ETH_SS_TEST:
10751 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10752 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010753 default:
10754 WARN_ON(1); /* we need a WARN() */
10755 break;
10756 }
10757}
10758
stephen hemminger81b87092011-04-04 08:43:50 +000010759static int tg3_set_phys_id(struct net_device *dev,
10760 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010761{
10762 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010763
10764 if (!netif_running(tp->dev))
10765 return -EAGAIN;
10766
stephen hemminger81b87092011-04-04 08:43:50 +000010767 switch (state) {
10768 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010769 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010770
stephen hemminger81b87092011-04-04 08:43:50 +000010771 case ETHTOOL_ID_ON:
10772 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10773 LED_CTRL_1000MBPS_ON |
10774 LED_CTRL_100MBPS_ON |
10775 LED_CTRL_10MBPS_ON |
10776 LED_CTRL_TRAFFIC_OVERRIDE |
10777 LED_CTRL_TRAFFIC_BLINK |
10778 LED_CTRL_TRAFFIC_LED);
10779 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010780
stephen hemminger81b87092011-04-04 08:43:50 +000010781 case ETHTOOL_ID_OFF:
10782 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10783 LED_CTRL_TRAFFIC_OVERRIDE);
10784 break;
Michael Chan4009a932005-09-05 17:52:54 -070010785
stephen hemminger81b87092011-04-04 08:43:50 +000010786 case ETHTOOL_ID_INACTIVE:
10787 tw32(MAC_LED_CTRL, tp->led_ctrl);
10788 break;
Michael Chan4009a932005-09-05 17:52:54 -070010789 }
stephen hemminger81b87092011-04-04 08:43:50 +000010790
Michael Chan4009a932005-09-05 17:52:54 -070010791 return 0;
10792}
10793
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010794static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010795 struct ethtool_stats *estats, u64 *tmp_stats)
10796{
10797 struct tg3 *tp = netdev_priv(dev);
Matt Carlson0e6c9da2011-12-08 14:40:13 +000010798
10799 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010800}
10801
Matt Carlson535a4902011-07-20 10:20:56 +000010802static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010803{
10804 int i;
10805 __be32 *buf;
10806 u32 offset = 0, len = 0;
10807 u32 magic, val;
10808
Joe Perches63c3a662011-04-26 08:12:10 +000010809 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010810 return NULL;
10811
10812 if (magic == TG3_EEPROM_MAGIC) {
10813 for (offset = TG3_NVM_DIR_START;
10814 offset < TG3_NVM_DIR_END;
10815 offset += TG3_NVM_DIRENT_SIZE) {
10816 if (tg3_nvram_read(tp, offset, &val))
10817 return NULL;
10818
10819 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10820 TG3_NVM_DIRTYPE_EXTVPD)
10821 break;
10822 }
10823
10824 if (offset != TG3_NVM_DIR_END) {
10825 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10826 if (tg3_nvram_read(tp, offset + 4, &offset))
10827 return NULL;
10828
10829 offset = tg3_nvram_logical_addr(tp, offset);
10830 }
10831 }
10832
10833 if (!offset || !len) {
10834 offset = TG3_NVM_VPD_OFF;
10835 len = TG3_NVM_VPD_LEN;
10836 }
10837
10838 buf = kmalloc(len, GFP_KERNEL);
10839 if (buf == NULL)
10840 return NULL;
10841
10842 if (magic == TG3_EEPROM_MAGIC) {
10843 for (i = 0; i < len; i += 4) {
10844 /* The data is in little-endian format in NVRAM.
10845 * Use the big-endian read routines to preserve
10846 * the byte order as it exists in NVRAM.
10847 */
10848 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10849 goto error;
10850 }
10851 } else {
10852 u8 *ptr;
10853 ssize_t cnt;
10854 unsigned int pos = 0;
10855
10856 ptr = (u8 *)&buf[0];
10857 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10858 cnt = pci_read_vpd(tp->pdev, pos,
10859 len - pos, ptr);
10860 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10861 cnt = 0;
10862 else if (cnt < 0)
10863 goto error;
10864 }
10865 if (pos != len)
10866 goto error;
10867 }
10868
Matt Carlson535a4902011-07-20 10:20:56 +000010869 *vpdlen = len;
10870
Matt Carlsonc3e94502011-04-13 11:05:08 +000010871 return buf;
10872
10873error:
10874 kfree(buf);
10875 return NULL;
10876}
10877
Michael Chan566f86a2005-05-29 14:56:58 -070010878#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010879#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10880#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10881#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010882#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10883#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010884#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010885#define NVRAM_SELFBOOT_HW_SIZE 0x20
10886#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010887
10888static int tg3_test_nvram(struct tg3 *tp)
10889{
Matt Carlson535a4902011-07-20 10:20:56 +000010890 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010891 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010892 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010893
Joe Perches63c3a662011-04-26 08:12:10 +000010894 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010895 return 0;
10896
Matt Carlsone4f34112009-02-25 14:25:00 +000010897 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010898 return -EIO;
10899
Michael Chan1b277772006-03-20 22:27:48 -080010900 if (magic == TG3_EEPROM_MAGIC)
10901 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010902 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010903 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10904 TG3_EEPROM_SB_FORMAT_1) {
10905 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10906 case TG3_EEPROM_SB_REVISION_0:
10907 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10908 break;
10909 case TG3_EEPROM_SB_REVISION_2:
10910 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10911 break;
10912 case TG3_EEPROM_SB_REVISION_3:
10913 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10914 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010915 case TG3_EEPROM_SB_REVISION_4:
10916 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10917 break;
10918 case TG3_EEPROM_SB_REVISION_5:
10919 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10920 break;
10921 case TG3_EEPROM_SB_REVISION_6:
10922 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10923 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010924 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010925 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010926 }
10927 } else
Michael Chan1b277772006-03-20 22:27:48 -080010928 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010929 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10930 size = NVRAM_SELFBOOT_HW_SIZE;
10931 else
Michael Chan1b277772006-03-20 22:27:48 -080010932 return -EIO;
10933
10934 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010935 if (buf == NULL)
10936 return -ENOMEM;
10937
Michael Chan1b277772006-03-20 22:27:48 -080010938 err = -EIO;
10939 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010940 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10941 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010942 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010943 }
Michael Chan1b277772006-03-20 22:27:48 -080010944 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010945 goto out;
10946
Michael Chan1b277772006-03-20 22:27:48 -080010947 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010948 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010949 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010950 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010951 u8 *buf8 = (u8 *) buf, csum8 = 0;
10952
Al Virob9fc7dc2007-12-17 22:59:57 -080010953 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010954 TG3_EEPROM_SB_REVISION_2) {
10955 /* For rev 2, the csum doesn't include the MBA. */
10956 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10957 csum8 += buf8[i];
10958 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10959 csum8 += buf8[i];
10960 } else {
10961 for (i = 0; i < size; i++)
10962 csum8 += buf8[i];
10963 }
Michael Chan1b277772006-03-20 22:27:48 -080010964
Adrian Bunkad96b482006-04-05 22:21:04 -070010965 if (csum8 == 0) {
10966 err = 0;
10967 goto out;
10968 }
10969
10970 err = -EIO;
10971 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010972 }
Michael Chan566f86a2005-05-29 14:56:58 -070010973
Al Virob9fc7dc2007-12-17 22:59:57 -080010974 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010975 TG3_EEPROM_MAGIC_HW) {
10976 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010977 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010978 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010979
10980 /* Separate the parity bits and the data bytes. */
10981 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10982 if ((i == 0) || (i == 8)) {
10983 int l;
10984 u8 msk;
10985
10986 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10987 parity[k++] = buf8[i] & msk;
10988 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010989 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010990 int l;
10991 u8 msk;
10992
10993 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10994 parity[k++] = buf8[i] & msk;
10995 i++;
10996
10997 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10998 parity[k++] = buf8[i] & msk;
10999 i++;
11000 }
11001 data[j++] = buf8[i];
11002 }
11003
11004 err = -EIO;
11005 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11006 u8 hw8 = hweight8(data[i]);
11007
11008 if ((hw8 & 0x1) && parity[i])
11009 goto out;
11010 else if (!(hw8 & 0x1) && !parity[i])
11011 goto out;
11012 }
11013 err = 0;
11014 goto out;
11015 }
11016
Matt Carlson01c3a392011-03-09 16:58:20 +000011017 err = -EIO;
11018
Michael Chan566f86a2005-05-29 14:56:58 -070011019 /* Bootstrap checksum at offset 0x10 */
11020 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000011021 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070011022 goto out;
11023
11024 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11025 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000011026 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000011027 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070011028
Matt Carlsonc3e94502011-04-13 11:05:08 +000011029 kfree(buf);
11030
Matt Carlson535a4902011-07-20 10:20:56 +000011031 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000011032 if (!buf)
11033 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000011034
Matt Carlson535a4902011-07-20 10:20:56 +000011035 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000011036 if (i > 0) {
11037 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11038 if (j < 0)
11039 goto out;
11040
Matt Carlson535a4902011-07-20 10:20:56 +000011041 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000011042 goto out;
11043
11044 i += PCI_VPD_LRDT_TAG_SIZE;
11045 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11046 PCI_VPD_RO_KEYWORD_CHKSUM);
11047 if (j > 0) {
11048 u8 csum8 = 0;
11049
11050 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11051
11052 for (i = 0; i <= j; i++)
11053 csum8 += ((u8 *)buf)[i];
11054
11055 if (csum8)
11056 goto out;
11057 }
11058 }
11059
Michael Chan566f86a2005-05-29 14:56:58 -070011060 err = 0;
11061
11062out:
11063 kfree(buf);
11064 return err;
11065}
11066
Michael Chanca430072005-05-29 14:57:23 -070011067#define TG3_SERDES_TIMEOUT_SEC 2
11068#define TG3_COPPER_TIMEOUT_SEC 6
11069
11070static int tg3_test_link(struct tg3 *tp)
11071{
11072 int i, max;
11073
11074 if (!netif_running(tp->dev))
11075 return -ENODEV;
11076
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011077 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070011078 max = TG3_SERDES_TIMEOUT_SEC;
11079 else
11080 max = TG3_COPPER_TIMEOUT_SEC;
11081
11082 for (i = 0; i < max; i++) {
11083 if (netif_carrier_ok(tp->dev))
11084 return 0;
11085
11086 if (msleep_interruptible(1000))
11087 break;
11088 }
11089
11090 return -EIO;
11091}
11092
Michael Chana71116d2005-05-29 14:58:11 -070011093/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080011094static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070011095{
Michael Chanb16250e2006-09-27 16:10:14 -070011096 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070011097 u32 offset, read_mask, write_mask, val, save_val, read_val;
11098 static struct {
11099 u16 offset;
11100 u16 flags;
11101#define TG3_FL_5705 0x1
11102#define TG3_FL_NOT_5705 0x2
11103#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070011104#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070011105 u32 read_mask;
11106 u32 write_mask;
11107 } reg_tbl[] = {
11108 /* MAC Control Registers */
11109 { MAC_MODE, TG3_FL_NOT_5705,
11110 0x00000000, 0x00ef6f8c },
11111 { MAC_MODE, TG3_FL_5705,
11112 0x00000000, 0x01ef6b8c },
11113 { MAC_STATUS, TG3_FL_NOT_5705,
11114 0x03800107, 0x00000000 },
11115 { MAC_STATUS, TG3_FL_5705,
11116 0x03800100, 0x00000000 },
11117 { MAC_ADDR_0_HIGH, 0x0000,
11118 0x00000000, 0x0000ffff },
11119 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011120 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070011121 { MAC_RX_MTU_SIZE, 0x0000,
11122 0x00000000, 0x0000ffff },
11123 { MAC_TX_MODE, 0x0000,
11124 0x00000000, 0x00000070 },
11125 { MAC_TX_LENGTHS, 0x0000,
11126 0x00000000, 0x00003fff },
11127 { MAC_RX_MODE, TG3_FL_NOT_5705,
11128 0x00000000, 0x000007fc },
11129 { MAC_RX_MODE, TG3_FL_5705,
11130 0x00000000, 0x000007dc },
11131 { MAC_HASH_REG_0, 0x0000,
11132 0x00000000, 0xffffffff },
11133 { MAC_HASH_REG_1, 0x0000,
11134 0x00000000, 0xffffffff },
11135 { MAC_HASH_REG_2, 0x0000,
11136 0x00000000, 0xffffffff },
11137 { MAC_HASH_REG_3, 0x0000,
11138 0x00000000, 0xffffffff },
11139
11140 /* Receive Data and Receive BD Initiator Control Registers. */
11141 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11142 0x00000000, 0xffffffff },
11143 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11144 0x00000000, 0xffffffff },
11145 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11146 0x00000000, 0x00000003 },
11147 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { RCVDBDI_STD_BD+0, 0x0000,
11150 0x00000000, 0xffffffff },
11151 { RCVDBDI_STD_BD+4, 0x0000,
11152 0x00000000, 0xffffffff },
11153 { RCVDBDI_STD_BD+8, 0x0000,
11154 0x00000000, 0xffff0002 },
11155 { RCVDBDI_STD_BD+0xc, 0x0000,
11156 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011157
Michael Chana71116d2005-05-29 14:58:11 -070011158 /* Receive BD Initiator Control Registers. */
11159 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { RCVBDI_STD_THRESH, TG3_FL_5705,
11162 0x00000000, 0x000003ff },
11163 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011165
Michael Chana71116d2005-05-29 14:58:11 -070011166 /* Host Coalescing Control Registers. */
11167 { HOSTCC_MODE, TG3_FL_NOT_5705,
11168 0x00000000, 0x00000004 },
11169 { HOSTCC_MODE, TG3_FL_5705,
11170 0x00000000, 0x000000f6 },
11171 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11172 0x00000000, 0xffffffff },
11173 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11174 0x00000000, 0x000003ff },
11175 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11176 0x00000000, 0xffffffff },
11177 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11178 0x00000000, 0x000003ff },
11179 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11180 0x00000000, 0xffffffff },
11181 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11182 0x00000000, 0x000000ff },
11183 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11184 0x00000000, 0xffffffff },
11185 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11186 0x00000000, 0x000000ff },
11187 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11188 0x00000000, 0xffffffff },
11189 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11190 0x00000000, 0xffffffff },
11191 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11192 0x00000000, 0xffffffff },
11193 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11194 0x00000000, 0x000000ff },
11195 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11196 0x00000000, 0xffffffff },
11197 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11198 0x00000000, 0x000000ff },
11199 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11200 0x00000000, 0xffffffff },
11201 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11202 0x00000000, 0xffffffff },
11203 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11204 0x00000000, 0xffffffff },
11205 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11206 0x00000000, 0xffffffff },
11207 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11208 0x00000000, 0xffffffff },
11209 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11210 0xffffffff, 0x00000000 },
11211 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11212 0xffffffff, 0x00000000 },
11213
11214 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070011215 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011216 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070011217 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011218 0x00000000, 0x007fffff },
11219 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11220 0x00000000, 0x0000003f },
11221 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11222 0x00000000, 0x000001ff },
11223 { BUFMGR_MB_HIGH_WATER, 0x0000,
11224 0x00000000, 0x000001ff },
11225 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11226 0xffffffff, 0x00000000 },
11227 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11228 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011229
Michael Chana71116d2005-05-29 14:58:11 -070011230 /* Mailbox Registers */
11231 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11232 0x00000000, 0x000001ff },
11233 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11234 0x00000000, 0x000001ff },
11235 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11236 0x00000000, 0x000007ff },
11237 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11238 0x00000000, 0x000001ff },
11239
11240 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11241 };
11242
Michael Chanb16250e2006-09-27 16:10:14 -070011243 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011244 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011245 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011246 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011247 is_5750 = 1;
11248 }
Michael Chana71116d2005-05-29 14:58:11 -070011249
11250 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11251 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11252 continue;
11253
11254 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11255 continue;
11256
Joe Perches63c3a662011-04-26 08:12:10 +000011257 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011258 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11259 continue;
11260
Michael Chanb16250e2006-09-27 16:10:14 -070011261 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11262 continue;
11263
Michael Chana71116d2005-05-29 14:58:11 -070011264 offset = (u32) reg_tbl[i].offset;
11265 read_mask = reg_tbl[i].read_mask;
11266 write_mask = reg_tbl[i].write_mask;
11267
11268 /* Save the original register content */
11269 save_val = tr32(offset);
11270
11271 /* Determine the read-only value. */
11272 read_val = save_val & read_mask;
11273
11274 /* Write zero to the register, then make sure the read-only bits
11275 * are not changed and the read/write bits are all zeros.
11276 */
11277 tw32(offset, 0);
11278
11279 val = tr32(offset);
11280
11281 /* Test the read-only and read/write bits. */
11282 if (((val & read_mask) != read_val) || (val & write_mask))
11283 goto out;
11284
11285 /* Write ones to all the bits defined by RdMask and WrMask, then
11286 * make sure the read-only bits are not changed and the
11287 * read/write bits are all ones.
11288 */
11289 tw32(offset, read_mask | write_mask);
11290
11291 val = tr32(offset);
11292
11293 /* Test the read-only bits. */
11294 if ((val & read_mask) != read_val)
11295 goto out;
11296
11297 /* Test the read/write bits. */
11298 if ((val & write_mask) != write_mask)
11299 goto out;
11300
11301 tw32(offset, save_val);
11302 }
11303
11304 return 0;
11305
11306out:
Michael Chan9f88f292006-12-07 00:22:54 -080011307 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011308 netdev_err(tp->dev,
11309 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011310 tw32(offset, save_val);
11311 return -EIO;
11312}
11313
Michael Chan7942e1d2005-05-29 14:58:36 -070011314static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11315{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011316 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011317 int i;
11318 u32 j;
11319
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011320 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011321 for (j = 0; j < len; j += 4) {
11322 u32 val;
11323
11324 tg3_write_mem(tp, offset + j, test_pattern[i]);
11325 tg3_read_mem(tp, offset + j, &val);
11326 if (val != test_pattern[i])
11327 return -EIO;
11328 }
11329 }
11330 return 0;
11331}
11332
11333static int tg3_test_memory(struct tg3 *tp)
11334{
11335 static struct mem_entry {
11336 u32 offset;
11337 u32 len;
11338 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011339 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011340 { 0x00002000, 0x1c000},
11341 { 0xffffffff, 0x00000}
11342 }, mem_tbl_5705[] = {
11343 { 0x00000100, 0x0000c},
11344 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011345 { 0x00004000, 0x00800},
11346 { 0x00006000, 0x01000},
11347 { 0x00008000, 0x02000},
11348 { 0x00010000, 0x0e000},
11349 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011350 }, mem_tbl_5755[] = {
11351 { 0x00000200, 0x00008},
11352 { 0x00004000, 0x00800},
11353 { 0x00006000, 0x00800},
11354 { 0x00008000, 0x02000},
11355 { 0x00010000, 0x0c000},
11356 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011357 }, mem_tbl_5906[] = {
11358 { 0x00000200, 0x00008},
11359 { 0x00004000, 0x00400},
11360 { 0x00006000, 0x00400},
11361 { 0x00008000, 0x01000},
11362 { 0x00010000, 0x01000},
11363 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011364 }, mem_tbl_5717[] = {
11365 { 0x00000200, 0x00008},
11366 { 0x00010000, 0x0a000},
11367 { 0x00020000, 0x13c00},
11368 { 0xffffffff, 0x00000}
11369 }, mem_tbl_57765[] = {
11370 { 0x00000200, 0x00008},
11371 { 0x00004000, 0x00800},
11372 { 0x00006000, 0x09800},
11373 { 0x00010000, 0x0a000},
11374 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011375 };
11376 struct mem_entry *mem_tbl;
11377 int err = 0;
11378 int i;
11379
Joe Perches63c3a662011-04-26 08:12:10 +000011380 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011381 mem_tbl = mem_tbl_5717;
Matt Carlson55086ad2011-12-14 11:09:59 +000011382 else if (tg3_flag(tp, 57765_CLASS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011383 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011384 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011385 mem_tbl = mem_tbl_5755;
11386 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11387 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011388 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011389 mem_tbl = mem_tbl_5705;
11390 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011391 mem_tbl = mem_tbl_570x;
11392
11393 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011394 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11395 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011396 break;
11397 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011398
Michael Chan7942e1d2005-05-29 14:58:36 -070011399 return err;
11400}
11401
Matt Carlsonbb158d62011-04-25 12:42:47 +000011402#define TG3_TSO_MSS 500
11403
11404#define TG3_TSO_IP_HDR_LEN 20
11405#define TG3_TSO_TCP_HDR_LEN 20
11406#define TG3_TSO_TCP_OPT_LEN 12
11407
11408static const u8 tg3_tso_header[] = {
114090x08, 0x00,
114100x45, 0x00, 0x00, 0x00,
114110x00, 0x00, 0x40, 0x00,
114120x40, 0x06, 0x00, 0x00,
114130x0a, 0x00, 0x00, 0x01,
114140x0a, 0x00, 0x00, 0x02,
114150x0d, 0x00, 0xe0, 0x00,
114160x00, 0x00, 0x01, 0x00,
114170x00, 0x00, 0x02, 0x00,
114180x80, 0x10, 0x10, 0x00,
114190x14, 0x09, 0x00, 0x00,
114200x01, 0x01, 0x08, 0x0a,
114210x11, 0x11, 0x11, 0x11,
114220x11, 0x11, 0x11, 0x11,
11423};
Michael Chan9f40dea2005-09-05 17:53:06 -070011424
Matt Carlson28a45952011-08-19 13:58:22 +000011425static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
Michael Chanc76949a2005-05-29 14:58:59 -070011426{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011427 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011428 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000011429 u32 budget;
Eric Dumazet9205fd92011-11-18 06:47:01 +000011430 struct sk_buff *skb;
11431 u8 *tx_data, *rx_data;
Michael Chanc76949a2005-05-29 14:58:59 -070011432 dma_addr_t map;
11433 int num_pkts, tx_len, rx_len, i, err;
11434 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011435 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011436 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011437
Matt Carlsonc8873402010-02-12 14:47:11 +000011438 tnapi = &tp->napi[0];
11439 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011440 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011441 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011442 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011443 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011444 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011445 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011446 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011447
Michael Chanc76949a2005-05-29 14:58:59 -070011448 err = -EIO;
11449
Matt Carlson4852a862011-04-13 11:05:07 +000011450 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011451 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011452 if (!skb)
11453 return -ENOMEM;
11454
Michael Chanc76949a2005-05-29 14:58:59 -070011455 tx_data = skb_put(skb, tx_len);
11456 memcpy(tx_data, tp->dev->dev_addr, 6);
11457 memset(tx_data + 6, 0x0, 8);
11458
Matt Carlson4852a862011-04-13 11:05:07 +000011459 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011460
Matt Carlson28a45952011-08-19 13:58:22 +000011461 if (tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011462 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11463
11464 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11465 TG3_TSO_TCP_OPT_LEN;
11466
11467 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11468 sizeof(tg3_tso_header));
11469 mss = TG3_TSO_MSS;
11470
11471 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11472 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11473
11474 /* Set the total length field in the IP header */
11475 iph->tot_len = htons((u16)(mss + hdr_len));
11476
11477 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11478 TXD_FLAG_CPU_POST_DMA);
11479
Joe Perches63c3a662011-04-26 08:12:10 +000011480 if (tg3_flag(tp, HW_TSO_1) ||
11481 tg3_flag(tp, HW_TSO_2) ||
11482 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011483 struct tcphdr *th;
11484 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11485 th = (struct tcphdr *)&tx_data[val];
11486 th->check = 0;
11487 } else
11488 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11489
Joe Perches63c3a662011-04-26 08:12:10 +000011490 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011491 mss |= (hdr_len & 0xc) << 12;
11492 if (hdr_len & 0x10)
11493 base_flags |= 0x00000010;
11494 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011495 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011496 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011497 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11499 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11500 } else {
11501 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11502 }
11503
11504 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11505 } else {
11506 num_pkts = 1;
11507 data_off = ETH_HLEN;
11508 }
11509
11510 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011511 tx_data[i] = (u8) (i & 0xff);
11512
Alexander Duyckf4188d82009-12-02 16:48:38 +000011513 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11514 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011515 dev_kfree_skb(skb);
11516 return -EIO;
11517 }
Michael Chanc76949a2005-05-29 14:58:59 -070011518
Matt Carlson0d681b22011-07-27 14:20:49 +000011519 val = tnapi->tx_prod;
11520 tnapi->tx_buffers[val].skb = skb;
11521 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11522
Michael Chanc76949a2005-05-29 14:58:59 -070011523 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011524 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011525
11526 udelay(10);
11527
Matt Carlson898a56f2009-08-28 14:02:40 +000011528 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011529
Matt Carlson84b67b22011-07-27 14:20:52 +000011530 budget = tg3_tx_avail(tnapi);
11531 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000011532 base_flags | TXD_FLAG_END, mss, 0)) {
11533 tnapi->tx_buffers[val].skb = NULL;
11534 dev_kfree_skb(skb);
11535 return -EIO;
11536 }
Michael Chanc76949a2005-05-29 14:58:59 -070011537
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011538 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011539
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011540 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11541 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011542
11543 udelay(10);
11544
Matt Carlson303fc922009-11-02 14:27:34 +000011545 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11546 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011547 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011548 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011549
11550 udelay(10);
11551
Matt Carlson898a56f2009-08-28 14:02:40 +000011552 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11553 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011554 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011555 (rx_idx == (rx_start_idx + num_pkts)))
11556 break;
11557 }
11558
Matt Carlsonba1142e2011-11-04 09:15:00 +000011559 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
Michael Chanc76949a2005-05-29 14:58:59 -070011560 dev_kfree_skb(skb);
11561
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011562 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011563 goto out;
11564
11565 if (rx_idx != rx_start_idx + num_pkts)
11566 goto out;
11567
Matt Carlsonbb158d62011-04-25 12:42:47 +000011568 val = data_off;
11569 while (rx_idx != rx_start_idx) {
11570 desc = &rnapi->rx_rcb[rx_start_idx++];
11571 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11572 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011573
Matt Carlsonbb158d62011-04-25 12:42:47 +000011574 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11575 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011576 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011577
Matt Carlsonbb158d62011-04-25 12:42:47 +000011578 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11579 - ETH_FCS_LEN;
11580
Matt Carlson28a45952011-08-19 13:58:22 +000011581 if (!tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011582 if (rx_len != tx_len)
11583 goto out;
11584
11585 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11586 if (opaque_key != RXD_OPAQUE_RING_STD)
11587 goto out;
11588 } else {
11589 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11590 goto out;
11591 }
11592 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11593 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011594 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011595 goto out;
11596 }
11597
11598 if (opaque_key == RXD_OPAQUE_RING_STD) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011599 rx_data = tpr->rx_std_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011600 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11601 mapping);
11602 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011603 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011604 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11605 mapping);
11606 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011607 goto out;
11608
Matt Carlsonbb158d62011-04-25 12:42:47 +000011609 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11610 PCI_DMA_FROMDEVICE);
11611
Eric Dumazet9205fd92011-11-18 06:47:01 +000011612 rx_data += TG3_RX_OFFSET(tp);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011613 for (i = data_off; i < rx_len; i++, val++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000011614 if (*(rx_data + i) != (u8) (val & 0xff))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011615 goto out;
11616 }
Matt Carlson4852a862011-04-13 11:05:07 +000011617 }
11618
Michael Chanc76949a2005-05-29 14:58:59 -070011619 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011620
Eric Dumazet9205fd92011-11-18 06:47:01 +000011621 /* tg3_free_rings will unmap and free the rx_data */
Michael Chanc76949a2005-05-29 14:58:59 -070011622out:
11623 return err;
11624}
11625
Matt Carlson00c266b2011-04-25 12:42:46 +000011626#define TG3_STD_LOOPBACK_FAILED 1
11627#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011628#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson28a45952011-08-19 13:58:22 +000011629#define TG3_LOOPBACK_FAILED \
11630 (TG3_STD_LOOPBACK_FAILED | \
11631 TG3_JMB_LOOPBACK_FAILED | \
11632 TG3_TSO_LOOPBACK_FAILED)
Matt Carlson00c266b2011-04-25 12:42:46 +000011633
Matt Carlson941ec902011-08-19 13:58:23 +000011634static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
Michael Chan9f40dea2005-09-05 17:53:06 -070011635{
Matt Carlson28a45952011-08-19 13:58:22 +000011636 int err = -EIO;
Matt Carlson2215e242011-08-19 13:58:19 +000011637 u32 eee_cap;
Michael Chan9f40dea2005-09-05 17:53:06 -070011638
Matt Carlsonab789042011-01-25 15:58:54 +000011639 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11640 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11641
Matt Carlson28a45952011-08-19 13:58:22 +000011642 if (!netif_running(tp->dev)) {
11643 data[0] = TG3_LOOPBACK_FAILED;
11644 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011645 if (do_extlpbk)
11646 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlson28a45952011-08-19 13:58:22 +000011647 goto done;
11648 }
11649
Michael Chanb9ec6c12006-07-25 16:37:27 -070011650 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011651 if (err) {
Matt Carlson28a45952011-08-19 13:58:22 +000011652 data[0] = TG3_LOOPBACK_FAILED;
11653 data[1] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011654 if (do_extlpbk)
11655 data[2] = TG3_LOOPBACK_FAILED;
Matt Carlsonab789042011-01-25 15:58:54 +000011656 goto done;
11657 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011658
Joe Perches63c3a662011-04-26 08:12:10 +000011659 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011660 int i;
11661
11662 /* Reroute all rx packets to the 1st queue */
11663 for (i = MAC_RSS_INDIR_TBL_0;
11664 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11665 tw32(i, 0x0);
11666 }
11667
Matt Carlson6e01b202011-08-19 13:58:20 +000011668 /* HW errata - mac loopback fails in some cases on 5780.
11669 * Normal traffic and PHY loopback are not affected by
11670 * errata. Also, the MAC loopback test is deprecated for
11671 * all newer ASIC revisions.
11672 */
11673 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11674 !tg3_flag(tp, CPMU_PRESENT)) {
11675 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070011676
Matt Carlson28a45952011-08-19 13:58:22 +000011677 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11678 data[0] |= TG3_STD_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011679
11680 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011681 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11682 data[0] |= TG3_JMB_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000011683
11684 tg3_mac_loopback(tp, false);
11685 }
Matt Carlson4852a862011-04-13 11:05:07 +000011686
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011687 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011688 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011689 int i;
11690
Matt Carlson941ec902011-08-19 13:58:23 +000011691 tg3_phy_lpbk_set(tp, 0, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011692
11693 /* Wait for link */
11694 for (i = 0; i < 100; i++) {
11695 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11696 break;
11697 mdelay(1);
11698 }
11699
Matt Carlson28a45952011-08-19 13:58:22 +000011700 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11701 data[1] |= TG3_STD_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011702 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011703 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11704 data[1] |= TG3_TSO_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000011705 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000011706 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11707 data[1] |= TG3_JMB_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070011708
Matt Carlson941ec902011-08-19 13:58:23 +000011709 if (do_extlpbk) {
11710 tg3_phy_lpbk_set(tp, 0, true);
11711
11712 /* All link indications report up, but the hardware
11713 * isn't really ready for about 20 msec. Double it
11714 * to be sure.
11715 */
11716 mdelay(40);
11717
11718 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11719 data[2] |= TG3_STD_LOOPBACK_FAILED;
11720 if (tg3_flag(tp, TSO_CAPABLE) &&
11721 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11722 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11723 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11724 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11725 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11726 }
11727
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011728 /* Re-enable gphy autopowerdown. */
11729 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11730 tg3_phy_toggle_apd(tp, true);
11731 }
Matt Carlson6833c042008-11-21 17:18:59 -080011732
Matt Carlson941ec902011-08-19 13:58:23 +000011733 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
Matt Carlson28a45952011-08-19 13:58:22 +000011734
Matt Carlsonab789042011-01-25 15:58:54 +000011735done:
11736 tp->phy_flags |= eee_cap;
11737
Michael Chan9f40dea2005-09-05 17:53:06 -070011738 return err;
11739}
11740
Michael Chan4cafd3f2005-05-29 14:56:34 -070011741static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11742 u64 *data)
11743{
Michael Chan566f86a2005-05-29 14:56:58 -070011744 struct tg3 *tp = netdev_priv(dev);
Matt Carlson941ec902011-08-19 13:58:23 +000011745 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
Michael Chan566f86a2005-05-29 14:56:58 -070011746
Matt Carlsonbed98292011-07-13 09:27:29 +000011747 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11748 tg3_power_up(tp)) {
11749 etest->flags |= ETH_TEST_FL_FAILED;
11750 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11751 return;
11752 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011753
Michael Chan566f86a2005-05-29 14:56:58 -070011754 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11755
11756 if (tg3_test_nvram(tp) != 0) {
11757 etest->flags |= ETH_TEST_FL_FAILED;
11758 data[0] = 1;
11759 }
Matt Carlson941ec902011-08-19 13:58:23 +000011760 if (!doextlpbk && tg3_test_link(tp)) {
Michael Chanca430072005-05-29 14:57:23 -070011761 etest->flags |= ETH_TEST_FL_FAILED;
11762 data[1] = 1;
11763 }
Michael Chana71116d2005-05-29 14:58:11 -070011764 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011765 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011766
Michael Chanbbe832c2005-06-24 20:20:04 -070011767 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011768 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011769 tg3_netif_stop(tp);
11770 irq_sync = 1;
11771 }
11772
11773 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011774
11775 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011776 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011777 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011778 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011779 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011780 if (!err)
11781 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011782
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011783 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011784 tg3_phy_reset(tp);
11785
Michael Chana71116d2005-05-29 14:58:11 -070011786 if (tg3_test_registers(tp) != 0) {
11787 etest->flags |= ETH_TEST_FL_FAILED;
11788 data[2] = 1;
11789 }
Matt Carlson28a45952011-08-19 13:58:22 +000011790
Michael Chan7942e1d2005-05-29 14:58:36 -070011791 if (tg3_test_memory(tp) != 0) {
11792 etest->flags |= ETH_TEST_FL_FAILED;
11793 data[3] = 1;
11794 }
Matt Carlson28a45952011-08-19 13:58:22 +000011795
Matt Carlson941ec902011-08-19 13:58:23 +000011796 if (doextlpbk)
11797 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11798
11799 if (tg3_test_loopback(tp, &data[4], doextlpbk))
Michael Chanc76949a2005-05-29 14:58:59 -070011800 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011801
David S. Millerf47c11e2005-06-24 20:18:35 -070011802 tg3_full_unlock(tp);
11803
Michael Chand4bc3922005-05-29 14:59:20 -070011804 if (tg3_test_interrupt(tp) != 0) {
11805 etest->flags |= ETH_TEST_FL_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000011806 data[7] = 1;
Michael Chand4bc3922005-05-29 14:59:20 -070011807 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011808
11809 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011810
Michael Chana71116d2005-05-29 14:58:11 -070011811 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11812 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011813 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011814 err2 = tg3_restart_hw(tp, 1);
11815 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011816 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011817 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011818
11819 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011820
11821 if (irq_sync && !err2)
11822 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011823 }
Matt Carlson80096062010-08-02 11:26:06 +000011824 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011825 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011826
Michael Chan4cafd3f2005-05-29 14:56:34 -070011827}
11828
Linus Torvalds1da177e2005-04-16 15:20:36 -070011829static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11830{
11831 struct mii_ioctl_data *data = if_mii(ifr);
11832 struct tg3 *tp = netdev_priv(dev);
11833 int err;
11834
Joe Perches63c3a662011-04-26 08:12:10 +000011835 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011836 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011837 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011838 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011839 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011840 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011841 }
11842
Matt Carlson33f401a2010-04-05 10:19:27 +000011843 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011844 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011845 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011846
11847 /* fallthru */
11848 case SIOCGMIIREG: {
11849 u32 mii_regval;
11850
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011851 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011852 break; /* We have no PHY */
11853
Matt Carlson34eea5a2011-04-20 07:57:38 +000011854 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011855 return -EAGAIN;
11856
David S. Millerf47c11e2005-06-24 20:18:35 -070011857 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011858 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011859 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011860
11861 data->val_out = mii_regval;
11862
11863 return err;
11864 }
11865
11866 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011867 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011868 break; /* We have no PHY */
11869
Matt Carlson34eea5a2011-04-20 07:57:38 +000011870 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011871 return -EAGAIN;
11872
David S. Millerf47c11e2005-06-24 20:18:35 -070011873 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011874 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011875 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011876
11877 return err;
11878
11879 default:
11880 /* do nothing */
11881 break;
11882 }
11883 return -EOPNOTSUPP;
11884}
11885
David S. Miller15f98502005-05-18 22:49:26 -070011886static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11887{
11888 struct tg3 *tp = netdev_priv(dev);
11889
11890 memcpy(ec, &tp->coal, sizeof(*ec));
11891 return 0;
11892}
11893
Michael Chand244c892005-07-05 14:42:33 -070011894static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11895{
11896 struct tg3 *tp = netdev_priv(dev);
11897 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11898 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11899
Joe Perches63c3a662011-04-26 08:12:10 +000011900 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011901 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11902 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11903 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11904 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11905 }
11906
11907 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11908 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11909 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11910 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11911 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11912 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11913 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11914 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11915 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11916 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11917 return -EINVAL;
11918
11919 /* No rx interrupts will be generated if both are zero */
11920 if ((ec->rx_coalesce_usecs == 0) &&
11921 (ec->rx_max_coalesced_frames == 0))
11922 return -EINVAL;
11923
11924 /* No tx interrupts will be generated if both are zero */
11925 if ((ec->tx_coalesce_usecs == 0) &&
11926 (ec->tx_max_coalesced_frames == 0))
11927 return -EINVAL;
11928
11929 /* Only copy relevant parameters, ignore all others. */
11930 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11931 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11932 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11933 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11934 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11935 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11936 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11937 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11938 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11939
11940 if (netif_running(dev)) {
11941 tg3_full_lock(tp, 0);
11942 __tg3_set_coalesce(tp, &tp->coal);
11943 tg3_full_unlock(tp);
11944 }
11945 return 0;
11946}
11947
Jeff Garzik7282d492006-09-13 14:30:00 -040011948static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011949 .get_settings = tg3_get_settings,
11950 .set_settings = tg3_set_settings,
11951 .get_drvinfo = tg3_get_drvinfo,
11952 .get_regs_len = tg3_get_regs_len,
11953 .get_regs = tg3_get_regs,
11954 .get_wol = tg3_get_wol,
11955 .set_wol = tg3_set_wol,
11956 .get_msglevel = tg3_get_msglevel,
11957 .set_msglevel = tg3_set_msglevel,
11958 .nway_reset = tg3_nway_reset,
11959 .get_link = ethtool_op_get_link,
11960 .get_eeprom_len = tg3_get_eeprom_len,
11961 .get_eeprom = tg3_get_eeprom,
11962 .set_eeprom = tg3_set_eeprom,
11963 .get_ringparam = tg3_get_ringparam,
11964 .set_ringparam = tg3_set_ringparam,
11965 .get_pauseparam = tg3_get_pauseparam,
11966 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011967 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011968 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011969 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011970 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011971 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011972 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011973 .get_sset_count = tg3_get_sset_count,
Matt Carlson90415472011-12-16 13:33:23 +000011974 .get_rxnfc = tg3_get_rxnfc,
11975 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
11976 .get_rxfh_indir = tg3_get_rxfh_indir,
11977 .set_rxfh_indir = tg3_set_rxfh_indir,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011978};
11979
Matt Carlsonfaf16272012-02-13 10:20:07 +000011980static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
11981 int new_mtu)
11982{
11983 dev->mtu = new_mtu;
11984
11985 if (new_mtu > ETH_DATA_LEN) {
11986 if (tg3_flag(tp, 5780_CLASS)) {
11987 netdev_update_features(dev);
11988 tg3_flag_clear(tp, TSO_CAPABLE);
11989 } else {
11990 tg3_flag_set(tp, JUMBO_RING_ENABLE);
11991 }
11992 } else {
11993 if (tg3_flag(tp, 5780_CLASS)) {
11994 tg3_flag_set(tp, TSO_CAPABLE);
11995 netdev_update_features(dev);
11996 }
11997 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
11998 }
11999}
12000
12001static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12002{
12003 struct tg3 *tp = netdev_priv(dev);
12004 int err;
12005
12006 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12007 return -EINVAL;
12008
12009 if (!netif_running(dev)) {
12010 /* We'll just catch it later when the
12011 * device is up'd.
12012 */
12013 tg3_set_mtu(dev, tp, new_mtu);
12014 return 0;
12015 }
12016
12017 tg3_phy_stop(tp);
12018
12019 tg3_netif_stop(tp);
12020
12021 tg3_full_lock(tp, 1);
12022
12023 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12024
12025 tg3_set_mtu(dev, tp, new_mtu);
12026
12027 err = tg3_restart_hw(tp, 0);
12028
12029 if (!err)
12030 tg3_netif_start(tp);
12031
12032 tg3_full_unlock(tp);
12033
12034 if (!err)
12035 tg3_phy_start(tp);
12036
12037 return err;
12038}
12039
12040static const struct net_device_ops tg3_netdev_ops = {
12041 .ndo_open = tg3_open,
12042 .ndo_stop = tg3_close,
12043 .ndo_start_xmit = tg3_start_xmit,
12044 .ndo_get_stats64 = tg3_get_stats64,
12045 .ndo_validate_addr = eth_validate_addr,
12046 .ndo_set_rx_mode = tg3_set_rx_mode,
12047 .ndo_set_mac_address = tg3_set_mac_addr,
12048 .ndo_do_ioctl = tg3_ioctl,
12049 .ndo_tx_timeout = tg3_tx_timeout,
12050 .ndo_change_mtu = tg3_change_mtu,
12051 .ndo_fix_features = tg3_fix_features,
12052 .ndo_set_features = tg3_set_features,
12053#ifdef CONFIG_NET_POLL_CONTROLLER
12054 .ndo_poll_controller = tg3_poll_controller,
12055#endif
12056};
12057
Linus Torvalds1da177e2005-04-16 15:20:36 -070012058static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12059{
Michael Chan1b277772006-03-20 22:27:48 -080012060 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012061
12062 tp->nvram_size = EEPROM_CHIP_SIZE;
12063
Matt Carlsone4f34112009-02-25 14:25:00 +000012064 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012065 return;
12066
Michael Chanb16250e2006-09-27 16:10:14 -070012067 if ((magic != TG3_EEPROM_MAGIC) &&
12068 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12069 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012070 return;
12071
12072 /*
12073 * Size the chip by reading offsets at increasing powers of two.
12074 * When we encounter our validation signature, we know the addressing
12075 * has wrapped around, and thus have our chip size.
12076 */
Michael Chan1b277772006-03-20 22:27:48 -080012077 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012078
12079 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000012080 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012081 return;
12082
Michael Chan18201802006-03-20 22:29:15 -080012083 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012084 break;
12085
12086 cursize <<= 1;
12087 }
12088
12089 tp->nvram_size = cursize;
12090}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012091
Linus Torvalds1da177e2005-04-16 15:20:36 -070012092static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12093{
12094 u32 val;
12095
Joe Perches63c3a662011-04-26 08:12:10 +000012096 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080012097 return;
12098
12099 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080012100 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080012101 tg3_get_eeprom_size(tp);
12102 return;
12103 }
12104
Matt Carlson6d348f22009-02-25 14:25:52 +000012105 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012106 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000012107 /* This is confusing. We want to operate on the
12108 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12109 * call will read from NVRAM and byteswap the data
12110 * according to the byteswapping settings for all
12111 * other register accesses. This ensures the data we
12112 * want will always reside in the lower 16-bits.
12113 * However, the data in NVRAM is in LE format, which
12114 * means the data from the NVRAM read will always be
12115 * opposite the endianness of the CPU. The 16-bit
12116 * byteswap then brings the data to CPU endianness.
12117 */
12118 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012119 return;
12120 }
12121 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070012122 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012123}
12124
12125static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12126{
12127 u32 nvcfg1;
12128
12129 nvcfg1 = tr32(NVRAM_CFG1);
12130 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000012131 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012132 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012133 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12134 tw32(NVRAM_CFG1, nvcfg1);
12135 }
12136
Matt Carlson6ff6f812011-05-19 12:12:54 +000012137 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000012138 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012139 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012140 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12141 tp->nvram_jedecnum = JEDEC_ATMEL;
12142 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012143 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012144 break;
12145 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12146 tp->nvram_jedecnum = JEDEC_ATMEL;
12147 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12148 break;
12149 case FLASH_VENDOR_ATMEL_EEPROM:
12150 tp->nvram_jedecnum = JEDEC_ATMEL;
12151 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012152 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012153 break;
12154 case FLASH_VENDOR_ST:
12155 tp->nvram_jedecnum = JEDEC_ST;
12156 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012157 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012158 break;
12159 case FLASH_VENDOR_SAIFUN:
12160 tp->nvram_jedecnum = JEDEC_SAIFUN;
12161 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12162 break;
12163 case FLASH_VENDOR_SST_SMALL:
12164 case FLASH_VENDOR_SST_LARGE:
12165 tp->nvram_jedecnum = JEDEC_SST;
12166 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12167 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012168 }
Matt Carlson8590a602009-08-28 12:29:16 +000012169 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012170 tp->nvram_jedecnum = JEDEC_ATMEL;
12171 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000012172 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012173 }
12174}
12175
Matt Carlsona1b950d2009-09-01 13:20:17 +000012176static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12177{
12178 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12179 case FLASH_5752PAGE_SIZE_256:
12180 tp->nvram_pagesize = 256;
12181 break;
12182 case FLASH_5752PAGE_SIZE_512:
12183 tp->nvram_pagesize = 512;
12184 break;
12185 case FLASH_5752PAGE_SIZE_1K:
12186 tp->nvram_pagesize = 1024;
12187 break;
12188 case FLASH_5752PAGE_SIZE_2K:
12189 tp->nvram_pagesize = 2048;
12190 break;
12191 case FLASH_5752PAGE_SIZE_4K:
12192 tp->nvram_pagesize = 4096;
12193 break;
12194 case FLASH_5752PAGE_SIZE_264:
12195 tp->nvram_pagesize = 264;
12196 break;
12197 case FLASH_5752PAGE_SIZE_528:
12198 tp->nvram_pagesize = 528;
12199 break;
12200 }
12201}
12202
Michael Chan361b4ac2005-04-21 17:11:21 -070012203static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12204{
12205 u32 nvcfg1;
12206
12207 nvcfg1 = tr32(NVRAM_CFG1);
12208
Michael Chane6af3012005-04-21 17:12:05 -070012209 /* NVRAM protection for TPM */
12210 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000012211 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070012212
Michael Chan361b4ac2005-04-21 17:11:21 -070012213 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012214 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12215 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12216 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012217 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012218 break;
12219 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12220 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012221 tg3_flag_set(tp, NVRAM_BUFFERED);
12222 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012223 break;
12224 case FLASH_5752VENDOR_ST_M45PE10:
12225 case FLASH_5752VENDOR_ST_M45PE20:
12226 case FLASH_5752VENDOR_ST_M45PE40:
12227 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012228 tg3_flag_set(tp, NVRAM_BUFFERED);
12229 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012230 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070012231 }
12232
Joe Perches63c3a662011-04-26 08:12:10 +000012233 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000012234 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000012235 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070012236 /* For eeprom, set pagesize to maximum eeprom size */
12237 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12238
12239 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12240 tw32(NVRAM_CFG1, nvcfg1);
12241 }
12242}
12243
Michael Chand3c7b882006-03-23 01:28:25 -080012244static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12245{
Matt Carlson989a9d22007-05-05 11:51:05 -070012246 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080012247
12248 nvcfg1 = tr32(NVRAM_CFG1);
12249
12250 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070012251 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012252 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070012253 protect = 1;
12254 }
Michael Chand3c7b882006-03-23 01:28:25 -080012255
Matt Carlson989a9d22007-05-05 11:51:05 -070012256 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12257 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012258 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12259 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12260 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12261 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12262 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012263 tg3_flag_set(tp, NVRAM_BUFFERED);
12264 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012265 tp->nvram_pagesize = 264;
12266 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12267 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12268 tp->nvram_size = (protect ? 0x3e200 :
12269 TG3_NVRAM_SIZE_512KB);
12270 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12271 tp->nvram_size = (protect ? 0x1f200 :
12272 TG3_NVRAM_SIZE_256KB);
12273 else
12274 tp->nvram_size = (protect ? 0x1f200 :
12275 TG3_NVRAM_SIZE_128KB);
12276 break;
12277 case FLASH_5752VENDOR_ST_M45PE10:
12278 case FLASH_5752VENDOR_ST_M45PE20:
12279 case FLASH_5752VENDOR_ST_M45PE40:
12280 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012281 tg3_flag_set(tp, NVRAM_BUFFERED);
12282 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012283 tp->nvram_pagesize = 256;
12284 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12285 tp->nvram_size = (protect ?
12286 TG3_NVRAM_SIZE_64KB :
12287 TG3_NVRAM_SIZE_128KB);
12288 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12289 tp->nvram_size = (protect ?
12290 TG3_NVRAM_SIZE_64KB :
12291 TG3_NVRAM_SIZE_256KB);
12292 else
12293 tp->nvram_size = (protect ?
12294 TG3_NVRAM_SIZE_128KB :
12295 TG3_NVRAM_SIZE_512KB);
12296 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012297 }
12298}
12299
Michael Chan1b277772006-03-20 22:27:48 -080012300static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12301{
12302 u32 nvcfg1;
12303
12304 nvcfg1 = tr32(NVRAM_CFG1);
12305
12306 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012307 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12308 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12309 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12310 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12311 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012312 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012313 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012314
Matt Carlson8590a602009-08-28 12:29:16 +000012315 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12316 tw32(NVRAM_CFG1, nvcfg1);
12317 break;
12318 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12319 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12320 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12321 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12322 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012323 tg3_flag_set(tp, NVRAM_BUFFERED);
12324 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012325 tp->nvram_pagesize = 264;
12326 break;
12327 case FLASH_5752VENDOR_ST_M45PE10:
12328 case FLASH_5752VENDOR_ST_M45PE20:
12329 case FLASH_5752VENDOR_ST_M45PE40:
12330 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012331 tg3_flag_set(tp, NVRAM_BUFFERED);
12332 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012333 tp->nvram_pagesize = 256;
12334 break;
Michael Chan1b277772006-03-20 22:27:48 -080012335 }
12336}
12337
Matt Carlson6b91fa02007-10-10 18:01:09 -070012338static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12339{
12340 u32 nvcfg1, protect = 0;
12341
12342 nvcfg1 = tr32(NVRAM_CFG1);
12343
12344 /* NVRAM protection for TPM */
12345 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012346 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012347 protect = 1;
12348 }
12349
12350 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12351 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012352 case FLASH_5761VENDOR_ATMEL_ADB021D:
12353 case FLASH_5761VENDOR_ATMEL_ADB041D:
12354 case FLASH_5761VENDOR_ATMEL_ADB081D:
12355 case FLASH_5761VENDOR_ATMEL_ADB161D:
12356 case FLASH_5761VENDOR_ATMEL_MDB021D:
12357 case FLASH_5761VENDOR_ATMEL_MDB041D:
12358 case FLASH_5761VENDOR_ATMEL_MDB081D:
12359 case FLASH_5761VENDOR_ATMEL_MDB161D:
12360 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012361 tg3_flag_set(tp, NVRAM_BUFFERED);
12362 tg3_flag_set(tp, FLASH);
12363 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012364 tp->nvram_pagesize = 256;
12365 break;
12366 case FLASH_5761VENDOR_ST_A_M45PE20:
12367 case FLASH_5761VENDOR_ST_A_M45PE40:
12368 case FLASH_5761VENDOR_ST_A_M45PE80:
12369 case FLASH_5761VENDOR_ST_A_M45PE16:
12370 case FLASH_5761VENDOR_ST_M_M45PE20:
12371 case FLASH_5761VENDOR_ST_M_M45PE40:
12372 case FLASH_5761VENDOR_ST_M_M45PE80:
12373 case FLASH_5761VENDOR_ST_M_M45PE16:
12374 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012375 tg3_flag_set(tp, NVRAM_BUFFERED);
12376 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012377 tp->nvram_pagesize = 256;
12378 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012379 }
12380
12381 if (protect) {
12382 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12383 } else {
12384 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012385 case FLASH_5761VENDOR_ATMEL_ADB161D:
12386 case FLASH_5761VENDOR_ATMEL_MDB161D:
12387 case FLASH_5761VENDOR_ST_A_M45PE16:
12388 case FLASH_5761VENDOR_ST_M_M45PE16:
12389 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12390 break;
12391 case FLASH_5761VENDOR_ATMEL_ADB081D:
12392 case FLASH_5761VENDOR_ATMEL_MDB081D:
12393 case FLASH_5761VENDOR_ST_A_M45PE80:
12394 case FLASH_5761VENDOR_ST_M_M45PE80:
12395 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12396 break;
12397 case FLASH_5761VENDOR_ATMEL_ADB041D:
12398 case FLASH_5761VENDOR_ATMEL_MDB041D:
12399 case FLASH_5761VENDOR_ST_A_M45PE40:
12400 case FLASH_5761VENDOR_ST_M_M45PE40:
12401 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12402 break;
12403 case FLASH_5761VENDOR_ATMEL_ADB021D:
12404 case FLASH_5761VENDOR_ATMEL_MDB021D:
12405 case FLASH_5761VENDOR_ST_A_M45PE20:
12406 case FLASH_5761VENDOR_ST_M_M45PE20:
12407 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12408 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012409 }
12410 }
12411}
12412
Michael Chanb5d37722006-09-27 16:06:21 -070012413static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12414{
12415 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012416 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012417 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12418}
12419
Matt Carlson321d32a2008-11-21 17:22:19 -080012420static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12421{
12422 u32 nvcfg1;
12423
12424 nvcfg1 = tr32(NVRAM_CFG1);
12425
12426 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12427 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12428 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12429 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012430 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012431 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12432
12433 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12434 tw32(NVRAM_CFG1, nvcfg1);
12435 return;
12436 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12437 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12438 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12439 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12440 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12441 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12442 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12443 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012444 tg3_flag_set(tp, NVRAM_BUFFERED);
12445 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012446
12447 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12448 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12449 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12450 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12451 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12452 break;
12453 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12454 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12455 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12456 break;
12457 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12458 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12459 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12460 break;
12461 }
12462 break;
12463 case FLASH_5752VENDOR_ST_M45PE10:
12464 case FLASH_5752VENDOR_ST_M45PE20:
12465 case FLASH_5752VENDOR_ST_M45PE40:
12466 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012467 tg3_flag_set(tp, NVRAM_BUFFERED);
12468 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012469
12470 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12471 case FLASH_5752VENDOR_ST_M45PE10:
12472 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12473 break;
12474 case FLASH_5752VENDOR_ST_M45PE20:
12475 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12476 break;
12477 case FLASH_5752VENDOR_ST_M45PE40:
12478 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12479 break;
12480 }
12481 break;
12482 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012483 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012484 return;
12485 }
12486
Matt Carlsona1b950d2009-09-01 13:20:17 +000012487 tg3_nvram_get_pagesize(tp, nvcfg1);
12488 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012489 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012490}
12491
12492
12493static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12494{
12495 u32 nvcfg1;
12496
12497 nvcfg1 = tr32(NVRAM_CFG1);
12498
12499 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12500 case FLASH_5717VENDOR_ATMEL_EEPROM:
12501 case FLASH_5717VENDOR_MICRO_EEPROM:
12502 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012503 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012504 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12505
12506 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12507 tw32(NVRAM_CFG1, nvcfg1);
12508 return;
12509 case FLASH_5717VENDOR_ATMEL_MDB011D:
12510 case FLASH_5717VENDOR_ATMEL_ADB011B:
12511 case FLASH_5717VENDOR_ATMEL_ADB011D:
12512 case FLASH_5717VENDOR_ATMEL_MDB021D:
12513 case FLASH_5717VENDOR_ATMEL_ADB021B:
12514 case FLASH_5717VENDOR_ATMEL_ADB021D:
12515 case FLASH_5717VENDOR_ATMEL_45USPT:
12516 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012517 tg3_flag_set(tp, NVRAM_BUFFERED);
12518 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012519
12520 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12521 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012522 /* Detect size with tg3_nvram_get_size() */
12523 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012524 case FLASH_5717VENDOR_ATMEL_ADB021B:
12525 case FLASH_5717VENDOR_ATMEL_ADB021D:
12526 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12527 break;
12528 default:
12529 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12530 break;
12531 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012532 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012533 case FLASH_5717VENDOR_ST_M_M25PE10:
12534 case FLASH_5717VENDOR_ST_A_M25PE10:
12535 case FLASH_5717VENDOR_ST_M_M45PE10:
12536 case FLASH_5717VENDOR_ST_A_M45PE10:
12537 case FLASH_5717VENDOR_ST_M_M25PE20:
12538 case FLASH_5717VENDOR_ST_A_M25PE20:
12539 case FLASH_5717VENDOR_ST_M_M45PE20:
12540 case FLASH_5717VENDOR_ST_A_M45PE20:
12541 case FLASH_5717VENDOR_ST_25USPT:
12542 case FLASH_5717VENDOR_ST_45USPT:
12543 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012544 tg3_flag_set(tp, NVRAM_BUFFERED);
12545 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012546
12547 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12548 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012549 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012550 /* Detect size with tg3_nvram_get_size() */
12551 break;
12552 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012553 case FLASH_5717VENDOR_ST_A_M45PE20:
12554 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12555 break;
12556 default:
12557 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12558 break;
12559 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012560 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012561 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012562 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012563 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012564 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012565
12566 tg3_nvram_get_pagesize(tp, nvcfg1);
12567 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012568 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012569}
12570
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012571static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12572{
12573 u32 nvcfg1, nvmpinstrp;
12574
12575 nvcfg1 = tr32(NVRAM_CFG1);
12576 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12577
12578 switch (nvmpinstrp) {
12579 case FLASH_5720_EEPROM_HD:
12580 case FLASH_5720_EEPROM_LD:
12581 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012582 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012583
12584 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12585 tw32(NVRAM_CFG1, nvcfg1);
12586 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12587 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12588 else
12589 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12590 return;
12591 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12592 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12593 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12594 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12595 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12596 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12597 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12598 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12599 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12600 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12601 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12602 case FLASH_5720VENDOR_ATMEL_45USPT:
12603 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012604 tg3_flag_set(tp, NVRAM_BUFFERED);
12605 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012606
12607 switch (nvmpinstrp) {
12608 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12609 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12610 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12611 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12612 break;
12613 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12614 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12615 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12616 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12617 break;
12618 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12619 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12620 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12621 break;
12622 default:
12623 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12624 break;
12625 }
12626 break;
12627 case FLASH_5720VENDOR_M_ST_M25PE10:
12628 case FLASH_5720VENDOR_M_ST_M45PE10:
12629 case FLASH_5720VENDOR_A_ST_M25PE10:
12630 case FLASH_5720VENDOR_A_ST_M45PE10:
12631 case FLASH_5720VENDOR_M_ST_M25PE20:
12632 case FLASH_5720VENDOR_M_ST_M45PE20:
12633 case FLASH_5720VENDOR_A_ST_M25PE20:
12634 case FLASH_5720VENDOR_A_ST_M45PE20:
12635 case FLASH_5720VENDOR_M_ST_M25PE40:
12636 case FLASH_5720VENDOR_M_ST_M45PE40:
12637 case FLASH_5720VENDOR_A_ST_M25PE40:
12638 case FLASH_5720VENDOR_A_ST_M45PE40:
12639 case FLASH_5720VENDOR_M_ST_M25PE80:
12640 case FLASH_5720VENDOR_M_ST_M45PE80:
12641 case FLASH_5720VENDOR_A_ST_M25PE80:
12642 case FLASH_5720VENDOR_A_ST_M45PE80:
12643 case FLASH_5720VENDOR_ST_25USPT:
12644 case FLASH_5720VENDOR_ST_45USPT:
12645 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012646 tg3_flag_set(tp, NVRAM_BUFFERED);
12647 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012648
12649 switch (nvmpinstrp) {
12650 case FLASH_5720VENDOR_M_ST_M25PE20:
12651 case FLASH_5720VENDOR_M_ST_M45PE20:
12652 case FLASH_5720VENDOR_A_ST_M25PE20:
12653 case FLASH_5720VENDOR_A_ST_M45PE20:
12654 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12655 break;
12656 case FLASH_5720VENDOR_M_ST_M25PE40:
12657 case FLASH_5720VENDOR_M_ST_M45PE40:
12658 case FLASH_5720VENDOR_A_ST_M25PE40:
12659 case FLASH_5720VENDOR_A_ST_M45PE40:
12660 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12661 break;
12662 case FLASH_5720VENDOR_M_ST_M25PE80:
12663 case FLASH_5720VENDOR_M_ST_M45PE80:
12664 case FLASH_5720VENDOR_A_ST_M25PE80:
12665 case FLASH_5720VENDOR_A_ST_M45PE80:
12666 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12667 break;
12668 default:
12669 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12670 break;
12671 }
12672 break;
12673 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012674 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012675 return;
12676 }
12677
12678 tg3_nvram_get_pagesize(tp, nvcfg1);
12679 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012680 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012681}
12682
Linus Torvalds1da177e2005-04-16 15:20:36 -070012683/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12684static void __devinit tg3_nvram_init(struct tg3 *tp)
12685{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012686 tw32_f(GRC_EEPROM_ADDR,
12687 (EEPROM_ADDR_FSM_RESET |
12688 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12689 EEPROM_ADDR_CLKPERD_SHIFT)));
12690
Michael Chan9d57f012006-12-07 00:23:25 -080012691 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012692
12693 /* Enable seeprom accesses. */
12694 tw32_f(GRC_LOCAL_CTRL,
12695 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12696 udelay(100);
12697
12698 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12699 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012700 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012701
Michael Chanec41c7d2006-01-17 02:40:55 -080012702 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012703 netdev_warn(tp->dev,
12704 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012705 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012706 return;
12707 }
Michael Chane6af3012005-04-21 17:12:05 -070012708 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012709
Matt Carlson989a9d22007-05-05 11:51:05 -070012710 tp->nvram_size = 0;
12711
Michael Chan361b4ac2005-04-21 17:11:21 -070012712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12713 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012714 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12715 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012716 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012719 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012720 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12721 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012722 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12723 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012724 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000012725 tg3_flag(tp, 57765_CLASS))
Matt Carlson321d32a2008-11-21 17:22:19 -080012726 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012727 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12728 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012729 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012730 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12731 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012732 else
12733 tg3_get_nvram_info(tp);
12734
Matt Carlson989a9d22007-05-05 11:51:05 -070012735 if (tp->nvram_size == 0)
12736 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012737
Michael Chane6af3012005-04-21 17:12:05 -070012738 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012739 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012740
12741 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012742 tg3_flag_clear(tp, NVRAM);
12743 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012744
12745 tg3_get_eeprom_size(tp);
12746 }
12747}
12748
Linus Torvalds1da177e2005-04-16 15:20:36 -070012749static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12750 u32 offset, u32 len, u8 *buf)
12751{
12752 int i, j, rc = 0;
12753 u32 val;
12754
12755 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012756 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012757 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012758
12759 addr = offset + i;
12760
12761 memcpy(&data, buf + i, 4);
12762
Matt Carlson62cedd12009-04-20 14:52:29 -070012763 /*
12764 * The SEEPROM interface expects the data to always be opposite
12765 * the native endian format. We accomplish this by reversing
12766 * all the operations that would have been performed on the
12767 * data from a call to tg3_nvram_read_be32().
12768 */
12769 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012770
12771 val = tr32(GRC_EEPROM_ADDR);
12772 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12773
12774 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12775 EEPROM_ADDR_READ);
12776 tw32(GRC_EEPROM_ADDR, val |
12777 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12778 (addr & EEPROM_ADDR_ADDR_MASK) |
12779 EEPROM_ADDR_START |
12780 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012781
Michael Chan9d57f012006-12-07 00:23:25 -080012782 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012783 val = tr32(GRC_EEPROM_ADDR);
12784
12785 if (val & EEPROM_ADDR_COMPLETE)
12786 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012787 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012788 }
12789 if (!(val & EEPROM_ADDR_COMPLETE)) {
12790 rc = -EBUSY;
12791 break;
12792 }
12793 }
12794
12795 return rc;
12796}
12797
12798/* offset and length are dword aligned */
12799static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12800 u8 *buf)
12801{
12802 int ret = 0;
12803 u32 pagesize = tp->nvram_pagesize;
12804 u32 pagemask = pagesize - 1;
12805 u32 nvram_cmd;
12806 u8 *tmp;
12807
12808 tmp = kmalloc(pagesize, GFP_KERNEL);
12809 if (tmp == NULL)
12810 return -ENOMEM;
12811
12812 while (len) {
12813 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012814 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012815
12816 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012817
Linus Torvalds1da177e2005-04-16 15:20:36 -070012818 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012819 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12820 (__be32 *) (tmp + j));
12821 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012822 break;
12823 }
12824 if (ret)
12825 break;
12826
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012827 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012828 size = pagesize;
12829 if (len < size)
12830 size = len;
12831
12832 len -= size;
12833
12834 memcpy(tmp + page_off, buf, size);
12835
12836 offset = offset + (pagesize - page_off);
12837
Michael Chane6af3012005-04-21 17:12:05 -070012838 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012839
12840 /*
12841 * Before we can erase the flash page, we need
12842 * to issue a special "write enable" command.
12843 */
12844 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12845
12846 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12847 break;
12848
12849 /* Erase the target page */
12850 tw32(NVRAM_ADDR, phy_addr);
12851
12852 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12853 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12854
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012855 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012856 break;
12857
12858 /* Issue another write enable to start the write. */
12859 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12860
12861 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12862 break;
12863
12864 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012865 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012866
Al Virob9fc7dc2007-12-17 22:59:57 -080012867 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012868
Al Virob9fc7dc2007-12-17 22:59:57 -080012869 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012870
12871 tw32(NVRAM_ADDR, phy_addr + j);
12872
12873 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12874 NVRAM_CMD_WR;
12875
12876 if (j == 0)
12877 nvram_cmd |= NVRAM_CMD_FIRST;
12878 else if (j == (pagesize - 4))
12879 nvram_cmd |= NVRAM_CMD_LAST;
12880
12881 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12882 break;
12883 }
12884 if (ret)
12885 break;
12886 }
12887
12888 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12889 tg3_nvram_exec_cmd(tp, nvram_cmd);
12890
12891 kfree(tmp);
12892
12893 return ret;
12894}
12895
12896/* offset and length are dword aligned */
12897static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12898 u8 *buf)
12899{
12900 int i, ret = 0;
12901
12902 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012903 u32 page_off, phy_addr, nvram_cmd;
12904 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012905
12906 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012907 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012908
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012909 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012910
Michael Chan18201802006-03-20 22:29:15 -080012911 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012912
12913 tw32(NVRAM_ADDR, phy_addr);
12914
12915 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12916
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012917 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012918 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012919 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012920 nvram_cmd |= NVRAM_CMD_LAST;
12921
12922 if (i == (len - 4))
12923 nvram_cmd |= NVRAM_CMD_LAST;
12924
Matt Carlson321d32a2008-11-21 17:22:19 -080012925 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012926 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012927 (tp->nvram_jedecnum == JEDEC_ST) &&
12928 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012929
12930 if ((ret = tg3_nvram_exec_cmd(tp,
12931 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12932 NVRAM_CMD_DONE)))
12933
12934 break;
12935 }
Joe Perches63c3a662011-04-26 08:12:10 +000012936 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012937 /* We always do complete word writes to eeprom. */
12938 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12939 }
12940
12941 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12942 break;
12943 }
12944 return ret;
12945}
12946
12947/* offset and length are dword aligned */
12948static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12949{
12950 int ret;
12951
Joe Perches63c3a662011-04-26 08:12:10 +000012952 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012953 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12954 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012955 udelay(40);
12956 }
12957
Joe Perches63c3a662011-04-26 08:12:10 +000012958 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012959 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012960 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012961 u32 grc_mode;
12962
Michael Chanec41c7d2006-01-17 02:40:55 -080012963 ret = tg3_nvram_lock(tp);
12964 if (ret)
12965 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012966
Michael Chane6af3012005-04-21 17:12:05 -070012967 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012968 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012969 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012970
12971 grc_mode = tr32(GRC_MODE);
12972 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12973
Joe Perches63c3a662011-04-26 08:12:10 +000012974 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012975 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12976 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012977 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012978 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12979 buf);
12980 }
12981
12982 grc_mode = tr32(GRC_MODE);
12983 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12984
Michael Chane6af3012005-04-21 17:12:05 -070012985 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012986 tg3_nvram_unlock(tp);
12987 }
12988
Joe Perches63c3a662011-04-26 08:12:10 +000012989 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012990 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012991 udelay(40);
12992 }
12993
12994 return ret;
12995}
12996
12997struct subsys_tbl_ent {
12998 u16 subsys_vendor, subsys_devid;
12999 u32 phy_id;
13000};
13001
Matt Carlson24daf2b2010-02-17 15:17:02 +000013002static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013003 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013004 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013005 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013006 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013007 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013008 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013009 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013010 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13011 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13012 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013013 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013014 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013015 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013016 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13017 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13018 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013019 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013020 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013021 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013022 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013023 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013024 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013025 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013026
13027 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013028 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013029 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013030 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013031 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013032 { TG3PCI_SUBVENDOR_ID_3COM,
13033 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13034 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013035 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013036 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000013037 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013038
13039 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013040 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013041 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013042 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013043 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013044 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013045 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013046 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000013047 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013048
13049 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013050 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013051 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013052 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013053 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013054 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13055 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13056 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013057 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000013058 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000013059 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070013060
13061 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013062 { TG3PCI_SUBVENDOR_ID_IBM,
13063 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013064};
13065
Matt Carlson24daf2b2010-02-17 15:17:02 +000013066static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013067{
13068 int i;
13069
13070 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13071 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13072 tp->pdev->subsystem_vendor) &&
13073 (subsys_id_to_phy_id[i].subsys_devid ==
13074 tp->pdev->subsystem_device))
13075 return &subsys_id_to_phy_id[i];
13076 }
13077 return NULL;
13078}
13079
Michael Chan7d0c41e2005-04-21 17:06:20 -070013080static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013081{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013082 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070013083
Matt Carlson79eb6902010-02-17 15:17:03 +000013084 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070013085 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13086
Gary Zambranoa85feb82007-05-05 11:52:19 -070013087 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000013088 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13089 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080013090
Michael Chanb5d37722006-09-27 16:06:21 -070013091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080013092 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013093 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13094 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013095 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013096 val = tr32(VCPU_CFGSHDW);
13097 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000013098 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070013099 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013100 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013101 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013102 device_set_wakeup_enable(&tp->pdev->dev, true);
13103 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013104 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070013105 }
13106
Linus Torvalds1da177e2005-04-16 15:20:36 -070013107 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13108 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13109 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070013110 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070013111 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013112
13113 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13114 tp->nic_sram_data_cfg = nic_cfg;
13115
13116 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13117 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000013118 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13119 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13120 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070013121 (ver > 0) && (ver < 0x100))
13122 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13123
Matt Carlsona9daf362008-05-25 23:49:44 -070013124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13125 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13126
Linus Torvalds1da177e2005-04-16 15:20:36 -070013127 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13128 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13129 eeprom_phy_serdes = 1;
13130
13131 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13132 if (nic_phy_id != 0) {
13133 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13134 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13135
13136 eeprom_phy_id = (id1 >> 16) << 10;
13137 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13138 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13139 } else
13140 eeprom_phy_id = 0;
13141
Michael Chan7d0c41e2005-04-21 17:06:20 -070013142 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070013143 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000013144 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013145 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000013146 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013147 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070013148 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070013149
Joe Perches63c3a662011-04-26 08:12:10 +000013150 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070013151 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13152 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070013153 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070013154 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13155
13156 switch (led_cfg) {
13157 default:
13158 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13159 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13160 break;
13161
13162 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13163 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13164 break;
13165
13166 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13167 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070013168
13169 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13170 * read on some older 5700/5701 bootcode.
13171 */
13172 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13173 ASIC_REV_5700 ||
13174 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13175 ASIC_REV_5701)
13176 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13177
Linus Torvalds1da177e2005-04-16 15:20:36 -070013178 break;
13179
13180 case SHASTA_EXT_LED_SHARED:
13181 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13182 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13183 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13184 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13185 LED_CTRL_MODE_PHY_2);
13186 break;
13187
13188 case SHASTA_EXT_LED_MAC:
13189 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13190 break;
13191
13192 case SHASTA_EXT_LED_COMBO:
13193 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13194 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13195 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13196 LED_CTRL_MODE_PHY_2);
13197 break;
13198
Stephen Hemminger855e1112008-04-16 16:37:28 -070013199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013200
13201 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13202 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13203 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13204 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13205
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013206 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13207 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080013208
Michael Chan9d26e212006-12-07 00:21:14 -080013209 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000013210 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013211 if ((tp->pdev->subsystem_vendor ==
13212 PCI_VENDOR_ID_ARIMA) &&
13213 (tp->pdev->subsystem_device == 0x205a ||
13214 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000013215 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013216 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000013217 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13218 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013220
13221 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000013222 tg3_flag_set(tp, ENABLE_ASF);
13223 if (tg3_flag(tp, 5750_PLUS))
13224 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013225 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013226
13227 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013228 tg3_flag(tp, 5750_PLUS))
13229 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013230
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013231 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070013232 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000013233 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013234
Joe Perches63c3a662011-04-26 08:12:10 +000013235 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013236 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013237 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013238 device_set_wakeup_enable(&tp->pdev->dev, true);
13239 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013240
Linus Torvalds1da177e2005-04-16 15:20:36 -070013241 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013242 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013243
13244 /* serdes signal pre-emphasis in register 0x590 set by */
13245 /* bootcode if bit 18 is set */
13246 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013247 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070013248
Joe Perches63c3a662011-04-26 08:12:10 +000013249 if ((tg3_flag(tp, 57765_PLUS) ||
13250 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13251 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080013252 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013253 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080013254
Joe Perches63c3a662011-04-26 08:12:10 +000013255 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000013256 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000013257 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070013258 u32 cfg3;
13259
13260 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13261 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000013262 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013263 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013264
Matt Carlson14417062010-02-17 15:16:59 +000013265 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013266 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013267 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013268 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013269 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013270 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013271 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013272done:
Joe Perches63c3a662011-04-26 08:12:10 +000013273 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013274 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013275 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013276 else
13277 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013278}
13279
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013280static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13281{
13282 int i;
13283 u32 val;
13284
13285 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13286 tw32(OTP_CTRL, cmd);
13287
13288 /* Wait for up to 1 ms for command to execute. */
13289 for (i = 0; i < 100; i++) {
13290 val = tr32(OTP_STATUS);
13291 if (val & OTP_STATUS_CMD_DONE)
13292 break;
13293 udelay(10);
13294 }
13295
13296 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13297}
13298
13299/* Read the gphy configuration from the OTP region of the chip. The gphy
13300 * configuration is a 32-bit value that straddles the alignment boundary.
13301 * We do two 32-bit reads and then shift and merge the results.
13302 */
13303static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13304{
13305 u32 bhalf_otp, thalf_otp;
13306
13307 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13308
13309 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13310 return 0;
13311
13312 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13313
13314 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13315 return 0;
13316
13317 thalf_otp = tr32(OTP_READ_DATA);
13318
13319 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13320
13321 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13322 return 0;
13323
13324 bhalf_otp = tr32(OTP_READ_DATA);
13325
13326 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13327}
13328
Matt Carlsone256f8a2011-03-09 16:58:24 +000013329static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13330{
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +000013331 u32 adv = ADVERTISED_Autoneg;
Matt Carlsone256f8a2011-03-09 16:58:24 +000013332
13333 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13334 adv |= ADVERTISED_1000baseT_Half |
13335 ADVERTISED_1000baseT_Full;
13336
13337 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13338 adv |= ADVERTISED_100baseT_Half |
13339 ADVERTISED_100baseT_Full |
13340 ADVERTISED_10baseT_Half |
13341 ADVERTISED_10baseT_Full |
13342 ADVERTISED_TP;
13343 else
13344 adv |= ADVERTISED_FIBRE;
13345
13346 tp->link_config.advertising = adv;
13347 tp->link_config.speed = SPEED_INVALID;
13348 tp->link_config.duplex = DUPLEX_INVALID;
13349 tp->link_config.autoneg = AUTONEG_ENABLE;
13350 tp->link_config.active_speed = SPEED_INVALID;
13351 tp->link_config.active_duplex = DUPLEX_INVALID;
13352 tp->link_config.orig_speed = SPEED_INVALID;
13353 tp->link_config.orig_duplex = DUPLEX_INVALID;
13354 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13355}
13356
Michael Chan7d0c41e2005-04-21 17:06:20 -070013357static int __devinit tg3_phy_probe(struct tg3 *tp)
13358{
13359 u32 hw_phy_id_1, hw_phy_id_2;
13360 u32 hw_phy_id, hw_phy_id_masked;
13361 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013362
Matt Carlsone256f8a2011-03-09 16:58:24 +000013363 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013364 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013365 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13366
Joe Perches63c3a662011-04-26 08:12:10 +000013367 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013368 return tg3_phy_init(tp);
13369
Linus Torvalds1da177e2005-04-16 15:20:36 -070013370 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013371 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013372 */
13373 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013374 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013375 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013376 } else {
13377 /* Now read the physical PHY_ID from the chip and verify
13378 * that it is sane. If it doesn't look good, we fall back
13379 * to either the hard-coded table based PHY_ID and failing
13380 * that the value found in the eeprom area.
13381 */
13382 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13383 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13384
13385 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13386 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13387 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13388
Matt Carlson79eb6902010-02-17 15:17:03 +000013389 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013390 }
13391
Matt Carlson79eb6902010-02-17 15:17:03 +000013392 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013393 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013394 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013395 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013396 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013397 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013398 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013399 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013400 /* Do nothing, phy ID already set up in
13401 * tg3_get_eeprom_hw_cfg().
13402 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013403 } else {
13404 struct subsys_tbl_ent *p;
13405
13406 /* No eeprom signature? Try the hardcoded
13407 * subsys device table.
13408 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013409 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013410 if (!p)
13411 return -ENODEV;
13412
13413 tp->phy_id = p->phy_id;
13414 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013415 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013416 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013417 }
13418 }
13419
Matt Carlsona6b68da2010-12-06 08:28:52 +000013420 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013421 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13423 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013424 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13425 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13426 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013427 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13428
Matt Carlsone256f8a2011-03-09 16:58:24 +000013429 tg3_phy_init_link_config(tp);
13430
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013431 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013432 !tg3_flag(tp, ENABLE_APE) &&
13433 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsone2bf73e2011-12-08 14:40:15 +000013434 u32 bmsr, dummy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013435
13436 tg3_readphy(tp, MII_BMSR, &bmsr);
13437 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13438 (bmsr & BMSR_LSTATUS))
13439 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013440
Linus Torvalds1da177e2005-04-16 15:20:36 -070013441 err = tg3_phy_reset(tp);
13442 if (err)
13443 return err;
13444
Matt Carlson42b64a42011-05-19 12:12:49 +000013445 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013446
Matt Carlsone2bf73e2011-12-08 14:40:15 +000013447 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013448 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13449 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013450
13451 tg3_writephy(tp, MII_BMCR,
13452 BMCR_ANENABLE | BMCR_ANRESTART);
13453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013454 }
13455
13456skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013457 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013458 err = tg3_init_5401phy_dsp(tp);
13459 if (err)
13460 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013461
Linus Torvalds1da177e2005-04-16 15:20:36 -070013462 err = tg3_init_5401phy_dsp(tp);
13463 }
13464
Linus Torvalds1da177e2005-04-16 15:20:36 -070013465 return err;
13466}
13467
Matt Carlson184b8902010-04-05 10:19:25 +000013468static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013469{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013470 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013471 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013472 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013473 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013474
Matt Carlson535a4902011-07-20 10:20:56 +000013475 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013476 if (!vpd_data)
13477 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013478
Matt Carlson535a4902011-07-20 10:20:56 +000013479 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013480 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013481 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013482
13483 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13484 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13485 i += PCI_VPD_LRDT_TAG_SIZE;
13486
Matt Carlson535a4902011-07-20 10:20:56 +000013487 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013488 goto out_not_found;
13489
Matt Carlson184b8902010-04-05 10:19:25 +000013490 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13491 PCI_VPD_RO_KEYWORD_MFR_ID);
13492 if (j > 0) {
13493 len = pci_vpd_info_field_size(&vpd_data[j]);
13494
13495 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13496 if (j + len > block_end || len != 4 ||
13497 memcmp(&vpd_data[j], "1028", 4))
13498 goto partno;
13499
13500 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13501 PCI_VPD_RO_KEYWORD_VENDOR0);
13502 if (j < 0)
13503 goto partno;
13504
13505 len = pci_vpd_info_field_size(&vpd_data[j]);
13506
13507 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13508 if (j + len > block_end)
13509 goto partno;
13510
13511 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013512 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013513 }
13514
13515partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013516 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13517 PCI_VPD_RO_KEYWORD_PARTNO);
13518 if (i < 0)
13519 goto out_not_found;
13520
13521 len = pci_vpd_info_field_size(&vpd_data[i]);
13522
13523 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13524 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013525 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013526 goto out_not_found;
13527
13528 memcpy(tp->board_part_number, &vpd_data[i], len);
13529
Linus Torvalds1da177e2005-04-16 15:20:36 -070013530out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013531 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013532 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013533 return;
13534
13535out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13537 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13538 strcpy(tp->board_part_number, "BCM5717");
13539 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13540 strcpy(tp->board_part_number, "BCM5718");
13541 else
13542 goto nomatch;
13543 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13544 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13545 strcpy(tp->board_part_number, "BCM57780");
13546 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13547 strcpy(tp->board_part_number, "BCM57760");
13548 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13549 strcpy(tp->board_part_number, "BCM57790");
13550 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13551 strcpy(tp->board_part_number, "BCM57788");
13552 else
13553 goto nomatch;
13554 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13555 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13556 strcpy(tp->board_part_number, "BCM57761");
13557 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13558 strcpy(tp->board_part_number, "BCM57765");
13559 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13560 strcpy(tp->board_part_number, "BCM57781");
13561 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13562 strcpy(tp->board_part_number, "BCM57785");
13563 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13564 strcpy(tp->board_part_number, "BCM57791");
13565 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13566 strcpy(tp->board_part_number, "BCM57795");
13567 else
13568 goto nomatch;
Matt Carlson55086ad2011-12-14 11:09:59 +000013569 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13570 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13571 strcpy(tp->board_part_number, "BCM57762");
13572 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13573 strcpy(tp->board_part_number, "BCM57766");
13574 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13575 strcpy(tp->board_part_number, "BCM57782");
13576 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13577 strcpy(tp->board_part_number, "BCM57786");
13578 else
13579 goto nomatch;
Matt Carlson37a949c2010-09-30 10:34:33 +000013580 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013581 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013582 } else {
13583nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013584 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013586}
13587
Matt Carlson9c8a6202007-10-21 16:16:08 -070013588static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13589{
13590 u32 val;
13591
Matt Carlsone4f34112009-02-25 14:25:00 +000013592 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013593 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013594 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013595 val != 0)
13596 return 0;
13597
13598 return 1;
13599}
13600
Matt Carlsonacd9c112009-02-25 14:26:33 +000013601static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13602{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013603 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013604 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013605 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013606
13607 if (tg3_nvram_read(tp, 0xc, &offset) ||
13608 tg3_nvram_read(tp, 0x4, &start))
13609 return;
13610
13611 offset = tg3_nvram_logical_addr(tp, offset);
13612
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013613 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013614 return;
13615
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013616 if ((val & 0xfc000000) == 0x0c000000) {
13617 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013618 return;
13619
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013620 if (val == 0)
13621 newver = true;
13622 }
13623
Matt Carlson75f99362010-04-05 10:19:24 +000013624 dst_off = strlen(tp->fw_ver);
13625
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013626 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013627 if (TG3_VER_SIZE - dst_off < 16 ||
13628 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013629 return;
13630
13631 offset = offset + ver_offset - start;
13632 for (i = 0; i < 16; i += 4) {
13633 __be32 v;
13634 if (tg3_nvram_read_be32(tp, offset + i, &v))
13635 return;
13636
Matt Carlson75f99362010-04-05 10:19:24 +000013637 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013638 }
13639 } else {
13640 u32 major, minor;
13641
13642 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13643 return;
13644
13645 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13646 TG3_NVM_BCVER_MAJSFT;
13647 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013648 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13649 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013650 }
13651}
13652
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013653static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13654{
13655 u32 val, major, minor;
13656
13657 /* Use native endian representation */
13658 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13659 return;
13660
13661 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13662 TG3_NVM_HWSB_CFG1_MAJSFT;
13663 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13664 TG3_NVM_HWSB_CFG1_MINSFT;
13665
13666 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13667}
13668
Matt Carlsondfe00d72008-11-21 17:19:41 -080013669static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13670{
13671 u32 offset, major, minor, build;
13672
Matt Carlson75f99362010-04-05 10:19:24 +000013673 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013674
13675 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13676 return;
13677
13678 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13679 case TG3_EEPROM_SB_REVISION_0:
13680 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13681 break;
13682 case TG3_EEPROM_SB_REVISION_2:
13683 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13684 break;
13685 case TG3_EEPROM_SB_REVISION_3:
13686 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13687 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013688 case TG3_EEPROM_SB_REVISION_4:
13689 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13690 break;
13691 case TG3_EEPROM_SB_REVISION_5:
13692 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13693 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013694 case TG3_EEPROM_SB_REVISION_6:
13695 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13696 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013697 default:
13698 return;
13699 }
13700
Matt Carlsone4f34112009-02-25 14:25:00 +000013701 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013702 return;
13703
13704 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13705 TG3_EEPROM_SB_EDH_BLD_SHFT;
13706 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13707 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13708 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13709
13710 if (minor > 99 || build > 26)
13711 return;
13712
Matt Carlson75f99362010-04-05 10:19:24 +000013713 offset = strlen(tp->fw_ver);
13714 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13715 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013716
13717 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013718 offset = strlen(tp->fw_ver);
13719 if (offset < TG3_VER_SIZE - 1)
13720 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013721 }
13722}
13723
Matt Carlsonacd9c112009-02-25 14:26:33 +000013724static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013725{
13726 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013727 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013728
13729 for (offset = TG3_NVM_DIR_START;
13730 offset < TG3_NVM_DIR_END;
13731 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013732 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013733 return;
13734
13735 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13736 break;
13737 }
13738
13739 if (offset == TG3_NVM_DIR_END)
13740 return;
13741
Joe Perches63c3a662011-04-26 08:12:10 +000013742 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013743 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013744 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013745 return;
13746
Matt Carlsone4f34112009-02-25 14:25:00 +000013747 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013748 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013749 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013750 return;
13751
13752 offset += val - start;
13753
Matt Carlsonacd9c112009-02-25 14:26:33 +000013754 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013755
Matt Carlsonacd9c112009-02-25 14:26:33 +000013756 tp->fw_ver[vlen++] = ',';
13757 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013758
13759 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013760 __be32 v;
13761 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013762 return;
13763
Al Virob9fc7dc2007-12-17 22:59:57 -080013764 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013765
Matt Carlsonacd9c112009-02-25 14:26:33 +000013766 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13767 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013768 break;
13769 }
13770
Matt Carlsonacd9c112009-02-25 14:26:33 +000013771 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13772 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013773 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013774}
13775
Matt Carlson7fd76442009-02-25 14:27:20 +000013776static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13777{
13778 int vlen;
13779 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013780 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013781
Joe Perches63c3a662011-04-26 08:12:10 +000013782 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013783 return;
13784
13785 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13786 if (apedata != APE_SEG_SIG_MAGIC)
13787 return;
13788
13789 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13790 if (!(apedata & APE_FW_STATUS_READY))
13791 return;
13792
13793 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13794
Matt Carlsondc6d0742010-09-15 08:59:55 +000013795 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013796 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013797 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013798 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013799 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013800 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013801
Matt Carlson7fd76442009-02-25 14:27:20 +000013802 vlen = strlen(tp->fw_ver);
13803
Matt Carlsonecc79642010-08-02 11:26:01 +000013804 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13805 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013806 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13807 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13808 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13809 (apedata & APE_FW_VERSION_BLDMSK));
13810}
13811
Matt Carlsonacd9c112009-02-25 14:26:33 +000013812static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13813{
13814 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013815 bool vpd_vers = false;
13816
13817 if (tp->fw_ver[0] != 0)
13818 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013819
Joe Perches63c3a662011-04-26 08:12:10 +000013820 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013821 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013822 return;
13823 }
13824
Matt Carlsonacd9c112009-02-25 14:26:33 +000013825 if (tg3_nvram_read(tp, 0, &val))
13826 return;
13827
13828 if (val == TG3_EEPROM_MAGIC)
13829 tg3_read_bc_ver(tp);
13830 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13831 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013832 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13833 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013834 else
13835 return;
13836
Matt Carlsonc9cab242011-07-13 09:27:27 +000013837 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013838 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013839
Matt Carlsonc9cab242011-07-13 09:27:27 +000013840 if (tg3_flag(tp, ENABLE_APE)) {
13841 if (tg3_flag(tp, ENABLE_ASF))
13842 tg3_read_dash_ver(tp);
13843 } else if (tg3_flag(tp, ENABLE_ASF)) {
13844 tg3_read_mgmtfw_ver(tp);
13845 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013846
Matt Carlson75f99362010-04-05 10:19:24 +000013847done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013848 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013849}
13850
Michael Chan7544b092007-05-05 13:08:32 -070013851static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13852
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013853static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13854{
Joe Perches63c3a662011-04-26 08:12:10 +000013855 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013856 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013857 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013858 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013859 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013860 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013861}
13862
Matt Carlson41434702011-03-09 16:58:22 +000013863static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013864 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13865 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13866 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13867 { },
13868};
13869
Linus Torvalds1da177e2005-04-16 15:20:36 -070013870static int __devinit tg3_get_invariants(struct tg3 *tp)
13871{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013872 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013873 u32 pci_state_reg, grc_misc_cfg;
13874 u32 val;
13875 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013876 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013877
Linus Torvalds1da177e2005-04-16 15:20:36 -070013878 /* Force memory write invalidate off. If we leave it on,
13879 * then on 5700_BX chips we have to enable a workaround.
13880 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13881 * to match the cacheline size. The Broadcom driver have this
13882 * workaround but turns MWI off all the times so never uses
13883 * it. This seems to suggest that the workaround is insufficient.
13884 */
13885 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13886 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13887 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13888
Matt Carlson16821282011-07-13 09:27:28 +000013889 /* Important! -- Make sure register accesses are byteswapped
13890 * correctly. Also, for those chips that require it, make
13891 * sure that indirect register accesses are enabled before
13892 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013893 */
13894 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13895 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013896 tp->misc_host_ctrl |= (misc_ctrl_reg &
13897 MISC_HOST_CTRL_CHIPREV);
13898 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13899 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013900
13901 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13902 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13904 u32 prod_id_asic_rev;
13905
Matt Carlson5001e2f2009-11-13 13:03:51 +000013906 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13907 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013908 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13909 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013910 pci_read_config_dword(tp->pdev,
13911 TG3PCI_GEN2_PRODID_ASICREV,
13912 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013913 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13914 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13915 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13916 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13917 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000013918 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13919 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13920 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13921 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13922 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
Matt Carlsonb703df62009-12-03 08:36:21 +000013923 pci_read_config_dword(tp->pdev,
13924 TG3PCI_GEN15_PRODID_ASICREV,
13925 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013926 else
13927 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13928 &prod_id_asic_rev);
13929
Matt Carlson321d32a2008-11-21 17:22:19 -080013930 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013932
Michael Chanff645be2005-04-21 17:09:53 -070013933 /* Wrong chip ID in 5752 A0. This code can be removed later
13934 * as A0 is not in production.
13935 */
13936 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13937 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13938
Michael Chan68929142005-08-09 20:17:14 -070013939 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13940 * we need to disable memory and use config. cycles
13941 * only to access all registers. The 5702/03 chips
13942 * can mistakenly decode the special cycles from the
13943 * ICH chipsets as memory write cycles, causing corruption
13944 * of register and memory space. Only certain ICH bridges
13945 * will drive special cycles with non-zero data during the
13946 * address phase which can fall within the 5703's address
13947 * range. This is not an ICH bug as the PCI spec allows
13948 * non-zero address during special cycles. However, only
13949 * these ICH bridges are known to drive non-zero addresses
13950 * during special cycles.
13951 *
13952 * Since special cycles do not cross PCI bridges, we only
13953 * enable this workaround if the 5703 is on the secondary
13954 * bus of these ICH bridges.
13955 */
13956 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13957 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13958 static struct tg3_dev_id {
13959 u32 vendor;
13960 u32 device;
13961 u32 rev;
13962 } ich_chipsets[] = {
13963 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13964 PCI_ANY_ID },
13965 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13966 PCI_ANY_ID },
13967 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13968 0xa },
13969 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13970 PCI_ANY_ID },
13971 { },
13972 };
13973 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13974 struct pci_dev *bridge = NULL;
13975
13976 while (pci_id->vendor != 0) {
13977 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13978 bridge);
13979 if (!bridge) {
13980 pci_id++;
13981 continue;
13982 }
13983 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013984 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013985 continue;
13986 }
13987 if (bridge->subordinate &&
13988 (bridge->subordinate->number ==
13989 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013990 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013991 pci_dev_put(bridge);
13992 break;
13993 }
13994 }
13995 }
13996
Matt Carlson6ff6f812011-05-19 12:12:54 +000013997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba12008-04-19 18:12:33 -070013998 static struct tg3_dev_id {
13999 u32 vendor;
14000 u32 device;
14001 } bridge_chipsets[] = {
14002 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14003 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14004 { },
14005 };
14006 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14007 struct pci_dev *bridge = NULL;
14008
14009 while (pci_id->vendor != 0) {
14010 bridge = pci_get_device(pci_id->vendor,
14011 pci_id->device,
14012 bridge);
14013 if (!bridge) {
14014 pci_id++;
14015 continue;
14016 }
14017 if (bridge->subordinate &&
14018 (bridge->subordinate->number <=
14019 tp->pdev->bus->number) &&
14020 (bridge->subordinate->subordinate >=
14021 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014022 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba12008-04-19 18:12:33 -070014023 pci_dev_put(bridge);
14024 break;
14025 }
14026 }
14027 }
14028
Michael Chan4a29cc22006-03-19 13:21:12 -080014029 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14030 * DMA addresses > 40-bit. This bridge may have other additional
14031 * 57xx devices behind it in some 4-port NIC designs for example.
14032 * Any tg3 device found behind the bridge will also need the 40-bit
14033 * DMA workaround.
14034 */
Michael Chana4e2b342005-10-26 15:46:52 -070014035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14036 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000014037 tg3_flag_set(tp, 5780_CLASS);
14038 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070014039 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000014040 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080014041 struct pci_dev *bridge = NULL;
14042
14043 do {
14044 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14045 PCI_DEVICE_ID_SERVERWORKS_EPB,
14046 bridge);
14047 if (bridge && bridge->subordinate &&
14048 (bridge->subordinate->number <=
14049 tp->pdev->bus->number) &&
14050 (bridge->subordinate->subordinate >=
14051 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014052 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080014053 pci_dev_put(bridge);
14054 break;
14055 }
14056 } while (bridge);
14057 }
Michael Chan4cf78e42005-07-25 12:29:19 -070014058
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000014060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070014061 tp->pdev_peer = tg3_find_peer(tp);
14062
Matt Carlsonc885e822010-08-02 11:25:57 +000014063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000014064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14065 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000014066 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000014067
14068 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014069 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14070 tg3_flag_set(tp, 57765_CLASS);
14071
14072 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000014073 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000014074
Matt Carlson321d32a2008-11-21 17:22:19 -080014075 /* Intentionally exclude ASIC_REV_5906 */
14076 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080014077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014082 tg3_flag(tp, 57765_PLUS))
14083 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080014084
14085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070014087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014088 tg3_flag(tp, 5755_PLUS) ||
14089 tg3_flag(tp, 5780_CLASS))
14090 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070014091
Matt Carlson6ff6f812011-05-19 12:12:54 +000014092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014093 tg3_flag(tp, 5750_PLUS))
14094 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070014095
Matt Carlson507399f2009-11-13 13:03:37 +000014096 /* Determine TSO capabilities */
Matt Carlsona0512942011-07-27 14:20:54 +000014097 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000014098 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000014099 else if (tg3_flag(tp, 57765_PLUS))
14100 tg3_flag_set(tp, HW_TSO_3);
14101 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000014102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000014103 tg3_flag_set(tp, HW_TSO_2);
14104 else if (tg3_flag(tp, 5750_PLUS)) {
14105 tg3_flag_set(tp, HW_TSO_1);
14106 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14108 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000014109 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014110 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14111 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14112 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000014113 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000014114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14115 tp->fw_needed = FIRMWARE_TG3TSO5;
14116 else
14117 tp->fw_needed = FIRMWARE_TG3TSO;
14118 }
14119
Matt Carlsondabc5c62011-05-19 12:12:52 +000014120 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014121 if (tg3_flag(tp, HW_TSO_1) ||
14122 tg3_flag(tp, HW_TSO_2) ||
14123 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014124 tp->fw_needed) {
14125 /* For firmware TSO, assume ASF is disabled.
14126 * We'll disable TSO later if we discover ASF
14127 * is enabled in tg3_get_eeprom_hw_cfg().
14128 */
Matt Carlsondabc5c62011-05-19 12:12:52 +000014129 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014130 } else {
Matt Carlsondabc5c62011-05-19 12:12:52 +000014131 tg3_flag_clear(tp, TSO_CAPABLE);
14132 tg3_flag_clear(tp, TSO_BUG);
14133 tp->fw_needed = NULL;
14134 }
14135
14136 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14137 tp->fw_needed = FIRMWARE_TG3;
14138
Matt Carlson507399f2009-11-13 13:03:37 +000014139 tp->irq_max = 1;
14140
Joe Perches63c3a662011-04-26 08:12:10 +000014141 if (tg3_flag(tp, 5750_PLUS)) {
14142 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014143 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14144 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14145 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14146 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14147 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000014148 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070014149
Joe Perches63c3a662011-04-26 08:12:10 +000014150 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070014151 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014152 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070014153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014154
Joe Perches63c3a662011-04-26 08:12:10 +000014155 if (tg3_flag(tp, 57765_PLUS)) {
14156 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000014157 tp->irq_max = TG3_IRQ_MAX_VECS;
Matt Carlson90415472011-12-16 13:33:23 +000014158 tg3_rss_init_dflt_indir_tbl(tp);
Matt Carlson507399f2009-11-13 13:03:37 +000014159 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014160 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000014161
Matt Carlson2ffcc982011-05-19 12:12:44 +000014162 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000014163 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014164
Matt Carlsone31aa982011-07-27 14:20:53 +000014165 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona4cb4282011-12-14 11:09:58 +000014166 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
Matt Carlson55086ad2011-12-14 11:09:59 +000014167 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14168 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
Matt Carlsone31aa982011-07-27 14:20:53 +000014169
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +000014170 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14171 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14172 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000014173 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000014174
Joe Perches63c3a662011-04-26 08:12:10 +000014175 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlsona0512942011-07-27 14:20:54 +000014176 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000014177 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000014178
Joe Perches63c3a662011-04-26 08:12:10 +000014179 if (!tg3_flag(tp, 5705_PLUS) ||
14180 tg3_flag(tp, 5780_CLASS) ||
14181 tg3_flag(tp, USE_JUMBO_BDFLAG))
14182 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070014183
Matt Carlson52f44902008-11-21 17:17:04 -080014184 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14185 &pci_state_reg);
14186
Jon Mason708ebb3a2011-06-27 12:56:50 +000014187 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014188 u16 lnkctl;
14189
Joe Perches63c3a662011-04-26 08:12:10 +000014190 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014191
Matt Carlson2c55a3d2011-11-28 09:41:04 +000014192 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14193 int readrq = pcie_get_readrq(tp->pdev);
14194 if (readrq > 2048)
14195 pcie_set_readrq(tp->pdev, 2048);
14196 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -080014197
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014198 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000014199 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014200 &lnkctl);
14201 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000014202 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14203 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000014204 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000014205 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000014206 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080014207 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014208 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000014209 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14210 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000014211 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000014212 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000014213 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080014214 }
Matt Carlson52f44902008-11-21 17:17:04 -080014215 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000014216 /* BCM5785 devices are effectively PCIe devices, and should
14217 * follow PCIe codepaths, but do not have a PCIe capabilities
14218 * section.
Matt Carlson93a700a2011-08-31 11:44:54 +000014219 */
Joe Perches63c3a662011-04-26 08:12:10 +000014220 tg3_flag_set(tp, PCI_EXPRESS);
14221 } else if (!tg3_flag(tp, 5705_PLUS) ||
14222 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080014223 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14224 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000014225 dev_err(&tp->pdev->dev,
14226 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080014227 return -EIO;
14228 }
14229
14230 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000014231 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080014232 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014233
Michael Chan399de502005-10-03 14:02:39 -070014234 /* If we have an AMD 762 or VIA K8T800 chipset, write
14235 * reordering to the mailbox registers done by the host
14236 * controller can cause major troubles. We read back from
14237 * every mailbox register write to force the writes to be
14238 * posted to the chip in order.
14239 */
Matt Carlson41434702011-03-09 16:58:22 +000014240 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000014241 !tg3_flag(tp, PCI_EXPRESS))
14242 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070014243
Matt Carlson69fc4052008-12-21 20:19:57 -080014244 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14245 &tp->pci_cacheline_sz);
14246 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14247 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014248 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14249 tp->pci_lat_timer < 64) {
14250 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080014251 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14252 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014253 }
14254
Matt Carlson16821282011-07-13 09:27:28 +000014255 /* Important! -- It is critical that the PCI-X hw workaround
14256 * situation is decided before the first MMIO register access.
14257 */
Matt Carlson52f44902008-11-21 17:17:04 -080014258 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14259 /* 5700 BX chips need to have their TX producer index
14260 * mailboxes written twice to workaround a bug.
14261 */
Joe Perches63c3a662011-04-26 08:12:10 +000014262 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070014263
Matt Carlson52f44902008-11-21 17:17:04 -080014264 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014265 *
14266 * The workaround is to use indirect register accesses
14267 * for all chip writes not to mailbox registers.
14268 */
Joe Perches63c3a662011-04-26 08:12:10 +000014269 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014270 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014271
Joe Perches63c3a662011-04-26 08:12:10 +000014272 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014273
14274 /* The chip can have it's power management PCI config
14275 * space registers clobbered due to this bug.
14276 * So explicitly force the chip into D0 here.
14277 */
Matt Carlson9974a352007-10-07 23:27:28 -070014278 pci_read_config_dword(tp->pdev,
14279 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014280 &pm_reg);
14281 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14282 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070014283 pci_write_config_dword(tp->pdev,
14284 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014285 pm_reg);
14286
14287 /* Also, force SERR#/PERR# in PCI command. */
14288 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14289 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14290 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14291 }
14292 }
14293
Linus Torvalds1da177e2005-04-16 15:20:36 -070014294 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014295 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014296 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014297 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014298
14299 /* Chip-specific fixup from Broadcom driver */
14300 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14301 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14302 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14303 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14304 }
14305
Michael Chan1ee582d2005-08-09 20:16:46 -070014306 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014307 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014308 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014309 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014310 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014311 tp->write32_tx_mbox = tg3_write32;
14312 tp->write32_rx_mbox = tg3_write32;
14313
14314 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014315 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014316 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014317 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014318 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014319 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14320 /*
14321 * Back to back register writes can cause problems on these
14322 * chips, the workaround is to read back all reg writes
14323 * except those to mailbox regs.
14324 *
14325 * See tg3_write_indirect_reg32().
14326 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014327 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014328 }
14329
Joe Perches63c3a662011-04-26 08:12:10 +000014330 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014331 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014332 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014333 tp->write32_rx_mbox = tg3_write_flush_reg32;
14334 }
Michael Chan20094932005-08-09 20:16:32 -070014335
Joe Perches63c3a662011-04-26 08:12:10 +000014336 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014337 tp->read32 = tg3_read_indirect_reg32;
14338 tp->write32 = tg3_write_indirect_reg32;
14339 tp->read32_mbox = tg3_read_indirect_mbox;
14340 tp->write32_mbox = tg3_write_indirect_mbox;
14341 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14342 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14343
14344 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014345 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014346
14347 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14348 pci_cmd &= ~PCI_COMMAND_MEMORY;
14349 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14350 }
Michael Chanb5d37722006-09-27 16:06:21 -070014351 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14352 tp->read32_mbox = tg3_read32_mbox_5906;
14353 tp->write32_mbox = tg3_write32_mbox_5906;
14354 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14355 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14356 }
Michael Chan68929142005-08-09 20:17:14 -070014357
Michael Chanbbadf502006-04-06 21:46:34 -070014358 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014359 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014360 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014361 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014362 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014363
Matt Carlson16821282011-07-13 09:27:28 +000014364 /* The memory arbiter has to be enabled in order for SRAM accesses
14365 * to succeed. Normally on powerup the tg3 chip firmware will make
14366 * sure it is enabled, but other entities such as system netboot
14367 * code might disable it.
14368 */
14369 val = tr32(MEMARB_MODE);
14370 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14371
Matt Carlson9dc5e342011-11-04 09:15:02 +000014372 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14374 tg3_flag(tp, 5780_CLASS)) {
14375 if (tg3_flag(tp, PCIX_MODE)) {
14376 pci_read_config_dword(tp->pdev,
14377 tp->pcix_cap + PCI_X_STATUS,
14378 &val);
14379 tp->pci_fn = val & 0x7;
14380 }
14381 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14382 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14383 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14384 NIC_SRAM_CPMUSTAT_SIG) {
14385 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14386 tp->pci_fn = tp->pci_fn ? 1 : 0;
14387 }
14388 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14390 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14391 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14392 NIC_SRAM_CPMUSTAT_SIG) {
14393 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14394 TG3_CPMU_STATUS_FSHFT_5719;
14395 }
Matt Carlson69f11c92011-07-13 09:27:30 +000014396 }
14397
Michael Chan7d0c41e2005-04-21 17:06:20 -070014398 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014399 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014400 * determined before calling tg3_set_power_state() so that
14401 * we know whether or not to switch out of Vaux power.
14402 * When the flag is set, it means that GPIO1 is used for eeprom
14403 * write protect and also implies that it is a LOM where GPIOs
14404 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014405 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014406 tg3_get_eeprom_hw_cfg(tp);
14407
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000014408 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14409 tg3_flag_clear(tp, TSO_CAPABLE);
14410 tg3_flag_clear(tp, TSO_BUG);
14411 tp->fw_needed = NULL;
14412 }
14413
Joe Perches63c3a662011-04-26 08:12:10 +000014414 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014415 /* Allow reads and writes to the
14416 * APE register and memory space.
14417 */
14418 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014419 PCISTATE_ALLOW_APE_SHMEM_WR |
14420 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014421 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14422 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014423
14424 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014425 }
14426
Matt Carlson9936bcf2007-10-10 18:03:07 -070014427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014428 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014431 tg3_flag(tp, 57765_PLUS))
14432 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014433
Matt Carlson16821282011-07-13 09:27:28 +000014434 /* Set up tp->grc_local_ctrl before calling
14435 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14436 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014437 * It is also used as eeprom write protect on LOMs.
14438 */
14439 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014440 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014441 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014442 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14443 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014444 /* Unused GPIO3 must be driven as output on 5752 because there
14445 * are no pull-up resistors on unused GPIO pins.
14446 */
14447 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14448 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014449
Matt Carlson321d32a2008-11-21 17:22:19 -080014450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014452 tg3_flag(tp, 57765_CLASS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080014453 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14454
Matt Carlson8d519ab2009-04-20 06:58:01 +000014455 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14456 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014457 /* Turn off the debug UART. */
14458 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014459 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014460 /* Keep VMain power. */
14461 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14462 GRC_LCLCTRL_GPIO_OUTPUT0;
14463 }
14464
Matt Carlson16821282011-07-13 09:27:28 +000014465 /* Switch out of Vaux if it is a NIC */
14466 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014467
Linus Torvalds1da177e2005-04-16 15:20:36 -070014468 /* Derive initial jumbo mode from MTU assigned in
14469 * ether_setup() via the alloc_etherdev() call
14470 */
Joe Perches63c3a662011-04-26 08:12:10 +000014471 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14472 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014473
14474 /* Determine WakeOnLan speed to use. */
14475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14476 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14477 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14478 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014479 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014480 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014481 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014482 }
14483
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014485 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014486
Linus Torvalds1da177e2005-04-16 15:20:36 -070014487 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14489 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014490 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014491 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014492 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14493 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14494 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014495
14496 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14497 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014498 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014499 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014500 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014501
Joe Perches63c3a662011-04-26 08:12:10 +000014502 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014503 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014505 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014506 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014509 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014511 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14512 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014513 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014514 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014515 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014516 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014517 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014518 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014519
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014520 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14521 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14522 tp->phy_otp = tg3_read_otp_phycfg(tp);
14523 if (tp->phy_otp == 0)
14524 tp->phy_otp = TG3_OTP_DEFAULT;
14525 }
14526
Joe Perches63c3a662011-04-26 08:12:10 +000014527 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014528 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14529 else
14530 tp->mi_mode = MAC_MI_MODE_BASE;
14531
Linus Torvalds1da177e2005-04-16 15:20:36 -070014532 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014533 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14534 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14535 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14536
Matt Carlson4d958472011-04-20 07:57:35 +000014537 /* Set these bits to enable statistics workaround. */
14538 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14539 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14540 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14541 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14542 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14543 }
14544
Matt Carlson321d32a2008-11-21 17:22:19 -080014545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014547 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014548
Matt Carlson158d7ab2008-05-29 01:37:54 -070014549 err = tg3_mdio_init(tp);
14550 if (err)
14551 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014552
14553 /* Initialize data/descriptor byte/word swapping. */
14554 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014555 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14556 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14557 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14558 GRC_MODE_B2HRX_ENABLE |
14559 GRC_MODE_HTX2B_ENABLE |
14560 GRC_MODE_HOST_STACKUP);
14561 else
14562 val &= GRC_MODE_HOST_STACKUP;
14563
Linus Torvalds1da177e2005-04-16 15:20:36 -070014564 tw32(GRC_MODE, val | tp->grc_mode);
14565
14566 tg3_switch_clocks(tp);
14567
14568 /* Clear this out for sanity. */
14569 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14570
14571 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14572 &pci_state_reg);
14573 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014574 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014575 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14576
14577 if (chiprevid == CHIPREV_ID_5701_A0 ||
14578 chiprevid == CHIPREV_ID_5701_B0 ||
14579 chiprevid == CHIPREV_ID_5701_B2 ||
14580 chiprevid == CHIPREV_ID_5701_B5) {
14581 void __iomem *sram_base;
14582
14583 /* Write some dummy words into the SRAM status block
14584 * area, see if it reads back correctly. If the return
14585 * value is bad, force enable the PCIX workaround.
14586 */
14587 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14588
14589 writel(0x00000000, sram_base);
14590 writel(0x00000000, sram_base + 4);
14591 writel(0xffffffff, sram_base + 4);
14592 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014593 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014594 }
14595 }
14596
14597 udelay(50);
14598 tg3_nvram_init(tp);
14599
14600 grc_misc_cfg = tr32(GRC_MISC_CFG);
14601 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14602
Linus Torvalds1da177e2005-04-16 15:20:36 -070014603 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14604 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14605 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014606 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014607
Joe Perches63c3a662011-04-26 08:12:10 +000014608 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014609 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014610 tg3_flag_set(tp, TAGGED_STATUS);
14611 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014612 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14613 HOSTCC_MODE_CLRTICK_TXBD);
14614
14615 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14616 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14617 tp->misc_host_ctrl);
14618 }
14619
Matt Carlson3bda1252008-08-15 14:08:22 -070014620 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014621 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014622 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014623 else
Matt Carlson6e01b202011-08-19 13:58:20 +000014624 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070014625
Linus Torvalds1da177e2005-04-16 15:20:36 -070014626 /* these are limited to 10/100 only */
14627 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14628 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14629 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14630 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14631 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14632 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14633 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14634 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14635 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014636 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14637 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014638 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014639 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14640 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014641 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14642 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014643
14644 err = tg3_phy_probe(tp);
14645 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014646 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014647 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014648 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014649 }
14650
Matt Carlson184b8902010-04-05 10:19:25 +000014651 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014652 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014653
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014654 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14655 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014656 } else {
14657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014658 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014659 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014660 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014661 }
14662
14663 /* 5700 {AX,BX} chips have a broken status block link
14664 * change bit implementation, so we must use the
14665 * status register in those cases.
14666 */
14667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014668 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014669 else
Joe Perches63c3a662011-04-26 08:12:10 +000014670 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014671
14672 /* The led_ctrl is set during tg3_phy_probe, here we might
14673 * have to force the link status polling mechanism based
14674 * upon subsystem IDs.
14675 */
14676 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014678 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14679 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014680 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014681 }
14682
14683 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014684 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014685 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014686 else
Joe Perches63c3a662011-04-26 08:12:10 +000014687 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014688
Eric Dumazet9205fd92011-11-18 06:47:01 +000014689 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014690 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014691 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014692 tg3_flag(tp, PCIX_MODE)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000014693 tp->rx_offset = NET_SKB_PAD;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014694#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014695 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014696#endif
14697 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014698
Matt Carlson2c49a442010-09-30 10:34:35 +000014699 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14700 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014701 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14702
Matt Carlson2c49a442010-09-30 10:34:35 +000014703 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014704
14705 /* Increment the rx prod index on the rx std ring by at most
14706 * 8 for these chips to workaround hw errata.
14707 */
14708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14709 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14710 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14711 tp->rx_std_max_post = 8;
14712
Joe Perches63c3a662011-04-26 08:12:10 +000014713 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014714 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14715 PCIE_PWR_MGMT_L1_THRESH_MSK;
14716
Linus Torvalds1da177e2005-04-16 15:20:36 -070014717 return err;
14718}
14719
David S. Miller49b6e95f2007-03-29 01:38:42 -070014720#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014721static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14722{
14723 struct net_device *dev = tp->dev;
14724 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014725 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014726 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014727 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014728
David S. Miller49b6e95f2007-03-29 01:38:42 -070014729 addr = of_get_property(dp, "local-mac-address", &len);
14730 if (addr && len == 6) {
14731 memcpy(dev->dev_addr, addr, 6);
14732 memcpy(dev->perm_addr, dev->dev_addr, 6);
14733 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014734 }
14735 return -ENODEV;
14736}
14737
14738static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14739{
14740 struct net_device *dev = tp->dev;
14741
14742 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014743 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014744 return 0;
14745}
14746#endif
14747
14748static int __devinit tg3_get_device_address(struct tg3 *tp)
14749{
14750 struct net_device *dev = tp->dev;
14751 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014752 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014753
David S. Miller49b6e95f2007-03-29 01:38:42 -070014754#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014755 if (!tg3_get_macaddr_sparc(tp))
14756 return 0;
14757#endif
14758
14759 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014761 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014762 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14763 mac_offset = 0xcc;
14764 if (tg3_nvram_lock(tp))
14765 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14766 else
14767 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014768 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014769 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014770 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014771 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014772 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014773 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014774 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014775
14776 /* First try to get it from MAC address mailbox. */
14777 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14778 if ((hi >> 16) == 0x484b) {
14779 dev->dev_addr[0] = (hi >> 8) & 0xff;
14780 dev->dev_addr[1] = (hi >> 0) & 0xff;
14781
14782 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14783 dev->dev_addr[2] = (lo >> 24) & 0xff;
14784 dev->dev_addr[3] = (lo >> 16) & 0xff;
14785 dev->dev_addr[4] = (lo >> 8) & 0xff;
14786 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014787
Michael Chan008652b2006-03-27 23:14:53 -080014788 /* Some old bootcode may report a 0 MAC address in SRAM */
14789 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14790 }
14791 if (!addr_ok) {
14792 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014793 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014794 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014795 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014796 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14797 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014798 }
14799 /* Finally just fetch it out of the MAC control regs. */
14800 else {
14801 hi = tr32(MAC_ADDR_0_HIGH);
14802 lo = tr32(MAC_ADDR_0_LOW);
14803
14804 dev->dev_addr[5] = lo & 0xff;
14805 dev->dev_addr[4] = (lo >> 8) & 0xff;
14806 dev->dev_addr[3] = (lo >> 16) & 0xff;
14807 dev->dev_addr[2] = (lo >> 24) & 0xff;
14808 dev->dev_addr[1] = hi & 0xff;
14809 dev->dev_addr[0] = (hi >> 8) & 0xff;
14810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014811 }
14812
14813 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014814#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014815 if (!tg3_get_default_macaddr_sparc(tp))
14816 return 0;
14817#endif
14818 return -EINVAL;
14819 }
John W. Linville2ff43692005-09-12 14:44:20 -070014820 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014821 return 0;
14822}
14823
David S. Miller59e6b432005-05-18 22:50:10 -070014824#define BOUNDARY_SINGLE_CACHELINE 1
14825#define BOUNDARY_MULTI_CACHELINE 2
14826
14827static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14828{
14829 int cacheline_size;
14830 u8 byte;
14831 int goal;
14832
14833 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14834 if (byte == 0)
14835 cacheline_size = 1024;
14836 else
14837 cacheline_size = (int) byte * 4;
14838
14839 /* On 5703 and later chips, the boundary bits have no
14840 * effect.
14841 */
14842 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14843 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014844 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014845 goto out;
14846
14847#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14848 goal = BOUNDARY_MULTI_CACHELINE;
14849#else
14850#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14851 goal = BOUNDARY_SINGLE_CACHELINE;
14852#else
14853 goal = 0;
14854#endif
14855#endif
14856
Joe Perches63c3a662011-04-26 08:12:10 +000014857 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014858 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14859 goto out;
14860 }
14861
David S. Miller59e6b432005-05-18 22:50:10 -070014862 if (!goal)
14863 goto out;
14864
14865 /* PCI controllers on most RISC systems tend to disconnect
14866 * when a device tries to burst across a cache-line boundary.
14867 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14868 *
14869 * Unfortunately, for PCI-E there are only limited
14870 * write-side controls for this, and thus for reads
14871 * we will still get the disconnects. We'll also waste
14872 * these PCI cycles for both read and write for chips
14873 * other than 5700 and 5701 which do not implement the
14874 * boundary bits.
14875 */
Joe Perches63c3a662011-04-26 08:12:10 +000014876 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014877 switch (cacheline_size) {
14878 case 16:
14879 case 32:
14880 case 64:
14881 case 128:
14882 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14883 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14884 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14885 } else {
14886 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14887 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14888 }
14889 break;
14890
14891 case 256:
14892 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14893 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14894 break;
14895
14896 default:
14897 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14898 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14899 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014900 }
Joe Perches63c3a662011-04-26 08:12:10 +000014901 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014902 switch (cacheline_size) {
14903 case 16:
14904 case 32:
14905 case 64:
14906 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14907 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14908 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14909 break;
14910 }
14911 /* fallthrough */
14912 case 128:
14913 default:
14914 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14915 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14916 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014917 }
David S. Miller59e6b432005-05-18 22:50:10 -070014918 } else {
14919 switch (cacheline_size) {
14920 case 16:
14921 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14922 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14923 DMA_RWCTRL_WRITE_BNDRY_16);
14924 break;
14925 }
14926 /* fallthrough */
14927 case 32:
14928 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14929 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14930 DMA_RWCTRL_WRITE_BNDRY_32);
14931 break;
14932 }
14933 /* fallthrough */
14934 case 64:
14935 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14936 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14937 DMA_RWCTRL_WRITE_BNDRY_64);
14938 break;
14939 }
14940 /* fallthrough */
14941 case 128:
14942 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14943 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14944 DMA_RWCTRL_WRITE_BNDRY_128);
14945 break;
14946 }
14947 /* fallthrough */
14948 case 256:
14949 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14950 DMA_RWCTRL_WRITE_BNDRY_256);
14951 break;
14952 case 512:
14953 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14954 DMA_RWCTRL_WRITE_BNDRY_512);
14955 break;
14956 case 1024:
14957 default:
14958 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14959 DMA_RWCTRL_WRITE_BNDRY_1024);
14960 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014961 }
David S. Miller59e6b432005-05-18 22:50:10 -070014962 }
14963
14964out:
14965 return val;
14966}
14967
Linus Torvalds1da177e2005-04-16 15:20:36 -070014968static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14969{
14970 struct tg3_internal_buffer_desc test_desc;
14971 u32 sram_dma_descs;
14972 int i, ret;
14973
14974 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14975
14976 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14977 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14978 tw32(RDMAC_STATUS, 0);
14979 tw32(WDMAC_STATUS, 0);
14980
14981 tw32(BUFMGR_MODE, 0);
14982 tw32(FTQ_RESET, 0);
14983
14984 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14985 test_desc.addr_lo = buf_dma & 0xffffffff;
14986 test_desc.nic_mbuf = 0x00002100;
14987 test_desc.len = size;
14988
14989 /*
14990 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14991 * the *second* time the tg3 driver was getting loaded after an
14992 * initial scan.
14993 *
14994 * Broadcom tells me:
14995 * ...the DMA engine is connected to the GRC block and a DMA
14996 * reset may affect the GRC block in some unpredictable way...
14997 * The behavior of resets to individual blocks has not been tested.
14998 *
14999 * Broadcom noted the GRC reset will also reset all sub-components.
15000 */
15001 if (to_device) {
15002 test_desc.cqid_sqid = (13 << 8) | 2;
15003
15004 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15005 udelay(40);
15006 } else {
15007 test_desc.cqid_sqid = (16 << 8) | 7;
15008
15009 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15010 udelay(40);
15011 }
15012 test_desc.flags = 0x00000005;
15013
15014 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15015 u32 val;
15016
15017 val = *(((u32 *)&test_desc) + i);
15018 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15019 sram_dma_descs + (i * sizeof(u32)));
15020 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15021 }
15022 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15023
Matt Carlson859a588792010-04-05 10:19:28 +000015024 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015025 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000015026 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070015027 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015028
15029 ret = -ENODEV;
15030 for (i = 0; i < 40; i++) {
15031 u32 val;
15032
15033 if (to_device)
15034 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15035 else
15036 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15037 if ((val & 0xffff) == sram_dma_descs) {
15038 ret = 0;
15039 break;
15040 }
15041
15042 udelay(100);
15043 }
15044
15045 return ret;
15046}
15047
David S. Millerded73402005-05-23 13:59:47 -070015048#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070015049
Matt Carlson41434702011-03-09 16:58:22 +000015050static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080015051 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15052 { },
15053};
15054
Linus Torvalds1da177e2005-04-16 15:20:36 -070015055static int __devinit tg3_test_dma(struct tg3 *tp)
15056{
15057 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070015058 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000015059 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015060
Matt Carlson4bae65c2010-11-24 08:31:52 +000015061 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15062 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015063 if (!buf) {
15064 ret = -ENOMEM;
15065 goto out_nofree;
15066 }
15067
15068 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15069 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15070
David S. Miller59e6b432005-05-18 22:50:10 -070015071 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015072
Joe Perches63c3a662011-04-26 08:12:10 +000015073 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000015074 goto out;
15075
Joe Perches63c3a662011-04-26 08:12:10 +000015076 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015077 /* DMA read watermark not used on PCIE */
15078 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000015079 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070015080 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015082 tp->dma_rwctrl |= 0x003f0000;
15083 else
15084 tp->dma_rwctrl |= 0x003f000f;
15085 } else {
15086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15088 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080015089 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015090
Michael Chan4a29cc22006-03-19 13:21:12 -080015091 /* If the 5704 is behind the EPB bridge, we can
15092 * do the less restrictive ONE_DMA workaround for
15093 * better performance.
15094 */
Joe Perches63c3a662011-04-26 08:12:10 +000015095 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080015096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15097 tp->dma_rwctrl |= 0x8000;
15098 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015099 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15100
Michael Chan49afdeb2007-02-13 12:17:03 -080015101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15102 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070015103 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080015104 tp->dma_rwctrl |=
15105 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15106 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15107 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070015108 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15109 /* 5780 always in PCIX mode */
15110 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070015111 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15112 /* 5714 always in PCIX mode */
15113 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015114 } else {
15115 tp->dma_rwctrl |= 0x001b000f;
15116 }
15117 }
15118
15119 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15120 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15121 tp->dma_rwctrl &= 0xfffffff0;
15122
15123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15125 /* Remove this if it causes problems for some boards. */
15126 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15127
15128 /* On 5700/5701 chips, we need to set this bit.
15129 * Otherwise the chip will issue cacheline transactions
15130 * to streamable DMA memory with not all the byte
15131 * enables turned on. This is an error on several
15132 * RISC PCI controllers, in particular sparc64.
15133 *
15134 * On 5703/5704 chips, this bit has been reassigned
15135 * a different meaning. In particular, it is used
15136 * on those chips to enable a PCI-X workaround.
15137 */
15138 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15139 }
15140
15141 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15142
15143#if 0
15144 /* Unneeded, already done by tg3_get_invariants. */
15145 tg3_switch_clocks(tp);
15146#endif
15147
Linus Torvalds1da177e2005-04-16 15:20:36 -070015148 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15149 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15150 goto out;
15151
David S. Miller59e6b432005-05-18 22:50:10 -070015152 /* It is best to perform DMA test with maximum write burst size
15153 * to expose the 5700/5701 write DMA bug.
15154 */
15155 saved_dma_rwctrl = tp->dma_rwctrl;
15156 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15157 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15158
Linus Torvalds1da177e2005-04-16 15:20:36 -070015159 while (1) {
15160 u32 *p = buf, i;
15161
15162 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15163 p[i] = i;
15164
15165 /* Send the buffer to the chip. */
15166 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15167 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000015168 dev_err(&tp->pdev->dev,
15169 "%s: Buffer write failed. err = %d\n",
15170 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015171 break;
15172 }
15173
15174#if 0
15175 /* validate data reached card RAM correctly. */
15176 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15177 u32 val;
15178 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15179 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000015180 dev_err(&tp->pdev->dev,
15181 "%s: Buffer corrupted on device! "
15182 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015183 /* ret = -ENODEV here? */
15184 }
15185 p[i] = 0;
15186 }
15187#endif
15188 /* Now read it back. */
15189 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15190 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000015191 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15192 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015193 break;
15194 }
15195
15196 /* Verify it. */
15197 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15198 if (p[i] == i)
15199 continue;
15200
David S. Miller59e6b432005-05-18 22:50:10 -070015201 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15202 DMA_RWCTRL_WRITE_BNDRY_16) {
15203 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015204 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15205 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15206 break;
15207 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000015208 dev_err(&tp->pdev->dev,
15209 "%s: Buffer corrupted on read back! "
15210 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015211 ret = -ENODEV;
15212 goto out;
15213 }
15214 }
15215
15216 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15217 /* Success. */
15218 ret = 0;
15219 break;
15220 }
15221 }
David S. Miller59e6b432005-05-18 22:50:10 -070015222 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15223 DMA_RWCTRL_WRITE_BNDRY_16) {
15224 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070015225 * now look for chipsets that are known to expose the
15226 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070015227 */
Matt Carlson41434702011-03-09 16:58:22 +000015228 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015229 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15230 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000015231 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070015232 /* Safe to use the calculated DMA boundary. */
15233 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000015234 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070015235
David S. Miller59e6b432005-05-18 22:50:10 -070015236 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15237 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015238
15239out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000015240 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015241out_nofree:
15242 return ret;
15243}
15244
Linus Torvalds1da177e2005-04-16 15:20:36 -070015245static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15246{
Joe Perches63c3a662011-04-26 08:12:10 +000015247 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000015248 tp->bufmgr_config.mbuf_read_dma_low_water =
15249 DEFAULT_MB_RDMA_LOW_WATER_5705;
15250 tp->bufmgr_config.mbuf_mac_rx_low_water =
15251 DEFAULT_MB_MACRX_LOW_WATER_57765;
15252 tp->bufmgr_config.mbuf_high_water =
15253 DEFAULT_MB_HIGH_WATER_57765;
15254
15255 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15256 DEFAULT_MB_RDMA_LOW_WATER_5705;
15257 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15258 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15259 tp->bufmgr_config.mbuf_high_water_jumbo =
15260 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000015261 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070015262 tp->bufmgr_config.mbuf_read_dma_low_water =
15263 DEFAULT_MB_RDMA_LOW_WATER_5705;
15264 tp->bufmgr_config.mbuf_mac_rx_low_water =
15265 DEFAULT_MB_MACRX_LOW_WATER_5705;
15266 tp->bufmgr_config.mbuf_high_water =
15267 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070015268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15269 tp->bufmgr_config.mbuf_mac_rx_low_water =
15270 DEFAULT_MB_MACRX_LOW_WATER_5906;
15271 tp->bufmgr_config.mbuf_high_water =
15272 DEFAULT_MB_HIGH_WATER_5906;
15273 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015274
Michael Chanfdfec1722005-07-25 12:31:48 -070015275 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15276 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15277 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15278 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15279 tp->bufmgr_config.mbuf_high_water_jumbo =
15280 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15281 } else {
15282 tp->bufmgr_config.mbuf_read_dma_low_water =
15283 DEFAULT_MB_RDMA_LOW_WATER;
15284 tp->bufmgr_config.mbuf_mac_rx_low_water =
15285 DEFAULT_MB_MACRX_LOW_WATER;
15286 tp->bufmgr_config.mbuf_high_water =
15287 DEFAULT_MB_HIGH_WATER;
15288
15289 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15290 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15291 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15292 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15293 tp->bufmgr_config.mbuf_high_water_jumbo =
15294 DEFAULT_MB_HIGH_WATER_JUMBO;
15295 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015296
15297 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15298 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15299}
15300
15301static char * __devinit tg3_phy_string(struct tg3 *tp)
15302{
Matt Carlson79eb6902010-02-17 15:17:03 +000015303 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15304 case TG3_PHY_ID_BCM5400: return "5400";
15305 case TG3_PHY_ID_BCM5401: return "5401";
15306 case TG3_PHY_ID_BCM5411: return "5411";
15307 case TG3_PHY_ID_BCM5701: return "5701";
15308 case TG3_PHY_ID_BCM5703: return "5703";
15309 case TG3_PHY_ID_BCM5704: return "5704";
15310 case TG3_PHY_ID_BCM5705: return "5705";
15311 case TG3_PHY_ID_BCM5750: return "5750";
15312 case TG3_PHY_ID_BCM5752: return "5752";
15313 case TG3_PHY_ID_BCM5714: return "5714";
15314 case TG3_PHY_ID_BCM5780: return "5780";
15315 case TG3_PHY_ID_BCM5755: return "5755";
15316 case TG3_PHY_ID_BCM5787: return "5787";
15317 case TG3_PHY_ID_BCM5784: return "5784";
15318 case TG3_PHY_ID_BCM5756: return "5722/5756";
15319 case TG3_PHY_ID_BCM5906: return "5906";
15320 case TG3_PHY_ID_BCM5761: return "5761";
15321 case TG3_PHY_ID_BCM5718C: return "5718C";
15322 case TG3_PHY_ID_BCM5718S: return "5718S";
15323 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015324 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015325 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015326 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015327 case 0: return "serdes";
15328 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015330}
15331
Michael Chanf9804dd2005-09-27 12:13:10 -070015332static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15333{
Joe Perches63c3a662011-04-26 08:12:10 +000015334 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015335 strcpy(str, "PCI Express");
15336 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015337 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015338 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15339
15340 strcpy(str, "PCIX:");
15341
15342 if ((clock_ctrl == 7) ||
15343 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15344 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15345 strcat(str, "133MHz");
15346 else if (clock_ctrl == 0)
15347 strcat(str, "33MHz");
15348 else if (clock_ctrl == 2)
15349 strcat(str, "50MHz");
15350 else if (clock_ctrl == 4)
15351 strcat(str, "66MHz");
15352 else if (clock_ctrl == 6)
15353 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015354 } else {
15355 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015356 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015357 strcat(str, "66MHz");
15358 else
15359 strcat(str, "33MHz");
15360 }
Joe Perches63c3a662011-04-26 08:12:10 +000015361 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015362 strcat(str, ":32-bit");
15363 else
15364 strcat(str, ":64-bit");
15365 return str;
15366}
15367
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015368static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015369{
15370 struct pci_dev *peer;
15371 unsigned int func, devnr = tp->pdev->devfn & ~7;
15372
15373 for (func = 0; func < 8; func++) {
15374 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15375 if (peer && peer != tp->pdev)
15376 break;
15377 pci_dev_put(peer);
15378 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015379 /* 5704 can be configured in single-port mode, set peer to
15380 * tp->pdev in that case.
15381 */
15382 if (!peer) {
15383 peer = tp->pdev;
15384 return peer;
15385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015386
15387 /*
15388 * We don't need to keep the refcount elevated; there's no way
15389 * to remove one half of this device without removing the other
15390 */
15391 pci_dev_put(peer);
15392
15393 return peer;
15394}
15395
David S. Miller15f98502005-05-18 22:49:26 -070015396static void __devinit tg3_init_coal(struct tg3 *tp)
15397{
15398 struct ethtool_coalesce *ec = &tp->coal;
15399
15400 memset(ec, 0, sizeof(*ec));
15401 ec->cmd = ETHTOOL_GCOALESCE;
15402 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15403 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15404 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15405 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15406 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15407 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15408 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15409 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15410 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15411
15412 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15413 HOSTCC_MODE_CLRTICK_TXBD)) {
15414 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15415 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15416 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15417 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15418 }
Michael Chand244c892005-07-05 14:42:33 -070015419
Joe Perches63c3a662011-04-26 08:12:10 +000015420 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015421 ec->rx_coalesce_usecs_irq = 0;
15422 ec->tx_coalesce_usecs_irq = 0;
15423 ec->stats_block_coalesce_usecs = 0;
15424 }
David S. Miller15f98502005-05-18 22:49:26 -070015425}
15426
Linus Torvalds1da177e2005-04-16 15:20:36 -070015427static int __devinit tg3_init_one(struct pci_dev *pdev,
15428 const struct pci_device_id *ent)
15429{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015430 struct net_device *dev;
15431 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015432 int i, err, pm_cap;
15433 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015434 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015435 u64 dma_mask, persist_dma_mask;
Michał Mirosławc8f44af2011-11-15 15:29:55 +000015436 netdev_features_t features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015437
Joe Perches05dbe002010-02-17 19:44:19 +000015438 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015439
15440 err = pci_enable_device(pdev);
15441 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015442 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015443 return err;
15444 }
15445
Linus Torvalds1da177e2005-04-16 15:20:36 -070015446 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15447 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015448 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015449 goto err_out_disable_pdev;
15450 }
15451
15452 pci_set_master(pdev);
15453
15454 /* Find power-management capability. */
15455 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15456 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015457 dev_err(&pdev->dev,
15458 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015459 err = -EIO;
15460 goto err_out_free_res;
15461 }
15462
Matt Carlson16821282011-07-13 09:27:28 +000015463 err = pci_set_power_state(pdev, PCI_D0);
15464 if (err) {
15465 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15466 goto err_out_free_res;
15467 }
15468
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015469 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015470 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015471 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015472 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015473 }
15474
Linus Torvalds1da177e2005-04-16 15:20:36 -070015475 SET_NETDEV_DEV(dev, &pdev->dev);
15476
Linus Torvalds1da177e2005-04-16 15:20:36 -070015477 tp = netdev_priv(dev);
15478 tp->pdev = pdev;
15479 tp->dev = dev;
15480 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015481 tp->rx_mode = TG3_DEF_RX_MODE;
15482 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015483
Linus Torvalds1da177e2005-04-16 15:20:36 -070015484 if (tg3_debug > 0)
15485 tp->msg_enable = tg3_debug;
15486 else
15487 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15488
15489 /* The word/byte swap controls here control register access byte
15490 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15491 * setting below.
15492 */
15493 tp->misc_host_ctrl =
15494 MISC_HOST_CTRL_MASK_PCI_INT |
15495 MISC_HOST_CTRL_WORD_SWAP |
15496 MISC_HOST_CTRL_INDIR_ACCESS |
15497 MISC_HOST_CTRL_PCISTATE_RW;
15498
15499 /* The NONFRM (non-frame) byte/word swap controls take effect
15500 * on descriptor entries, anything which isn't packet data.
15501 *
15502 * The StrongARM chips on the board (one for tx, one for rx)
15503 * are running in big-endian mode.
15504 */
15505 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15506 GRC_MODE_WSWAP_NONFRM_DATA);
15507#ifdef __BIG_ENDIAN
15508 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15509#endif
15510 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015511 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015512 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015513
Matt Carlsond5fe4882008-11-21 17:20:32 -080015514 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015515 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015516 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015517 err = -ENOMEM;
15518 goto err_out_free_dev;
15519 }
15520
Matt Carlsonc9cab242011-07-13 09:27:27 +000015521 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15522 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15524 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15525 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15527 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15528 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15529 tg3_flag_set(tp, ENABLE_APE);
15530 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15531 if (!tp->aperegs) {
15532 dev_err(&pdev->dev,
15533 "Cannot map APE registers, aborting\n");
15534 err = -ENOMEM;
15535 goto err_out_iounmap;
15536 }
15537 }
15538
Linus Torvalds1da177e2005-04-16 15:20:36 -070015539 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15540 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015541
Linus Torvalds1da177e2005-04-16 15:20:36 -070015542 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015543 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015544 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015545 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015546
15547 err = tg3_get_invariants(tp);
15548 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015549 dev_err(&pdev->dev,
15550 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015551 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015552 }
15553
Michael Chan4a29cc22006-03-19 13:21:12 -080015554 /* The EPB bridge inside 5714, 5715, and 5780 and any
15555 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015556 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15557 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15558 * do DMA address check in tg3_start_xmit().
15559 */
Joe Perches63c3a662011-04-26 08:12:10 +000015560 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015561 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015562 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015563 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015564#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015565 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015566#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015567 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015568 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015569
15570 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015571 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015572 err = pci_set_dma_mask(pdev, dma_mask);
15573 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015574 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015575 err = pci_set_consistent_dma_mask(pdev,
15576 persist_dma_mask);
15577 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015578 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15579 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015580 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015581 }
15582 }
15583 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015584 if (err || dma_mask == DMA_BIT_MASK(32)) {
15585 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015586 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015587 dev_err(&pdev->dev,
15588 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015589 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015590 }
15591 }
15592
Michael Chanfdfec1722005-07-25 12:31:48 -070015593 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015594
Matt Carlson0da06062011-05-19 12:12:53 +000015595 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15596
15597 /* 5700 B0 chips do not support checksumming correctly due
15598 * to hardware bugs.
15599 */
15600 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15601 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15602
15603 if (tg3_flag(tp, 5755_PLUS))
15604 features |= NETIF_F_IPV6_CSUM;
15605 }
15606
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015607 /* TSO is on by default on chips that support hardware TSO.
15608 * Firmware TSO on older chips gives lower performance, so it
15609 * is off by default, but can be enabled using ethtool.
15610 */
Joe Perches63c3a662011-04-26 08:12:10 +000015611 if ((tg3_flag(tp, HW_TSO_1) ||
15612 tg3_flag(tp, HW_TSO_2) ||
15613 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015614 (features & NETIF_F_IP_CSUM))
15615 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015616 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015617 if (features & NETIF_F_IPV6_CSUM)
15618 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015619 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015621 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15622 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015625 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015627
Matt Carlsond542fe22011-05-19 16:02:43 +000015628 dev->features |= features;
15629 dev->vlan_features |= features;
15630
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015631 /*
15632 * Add loopback capability only for a subset of devices that support
15633 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15634 * loopback for the remaining devices.
15635 */
15636 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15637 !tg3_flag(tp, CPMU_PRESENT))
15638 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015639 features |= NETIF_F_LOOPBACK;
15640
Matt Carlson0da06062011-05-19 12:12:53 +000015641 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015642
Linus Torvalds1da177e2005-04-16 15:20:36 -070015643 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015644 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015645 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015646 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015647 tp->rx_pending = 63;
15648 }
15649
Linus Torvalds1da177e2005-04-16 15:20:36 -070015650 err = tg3_get_device_address(tp);
15651 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015652 dev_err(&pdev->dev,
15653 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015654 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015655 }
15656
Matt Carlsonc88864d2007-11-12 21:07:01 -080015657 /*
15658 * Reset chip in case UNDI or EFI driver did not shutdown
15659 * DMA self test will enable WDMAC and we'll see (spurious)
15660 * pending DMA on the PCI bus at that point.
15661 */
15662 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15663 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15664 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15665 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15666 }
15667
15668 err = tg3_test_dma(tp);
15669 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015670 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015671 goto err_out_apeunmap;
15672 }
15673
Matt Carlson78f90dc2009-11-13 13:03:42 +000015674 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15675 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15676 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015677 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015678 struct tg3_napi *tnapi = &tp->napi[i];
15679
15680 tnapi->tp = tp;
15681 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15682
15683 tnapi->int_mbox = intmbx;
Matt Carlson93a700a2011-08-31 11:44:54 +000015684 if (i <= 4)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015685 intmbx += 0x8;
15686 else
15687 intmbx += 0x4;
15688
15689 tnapi->consmbox = rcvmbx;
15690 tnapi->prodmbox = sndmbx;
15691
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015692 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015693 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015694 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015695 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015696
Joe Perches63c3a662011-04-26 08:12:10 +000015697 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015698 break;
15699
15700 /*
15701 * If we support MSIX, we'll be using RSS. If we're using
15702 * RSS, the first vector only handles link interrupts and the
15703 * remaining vectors handle rx and tx interrupts. Reuse the
15704 * mailbox values for the next iteration. The values we setup
15705 * above are still useful for the single vectored mode.
15706 */
15707 if (!i)
15708 continue;
15709
15710 rcvmbx += 0x8;
15711
15712 if (sndmbx & 0x4)
15713 sndmbx -= 0x4;
15714 else
15715 sndmbx += 0xc;
15716 }
15717
Matt Carlsonc88864d2007-11-12 21:07:01 -080015718 tg3_init_coal(tp);
15719
Michael Chanc49a1562006-12-17 17:07:29 -080015720 pci_set_drvdata(pdev, dev);
15721
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015722 if (tg3_flag(tp, 5717_PLUS)) {
15723 /* Resume a low-power mode */
15724 tg3_frob_aux_power(tp, false);
15725 }
15726
Linus Torvalds1da177e2005-04-16 15:20:36 -070015727 err = register_netdev(dev);
15728 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015729 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015730 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015731 }
15732
Joe Perches05dbe002010-02-17 19:44:19 +000015733 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15734 tp->board_part_number,
15735 tp->pci_chip_rev_id,
15736 tg3_bus_string(tp, str),
15737 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015738
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015739 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015740 struct phy_device *phydev;
15741 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015742 netdev_info(dev,
15743 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015744 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015745 } else {
15746 char *ethtype;
15747
15748 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15749 ethtype = "10/100Base-TX";
15750 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15751 ethtype = "1000Base-SX";
15752 else
15753 ethtype = "10/100/1000Base-T";
15754
Matt Carlson5129c3a2010-04-05 10:19:23 +000015755 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015756 "(WireSpeed[%d], EEE[%d])\n",
15757 tg3_phy_string(tp), ethtype,
15758 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15759 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015760 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015761
Joe Perches05dbe002010-02-17 19:44:19 +000015762 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015763 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015764 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015765 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015766 tg3_flag(tp, ENABLE_ASF) != 0,
15767 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015768 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15769 tp->dma_rwctrl,
15770 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15771 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015772
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015773 pci_save_state(pdev);
15774
Linus Torvalds1da177e2005-04-16 15:20:36 -070015775 return 0;
15776
Matt Carlson0d3031d2007-10-10 18:02:43 -070015777err_out_apeunmap:
15778 if (tp->aperegs) {
15779 iounmap(tp->aperegs);
15780 tp->aperegs = NULL;
15781 }
15782
Linus Torvalds1da177e2005-04-16 15:20:36 -070015783err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015784 if (tp->regs) {
15785 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015786 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015787 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015788
15789err_out_free_dev:
15790 free_netdev(dev);
15791
Matt Carlson16821282011-07-13 09:27:28 +000015792err_out_power_down:
15793 pci_set_power_state(pdev, PCI_D3hot);
15794
Linus Torvalds1da177e2005-04-16 15:20:36 -070015795err_out_free_res:
15796 pci_release_regions(pdev);
15797
15798err_out_disable_pdev:
15799 pci_disable_device(pdev);
15800 pci_set_drvdata(pdev, NULL);
15801 return err;
15802}
15803
15804static void __devexit tg3_remove_one(struct pci_dev *pdev)
15805{
15806 struct net_device *dev = pci_get_drvdata(pdev);
15807
15808 if (dev) {
15809 struct tg3 *tp = netdev_priv(dev);
15810
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015811 if (tp->fw)
15812 release_firmware(tp->fw);
15813
Matt Carlsondb219972011-11-04 09:15:03 +000015814 tg3_reset_task_cancel(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015815
David S. Miller1805b2f2011-10-24 18:18:09 -040015816 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015817 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015818 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015819 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015820
Linus Torvalds1da177e2005-04-16 15:20:36 -070015821 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015822 if (tp->aperegs) {
15823 iounmap(tp->aperegs);
15824 tp->aperegs = NULL;
15825 }
Michael Chan68929142005-08-09 20:17:14 -070015826 if (tp->regs) {
15827 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015828 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015830 free_netdev(dev);
15831 pci_release_regions(pdev);
15832 pci_disable_device(pdev);
15833 pci_set_drvdata(pdev, NULL);
15834 }
15835}
15836
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015837#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015838static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015839{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015840 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015841 struct net_device *dev = pci_get_drvdata(pdev);
15842 struct tg3 *tp = netdev_priv(dev);
15843 int err;
15844
15845 if (!netif_running(dev))
15846 return 0;
15847
Matt Carlsondb219972011-11-04 09:15:03 +000015848 tg3_reset_task_cancel(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015849 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015850 tg3_netif_stop(tp);
15851
15852 del_timer_sync(&tp->timer);
15853
David S. Millerf47c11e2005-06-24 20:18:35 -070015854 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015855 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015856 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015857
15858 netif_device_detach(dev);
15859
David S. Millerf47c11e2005-06-24 20:18:35 -070015860 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015861 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015862 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015863 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015864
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015865 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015866 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015867 int err2;
15868
David S. Millerf47c11e2005-06-24 20:18:35 -070015869 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015870
Joe Perches63c3a662011-04-26 08:12:10 +000015871 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015872 err2 = tg3_restart_hw(tp, 1);
15873 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015874 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015875
15876 tp->timer.expires = jiffies + tp->timer_offset;
15877 add_timer(&tp->timer);
15878
15879 netif_device_attach(dev);
15880 tg3_netif_start(tp);
15881
Michael Chanb9ec6c12006-07-25 16:37:27 -070015882out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015883 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015884
15885 if (!err2)
15886 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015887 }
15888
15889 return err;
15890}
15891
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015892static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015893{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015894 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015895 struct net_device *dev = pci_get_drvdata(pdev);
15896 struct tg3 *tp = netdev_priv(dev);
15897 int err;
15898
15899 if (!netif_running(dev))
15900 return 0;
15901
Linus Torvalds1da177e2005-04-16 15:20:36 -070015902 netif_device_attach(dev);
15903
David S. Millerf47c11e2005-06-24 20:18:35 -070015904 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015905
Joe Perches63c3a662011-04-26 08:12:10 +000015906 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015907 err = tg3_restart_hw(tp, 1);
15908 if (err)
15909 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015910
15911 tp->timer.expires = jiffies + tp->timer_offset;
15912 add_timer(&tp->timer);
15913
Linus Torvalds1da177e2005-04-16 15:20:36 -070015914 tg3_netif_start(tp);
15915
Michael Chanb9ec6c12006-07-25 16:37:27 -070015916out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015917 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015918
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015919 if (!err)
15920 tg3_phy_start(tp);
15921
Michael Chanb9ec6c12006-07-25 16:37:27 -070015922 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015923}
15924
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015925static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015926#define TG3_PM_OPS (&tg3_pm_ops)
15927
15928#else
15929
15930#define TG3_PM_OPS NULL
15931
15932#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015933
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015934/**
15935 * tg3_io_error_detected - called when PCI error is detected
15936 * @pdev: Pointer to PCI device
15937 * @state: The current pci connection state
15938 *
15939 * This function is called after a PCI bus error affecting
15940 * this device has been detected.
15941 */
15942static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15943 pci_channel_state_t state)
15944{
15945 struct net_device *netdev = pci_get_drvdata(pdev);
15946 struct tg3 *tp = netdev_priv(netdev);
15947 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15948
15949 netdev_info(netdev, "PCI I/O error detected\n");
15950
15951 rtnl_lock();
15952
15953 if (!netif_running(netdev))
15954 goto done;
15955
15956 tg3_phy_stop(tp);
15957
15958 tg3_netif_stop(tp);
15959
15960 del_timer_sync(&tp->timer);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015961
15962 /* Want to make sure that the reset task doesn't run */
Matt Carlsondb219972011-11-04 09:15:03 +000015963 tg3_reset_task_cancel(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000015964 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015965
15966 netif_device_detach(netdev);
15967
15968 /* Clean up software state, even if MMIO is blocked */
15969 tg3_full_lock(tp, 0);
15970 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15971 tg3_full_unlock(tp);
15972
15973done:
15974 if (state == pci_channel_io_perm_failure)
15975 err = PCI_ERS_RESULT_DISCONNECT;
15976 else
15977 pci_disable_device(pdev);
15978
15979 rtnl_unlock();
15980
15981 return err;
15982}
15983
15984/**
15985 * tg3_io_slot_reset - called after the pci bus has been reset.
15986 * @pdev: Pointer to PCI device
15987 *
15988 * Restart the card from scratch, as if from a cold-boot.
15989 * At this point, the card has exprienced a hard reset,
15990 * followed by fixups by BIOS, and has its config space
15991 * set up identically to what it was at cold boot.
15992 */
15993static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15994{
15995 struct net_device *netdev = pci_get_drvdata(pdev);
15996 struct tg3 *tp = netdev_priv(netdev);
15997 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15998 int err;
15999
16000 rtnl_lock();
16001
16002 if (pci_enable_device(pdev)) {
16003 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16004 goto done;
16005 }
16006
16007 pci_set_master(pdev);
16008 pci_restore_state(pdev);
16009 pci_save_state(pdev);
16010
16011 if (!netif_running(netdev)) {
16012 rc = PCI_ERS_RESULT_RECOVERED;
16013 goto done;
16014 }
16015
16016 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000016017 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016018 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016019
16020 rc = PCI_ERS_RESULT_RECOVERED;
16021
16022done:
16023 rtnl_unlock();
16024
16025 return rc;
16026}
16027
16028/**
16029 * tg3_io_resume - called when traffic can start flowing again.
16030 * @pdev: Pointer to PCI device
16031 *
16032 * This callback is called when the error recovery driver tells
16033 * us that its OK to resume normal operation.
16034 */
16035static void tg3_io_resume(struct pci_dev *pdev)
16036{
16037 struct net_device *netdev = pci_get_drvdata(pdev);
16038 struct tg3 *tp = netdev_priv(netdev);
16039 int err;
16040
16041 rtnl_lock();
16042
16043 if (!netif_running(netdev))
16044 goto done;
16045
16046 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000016047 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016048 err = tg3_restart_hw(tp, 1);
16049 tg3_full_unlock(tp);
16050 if (err) {
16051 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16052 goto done;
16053 }
16054
16055 netif_device_attach(netdev);
16056
16057 tp->timer.expires = jiffies + tp->timer_offset;
16058 add_timer(&tp->timer);
16059
16060 tg3_netif_start(tp);
16061
16062 tg3_phy_start(tp);
16063
16064done:
16065 rtnl_unlock();
16066}
16067
16068static struct pci_error_handlers tg3_err_handler = {
16069 .error_detected = tg3_io_error_detected,
16070 .slot_reset = tg3_io_slot_reset,
16071 .resume = tg3_io_resume
16072};
16073
Linus Torvalds1da177e2005-04-16 15:20:36 -070016074static struct pci_driver tg3_driver = {
16075 .name = DRV_MODULE_NAME,
16076 .id_table = tg3_pci_tbl,
16077 .probe = tg3_init_one,
16078 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000016079 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000016080 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016081};
16082
16083static int __init tg3_init(void)
16084{
Jeff Garzik29917622006-08-19 17:48:59 -040016085 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016086}
16087
16088static void __exit tg3_cleanup(void)
16089{
16090 pci_unregister_driver(&tg3_driver);
16091}
16092
16093module_init(tg3_init);
16094module_exit(tg3_cleanup);