blob: a606005dd65f17290185704141b9795972d78429 [file] [log] [blame]
Fabio Estevamcd6100f2018-07-10 11:21:22 -03001// SPDX-License-Identifier: GPL-2.0
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02002/*
3 * Watchdog driver for IMX2 and later processors
4 *
5 * Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <w.sang@pengutronix.de>
Anson Huang1a9c5ef2014-01-13 19:58:34 +08006 * Copyright (C) 2014 Freescale Semiconductor, Inc.
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02007 *
8 * some parts adapted by similar drivers from Darius Augulis and Vladimir
9 * Zapolskiy, additional improvements by Wim Van Sebroeck.
10 *
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020011 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
12 *
13 * MX1: MX2+:
14 * ---- -----
15 * Registers: 32-bit 16-bit
16 * Stopable timer: Yes No
17 * Need to enable clk: No Yes
18 * Halt on suspend: Manual Can be automatic
19 */
20
Xiubo Li30cb0422014-04-04 09:33:24 +080021#include <linux/clk.h>
Jingchang Lu334a9d82014-09-12 15:24:36 +080022#include <linux/delay.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020023#include <linux/init.h>
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030024#include <linux/interrupt.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080025#include <linux/io.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020026#include <linux/kernel.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020027#include <linux/module.h>
28#include <linux/moduleparam.h>
Xiubo Lif728f4b2014-06-03 10:45:14 +080029#include <linux/of_address.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020030#include <linux/platform_device.h>
Xiubo Lia7977002014-04-04 09:33:25 +080031#include <linux/regmap.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080032#include <linux/watchdog.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020033
34#define DRIVER_NAME "imx2-wdt"
35
36#define IMX2_WDT_WCR 0x00 /* Control Register */
37#define IMX2_WDT_WCR_WT (0xFF << 8) /* -> Watchdog Timeout Field */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030038#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */
39#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */
40#define IMX2_WDT_WCR_WRE BIT(3) /* -> WDOG Reset Enable */
41#define IMX2_WDT_WCR_WDE BIT(2) /* -> Watchdog Enable */
42#define IMX2_WDT_WCR_WDZST BIT(0) /* -> Watchdog timer Suspend */
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020043
44#define IMX2_WDT_WSR 0x02 /* Service Register */
45#define IMX2_WDT_SEQ1 0x5555 /* -> service sequence 1 */
46#define IMX2_WDT_SEQ2 0xAAAA /* -> service sequence 2 */
47
Oskar Schirmer474ef122012-02-16 12:17:45 +000048#define IMX2_WDT_WRSR 0x04 /* Reset Status Register */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030049#define IMX2_WDT_WRSR_TOUT BIT(1) /* -> Reset due to Timeout */
Oskar Schirmer474ef122012-02-16 12:17:45 +000050
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030051#define IMX2_WDT_WICR 0x06 /* Interrupt Control Register */
52#define IMX2_WDT_WICR_WIE BIT(15) /* -> Interrupt Enable */
53#define IMX2_WDT_WICR_WTIS BIT(14) /* -> Interrupt Status */
54#define IMX2_WDT_WICR_WICT 0xFF /* -> Interrupt Count Timeout */
55
Markus Pargmann5fe65ce2014-09-08 09:14:07 +020056#define IMX2_WDT_WMCR 0x08 /* Misc Register */
57
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020058#define IMX2_WDT_MAX_TIME 128
59#define IMX2_WDT_DEFAULT_TIME 60 /* in seconds */
60
61#define WDOG_SEC_TO_COUNT(s) ((s * 2 - 1) << 8)
62
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020063struct imx2_wdt_device {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020064 struct clk *clk;
Xiubo Lia7977002014-04-04 09:33:25 +080065 struct regmap *regmap;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020066 struct watchdog_device wdog;
Tim Harveybc677ff42016-04-01 08:16:43 -070067 bool ext_reset;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020068};
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020069
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010070static bool nowayout = WATCHDOG_NOWAYOUT;
71module_param(nowayout, bool, 0);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020072MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
73 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
74
75
Marcus Folkesson2b77f002018-02-08 14:11:08 +010076static unsigned timeout;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020077module_param(timeout, uint, 0);
78MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds (default="
79 __MODULE_STRING(IMX2_WDT_DEFAULT_TIME) ")");
80
81static const struct watchdog_info imx2_wdt_info = {
82 .identity = "imx2+ watchdog",
83 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE,
84};
85
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030086static const struct watchdog_info imx2_wdt_pretimeout_info = {
87 .identity = "imx2+ watchdog",
88 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE |
89 WDIOF_PRETIMEOUT,
90};
91
Guenter Roeck4d8b2292016-02-26 17:32:49 -080092static int imx2_wdt_restart(struct watchdog_device *wdog, unsigned long action,
93 void *data)
Jingchang Lu334a9d82014-09-12 15:24:36 +080094{
Damien Riegel2d9d24752015-11-16 12:28:04 -050095 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Jingchang Lu334a9d82014-09-12 15:24:36 +080096 unsigned int wcr_enable = IMX2_WDT_WCR_WDE;
Damien Riegel2d9d24752015-11-16 12:28:04 -050097
Tim Harveybc677ff42016-04-01 08:16:43 -070098 /* Use internal reset or external - not both */
99 if (wdev->ext_reset)
100 wcr_enable |= IMX2_WDT_WCR_SRS; /* do not assert int reset */
101 else
102 wcr_enable |= IMX2_WDT_WCR_WDA; /* do not assert ext-reset */
103
Jingchang Lu334a9d82014-09-12 15:24:36 +0800104 /* Assert SRS signal */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300105 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800106 /*
107 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
108 * written twice), we add another two writes to ensure there must be at
109 * least two writes happen in the same one 32kHz clock period. We save
110 * the target check here, since the writes shouldn't be a huge burden
111 * for other platforms.
112 */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300113 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
114 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800115
116 /* wait for reset to assert... */
117 mdelay(500);
118
Damien Riegel2d9d24752015-11-16 12:28:04 -0500119 return 0;
Jingchang Lu334a9d82014-09-12 15:24:36 +0800120}
121
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200122static inline void imx2_wdt_setup(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200123{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200124 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Xiubo Lia7977002014-04-04 09:33:25 +0800125 u32 val;
126
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200127 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200128
Anson Huang1a9c5ef2014-01-13 19:58:34 +0800129 /* Suspend timer in low power mode, write once-only */
130 val |= IMX2_WDT_WCR_WDZST;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200131 /* Strip the old watchdog Time-Out value */
132 val &= ~IMX2_WDT_WCR_WT;
Tim Harveybc677ff42016-04-01 08:16:43 -0700133 /* Generate internal chip-level reset if WDOG times out */
134 if (!wdev->ext_reset)
135 val &= ~IMX2_WDT_WCR_WRE;
136 /* Or if external-reset assert WDOG_B reset only on time-out */
137 else
138 val |= IMX2_WDT_WCR_WRE;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200139 /* Keep Watchdog Disabled */
140 val &= ~IMX2_WDT_WCR_WDE;
141 /* Set the watchdog's Time-Out value */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200142 val |= WDOG_SEC_TO_COUNT(wdog->timeout);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200143
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200144 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200145
146 /* enable the watchdog */
147 val |= IMX2_WDT_WCR_WDE;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200148 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200149}
150
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200151static inline bool imx2_wdt_is_running(struct imx2_wdt_device *wdev)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200152{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200153 u32 val;
154
155 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
156
157 return val & IMX2_WDT_WCR_WDE;
158}
159
160static int imx2_wdt_ping(struct watchdog_device *wdog)
161{
162 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
163
164 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ1);
165 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ2);
166 return 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200167}
168
Martin Kaiser0be26722018-01-01 18:26:47 +0100169static void __imx2_wdt_set_timeout(struct watchdog_device *wdog,
170 unsigned int new_timeout)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200171{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200172 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200173
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200174 regmap_update_bits(wdev->regmap, IMX2_WDT_WCR, IMX2_WDT_WCR_WT,
Xiubo Lia7977002014-04-04 09:33:25 +0800175 WDOG_SEC_TO_COUNT(new_timeout));
Martin Kaiser0be26722018-01-01 18:26:47 +0100176}
177
178static int imx2_wdt_set_timeout(struct watchdog_device *wdog,
179 unsigned int new_timeout)
180{
Georg Hofmannb07e2282019-04-08 21:25:54 +0200181 unsigned int actual;
Martin Kaiser0be26722018-01-01 18:26:47 +0100182
Georg Hofmannb07e2282019-04-08 21:25:54 +0200183 actual = min(new_timeout, wdog->max_hw_heartbeat_ms * 1000);
184 __imx2_wdt_set_timeout(wdog, actual);
Martin Kaiser0be26722018-01-01 18:26:47 +0100185 wdog->timeout = new_timeout;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200186 return 0;
187}
188
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300189static int imx2_wdt_set_pretimeout(struct watchdog_device *wdog,
190 unsigned int new_pretimeout)
191{
192 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
193
194 if (new_pretimeout >= IMX2_WDT_MAX_TIME)
195 return -EINVAL;
196
197 wdog->pretimeout = new_pretimeout;
198
199 regmap_update_bits(wdev->regmap, IMX2_WDT_WICR,
200 IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT,
201 IMX2_WDT_WICR_WIE | (new_pretimeout << 1));
202 return 0;
203}
204
205static irqreturn_t imx2_wdt_isr(int irq, void *wdog_arg)
206{
207 struct watchdog_device *wdog = wdog_arg;
208 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
209
210 regmap_write_bits(wdev->regmap, IMX2_WDT_WICR,
211 IMX2_WDT_WICR_WTIS, IMX2_WDT_WICR_WTIS);
212
213 watchdog_notify_pretimeout(wdog);
214
215 return IRQ_HANDLED;
216}
217
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200218static int imx2_wdt_start(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200219{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200220 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200221
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800222 if (imx2_wdt_is_running(wdev))
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200223 imx2_wdt_set_timeout(wdog, wdog->timeout);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800224 else
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200225 imx2_wdt_setup(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200226
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800227 set_bit(WDOG_HW_RUNNING, &wdog->status);
228
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200229 return imx2_wdt_ping(wdog);
230}
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200231
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100232static const struct watchdog_ops imx2_wdt_ops = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200233 .owner = THIS_MODULE,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200234 .start = imx2_wdt_start,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200235 .ping = imx2_wdt_ping,
236 .set_timeout = imx2_wdt_set_timeout,
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300237 .set_pretimeout = imx2_wdt_set_pretimeout,
Damien Riegel2d9d24752015-11-16 12:28:04 -0500238 .restart = imx2_wdt_restart,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200239};
240
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100241static const struct regmap_config imx2_wdt_regmap_config = {
Xiubo Lia7977002014-04-04 09:33:25 +0800242 .reg_bits = 16,
243 .reg_stride = 2,
244 .val_bits = 16,
245 .max_register = 0x8,
246};
247
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200248static int __init imx2_wdt_probe(struct platform_device *pdev)
249{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200250 struct imx2_wdt_device *wdev;
251 struct watchdog_device *wdog;
Xiubo Lia7977002014-04-04 09:33:25 +0800252 void __iomem *base;
253 int ret;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200254 u32 val;
255
256 wdev = devm_kzalloc(&pdev->dev, sizeof(*wdev), GFP_KERNEL);
257 if (!wdev)
258 return -ENOMEM;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200259
Anson Huang24b82252019-04-01 05:04:30 +0000260 base = devm_platform_ioremap_resource(pdev, 0);
Xiubo Lia7977002014-04-04 09:33:25 +0800261 if (IS_ERR(base))
262 return PTR_ERR(base);
263
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200264 wdev->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
265 &imx2_wdt_regmap_config);
266 if (IS_ERR(wdev->regmap)) {
Xiubo Lia7977002014-04-04 09:33:25 +0800267 dev_err(&pdev->dev, "regmap init failed\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200268 return PTR_ERR(wdev->regmap);
Xiubo Lia7977002014-04-04 09:33:25 +0800269 }
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200270
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200271 wdev->clk = devm_clk_get(&pdev->dev, NULL);
272 if (IS_ERR(wdev->clk)) {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200273 dev_err(&pdev->dev, "can't get Watchdog clock\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200274 return PTR_ERR(wdev->clk);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200275 }
276
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200277 wdog = &wdev->wdog;
278 wdog->info = &imx2_wdt_info;
279 wdog->ops = &imx2_wdt_ops;
280 wdog->min_timeout = 1;
Marcus Folkesson2b77f002018-02-08 14:11:08 +0100281 wdog->timeout = IMX2_WDT_DEFAULT_TIME;
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800282 wdog->max_hw_heartbeat_ms = IMX2_WDT_MAX_TIME * 1000;
Vladimir Zapolskiy81351932015-06-02 15:46:18 +0300283 wdog->parent = &pdev->dev;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200284
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300285 ret = platform_get_irq(pdev, 0);
286 if (ret > 0)
287 if (!devm_request_irq(&pdev->dev, ret, imx2_wdt_isr, 0,
288 dev_name(&pdev->dev), wdog))
289 wdog->info = &imx2_wdt_pretimeout_info;
290
Fabio Estevamaefb1632015-06-22 01:16:18 -0300291 ret = clk_prepare_enable(wdev->clk);
292 if (ret)
293 return ret;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200294
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200295 regmap_read(wdev->regmap, IMX2_WDT_WRSR, &val);
296 wdog->bootstatus = val & IMX2_WDT_WRSR_TOUT ? WDIOF_CARDRESET : 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200297
Tim Harveybc677ff42016-04-01 08:16:43 -0700298 wdev->ext_reset = of_property_read_bool(pdev->dev.of_node,
299 "fsl,ext-reset-output");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200300 platform_set_drvdata(pdev, wdog);
301 watchdog_set_drvdata(wdog, wdev);
302 watchdog_set_nowayout(wdog, nowayout);
Damien Riegel2d9d24752015-11-16 12:28:04 -0500303 watchdog_set_restart_priority(wdog, 128);
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200304 watchdog_init_timeout(wdog, timeout, &pdev->dev);
305
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800306 if (imx2_wdt_is_running(wdev)) {
307 imx2_wdt_set_timeout(wdog, wdog->timeout);
308 set_bit(WDOG_HW_RUNNING, &wdog->status);
309 }
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200310
Markus Pargmann5fe65ce2014-09-08 09:14:07 +0200311 /*
312 * Disable the watchdog power down counter at boot. Otherwise the power
313 * down counter will pull down the #WDOG interrupt line for one clock
314 * cycle.
315 */
316 regmap_write(wdev->regmap, IMX2_WDT_WMCR, 0);
317
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200318 ret = watchdog_register_device(wdog);
319 if (ret) {
320 dev_err(&pdev->dev, "cannot register watchdog device\n");
Fabio Estevamdb11cba2015-06-22 01:16:19 -0300321 goto disable_clk;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200322 }
323
324 dev_info(&pdev->dev, "timeout %d sec (nowayout=%d)\n",
325 wdog->timeout, nowayout);
326
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200327 return 0;
Fabio Estevamdb11cba2015-06-22 01:16:19 -0300328
329disable_clk:
330 clk_disable_unprepare(wdev->clk);
331 return ret;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200332}
333
334static int __exit imx2_wdt_remove(struct platform_device *pdev)
335{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200336 struct watchdog_device *wdog = platform_get_drvdata(pdev);
337 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200338
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200339 watchdog_unregister_device(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200340
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200341 if (imx2_wdt_is_running(wdev)) {
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200342 imx2_wdt_ping(wdog);
343 dev_crit(&pdev->dev, "Device removed: Expect reboot!\n");
Jingoo Hanbdf49572013-04-29 18:15:53 +0900344 }
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200345 return 0;
346}
347
348static void imx2_wdt_shutdown(struct platform_device *pdev)
349{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200350 struct watchdog_device *wdog = platform_get_drvdata(pdev);
351 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200352
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200353 if (imx2_wdt_is_running(wdev)) {
354 /*
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800355 * We are running, configure max timeout before reboot
356 * will take place.
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200357 */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200358 imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
359 imx2_wdt_ping(wdog);
360 dev_crit(&pdev->dev, "Device shutdown: Expect reboot!\n");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200361 }
362}
363
Xiubo Liaefbaf32014-09-22 18:00:52 +0800364#ifdef CONFIG_PM_SLEEP
Xiubo Libbd59002014-10-16 11:44:15 +0800365/* Disable watchdog if it is active or non-active but still running */
Xiubo Liaefbaf32014-09-22 18:00:52 +0800366static int imx2_wdt_suspend(struct device *dev)
367{
368 struct watchdog_device *wdog = dev_get_drvdata(dev);
369 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
370
Xiubo Libbd59002014-10-16 11:44:15 +0800371 /* The watchdog IP block is running */
372 if (imx2_wdt_is_running(wdev)) {
Martin Kaiser0be26722018-01-01 18:26:47 +0100373 /*
374 * Don't update wdog->timeout, we'll restore the current value
375 * during resume.
376 */
377 __imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
Xiubo Libbd59002014-10-16 11:44:15 +0800378 imx2_wdt_ping(wdog);
Xiubo Libbd59002014-10-16 11:44:15 +0800379 }
Xiubo Liaefbaf32014-09-22 18:00:52 +0800380
381 clk_disable_unprepare(wdev->clk);
382
383 return 0;
384}
385
386/* Enable watchdog and configure it if necessary */
387static int imx2_wdt_resume(struct device *dev)
388{
389 struct watchdog_device *wdog = dev_get_drvdata(dev);
390 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Fabio Estevamaefb1632015-06-22 01:16:18 -0300391 int ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800392
Fabio Estevamaefb1632015-06-22 01:16:18 -0300393 ret = clk_prepare_enable(wdev->clk);
394 if (ret)
395 return ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800396
397 if (watchdog_active(wdog) && !imx2_wdt_is_running(wdev)) {
Xiubo Libbd59002014-10-16 11:44:15 +0800398 /*
399 * If the watchdog is still active and resumes
400 * from deep sleep state, need to restart the
401 * watchdog again.
Xiubo Liaefbaf32014-09-22 18:00:52 +0800402 */
403 imx2_wdt_setup(wdog);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800404 }
405 if (imx2_wdt_is_running(wdev)) {
Xiubo Liaefbaf32014-09-22 18:00:52 +0800406 imx2_wdt_set_timeout(wdog, wdog->timeout);
407 imx2_wdt_ping(wdog);
Xiubo Liaefbaf32014-09-22 18:00:52 +0800408 }
409
410 return 0;
411}
412#endif
413
414static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops, imx2_wdt_suspend,
415 imx2_wdt_resume);
416
Shawn Guof5a427e2011-07-18 11:15:21 +0800417static const struct of_device_id imx2_wdt_dt_ids[] = {
418 { .compatible = "fsl,imx21-wdt", },
419 { /* sentinel */ }
420};
Niels de Vos813296a2013-07-29 09:38:18 +0200421MODULE_DEVICE_TABLE(of, imx2_wdt_dt_ids);
Shawn Guof5a427e2011-07-18 11:15:21 +0800422
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200423static struct platform_driver imx2_wdt_driver = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200424 .remove = __exit_p(imx2_wdt_remove),
425 .shutdown = imx2_wdt_shutdown,
426 .driver = {
427 .name = DRIVER_NAME,
Xiubo Liaefbaf32014-09-22 18:00:52 +0800428 .pm = &imx2_wdt_pm_ops,
Shawn Guof5a427e2011-07-18 11:15:21 +0800429 .of_match_table = imx2_wdt_dt_ids,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200430 },
431};
432
Fabio Porcedda1cb92042013-01-09 12:15:27 +0100433module_platform_driver_probe(imx2_wdt_driver, imx2_wdt_probe);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200434
435MODULE_AUTHOR("Wolfram Sang");
436MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
437MODULE_LICENSE("GPL v2");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200438MODULE_ALIAS("platform:" DRIVER_NAME);