blob: 41f69a10d3591bfd391d435c5d52268f564c1aa9 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
153
154 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156};
157
158struct seq_file;
159struct platform_device;
160
161/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200163struct regulator *dss_get_vdds_dsi(void);
164struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200166/* apply */
167void dss_apply_init(void);
168int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
169int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
170void dss_mgr_start_update(struct omap_overlay_manager *mgr);
171int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200172
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200173void dss_mgr_enable(struct omap_overlay_manager *mgr);
174void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200175int dss_mgr_set_info(struct omap_overlay_manager *mgr,
176 struct omap_overlay_manager_info *info);
177void dss_mgr_get_info(struct omap_overlay_manager *mgr,
178 struct omap_overlay_manager_info *info);
179int dss_mgr_set_device(struct omap_overlay_manager *mgr,
180 struct omap_dss_device *dssdev);
181int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200182
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200183int dss_ovl_set_info(struct omap_overlay *ovl,
184 struct omap_overlay_info *info);
185void dss_ovl_get_info(struct omap_overlay *ovl,
186 struct omap_overlay_info *info);
187int dss_ovl_set_manager(struct omap_overlay *ovl,
188 struct omap_overlay_manager *mgr);
189int dss_ovl_unset_manager(struct omap_overlay *ovl);
190
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200191/* display */
192int dss_suspend_all_devices(void);
193int dss_resume_all_devices(void);
194void dss_disable_all_devices(void);
195
196void dss_init_device(struct platform_device *pdev,
197 struct omap_dss_device *dssdev);
198void dss_uninit_device(struct platform_device *pdev,
199 struct omap_dss_device *dssdev);
200bool dss_use_replication(struct omap_dss_device *dssdev,
201 enum omap_color_mode mode);
202void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300203 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200204 u32 *fifo_low, u32 *fifo_high);
205
206/* manager */
207int dss_init_overlay_managers(struct platform_device *pdev);
208void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200209int dss_check_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200210
211/* overlay */
212void dss_init_overlays(struct platform_device *pdev);
213void dss_uninit_overlays(struct platform_device *pdev);
214int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
215void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200216void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
217
218/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000219int dss_init_platform_driver(void);
220void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200221
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300222int dss_runtime_get(void);
223void dss_runtime_put(void);
224
Mythri P K7ed024a2011-03-09 16:31:38 +0530225void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300226enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530227const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000228void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200229
230void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000231#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
232void dss_debug_dump_clocks(struct seq_file *s);
233#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200234
235void dss_sdi_init(u8 datapairs);
236int dss_sdi_enable(void);
237void dss_sdi_disable(void);
238
Archit Taneja89a35e52011-04-12 13:52:23 +0530239void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530240void dss_select_dsi_clk_source(int dsi_module,
241 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600242void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530243 enum omap_dss_clk_source clk_src);
244enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530245enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530246enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200247
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200248void dss_set_venc_output(enum omap_dss_venc_type type);
249void dss_set_dac_pwrdn_bgz(bool enable);
250
251unsigned long dss_get_dpll4_rate(void);
252int dss_calc_clock_rates(struct dss_clock_info *cinfo);
253int dss_set_clock_div(struct dss_clock_info *cinfo);
254int dss_get_clock_div(struct dss_clock_info *cinfo);
255int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
256 struct dss_clock_info *dss_cinfo,
257 struct dispc_clock_info *dispc_cinfo);
258
259/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200260#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200261int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262void sdi_exit(void);
263int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200264#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200265static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200266{
267 return 0;
268}
269static inline void sdi_exit(void)
270{
271}
272#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273
274/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200275#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530276
277struct dentry;
278struct file_operations;
279
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000280int dsi_init_platform_driver(void);
281void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300283int dsi_runtime_get(struct platform_device *dsidev);
284void dsi_runtime_put(struct platform_device *dsidev);
285
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200286void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530287void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
288 const struct file_operations *debug_fops);
289void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
290 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200291
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292int dsi_init_display(struct omap_dss_device *display);
293void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530294u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
295
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530296unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
297int dsi_pll_set_clock_div(struct platform_device *dsidev,
298 struct dsi_clock_info *cinfo);
299int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
300 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530302int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
303 bool enable_hsdiv);
304void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200305void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300306 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530308void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
309void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
310struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200311#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000312static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200313{
314 return 0;
315}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000316static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200317{
318}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300319static inline int dsi_runtime_get(struct platform_device *dsidev)
320{
321 return 0;
322}
323static inline void dsi_runtime_put(struct platform_device *dsidev)
324{
325}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530326static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
327{
328 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
329 return 0;
330}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530331static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600332{
333 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
334 return 0;
335}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300336static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
337 struct dsi_clock_info *cinfo)
338{
339 WARN("%s: DSI not compiled in\n", __func__);
340 return -ENODEV;
341}
342static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
343 bool is_tft, unsigned long req_pck,
344 struct dsi_clock_info *dsi_cinfo,
345 struct dispc_clock_info *dispc_cinfo)
346{
347 WARN("%s: DSI not compiled in\n", __func__);
348 return -ENODEV;
349}
350static inline int dsi_pll_init(struct platform_device *dsidev,
351 bool enable_hsclk, bool enable_hsdiv)
352{
353 WARN("%s: DSI not compiled in\n", __func__);
354 return -ENODEV;
355}
356static inline void dsi_pll_uninit(struct platform_device *dsidev,
357 bool disconnect_lanes)
358{
359}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530360static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300361{
362}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530363static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300364{
365}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530366static inline struct platform_device *dsi_get_dsidev_from_id(int module)
367{
368 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
369 __func__);
370 return NULL;
371}
Jani Nikula368a1482010-05-07 11:58:41 +0200372#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373
374/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200375#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200376int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377void dpi_exit(void);
378int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200379#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200380static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200381{
382 return 0;
383}
384static inline void dpi_exit(void)
385{
386}
387#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388
389/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000390int dispc_init_platform_driver(void);
391void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200393void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200394void dispc_dump_regs(struct seq_file *s);
395void dispc_irq_handler(void);
396void dispc_fake_vsync_irq(void);
397
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300398int dispc_runtime_get(void);
399void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400
401void dispc_enable_sidle(void);
402void dispc_disable_sidle(void);
403
404void dispc_lcd_enable_signal_polarity(bool act_high);
405void dispc_lcd_enable_signal(bool enable);
406void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300408void dispc_enable_fifomerge(bool enable);
409void dispc_enable_gamma_table(bool enable);
410void dispc_set_loadmode(enum omap_dss_load_mode mode);
411
412bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
413unsigned long dispc_fclk_rate(void);
414void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
415 struct dispc_clock_info *cinfo);
416int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
417 struct dispc_clock_info *cinfo);
418
419
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200420void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300421u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300422u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530423int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200424 bool ilace, bool replication);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300425int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300426void dispc_ovl_set_channel_out(enum omap_plane plane,
427 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200428
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300429void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
430void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200431u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300432bool dispc_mgr_go_busy(enum omap_channel channel);
433void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200434bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300435void dispc_mgr_enable(enum omap_channel channel, bool enable);
436bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530437void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
438void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300439void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
440void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000441 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000443 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300444void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000445 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300446unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
447unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300448int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000449 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300450int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000451 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200452void dispc_mgr_setup(enum omap_channel channel,
453 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200454
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200456#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000457int venc_init_platform_driver(void);
458void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459void venc_dump_regs(struct seq_file *s);
460int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530461unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200462#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000463static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200464{
465 return 0;
466}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000467static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200468{
469}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530470static inline unsigned long venc_get_pixel_clock(void)
471{
472 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
473 return 0;
474}
Jani Nikula368a1482010-05-07 11:58:41 +0200475#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200476
Mythri P Kc3198a52011-03-12 12:04:27 +0530477/* HDMI */
478#ifdef CONFIG_OMAP4_DSS_HDMI
479int hdmi_init_platform_driver(void);
480void hdmi_uninit_platform_driver(void);
481int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530482unsigned long hdmi_get_pixel_clock(void);
Mythri P K162874d2011-09-22 13:37:45 +0530483void hdmi_dump_regs(struct seq_file *s);
Mythri P Kc3198a52011-03-12 12:04:27 +0530484#else
485static inline int hdmi_init_display(struct omap_dss_device *dssdev)
486{
487 return 0;
488}
489static inline int hdmi_init_platform_driver(void)
490{
491 return 0;
492}
493static inline void hdmi_uninit_platform_driver(void)
494{
495}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530496static inline unsigned long hdmi_get_pixel_clock(void)
497{
498 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
499 return 0;
500}
Mythri P Kc3198a52011-03-12 12:04:27 +0530501#endif
502int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
503void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
504void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
505int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
506 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300507int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300508bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530509int hdmi_panel_init(void);
510void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530511
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200512/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200513#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000514int rfbi_init_platform_driver(void);
515void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200516void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200517int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200518#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000519static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200520{
521 return 0;
522}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000523static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200524{
525}
526#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200527
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200528
529#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
530static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
531{
532 int b;
533 for (b = 0; b < 32; ++b) {
534 if (irqstatus & (1 << b))
535 irq_arr[b]++;
536 }
537}
538#endif
539
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200540#endif