blob: 6cd3f3772ecf4ed5fa83aa4c70ff83cad98db9f6 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030017#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060018#include <linux/irqchip.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070019#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070020#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070021#include <linux/of_irq.h>
22#include <linux/of_platform.h>
23#include <linux/export.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060024#include <linux/irqchip/arm-gic.h>
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +053025#include <linux/of_address.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070026#include <linux/reboot.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070027
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070028#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070029#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000030#include <asm/memblock.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030031#include <asm/smp_twd.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070032
Tony Lindgren732231a2012-09-20 11:41:16 -070033#include "omap-wakeupgen.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060035#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010036#include "common.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070037#include "mmc.h"
Paul Walmsley2f334a32012-10-29 20:56:07 -060038#include "prminst44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060039#include "prcm_mpu44xx.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053040#include "omap4-sar-layout.h"
Lokesh Vutlaf7a9b8a2012-10-02 00:17:06 +053041#include "omap-secure.h"
Tony Lindgrenbb772092012-10-29 09:35:35 -070042#include "sram.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070043
44#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053045static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070046#endif
47
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053048static void __iomem *sar_ram_base;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030049static void __iomem *gic_dist_base_addr;
Colin Crosscd8ce152012-10-18 12:20:08 +030050static void __iomem *twd_base;
51
52#define IRQ_LOCALTIMER 29
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053053
Santosh Shilimkar137d1052011-06-25 18:04:31 -070054#ifdef CONFIG_OMAP4_ERRATA_I688
55/* Used to implement memory barrier on DRAM path */
56#define OMAP4_DRAM_BARRIER_VA 0xfe600000
57
58void __iomem *dram_sync, *sram_sync;
59
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053060static phys_addr_t paddr;
61static u32 size;
62
Santosh Shilimkar137d1052011-06-25 18:04:31 -070063void omap_bus_sync(void)
64{
65 if (dram_sync && sram_sync) {
66 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
67 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
68 isb();
69 }
70}
R Sricharancc4ad902012-03-02 16:31:18 +053071EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070072
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053073/* Steal one page physical memory for barrier implementation */
74int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070075{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070076
77 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000078 paddr = arm_memblock_steal(size, SZ_1M);
79
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053080 return 0;
81}
82
83void __init omap_barriers_init(void)
84{
85 struct map_desc dram_io_desc[1];
86
Santosh Shilimkar137d1052011-06-25 18:04:31 -070087 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
88 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
89 dram_io_desc[0].length = size;
Russell King2e2c9de2013-10-24 10:26:40 +010090 dram_io_desc[0].type = MT_MEMORY_RW_SO;
Santosh Shilimkar137d1052011-06-25 18:04:31 -070091 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
92 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
93 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
94
95 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
96 (long long) paddr, dram_io_desc[0].virtual);
97
Santosh Shilimkar137d1052011-06-25 18:04:31 -070098}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053099#else
100void __init omap_barriers_init(void)
101{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700102#endif
103
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700104void __init gic_init_irq(void)
105{
Marc Zyngierab65be22011-11-15 17:22:45 +0000106 void __iomem *omap_irq_base;
Marc Zyngierab65be22011-11-15 17:22:45 +0000107
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700108 /* Static mapping, never released */
109 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
110 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700111
Colin Crosscd8ce152012-10-18 12:20:08 +0300112 twd_base = ioremap(OMAP44XX_LOCAL_TWD_BASE, SZ_4K);
113 BUG_ON(!twd_base);
114
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700115 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700116 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
117 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000118
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530119 omap_wakeupgen_init();
120
Tony Lindgren741e3a82011-05-17 03:51:26 -0700121 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700122}
123
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300124void gic_dist_disable(void)
125{
126 if (gic_dist_base_addr)
127 __raw_writel(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
128}
129
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300130void gic_dist_enable(void)
131{
132 if (gic_dist_base_addr)
133 __raw_writel(0x1, gic_dist_base_addr + GIC_DIST_CTRL);
134}
135
Colin Crosscd8ce152012-10-18 12:20:08 +0300136bool gic_dist_disabled(void)
137{
138 return !(__raw_readl(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
139}
140
141void gic_timer_retrigger(void)
142{
143 u32 twd_int = __raw_readl(twd_base + TWD_TIMER_INTSTAT);
144 u32 gic_int = __raw_readl(gic_dist_base_addr + GIC_DIST_PENDING_SET);
145 u32 twd_ctrl = __raw_readl(twd_base + TWD_TIMER_CONTROL);
146
147 if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
148 /*
149 * The local timer interrupt got lost while the distributor was
150 * disabled. Ack the pending interrupt, and retrigger it.
151 */
152 pr_warn("%s: lost localtimer interrupt\n", __func__);
153 __raw_writel(1, twd_base + TWD_TIMER_INTSTAT);
154 if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
155 __raw_writel(1, twd_base + TWD_TIMER_COUNTER);
156 twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
157 __raw_writel(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
158 }
159 }
160}
161
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700162#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530163
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530164void __iomem *omap4_get_l2cache_base(void)
165{
166 return l2cache_base;
167}
168
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530169static void omap4_l2x0_disable(void)
170{
Taras Kondratiukb25f3e12014-01-10 01:27:08 +0100171 outer_flush_all();
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530172 /* Disable PL310 L2 Cache controller */
173 omap_smc1(0x102, 0x0);
174}
175
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100176static void omap4_l2x0_set_debug(unsigned long val)
177{
178 /* Program PL310 L2 Cache controller debug register */
179 omap_smc1(0x100, val);
180}
181
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700182static int __init omap_l2_cache_init(void)
183{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530184 u32 aux_ctrl = 0;
185
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700186 /*
187 * To avoid code running on other OMAPs in
188 * multi-omap builds
189 */
190 if (!cpu_is_omap44xx())
191 return -ENODEV;
192
193 /* Static mapping, never released */
194 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530195 if (WARN_ON(!l2cache_base))
196 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700197
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700198 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530199 * 16-way associativity, parity disabled
200 * Way size - 32KB (es1.0)
201 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700202 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530203 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
204 (0x1 << 25) |
205 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
206 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
207
Mans Rullgard11e02642010-11-19 23:01:04 +0530208 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530209 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530210 } else {
211 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530212 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530213 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530214 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
215 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530216 }
217 if (omap_rev() != OMAP4430_REV_ES1_0)
218 omap_smc1(0x109, aux_ctrl);
219
220 /* Enable PL310 L2 Cache controller */
221 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530222
Santosh Shilimkar926fd452012-07-04 17:57:34 +0530223 if (of_have_populated_dt())
224 l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
225 else
226 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700227
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530228 /*
229 * Override default outer_cache.disable with a OMAP4
230 * specific one
231 */
232 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100233 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530234
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700235 return 0;
236}
Tony Lindgrenb76c8b192013-01-11 11:24:18 -0800237omap_early_initcall(omap_l2_cache_init);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700238#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530239
240void __iomem *omap4_get_sar_ram_base(void)
241{
242 return sar_ram_base;
243}
244
245/*
246 * SAR RAM used to save and restore the HW
247 * context in low power modes
248 */
249static int __init omap4_sar_ram_init(void)
250{
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530251 unsigned long sar_base;
252
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530253 /*
254 * To avoid code running on other OMAPs in
255 * multi-omap builds
256 */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530257 if (cpu_is_omap44xx())
258 sar_base = OMAP44XX_SAR_RAM_BASE;
259 else if (soc_is_omap54xx())
260 sar_base = OMAP54XX_SAR_RAM_BASE;
261 else
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530262 return -ENOMEM;
263
264 /* Static mapping, never released */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530265 sar_ram_base = ioremap(sar_base, SZ_16K);
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530266 if (WARN_ON(!sar_ram_base))
267 return -ENOMEM;
268
269 return 0;
270}
Tony Lindgrenb76c8b192013-01-11 11:24:18 -0800271omap_early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530272
R Sricharanc4082d42012-06-05 16:31:06 +0530273void __init omap_gic_of_init(void)
274{
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +0530275 struct device_node *np;
276
277 /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
278 if (!cpu_is_omap446x())
279 goto skip_errata_init;
280
281 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
282 gic_dist_base_addr = of_iomap(np, 0);
283 WARN_ON(!gic_dist_base_addr);
284
285 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
286 twd_base = of_iomap(np, 0);
287 WARN_ON(!twd_base);
288
289skip_errata_init:
R Sricharanc4082d42012-06-05 16:31:06 +0530290 omap_wakeupgen_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600291 irqchip_init();
R Sricharanc4082d42012-06-05 16:31:06 +0530292}