blob: 98ace748cd986af7ec3d038b9b8f5ca7da64ecf7 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Gabor Juhos8efaef42011-01-04 21:28:22 +01002/*
3 * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
4 *
5 * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
6 *
7 * This driver has been based on the spi-gpio.c:
8 * Copyright (C) 2006,2008 David Brownell
Gabor Juhos8efaef42011-01-04 21:28:22 +01009 */
10
11#include <linux/kernel.h>
Gabor Juhos807cc4b2011-11-16 20:01:43 +010012#include <linux/module.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010013#include <linux/delay.h>
14#include <linux/spinlock.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010015#include <linux/platform_device.h>
16#include <linux/io.h>
17#include <linux/spi/spi.h>
18#include <linux/spi/spi_bitbang.h>
19#include <linux/bitops.h>
Gabor Juhos440114f2012-12-27 10:42:24 +010020#include <linux/clk.h>
21#include <linux/err.h>
Alban Bedelb172fd02019-01-16 19:55:46 +010022#include <linux/platform_data/spi-ath79.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010023
24#define DRV_NAME "ath79-spi"
25
Gabor Juhos440114f2012-12-27 10:42:24 +010026#define ATH79_SPI_RRW_DELAY_FACTOR 12000
27#define MHZ (1000 * 1000)
28
Alban Bedelb172fd02019-01-16 19:55:46 +010029#define AR71XX_SPI_REG_FS 0x00 /* Function Select */
30#define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
31#define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
32#define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
33
34#define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
35
36#define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
37#define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
38#define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
39
Gabor Juhos8efaef42011-01-04 21:28:22 +010040struct ath79_spi {
41 struct spi_bitbang bitbang;
42 u32 ioc_base;
43 u32 reg_ctrl;
44 void __iomem *base;
Gabor Juhos440114f2012-12-27 10:42:24 +010045 struct clk *clk;
Aravind Thokalada470d62017-06-27 22:01:11 +053046 unsigned int rrw_delay;
Gabor Juhos8efaef42011-01-04 21:28:22 +010047};
48
Aravind Thokalada470d62017-06-27 22:01:11 +053049static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned int reg)
Gabor Juhos8efaef42011-01-04 21:28:22 +010050{
51 return ioread32(sp->base + reg);
52}
53
Aravind Thokalada470d62017-06-27 22:01:11 +053054static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned int reg, u32 val)
Gabor Juhos8efaef42011-01-04 21:28:22 +010055{
56 iowrite32(val, sp->base + reg);
57}
58
59static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi)
60{
61 return spi_master_get_devdata(spi->master);
62}
63
Aravind Thokalada470d62017-06-27 22:01:11 +053064static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned int nsecs)
Gabor Juhos440114f2012-12-27 10:42:24 +010065{
66 if (nsecs > sp->rrw_delay)
67 ndelay(nsecs - sp->rrw_delay);
68}
69
Gabor Juhos8efaef42011-01-04 21:28:22 +010070static void ath79_spi_chipselect(struct spi_device *spi, int is_active)
71{
72 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
73 int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active;
Alban Bedel797622d2019-01-16 19:55:45 +010074 u32 cs_bit = AR71XX_SPI_IOC_CS(spi->chip_select);
Gabor Juhos8efaef42011-01-04 21:28:22 +010075
Alban Bedel797622d2019-01-16 19:55:45 +010076 if (cs_high)
77 sp->ioc_base |= cs_bit;
78 else
79 sp->ioc_base &= ~cs_bit;
Gabor Juhos8efaef42011-01-04 21:28:22 +010080
Alban Bedel797622d2019-01-16 19:55:45 +010081 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
Gabor Juhos8efaef42011-01-04 21:28:22 +010082}
83
Gabor Juhosc4a31f42012-12-27 10:42:28 +010084static void ath79_spi_enable(struct ath79_spi *sp)
Gabor Juhos8efaef42011-01-04 21:28:22 +010085{
Gabor Juhos8efaef42011-01-04 21:28:22 +010086 /* enable GPIO mode */
87 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO);
88
89 /* save CTRL register */
90 sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL);
91 sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC);
92
Alban Bedel797622d2019-01-16 19:55:45 +010093 /* clear clk and mosi in the base state */
94 sp->ioc_base &= ~(AR71XX_SPI_IOC_DO | AR71XX_SPI_IOC_CLK);
95
Gabor Juhos8efaef42011-01-04 21:28:22 +010096 /* TODO: setup speed? */
97 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43);
Gabor Juhosc4a31f42012-12-27 10:42:28 +010098}
99
100static void ath79_spi_disable(struct ath79_spi *sp)
101{
102 /* restore CTRL register */
103 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl);
104 /* disable GPIO mode */
105 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0);
106}
107
Aravind Thokalada470d62017-06-27 22:01:11 +0530108static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned int nsecs,
Lorenzo Bianconi304d3432018-07-28 10:19:13 +0200109 u32 word, u8 bits, unsigned flags)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100110{
111 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
112 u32 ioc = sp->ioc_base;
113
114 /* clock starts at inactive polarity */
115 for (word <<= (32 - bits); likely(bits); bits--) {
116 u32 out;
117
118 if (word & (1 << 31))
119 out = ioc | AR71XX_SPI_IOC_DO;
120 else
121 out = ioc & ~AR71XX_SPI_IOC_DO;
122
123 /* setup MSB (to slave) on trailing edge */
124 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos440114f2012-12-27 10:42:24 +0100125 ath79_spi_delay(sp, nsecs);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100126 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK);
Gabor Juhos440114f2012-12-27 10:42:24 +0100127 ath79_spi_delay(sp, nsecs);
Gabor Juhos72611db2012-12-27 10:42:25 +0100128 if (bits == 1)
129 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100130
131 word <<= 1;
132 }
133
134 return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS);
135}
136
Grant Likelyfd4a3192012-12-07 16:57:14 +0000137static int ath79_spi_probe(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100138{
139 struct spi_master *master;
140 struct ath79_spi *sp;
141 struct ath79_spi_platform_data *pdata;
Gabor Juhos440114f2012-12-27 10:42:24 +0100142 unsigned long rate;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100143 int ret;
144
145 master = spi_alloc_master(&pdev->dev, sizeof(*sp));
146 if (master == NULL) {
147 dev_err(&pdev->dev, "failed to allocate spi master\n");
148 return -ENOMEM;
149 }
150
151 sp = spi_master_get_devdata(master);
Alban Bedel85f62472015-04-24 16:19:22 +0200152 master->dev.of_node = pdev->dev.of_node;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100153 platform_set_drvdata(pdev, sp);
154
Jingoo Han8074cf02013-07-30 16:58:59 +0900155 pdata = dev_get_platdata(&pdev->dev);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100156
Linus Walleij8db79542019-01-07 16:51:51 +0100157 master->use_gpio_descriptors = true;
Stephen Warren24778be2013-05-21 20:36:35 -0600158 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
David Bauer91629922021-03-03 17:08:36 +0100159 master->flags = SPI_MASTER_GPIO_SS;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100160 if (pdata) {
161 master->bus_num = pdata->bus_num;
162 master->num_chipselect = pdata->num_chipselect;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100163 }
164
Axel Lin94c69f72013-09-10 15:43:41 +0800165 sp->bitbang.master = master;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100166 sp->bitbang.chipselect = ath79_spi_chipselect;
167 sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100168 sp->bitbang.flags = SPI_CS_HIGH;
169
YueHaibingbf348412019-09-04 21:58:45 +0800170 sp->base = devm_platform_ioremap_resource(pdev, 0);
Heiner Kallweitb7a2a1c2015-09-27 18:47:35 +0200171 if (IS_ERR(sp->base)) {
172 ret = PTR_ERR(sp->base);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100173 goto err_put_master;
174 }
175
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900176 sp->clk = devm_clk_get(&pdev->dev, "ahb");
Gabor Juhos440114f2012-12-27 10:42:24 +0100177 if (IS_ERR(sp->clk)) {
178 ret = PTR_ERR(sp->clk);
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900179 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100180 }
181
Alban Bedel3e19acd2015-04-24 16:19:23 +0200182 ret = clk_prepare_enable(sp->clk);
Gabor Juhos440114f2012-12-27 10:42:24 +0100183 if (ret)
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900184 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100185
186 rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ);
187 if (!rate) {
188 ret = -EINVAL;
189 goto err_clk_disable;
190 }
191
192 sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate;
193 dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n",
194 sp->rrw_delay);
195
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100196 ath79_spi_enable(sp);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100197 ret = spi_bitbang_start(&sp->bitbang);
198 if (ret)
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100199 goto err_disable;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100200
201 return 0;
202
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100203err_disable:
204 ath79_spi_disable(sp);
Gabor Juhos440114f2012-12-27 10:42:24 +0100205err_clk_disable:
Alban Bedel3e19acd2015-04-24 16:19:23 +0200206 clk_disable_unprepare(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100207err_put_master:
Gabor Juhos8efaef42011-01-04 21:28:22 +0100208 spi_master_put(sp->bitbang.master);
209
210 return ret;
211}
212
Grant Likelyfd4a3192012-12-07 16:57:14 +0000213static int ath79_spi_remove(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100214{
215 struct ath79_spi *sp = platform_get_drvdata(pdev);
216
217 spi_bitbang_stop(&sp->bitbang);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100218 ath79_spi_disable(sp);
Alban Bedel3e19acd2015-04-24 16:19:23 +0200219 clk_disable_unprepare(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100220 spi_master_put(sp->bitbang.master);
221
222 return 0;
223}
224
Gabor Juhos7410e842013-02-05 20:57:55 +0100225static void ath79_spi_shutdown(struct platform_device *pdev)
226{
227 ath79_spi_remove(pdev);
228}
229
Alban Bedel85f62472015-04-24 16:19:22 +0200230static const struct of_device_id ath79_spi_of_match[] = {
231 { .compatible = "qca,ar7100-spi", },
232 { },
233};
Javier Martinez Canillasd7a32392016-11-23 13:37:11 -0300234MODULE_DEVICE_TABLE(of, ath79_spi_of_match);
Alban Bedel85f62472015-04-24 16:19:22 +0200235
Gabor Juhos8efaef42011-01-04 21:28:22 +0100236static struct platform_driver ath79_spi_driver = {
237 .probe = ath79_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000238 .remove = ath79_spi_remove,
Gabor Juhos7410e842013-02-05 20:57:55 +0100239 .shutdown = ath79_spi_shutdown,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100240 .driver = {
241 .name = DRV_NAME,
Alban Bedel85f62472015-04-24 16:19:22 +0200242 .of_match_table = ath79_spi_of_match,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100243 },
244};
Grant Likely940ab882011-10-05 11:29:49 -0600245module_platform_driver(ath79_spi_driver);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100246
247MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
248MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
249MODULE_LICENSE("GPL v2");
250MODULE_ALIAS("platform:" DRV_NAME);