blob: c90976d7e53ccc596b65a0864ef169f1aa1fafd8 [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040014#include <linux/irqchip.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Paul Burtonaa493732017-08-12 21:36:42 -070016#include <linux/percpu.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010019
Paul Burtone83f7e02017-08-12 19:49:41 -070020#include <asm/mips-cps.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050021#include <asm/setup.h>
22#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010023
Andrew Brestickera7057272014-11-12 11:43:38 -080024#include <dt-bindings/interrupt-controller/mips-gic.h>
25
Paul Burtonb11d4c12017-08-12 21:36:29 -070026#define GIC_MAX_INTRS 256
Paul Burtonaa493732017-08-12 21:36:42 -070027#define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
Steven J. Hill98b67c32012-08-31 16:18:49 -050028
Paul Burtonb11d4c12017-08-12 21:36:29 -070029/* Add 2 to convert GIC CPU pin to core interrupt */
30#define GIC_CPU_PIN_OFFSET 2
Jeffrey Deans822350b2014-07-17 09:20:53 +010031
Paul Burtonb11d4c12017-08-12 21:36:29 -070032/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
33#define GIC_PIN_TO_VEC_OFFSET 1
Qais Yousef2af70a92015-12-08 13:20:23 +000034
Paul Burtonb11d4c12017-08-12 21:36:29 -070035/* Convert between local/shared IRQ number and GIC HW IRQ number. */
36#define GIC_LOCAL_HWIRQ_BASE 0
37#define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
38#define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
39#define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
40#define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
41#define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
42
Paul Burton582e2b42017-08-12 21:36:10 -070043void __iomem *mips_gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050044
Paul Burtonaa493732017-08-12 21:36:42 -070045DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
Jeffrey Deans822350b2014-07-17 09:20:53 +010046
Andrew Bresticker95150ae2014-09-18 14:47:21 -070047static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070048static struct irq_domain *gic_irq_domain;
Qais Yousef2af70a92015-12-08 13:20:23 +000049static struct irq_domain *gic_ipi_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070050static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070051static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070052static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000053static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070054static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Qais Yousef2af70a92015-12-08 13:20:23 +000055DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
Paul Burtonf8dcd9e2017-04-20 10:07:34 +010056DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +010057
Paul Burton7778c4b2017-08-18 14:02:21 -070058static void gic_clear_pcpu_masks(unsigned int intr)
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070059{
Paul Burton7778c4b2017-08-18 14:02:21 -070060 unsigned int i;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070061
Paul Burton7778c4b2017-08-18 14:02:21 -070062 /* Clear the interrupt's bit in all pcpu_masks */
63 for_each_possible_cpu(i)
64 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
Paul Burton835d2b42016-02-03 03:15:28 +000065}
66
Andrew Brestickere9de6882014-09-18 14:47:27 -070067static bool gic_local_irq_is_routable(int intr)
68{
69 u32 vpe_ctl;
70
71 /* All local interrupts are routable in EIC mode. */
72 if (cpu_has_veic)
73 return true;
74
Paul Burton0d0cf582017-08-12 21:36:26 -070075 vpe_ctl = read_gic_vl_ctl();
Andrew Brestickere9de6882014-09-18 14:47:27 -070076 switch (intr) {
77 case GIC_LOCAL_INT_TIMER:
Paul Burton0d0cf582017-08-12 21:36:26 -070078 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070079 case GIC_LOCAL_INT_PERFCTR:
Paul Burton0d0cf582017-08-12 21:36:26 -070080 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070081 case GIC_LOCAL_INT_FDC:
Paul Burton0d0cf582017-08-12 21:36:26 -070082 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070083 case GIC_LOCAL_INT_SWINT0:
84 case GIC_LOCAL_INT_SWINT1:
Paul Burton0d0cf582017-08-12 21:36:26 -070085 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070086 default:
87 return true;
88 }
89}
90
Andrew Bresticker3263d082014-09-18 14:47:28 -070091static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -050092{
93 /* Convert irq vector # to hw int # */
94 irq -= GIC_PIN_TO_VEC_OFFSET;
95
96 /* Set irq to use shadow set */
Paul Burton0d0cf582017-08-12 21:36:26 -070097 write_gic_vl_eic_shadow_set(irq, set);
Steven J. Hill98b67c32012-08-31 16:18:49 -050098}
99
Qais Yousefbb11cff2015-12-08 13:20:28 +0000100static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100101{
Qais Yousefbb11cff2015-12-08 13:20:28 +0000102 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
103
Paul Burton36807462017-08-12 21:36:24 -0700104 write_gic_wedge(GIC_WEDGE_RW | hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100105}
106
Andrew Brestickere9de6882014-09-18 14:47:27 -0700107int gic_get_c0_compare_int(void)
108{
109 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
110 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
111 return irq_create_mapping(gic_irq_domain,
112 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
113}
114
115int gic_get_c0_perfcount_int(void)
116{
117 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000118 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700119 if (cp0_perfcount_irq < 0)
120 return -1;
121 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
122 }
123 return irq_create_mapping(gic_irq_domain,
124 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
125}
126
James Hogan6429e2b2015-01-29 11:14:09 +0000127int gic_get_c0_fdc_int(void)
128{
129 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
130 /* Is the FDC IRQ even present? */
131 if (cp0_fdc_irq < 0)
132 return -1;
133 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
134 }
135
James Hogan6429e2b2015-01-29 11:14:09 +0000136 return irq_create_mapping(gic_irq_domain,
137 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
138}
139
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200140static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100141{
Paul Burtone98fcb22017-08-12 21:36:16 -0700142 unsigned int intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700143 unsigned long *pcpu_mask;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700144 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100145
146 /* Get per-cpu bitmaps */
Paul Burtonaa493732017-08-12 21:36:42 -0700147 pcpu_mask = this_cpu_ptr(pcpu_masks);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100148
Paul Burton7778c4b2017-08-18 14:02:21 -0700149 if (mips_cm_is64)
Paul Burtone98fcb22017-08-12 21:36:16 -0700150 __ioread64_copy(pending, addr_gic_pend(),
151 DIV_ROUND_UP(gic_shared_intrs, 64));
Paul Burton7778c4b2017-08-18 14:02:21 -0700152 else
Paul Burtone98fcb22017-08-12 21:36:16 -0700153 __ioread32_copy(pending, addr_gic_pend(),
154 DIV_ROUND_UP(gic_shared_intrs, 32));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100155
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700156 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100157
Paul Burtoncae750b2016-08-19 18:11:19 +0100158 for_each_set_bit(intr, pending, gic_shared_intrs) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000159 virq = irq_linear_revmap(gic_irq_domain,
160 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200161 if (chained)
162 generic_handle_irq(virq);
163 else
164 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000165 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100166}
167
Thomas Gleixner161d0492011-03-23 21:08:58 +0000168static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100169{
Paul Burton7778c4b2017-08-18 14:02:21 -0700170 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
171
Paul Burton90019f82017-09-05 11:28:46 -0700172 write_gic_rmask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700173 gic_clear_pcpu_masks(intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100174}
175
Thomas Gleixner161d0492011-03-23 21:08:58 +0000176static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100177{
Paul Burton7778c4b2017-08-18 14:02:21 -0700178 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
179 unsigned int cpu;
180
Paul Burton90019f82017-09-05 11:28:46 -0700181 write_gic_smask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700182
183 gic_clear_pcpu_masks(intr);
Paul Burtond9f82932017-09-21 23:24:40 -0700184 cpu = cpumask_first(irq_data_get_effective_affinity_mask(d));
Paul Burton7778c4b2017-08-18 14:02:21 -0700185 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100186}
187
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700188static void gic_ack_irq(struct irq_data *d)
189{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700190 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700191
Paul Burton36807462017-08-12 21:36:24 -0700192 write_gic_wedge(irq);
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700193}
194
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700195static int gic_set_type(struct irq_data *d, unsigned int type)
196{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700197 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700198 unsigned long flags;
199 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100200
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700201 spin_lock_irqsave(&gic_lock, flags);
202 switch (type & IRQ_TYPE_SENSE_MASK) {
203 case IRQ_TYPE_EDGE_FALLING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700204 change_gic_pol(irq, GIC_POL_FALLING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700205 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700206 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700207 is_edge = true;
208 break;
209 case IRQ_TYPE_EDGE_RISING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700210 change_gic_pol(irq, GIC_POL_RISING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700211 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700212 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700213 is_edge = true;
214 break;
215 case IRQ_TYPE_EDGE_BOTH:
216 /* polarity is irrelevant in this case */
Paul Burton471aa962017-08-12 21:36:20 -0700217 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700218 change_gic_dual(irq, GIC_DUAL_DUAL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700219 is_edge = true;
220 break;
221 case IRQ_TYPE_LEVEL_LOW:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700222 change_gic_pol(irq, GIC_POL_ACTIVE_LOW);
Paul Burton471aa962017-08-12 21:36:20 -0700223 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700224 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700225 is_edge = false;
226 break;
227 case IRQ_TYPE_LEVEL_HIGH:
228 default:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700229 change_gic_pol(irq, GIC_POL_ACTIVE_HIGH);
Paul Burton471aa962017-08-12 21:36:20 -0700230 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700231 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700232 is_edge = false;
233 break;
234 }
235
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200236 if (is_edge)
237 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
238 handle_edge_irq, NULL);
239 else
240 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
241 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700242 spin_unlock_irqrestore(&gic_lock, flags);
243
244 return 0;
245}
246
247#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000248static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
249 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100250{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700251 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Paul Burton07df8bf2017-08-18 14:04:35 -0700252 unsigned long flags;
253 unsigned int cpu;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100254
Paul Burton07df8bf2017-08-18 14:04:35 -0700255 cpu = cpumask_first_and(cpumask, cpu_online_mask);
256 if (cpu >= NR_CPUS)
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700257 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100258
259 /* Assumption : cpumask refers to a single CPU */
260 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100261
Tony Wuc214c032013-06-21 10:13:08 +0000262 /* Re-route this IRQ */
Paul Burton07df8bf2017-08-18 14:04:35 -0700263 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100264
Tony Wuc214c032013-06-21 10:13:08 +0000265 /* Update the pcpu_masks */
Paul Burton7778c4b2017-08-18 14:02:21 -0700266 gic_clear_pcpu_masks(irq);
267 if (read_gic_mask(irq))
Paul Burton07df8bf2017-08-18 14:04:35 -0700268 set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
Tony Wuc214c032013-06-21 10:13:08 +0000269
Marc Zyngier18416e42017-08-18 09:39:24 +0100270 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100271 spin_unlock_irqrestore(&gic_lock, flags);
272
Paul Burton7f15a642017-08-12 21:36:46 -0700273 return IRQ_SET_MASK_OK;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100274}
275#endif
276
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700277static struct irq_chip gic_level_irq_controller = {
278 .name = "MIPS GIC",
279 .irq_mask = gic_mask_irq,
280 .irq_unmask = gic_unmask_irq,
281 .irq_set_type = gic_set_type,
282#ifdef CONFIG_SMP
283 .irq_set_affinity = gic_set_affinity,
284#endif
285};
286
287static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000288 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700289 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000290 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000291 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700292 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100293#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000294 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100295#endif
Qais Yousefbb11cff2015-12-08 13:20:28 +0000296 .ipi_send_single = gic_send_ipi,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100297};
298
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200299static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700300{
301 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000302 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700303
Paul Burton9da3c642017-08-12 21:36:25 -0700304 pending = read_gic_vl_pend();
305 masked = read_gic_vl_mask();
Andrew Brestickere9de6882014-09-18 14:47:27 -0700306
307 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
308
Paul Burton0f4ed152016-09-13 17:54:27 +0100309 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000310 virq = irq_linear_revmap(gic_irq_domain,
311 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200312 if (chained)
313 generic_handle_irq(virq);
314 else
315 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000316 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700317}
318
319static void gic_mask_local_irq(struct irq_data *d)
320{
321 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
322
Paul Burton9da3c642017-08-12 21:36:25 -0700323 write_gic_vl_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700324}
325
326static void gic_unmask_local_irq(struct irq_data *d)
327{
328 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
329
Paul Burton9da3c642017-08-12 21:36:25 -0700330 write_gic_vl_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700331}
332
333static struct irq_chip gic_local_irq_controller = {
334 .name = "MIPS GIC Local",
335 .irq_mask = gic_mask_local_irq,
336 .irq_unmask = gic_unmask_local_irq,
337};
338
339static void gic_mask_local_irq_all_vpes(struct irq_data *d)
340{
341 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
342 int i;
343 unsigned long flags;
344
345 spin_lock_irqsave(&gic_lock, flags);
346 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700347 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700348 write_gic_vo_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700349 }
350 spin_unlock_irqrestore(&gic_lock, flags);
351}
352
353static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
354{
355 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
356 int i;
357 unsigned long flags;
358
359 spin_lock_irqsave(&gic_lock, flags);
360 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700361 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700362 write_gic_vo_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700363 }
364 spin_unlock_irqrestore(&gic_lock, flags);
365}
366
367static struct irq_chip gic_all_vpes_local_irq_controller = {
368 .name = "MIPS GIC Local",
369 .irq_mask = gic_mask_local_irq_all_vpes,
370 .irq_unmask = gic_unmask_local_irq_all_vpes,
371};
372
Andrew Bresticker18743d22014-09-18 14:47:24 -0700373static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100374{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200375 gic_handle_local_int(false);
376 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700377}
378
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200379static void gic_irq_dispatch(struct irq_desc *desc)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700380{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200381 gic_handle_local_int(true);
382 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700383}
384
Andrew Brestickere9de6882014-09-18 14:47:27 -0700385static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
386 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700387{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700388 int intr = GIC_HWIRQ_TO_LOCAL(hw);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700389 int i;
390 unsigned long flags;
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700391 u32 val;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700392
393 if (!gic_local_irq_is_routable(intr))
394 return -EPERM;
395
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700396 if (intr > GIC_LOCAL_INT_FDC) {
397 pr_err("Invalid local IRQ %d\n", intr);
398 return -EINVAL;
399 }
400
401 if (intr == GIC_LOCAL_INT_TIMER) {
402 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
403 val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
404 } else {
405 val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
406 }
407
Andrew Brestickere9de6882014-09-18 14:47:27 -0700408 spin_lock_irqsave(&gic_lock, flags);
409 for (i = 0; i < gic_vpes; i++) {
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700410 write_gic_vl_other(mips_cm_vp_id(i));
411 write_gic_vo_map(intr, val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700412 }
413 spin_unlock_irqrestore(&gic_lock, flags);
414
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700415 return 0;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700416}
417
418static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
Paul Burton7778c4b2017-08-18 14:02:21 -0700419 irq_hw_number_t hw, unsigned int cpu)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700420{
421 int intr = GIC_HWIRQ_TO_SHARED(hw);
Paul Burtond9f82932017-09-21 23:24:40 -0700422 struct irq_data *data;
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700423 unsigned long flags;
424
Paul Burtond9f82932017-09-21 23:24:40 -0700425 data = irq_get_irq_data(virq);
426
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700427 spin_lock_irqsave(&gic_lock, flags);
Paul Burtond3e8cf42017-08-12 21:36:22 -0700428 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
Paul Burton7778c4b2017-08-18 14:02:21 -0700429 write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
430 gic_clear_pcpu_masks(intr);
431 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Paul Burtond9f82932017-09-21 23:24:40 -0700432 irq_data_update_effective_affinity(data, cpumask_of(cpu));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700433 spin_unlock_irqrestore(&gic_lock, flags);
434
435 return 0;
436}
437
Paul Burtonb87281e2017-04-20 10:07:35 +0100438static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
Qais Yousefc98c18222015-12-08 13:20:24 +0000439 const u32 *intspec, unsigned int intsize,
440 irq_hw_number_t *out_hwirq,
441 unsigned int *out_type)
442{
443 if (intsize != 3)
444 return -EINVAL;
445
446 if (intspec[0] == GIC_SHARED)
447 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
448 else if (intspec[0] == GIC_LOCAL)
449 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
450 else
451 return -EINVAL;
452 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
453
454 return 0;
455}
456
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100457static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
458 irq_hw_number_t hwirq)
Qais Yousefc98c18222015-12-08 13:20:24 +0000459{
Paul Burtonb87281e2017-04-20 10:07:35 +0100460 int err;
Qais Yousefc98c18222015-12-08 13:20:24 +0000461
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100462 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100463 /* verify that shared irqs don't conflict with an IPI irq */
464 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
465 return -EBUSY;
Qais Yousefc98c18222015-12-08 13:20:24 +0000466
Paul Burtonb87281e2017-04-20 10:07:35 +0100467 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
468 &gic_level_irq_controller,
469 NULL);
470 if (err)
471 return err;
472
Marc Zyngier18416e42017-08-18 09:39:24 +0100473 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
Paul Burtonb87281e2017-04-20 10:07:35 +0100474 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
Qais Yousefc98c18222015-12-08 13:20:24 +0000475 }
476
Paul Burtonb87281e2017-04-20 10:07:35 +0100477 switch (GIC_HWIRQ_TO_LOCAL(hwirq)) {
478 case GIC_LOCAL_INT_TIMER:
479 case GIC_LOCAL_INT_PERFCTR:
480 case GIC_LOCAL_INT_FDC:
481 /*
482 * HACK: These are all really percpu interrupts, but
483 * the rest of the MIPS kernel code does not use the
484 * percpu IRQ API for them.
485 */
486 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
487 &gic_all_vpes_local_irq_controller,
488 NULL);
489 if (err)
490 return err;
491
492 irq_set_handler(virq, handle_percpu_irq);
493 break;
494
495 default:
496 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
497 &gic_local_irq_controller,
498 NULL);
499 if (err)
500 return err;
501
502 irq_set_handler(virq, handle_percpu_devid_irq);
503 irq_set_percpu_devid(virq);
504 break;
505 }
506
507 return gic_local_irq_domain_map(d, virq, hwirq);
Qais Yousefc98c18222015-12-08 13:20:24 +0000508}
509
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100510static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
511 unsigned int nr_irqs, void *arg)
512{
513 struct irq_fwspec *fwspec = arg;
514 irq_hw_number_t hwirq;
515
516 if (fwspec->param[0] == GIC_SHARED)
517 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
518 else
519 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
520
521 return gic_irq_domain_map(d, virq, hwirq);
522}
523
Paul Burtonb87281e2017-04-20 10:07:35 +0100524void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
Qais Yousefc98c18222015-12-08 13:20:24 +0000525 unsigned int nr_irqs)
526{
Qais Yousefc98c18222015-12-08 13:20:24 +0000527}
528
Paul Burtonb87281e2017-04-20 10:07:35 +0100529static const struct irq_domain_ops gic_irq_domain_ops = {
530 .xlate = gic_irq_domain_xlate,
531 .alloc = gic_irq_domain_alloc,
532 .free = gic_irq_domain_free,
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100533 .map = gic_irq_domain_map,
Qais Yousef2af70a92015-12-08 13:20:23 +0000534};
535
536static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
537 const u32 *intspec, unsigned int intsize,
538 irq_hw_number_t *out_hwirq,
539 unsigned int *out_type)
540{
541 /*
542 * There's nothing to translate here. hwirq is dynamically allocated and
543 * the irq type is always edge triggered.
544 * */
545 *out_hwirq = 0;
546 *out_type = IRQ_TYPE_EDGE_RISING;
547
548 return 0;
549}
550
551static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
552 unsigned int nr_irqs, void *arg)
553{
554 struct cpumask *ipimask = arg;
Paul Burtonb87281e2017-04-20 10:07:35 +0100555 irq_hw_number_t hwirq, base_hwirq;
556 int cpu, ret, i;
Qais Yousef2af70a92015-12-08 13:20:23 +0000557
Paul Burtonb87281e2017-04-20 10:07:35 +0100558 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
559 if (base_hwirq == gic_shared_intrs)
560 return -ENOMEM;
Qais Yousef2af70a92015-12-08 13:20:23 +0000561
Paul Burtonb87281e2017-04-20 10:07:35 +0100562 /* check that we have enough space */
563 for (i = base_hwirq; i < nr_irqs; i++) {
564 if (!test_bit(i, ipi_available))
565 return -EBUSY;
566 }
567 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
568
569 /* map the hwirq for each cpu consecutively */
570 i = 0;
571 for_each_cpu(cpu, ipimask) {
572 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
573
574 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
575 &gic_edge_irq_controller,
576 NULL);
577 if (ret)
578 goto error;
579
580 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000581 &gic_edge_irq_controller,
582 NULL);
583 if (ret)
584 goto error;
585
586 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
587 if (ret)
588 goto error;
Paul Burtonb87281e2017-04-20 10:07:35 +0100589
590 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
591 if (ret)
592 goto error;
593
594 i++;
Qais Yousef2af70a92015-12-08 13:20:23 +0000595 }
596
597 return 0;
598error:
Paul Burtonb87281e2017-04-20 10:07:35 +0100599 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000600 return ret;
601}
602
603void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
604 unsigned int nr_irqs)
605{
Paul Burtonb87281e2017-04-20 10:07:35 +0100606 irq_hw_number_t base_hwirq;
607 struct irq_data *data;
608
609 data = irq_get_irq_data(virq);
610 if (!data)
611 return;
612
613 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
614 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000615}
616
617int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
618 enum irq_domain_bus_token bus_token)
619{
620 bool is_ipi;
621
622 switch (bus_token) {
623 case DOMAIN_BUS_IPI:
624 is_ipi = d->bus_token == bus_token;
Paul Burton547aefc2016-07-05 14:26:00 +0100625 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
Qais Yousef2af70a92015-12-08 13:20:23 +0000626 break;
627 default:
628 return 0;
629 }
630}
631
Tobias Klauser0b7e8152017-06-02 10:20:56 +0200632static const struct irq_domain_ops gic_ipi_domain_ops = {
Qais Yousef2af70a92015-12-08 13:20:23 +0000633 .xlate = gic_ipi_domain_xlate,
634 .alloc = gic_ipi_domain_alloc,
635 .free = gic_ipi_domain_free,
636 .match = gic_ipi_domain_match,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700637};
638
Ralf Baechle39b8d522008-04-28 17:14:26 +0100639
Paul Burtonfbea7542017-08-12 21:36:40 -0700640static int __init gic_of_init(struct device_node *node,
641 struct device_node *parent)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100642{
Paul Burtonb2b2e582017-08-12 21:36:44 -0700643 unsigned int cpu_vec, i, j, gicconfig, cpu, v[2];
644 unsigned long reserved;
Paul Burtonfbea7542017-08-12 21:36:40 -0700645 phys_addr_t gic_base;
646 struct resource res;
647 size_t gic_len;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100648
Paul Burtonfbea7542017-08-12 21:36:40 -0700649 /* Find the first available CPU vector. */
Paul Burtonb2b2e582017-08-12 21:36:44 -0700650 i = 0;
Paul Burtona08588e2017-09-21 23:24:39 -0700651 reserved = (C_SW0 | C_SW1) >> __ffs(C_SW0);
Paul Burtonfbea7542017-08-12 21:36:40 -0700652 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
653 i++, &cpu_vec))
654 reserved |= BIT(cpu_vec);
Alex Smithc0a9f722015-10-12 10:40:43 +0100655
Paul Burtonb2b2e582017-08-12 21:36:44 -0700656 cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
657 if (cpu_vec == hweight_long(ST0_IM)) {
Paul Burtonfbea7542017-08-12 21:36:40 -0700658 pr_err("No CPU vectors available for GIC\n");
659 return -ENODEV;
660 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100661
Paul Burtonfbea7542017-08-12 21:36:40 -0700662 if (of_address_to_resource(node, 0, &res)) {
663 /*
664 * Probe the CM for the GIC base address if not specified
665 * in the device-tree.
666 */
667 if (mips_cm_present()) {
668 gic_base = read_gcr_gic_base() &
669 ~CM_GCR_GIC_BASE_GICEN;
670 gic_len = 0x20000;
671 } else {
672 pr_err("Failed to get GIC memory range\n");
673 return -ENODEV;
674 }
675 } else {
676 gic_base = res.start;
677 gic_len = resource_size(&res);
678 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100679
Paul Burtonfbea7542017-08-12 21:36:40 -0700680 if (mips_cm_present()) {
681 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
682 /* Ensure GIC region is enabled before trying to access it */
683 __sync();
684 }
685
686 mips_gic_base = ioremap_nocache(gic_base, gic_len);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100687
Paul Burton36807462017-08-12 21:36:24 -0700688 gicconfig = read_gic_config();
689 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
Paul Burtona08588e2017-09-21 23:24:39 -0700690 gic_shared_intrs >>= __ffs(GIC_CONFIG_NUMINTERRUPTS);
Paul Burton36807462017-08-12 21:36:24 -0700691 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100692
Paul Burton36807462017-08-12 21:36:24 -0700693 gic_vpes = gicconfig & GIC_CONFIG_PVPS;
Paul Burtona08588e2017-09-21 23:24:39 -0700694 gic_vpes >>= __ffs(GIC_CONFIG_PVPS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100695 gic_vpes = gic_vpes + 1;
696
697 if (cpu_has_veic) {
Paul Burtonba01cf02016-05-17 15:31:06 +0100698 /* Set EIC mode for all VPEs */
699 for_each_present_cpu(cpu) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700700 write_gic_vl_other(mips_cm_vp_id(cpu));
701 write_gic_vo_ctl(GIC_VX_CTL_EIC);
Paul Burtonba01cf02016-05-17 15:31:06 +0100702 }
703
Ralf Baechle39b8d522008-04-28 17:14:26 +0100704 /* Always use vector 1 in EIC mode */
705 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000706 timer_cpu_pin = gic_cpu_pin;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100707 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
708 __gic_irq_dispatch);
709 } else {
710 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
711 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
712 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000713 /*
714 * With the CMP implementation of SMP (deprecated), other CPUs
715 * are started by the bootloader and put into a timer based
716 * waiting poll loop. We must not re-route those CPU's local
717 * timer interrupts as the wait instruction will never finish,
718 * so just handle whatever CPU interrupt it is routed to by
719 * default.
720 *
721 * This workaround should be removed when CMP support is
722 * dropped.
723 */
724 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
725 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700726 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
James Hogan1b6af712015-01-19 15:38:24 +0000727 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
728 GIC_CPU_PIN_OFFSET +
729 timer_cpu_pin,
730 gic_irq_dispatch);
731 } else {
732 timer_cpu_pin = gic_cpu_pin;
733 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100734 }
735
Andrew Brestickera7057272014-11-12 11:43:38 -0800736 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Paul Burtonfbea7542017-08-12 21:36:40 -0700737 gic_shared_intrs, 0,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100738 &gic_irq_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700739 if (!gic_irq_domain) {
740 pr_err("Failed to add GIC IRQ domain");
741 return -ENXIO;
742 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100743
Qais Yousef2af70a92015-12-08 13:20:23 +0000744 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
745 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
746 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
747 node, &gic_ipi_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700748 if (!gic_ipi_domain) {
749 pr_err("Failed to add GIC IPI domain");
750 return -ENXIO;
751 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000752
Marc Zyngier96f0d932017-06-22 11:42:50 +0100753 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
Qais Yousef2af70a92015-12-08 13:20:23 +0000754
Qais Yousef16a80832015-12-08 13:20:30 +0000755 if (node &&
756 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
757 bitmap_set(ipi_resrv, v[0], v[1]);
758 } else {
759 /* Make the last 2 * gic_vpes available for IPIs */
760 bitmap_set(ipi_resrv,
761 gic_shared_intrs - 2 * gic_vpes,
762 2 * gic_vpes);
763 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000764
Paul Burtonf8dcd9e2017-04-20 10:07:34 +0100765 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
Andrew Brestickera7057272014-11-12 11:43:38 -0800766
Paul Burton87888bc2017-08-12 21:36:41 -0700767 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Andrew Brestickera7057272014-11-12 11:43:38 -0800768
Paul Burton87888bc2017-08-12 21:36:41 -0700769 /* Setup defaults */
770 for (i = 0; i < gic_shared_intrs; i++) {
771 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
772 change_gic_trig(i, GIC_TRIG_LEVEL);
Paul Burton90019f82017-09-05 11:28:46 -0700773 write_gic_rmask(i);
Andrew Brestickera7057272014-11-12 11:43:38 -0800774 }
775
Paul Burton87888bc2017-08-12 21:36:41 -0700776 for (i = 0; i < gic_vpes; i++) {
777 write_gic_vl_other(mips_cm_vp_id(i));
778 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
779 if (!gic_local_irq_is_routable(j))
780 continue;
781 write_gic_vo_rmask(BIT(j));
Andrew Brestickera7057272014-11-12 11:43:38 -0800782 }
Andrew Brestickera7057272014-11-12 11:43:38 -0800783 }
784
Andrew Brestickera7057272014-11-12 11:43:38 -0800785 return 0;
786}
787IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);