blob: 1f7d9bbec0fcbb5c7b5985ad4b2967d66b668263 [file] [log] [blame]
Thomas Gleixner1802d0b2019-05-27 08:55:21 +02001// SPDX-License-Identifier: GPL-2.0-only
William Breathitt Gray1b06d642016-01-20 13:50:11 -05002/*
William Breathitt Gray4c23db02016-05-01 18:44:39 -04003 * GPIO driver for the ACCES 104-DIO-48E series
William Breathitt Gray1b06d642016-01-20 13:50:11 -05004 * Copyright (C) 2016 William Breathitt Gray
5 *
William Breathitt Gray4c23db02016-05-01 18:44:39 -04006 * This driver supports the following ACCES devices: 104-DIO-48E and
7 * 104-DIO-24E.
William Breathitt Gray1b06d642016-01-20 13:50:11 -05008 */
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -04009#include <linux/bitmap.h>
William Breathitt Gray1b06d642016-01-20 13:50:11 -050010#include <linux/bitops.h>
11#include <linux/device.h>
12#include <linux/errno.h>
13#include <linux/gpio/driver.h>
14#include <linux/io.h>
15#include <linux/ioport.h>
16#include <linux/interrupt.h>
17#include <linux/irqdesc.h>
William Breathitt Gray4c23db02016-05-01 18:44:39 -040018#include <linux/isa.h>
William Breathitt Gray1b06d642016-01-20 13:50:11 -050019#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/moduleparam.h>
William Breathitt Gray1b06d642016-01-20 13:50:11 -050022#include <linux/spinlock.h>
23
William Breathitt Gray4c23db02016-05-01 18:44:39 -040024#define DIO48E_EXTENT 16
25#define MAX_NUM_DIO48E max_num_isa_dev(DIO48E_EXTENT)
26
27static unsigned int base[MAX_NUM_DIO48E];
28static unsigned int num_dio48e;
David Howellsd759f902017-04-04 16:54:22 +010029module_param_hw_array(base, uint, ioport, &num_dio48e, 0);
William Breathitt Gray4c23db02016-05-01 18:44:39 -040030MODULE_PARM_DESC(base, "ACCES 104-DIO-48E base addresses");
31
32static unsigned int irq[MAX_NUM_DIO48E];
David Howellsd759f902017-04-04 16:54:22 +010033module_param_hw_array(irq, uint, irq, NULL, 0);
William Breathitt Gray4c23db02016-05-01 18:44:39 -040034MODULE_PARM_DESC(irq, "ACCES 104-DIO-48E interrupt line numbers");
William Breathitt Gray1b06d642016-01-20 13:50:11 -050035
36/**
37 * struct dio48e_gpio - GPIO device private data structure
38 * @chip: instance of the gpio_chip
39 * @io_state: bit I/O state (whether bit is set to input or output)
40 * @out_state: output bits state
41 * @control: Control registers state
42 * @lock: synchronization lock to prevent I/O race conditions
43 * @base: base port address of the GPIO device
William Breathitt Gray1b06d642016-01-20 13:50:11 -050044 * @irq_mask: I/O bits affected by interrupts
45 */
46struct dio48e_gpio {
47 struct gpio_chip chip;
48 unsigned char io_state[6];
49 unsigned char out_state[6];
50 unsigned char control[2];
Julia Cartwright45897802017-03-09 10:21:52 -060051 raw_spinlock_t lock;
William Breathitt Gray1b06d642016-01-20 13:50:11 -050052 unsigned base;
William Breathitt Gray1b06d642016-01-20 13:50:11 -050053 unsigned char irq_mask;
54};
55
56static int dio48e_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
57{
58 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
59 const unsigned port = offset / 8;
60 const unsigned mask = BIT(offset % 8);
61
Matti Vaittinene42615e2019-11-06 10:54:12 +020062 if (dio48egpio->io_state[port] & mask)
63 return GPIO_LINE_DIRECTION_IN;
64
65 return GPIO_LINE_DIRECTION_OUT;
William Breathitt Gray1b06d642016-01-20 13:50:11 -050066}
67
68static int dio48e_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
69{
70 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
71 const unsigned io_port = offset / 8;
William Breathitt Grayd15d6cf2016-06-02 16:00:09 -040072 const unsigned int control_port = io_port / 3;
William Breathitt Gray1b06d642016-01-20 13:50:11 -050073 const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
74 unsigned long flags;
75 unsigned control;
76
Julia Cartwright45897802017-03-09 10:21:52 -060077 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -050078
79 /* Check if configuring Port C */
80 if (io_port == 2 || io_port == 5) {
81 /* Port C can be configured by nibble */
82 if (offset % 8 > 3) {
83 dio48egpio->io_state[io_port] |= 0xF0;
84 dio48egpio->control[control_port] |= BIT(3);
85 } else {
86 dio48egpio->io_state[io_port] |= 0x0F;
87 dio48egpio->control[control_port] |= BIT(0);
88 }
89 } else {
90 dio48egpio->io_state[io_port] |= 0xFF;
91 if (io_port == 0 || io_port == 3)
92 dio48egpio->control[control_port] |= BIT(4);
93 else
94 dio48egpio->control[control_port] |= BIT(1);
95 }
96
97 control = BIT(7) | dio48egpio->control[control_port];
98 outb(control, control_addr);
99 control &= ~BIT(7);
100 outb(control, control_addr);
101
Julia Cartwright45897802017-03-09 10:21:52 -0600102 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500103
104 return 0;
105}
106
107static int dio48e_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
108 int value)
109{
110 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
111 const unsigned io_port = offset / 8;
William Breathitt Grayd15d6cf2016-06-02 16:00:09 -0400112 const unsigned int control_port = io_port / 3;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500113 const unsigned mask = BIT(offset % 8);
114 const unsigned control_addr = dio48egpio->base + 3 + control_port*4;
115 const unsigned out_port = (io_port > 2) ? io_port + 1 : io_port;
116 unsigned long flags;
117 unsigned control;
118
Julia Cartwright45897802017-03-09 10:21:52 -0600119 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500120
121 /* Check if configuring Port C */
122 if (io_port == 2 || io_port == 5) {
123 /* Port C can be configured by nibble */
124 if (offset % 8 > 3) {
125 dio48egpio->io_state[io_port] &= 0x0F;
126 dio48egpio->control[control_port] &= ~BIT(3);
127 } else {
128 dio48egpio->io_state[io_port] &= 0xF0;
129 dio48egpio->control[control_port] &= ~BIT(0);
130 }
131 } else {
132 dio48egpio->io_state[io_port] &= 0x00;
133 if (io_port == 0 || io_port == 3)
134 dio48egpio->control[control_port] &= ~BIT(4);
135 else
136 dio48egpio->control[control_port] &= ~BIT(1);
137 }
138
139 if (value)
140 dio48egpio->out_state[io_port] |= mask;
141 else
142 dio48egpio->out_state[io_port] &= ~mask;
143
144 control = BIT(7) | dio48egpio->control[control_port];
145 outb(control, control_addr);
146
147 outb(dio48egpio->out_state[io_port], dio48egpio->base + out_port);
148
149 control &= ~BIT(7);
150 outb(control, control_addr);
151
Julia Cartwright45897802017-03-09 10:21:52 -0600152 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500153
154 return 0;
155}
156
157static int dio48e_gpio_get(struct gpio_chip *chip, unsigned offset)
158{
159 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
160 const unsigned port = offset / 8;
161 const unsigned mask = BIT(offset % 8);
162 const unsigned in_port = (port > 2) ? port + 1 : port;
163 unsigned long flags;
164 unsigned port_state;
165
Julia Cartwright45897802017-03-09 10:21:52 -0600166 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500167
168 /* ensure that GPIO is set for input */
169 if (!(dio48egpio->io_state[port] & mask)) {
Julia Cartwright45897802017-03-09 10:21:52 -0600170 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500171 return -EINVAL;
172 }
173
174 port_state = inb(dio48egpio->base + in_port);
175
Julia Cartwright45897802017-03-09 10:21:52 -0600176 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500177
178 return !!(port_state & mask);
179}
180
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800181static const size_t ports[] = { 0, 1, 2, 4, 5, 6 };
182
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -0400183static int dio48e_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
184 unsigned long *bits)
185{
186 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800187 unsigned long offset;
188 unsigned long gpio_mask;
189 unsigned int port_addr;
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -0400190 unsigned long port_state;
191
192 /* clear bits array to a clean slate */
193 bitmap_zero(bits, chip->ngpio);
194
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800195 for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
196 port_addr = dio48egpio->base + ports[offset / 8];
197 port_state = inb(port_addr) & gpio_mask;
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -0400198
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800199 bitmap_set_value8(bits, port_state, offset);
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -0400200 }
201
202 return 0;
203}
204
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500205static void dio48e_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
206{
207 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
208 const unsigned port = offset / 8;
209 const unsigned mask = BIT(offset % 8);
210 const unsigned out_port = (port > 2) ? port + 1 : port;
211 unsigned long flags;
212
Julia Cartwright45897802017-03-09 10:21:52 -0600213 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500214
215 if (value)
216 dio48egpio->out_state[port] |= mask;
217 else
218 dio48egpio->out_state[port] &= ~mask;
219
220 outb(dio48egpio->out_state[port], dio48egpio->base + out_port);
221
Julia Cartwright45897802017-03-09 10:21:52 -0600222 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500223}
224
William Breathitt Graybe183202017-01-19 10:05:27 -0500225static void dio48e_gpio_set_multiple(struct gpio_chip *chip,
226 unsigned long *mask, unsigned long *bits)
227{
228 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800229 unsigned long offset;
230 unsigned long gpio_mask;
231 size_t index;
232 unsigned int port_addr;
233 unsigned long bitmask;
William Breathitt Graybe183202017-01-19 10:05:27 -0500234 unsigned long flags;
235
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800236 for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
237 index = offset / 8;
238 port_addr = dio48egpio->base + ports[index];
William Breathitt Graybe183202017-01-19 10:05:27 -0500239
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800240 bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
William Breathitt Graybe183202017-01-19 10:05:27 -0500241
Julia Cartwright45897802017-03-09 10:21:52 -0600242 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Graybe183202017-01-19 10:05:27 -0500243
244 /* update output state data and set device gpio register */
William Breathitt Grayf70dad52019-12-04 16:51:04 -0800245 dio48egpio->out_state[index] &= ~gpio_mask;
246 dio48egpio->out_state[index] |= bitmask;
247 outb(dio48egpio->out_state[index], port_addr);
William Breathitt Graybe183202017-01-19 10:05:27 -0500248
Julia Cartwright45897802017-03-09 10:21:52 -0600249 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Graybe183202017-01-19 10:05:27 -0500250 }
251}
252
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500253static void dio48e_irq_ack(struct irq_data *data)
254{
255}
256
257static void dio48e_irq_mask(struct irq_data *data)
258{
259 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
260 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
261 const unsigned long offset = irqd_to_hwirq(data);
262 unsigned long flags;
263
264 /* only bit 3 on each respective Port C supports interrupts */
265 if (offset != 19 && offset != 43)
266 return;
267
Julia Cartwright45897802017-03-09 10:21:52 -0600268 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500269
270 if (offset == 19)
271 dio48egpio->irq_mask &= ~BIT(0);
272 else
273 dio48egpio->irq_mask &= ~BIT(1);
274
275 if (!dio48egpio->irq_mask)
276 /* disable interrupts */
277 inb(dio48egpio->base + 0xB);
278
Julia Cartwright45897802017-03-09 10:21:52 -0600279 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500280}
281
282static void dio48e_irq_unmask(struct irq_data *data)
283{
284 struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
285 struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip);
286 const unsigned long offset = irqd_to_hwirq(data);
287 unsigned long flags;
288
289 /* only bit 3 on each respective Port C supports interrupts */
290 if (offset != 19 && offset != 43)
291 return;
292
Julia Cartwright45897802017-03-09 10:21:52 -0600293 raw_spin_lock_irqsave(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500294
295 if (!dio48egpio->irq_mask) {
296 /* enable interrupts */
297 outb(0x00, dio48egpio->base + 0xF);
298 outb(0x00, dio48egpio->base + 0xB);
299 }
300
301 if (offset == 19)
302 dio48egpio->irq_mask |= BIT(0);
303 else
304 dio48egpio->irq_mask |= BIT(1);
305
Julia Cartwright45897802017-03-09 10:21:52 -0600306 raw_spin_unlock_irqrestore(&dio48egpio->lock, flags);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500307}
308
309static int dio48e_irq_set_type(struct irq_data *data, unsigned flow_type)
310{
311 const unsigned long offset = irqd_to_hwirq(data);
312
313 /* only bit 3 on each respective Port C supports interrupts */
314 if (offset != 19 && offset != 43)
315 return -EINVAL;
316
317 if (flow_type != IRQ_TYPE_NONE && flow_type != IRQ_TYPE_EDGE_RISING)
318 return -EINVAL;
319
320 return 0;
321}
322
323static struct irq_chip dio48e_irqchip = {
324 .name = "104-dio-48e",
325 .irq_ack = dio48e_irq_ack,
326 .irq_mask = dio48e_irq_mask,
327 .irq_unmask = dio48e_irq_unmask,
328 .irq_set_type = dio48e_irq_set_type
329};
330
331static irqreturn_t dio48e_irq_handler(int irq, void *dev_id)
332{
333 struct dio48e_gpio *const dio48egpio = dev_id;
334 struct gpio_chip *const chip = &dio48egpio->chip;
335 const unsigned long irq_mask = dio48egpio->irq_mask;
336 unsigned long gpio;
337
338 for_each_set_bit(gpio, &irq_mask, 2)
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100339 generic_handle_irq(irq_find_mapping(chip->irq.domain,
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500340 19 + gpio*24));
341
Julia Cartwright45897802017-03-09 10:21:52 -0600342 raw_spin_lock(&dio48egpio->lock);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500343
344 outb(0x00, dio48egpio->base + 0xF);
345
Julia Cartwright45897802017-03-09 10:21:52 -0600346 raw_spin_unlock(&dio48egpio->lock);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500347
348 return IRQ_HANDLED;
349}
350
William Breathitt Gray7bdba732017-01-30 13:32:58 -0500351#define DIO48E_NGPIO 48
352static const char *dio48e_names[DIO48E_NGPIO] = {
353 "PPI Group 0 Port A 0", "PPI Group 0 Port A 1", "PPI Group 0 Port A 2",
354 "PPI Group 0 Port A 3", "PPI Group 0 Port A 4", "PPI Group 0 Port A 5",
355 "PPI Group 0 Port A 6", "PPI Group 0 Port A 7", "PPI Group 0 Port B 0",
356 "PPI Group 0 Port B 1", "PPI Group 0 Port B 2", "PPI Group 0 Port B 3",
357 "PPI Group 0 Port B 4", "PPI Group 0 Port B 5", "PPI Group 0 Port B 6",
358 "PPI Group 0 Port B 7", "PPI Group 0 Port C 0", "PPI Group 0 Port C 1",
359 "PPI Group 0 Port C 2", "PPI Group 0 Port C 3", "PPI Group 0 Port C 4",
360 "PPI Group 0 Port C 5", "PPI Group 0 Port C 6", "PPI Group 0 Port C 7",
361 "PPI Group 1 Port A 0", "PPI Group 1 Port A 1", "PPI Group 1 Port A 2",
362 "PPI Group 1 Port A 3", "PPI Group 1 Port A 4", "PPI Group 1 Port A 5",
363 "PPI Group 1 Port A 6", "PPI Group 1 Port A 7", "PPI Group 1 Port B 0",
364 "PPI Group 1 Port B 1", "PPI Group 1 Port B 2", "PPI Group 1 Port B 3",
365 "PPI Group 1 Port B 4", "PPI Group 1 Port B 5", "PPI Group 1 Port B 6",
366 "PPI Group 1 Port B 7", "PPI Group 1 Port C 0", "PPI Group 1 Port C 1",
367 "PPI Group 1 Port C 2", "PPI Group 1 Port C 3", "PPI Group 1 Port C 4",
368 "PPI Group 1 Port C 5", "PPI Group 1 Port C 6", "PPI Group 1 Port C 7"
369};
370
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400371static int dio48e_probe(struct device *dev, unsigned int id)
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500372{
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500373 struct dio48e_gpio *dio48egpio;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500374 const char *const name = dev_name(dev);
375 int err;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500376
377 dio48egpio = devm_kzalloc(dev, sizeof(*dio48egpio), GFP_KERNEL);
378 if (!dio48egpio)
379 return -ENOMEM;
380
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400381 if (!devm_request_region(dev, base[id], DIO48E_EXTENT, name)) {
William Breathitt Grayaa6c3602016-02-03 15:15:21 -0500382 dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400383 base[id], base[id] + DIO48E_EXTENT);
William Breathitt Grayaa6c3602016-02-03 15:15:21 -0500384 return -EBUSY;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500385 }
386
387 dio48egpio->chip.label = name;
388 dio48egpio->chip.parent = dev;
389 dio48egpio->chip.owner = THIS_MODULE;
390 dio48egpio->chip.base = -1;
William Breathitt Gray7bdba732017-01-30 13:32:58 -0500391 dio48egpio->chip.ngpio = DIO48E_NGPIO;
392 dio48egpio->chip.names = dio48e_names;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500393 dio48egpio->chip.get_direction = dio48e_gpio_get_direction;
394 dio48egpio->chip.direction_input = dio48e_gpio_direction_input;
395 dio48egpio->chip.direction_output = dio48e_gpio_direction_output;
396 dio48egpio->chip.get = dio48e_gpio_get;
William Breathitt Grayd2d02bc2018-03-22 09:00:11 -0400397 dio48egpio->chip.get_multiple = dio48e_gpio_get_multiple;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500398 dio48egpio->chip.set = dio48e_gpio_set;
William Breathitt Graybe183202017-01-19 10:05:27 -0500399 dio48egpio->chip.set_multiple = dio48e_gpio_set_multiple;
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400400 dio48egpio->base = base[id];
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500401
Julia Cartwright45897802017-03-09 10:21:52 -0600402 raw_spin_lock_init(&dio48egpio->lock);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500403
William Breathitt Gray00de1a52017-01-24 15:00:31 -0500404 err = devm_gpiochip_add_data(dev, &dio48egpio->chip, dio48egpio);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500405 if (err) {
406 dev_err(dev, "GPIO registering failed (%d)\n", err);
William Breathitt Grayaa6c3602016-02-03 15:15:21 -0500407 return err;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500408 }
409
410 /* initialize all GPIO as output */
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400411 outb(0x80, base[id] + 3);
412 outb(0x00, base[id]);
413 outb(0x00, base[id] + 1);
414 outb(0x00, base[id] + 2);
415 outb(0x00, base[id] + 3);
416 outb(0x80, base[id] + 7);
417 outb(0x00, base[id] + 4);
418 outb(0x00, base[id] + 5);
419 outb(0x00, base[id] + 6);
420 outb(0x00, base[id] + 7);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500421
422 /* disable IRQ by default */
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400423 inb(base[id] + 0xB);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500424
425 err = gpiochip_irqchip_add(&dio48egpio->chip, &dio48e_irqchip, 0,
426 handle_edge_irq, IRQ_TYPE_NONE);
427 if (err) {
428 dev_err(dev, "Could not add irqchip (%d)\n", err);
William Breathitt Gray00de1a52017-01-24 15:00:31 -0500429 return err;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500430 }
431
William Breathitt Gray00de1a52017-01-24 15:00:31 -0500432 err = devm_request_irq(dev, irq[id], dio48e_irq_handler, 0, name,
433 dio48egpio);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500434 if (err) {
435 dev_err(dev, "IRQ handler registering failed (%d)\n", err);
William Breathitt Gray00de1a52017-01-24 15:00:31 -0500436 return err;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500437 }
438
439 return 0;
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500440}
441
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400442static struct isa_driver dio48e_driver = {
443 .probe = dio48e_probe,
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500444 .driver = {
445 .name = "104-dio-48e"
446 },
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500447};
William Breathitt Gray4c23db02016-05-01 18:44:39 -0400448module_isa_driver(dio48e_driver, num_dio48e);
William Breathitt Gray1b06d642016-01-20 13:50:11 -0500449
450MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
451MODULE_DESCRIPTION("ACCES 104-DIO-48E GPIO driver");
William Breathitt Gray22aeddb2016-02-01 18:51:49 -0500452MODULE_LICENSE("GPL v2");