Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Miscellaneous functions for IDT EB434 board |
| 3 | * |
| 4 | * Copyright 2004 IDT Inc. (rischelp@idt.com) |
| 5 | * Copyright 2006 Phil Sutter <n0-1@freewrt.org> |
| 6 | * Copyright 2007 Florian Fainelli <florian@openwrt.org> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of the GNU General Public License as published by the |
| 10 | * Free Software Foundation; either version 2 of the License, or (at your |
| 11 | * option) any later version. |
| 12 | * |
| 13 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED |
| 14 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 15 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN |
| 16 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
| 17 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
| 18 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF |
| 19 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON |
| 20 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 21 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
| 22 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License along |
| 25 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 26 | * 675 Mass Ave, Cambridge, MA 02139, USA. |
| 27 | */ |
| 28 | |
| 29 | #include <linux/kernel.h> |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 30 | #include <linux/init.h> |
| 31 | #include <linux/types.h> |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 32 | #include <linux/spinlock.h> |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 33 | #include <linux/platform_device.h> |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 34 | #include <linux/gpio.h> |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 35 | |
| 36 | #include <asm/mach-rc32434/rb.h> |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 37 | #include <asm/mach-rc32434/gpio.h> |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 38 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 39 | struct rb532_gpio_chip { |
| 40 | struct gpio_chip chip; |
| 41 | void __iomem *regbase; |
| 42 | void (*set_int_level)(struct gpio_chip *chip, unsigned offset, int value); |
| 43 | int (*get_int_level)(struct gpio_chip *chip, unsigned offset); |
| 44 | void (*set_int_status)(struct gpio_chip *chip, unsigned offset, int value); |
| 45 | int (*get_int_status)(struct gpio_chip *chip, unsigned offset); |
| 46 | }; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 47 | |
| 48 | struct mpmc_device dev3; |
| 49 | |
| 50 | static struct resource rb532_gpio_reg0_res[] = { |
| 51 | { |
| 52 | .name = "gpio_reg0", |
Florian Fainelli | 3c8cf8c | 2008-08-22 17:01:03 +0200 | [diff] [blame] | 53 | .start = REGBASE + GPIOBASE, |
| 54 | .end = REGBASE + GPIOBASE + sizeof(struct rb532_gpio_reg) - 1, |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 55 | .flags = IORESOURCE_MEM, |
| 56 | } |
| 57 | }; |
| 58 | |
| 59 | static struct resource rb532_dev3_ctl_res[] = { |
| 60 | { |
| 61 | .name = "dev3_ctl", |
Florian Fainelli | 3c8cf8c | 2008-08-22 17:01:03 +0200 | [diff] [blame] | 62 | .start = REGBASE + DEV3BASE, |
| 63 | .end = REGBASE + DEV3BASE + sizeof(struct dev_reg) - 1, |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 64 | .flags = IORESOURCE_MEM, |
| 65 | } |
| 66 | }; |
| 67 | |
| 68 | void set_434_reg(unsigned reg_offs, unsigned bit, unsigned len, unsigned val) |
| 69 | { |
Adrian Bunk | 8b32d6d | 2008-07-29 09:46:34 +0300 | [diff] [blame] | 70 | unsigned long flags; |
| 71 | unsigned data; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 72 | unsigned i = 0; |
| 73 | |
| 74 | spin_lock_irqsave(&dev3.lock, flags); |
| 75 | |
Florian Fainelli | c76befc | 2008-08-22 17:02:03 +0200 | [diff] [blame] | 76 | data = readl(IDT434_REG_BASE + reg_offs); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 77 | for (i = 0; i != len; ++i) { |
| 78 | if (val & (1 << i)) |
| 79 | data |= (1 << (i + bit)); |
| 80 | else |
| 81 | data &= ~(1 << (i + bit)); |
| 82 | } |
| 83 | writel(data, (IDT434_REG_BASE + reg_offs)); |
| 84 | |
| 85 | spin_unlock_irqrestore(&dev3.lock, flags); |
| 86 | } |
| 87 | EXPORT_SYMBOL(set_434_reg); |
| 88 | |
| 89 | unsigned get_434_reg(unsigned reg_offs) |
| 90 | { |
| 91 | return readl(IDT434_REG_BASE + reg_offs); |
| 92 | } |
| 93 | EXPORT_SYMBOL(get_434_reg); |
| 94 | |
| 95 | void set_latch_u5(unsigned char or_mask, unsigned char nand_mask) |
| 96 | { |
Adrian Bunk | 8b32d6d | 2008-07-29 09:46:34 +0300 | [diff] [blame] | 97 | unsigned long flags; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 98 | |
| 99 | spin_lock_irqsave(&dev3.lock, flags); |
| 100 | |
| 101 | dev3.state = (dev3.state | or_mask) & ~nand_mask; |
| 102 | writel(dev3.state, &dev3.base); |
| 103 | |
| 104 | spin_unlock_irqrestore(&dev3.lock, flags); |
| 105 | } |
| 106 | EXPORT_SYMBOL(set_latch_u5); |
| 107 | |
| 108 | unsigned char get_latch_u5(void) |
| 109 | { |
| 110 | return dev3.state; |
| 111 | } |
| 112 | EXPORT_SYMBOL(get_latch_u5); |
| 113 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 114 | /* |
| 115 | * Return GPIO level */ |
| 116 | static int rb532_gpio_get(struct gpio_chip *chip, unsigned offset) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 117 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 118 | u32 mask = 1 << offset; |
| 119 | struct rb532_gpio_chip *gpch; |
| 120 | |
| 121 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 122 | return readl(gpch->regbase + GPIOD) & mask; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 123 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 124 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 125 | /* |
| 126 | * Set output GPIO level |
| 127 | */ |
| 128 | static void rb532_gpio_set(struct gpio_chip *chip, |
| 129 | unsigned offset, int value) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 130 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 131 | unsigned long flags; |
| 132 | u32 mask = 1 << offset; |
| 133 | u32 tmp; |
| 134 | struct rb532_gpio_chip *gpch; |
| 135 | void __iomem *gpvr; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 136 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 137 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 138 | gpvr = gpch->regbase + GPIOD; |
| 139 | |
| 140 | local_irq_save(flags); |
| 141 | tmp = readl(gpvr); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 142 | if (value) |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 143 | tmp |= mask; |
| 144 | else |
| 145 | tmp &= ~mask; |
| 146 | writel(tmp, gpvr); |
| 147 | local_irq_restore(flags); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 148 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 149 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 150 | /* |
| 151 | * Set GPIO direction to input |
| 152 | */ |
| 153 | static int rb532_gpio_direction_input(struct gpio_chip *chip, unsigned offset) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 154 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 155 | unsigned long flags; |
| 156 | u32 mask = 1 << offset; |
| 157 | u32 value; |
| 158 | struct rb532_gpio_chip *gpch; |
| 159 | void __iomem *gpdr; |
| 160 | |
| 161 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 162 | gpdr = gpch->regbase + GPIOCFG; |
| 163 | |
| 164 | local_irq_save(flags); |
| 165 | value = readl(gpdr); |
| 166 | value &= ~mask; |
| 167 | writel(value, gpdr); |
| 168 | local_irq_restore(flags); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 169 | |
| 170 | return 0; |
| 171 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 172 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 173 | /* |
| 174 | * Set GPIO direction to output |
| 175 | */ |
| 176 | static int rb532_gpio_direction_output(struct gpio_chip *chip, |
| 177 | unsigned offset, int value) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 178 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 179 | unsigned long flags; |
| 180 | u32 mask = 1 << offset; |
| 181 | u32 tmp; |
| 182 | struct rb532_gpio_chip *gpch; |
| 183 | void __iomem *gpdr; |
| 184 | |
| 185 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 186 | writel(mask, gpch->regbase + GPIOD); |
| 187 | gpdr = gpch->regbase + GPIOCFG; |
| 188 | |
| 189 | local_irq_save(flags); |
| 190 | tmp = readl(gpdr); |
| 191 | tmp |= mask; |
| 192 | writel(tmp, gpdr); |
| 193 | local_irq_restore(flags); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 194 | |
| 195 | return 0; |
| 196 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 197 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 198 | /* |
| 199 | * Set the GPIO interrupt level |
| 200 | */ |
| 201 | static void rb532_gpio_set_int_level(struct gpio_chip *chip, |
| 202 | unsigned offset, int value) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 203 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 204 | unsigned long flags; |
| 205 | u32 mask = 1 << offset; |
| 206 | u32 tmp; |
| 207 | struct rb532_gpio_chip *gpch; |
| 208 | void __iomem *gpil; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 209 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 210 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 211 | gpil = gpch->regbase + GPIOILEVEL; |
| 212 | |
| 213 | local_irq_save(flags); |
| 214 | tmp = readl(gpil); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 215 | if (value) |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 216 | tmp |= mask; |
| 217 | else |
| 218 | tmp &= ~mask; |
| 219 | writel(tmp, gpil); |
| 220 | local_irq_restore(flags); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 221 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 222 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 223 | /* |
| 224 | * Get the GPIO interrupt level |
| 225 | */ |
| 226 | static int rb532_gpio_get_int_level(struct gpio_chip *chip, unsigned offset) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 227 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 228 | u32 mask = 1 << offset; |
| 229 | struct rb532_gpio_chip *gpch; |
| 230 | |
| 231 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 232 | return readl(gpch->regbase + GPIOILEVEL) & mask; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 233 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 234 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 235 | /* |
| 236 | * Set the GPIO interrupt status |
| 237 | */ |
| 238 | static void rb532_gpio_set_int_status(struct gpio_chip *chip, |
| 239 | unsigned offset, int value) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 240 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 241 | unsigned long flags; |
| 242 | u32 mask = 1 << offset; |
| 243 | u32 tmp; |
| 244 | struct rb532_gpio_chip *gpch; |
| 245 | void __iomem *gpis; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 246 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 247 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 248 | gpis = gpch->regbase + GPIOISTAT; |
| 249 | |
| 250 | local_irq_save(flags); |
| 251 | tmp = readl(gpis); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 252 | if (value) |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 253 | tmp |= mask; |
| 254 | else |
| 255 | tmp &= ~mask; |
| 256 | writel(tmp, gpis); |
| 257 | local_irq_restore(flags); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 258 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 259 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 260 | /* |
| 261 | * Get the GPIO interrupt status |
| 262 | */ |
| 263 | static int rb532_gpio_get_int_status(struct gpio_chip *chip, unsigned offset) |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 264 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 265 | u32 mask = 1 << offset; |
| 266 | struct rb532_gpio_chip *gpch; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 267 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 268 | gpch = container_of(chip, struct rb532_gpio_chip, chip); |
| 269 | return readl(gpch->regbase + GPIOISTAT) & mask; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 270 | } |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 271 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 272 | static struct rb532_gpio_chip rb532_gpio_chip[] = { |
| 273 | [0] = { |
| 274 | .chip = { |
| 275 | .label = "gpio0", |
| 276 | .direction_input = rb532_gpio_direction_input, |
| 277 | .direction_output = rb532_gpio_direction_output, |
| 278 | .get = rb532_gpio_get, |
| 279 | .set = rb532_gpio_set, |
| 280 | .base = 0, |
| 281 | .ngpio = 32, |
| 282 | }, |
| 283 | .get_int_level = rb532_gpio_get_int_level, |
| 284 | .set_int_level = rb532_gpio_set_int_level, |
| 285 | .get_int_status = rb532_gpio_get_int_status, |
| 286 | .set_int_status = rb532_gpio_set_int_status, |
| 287 | }, |
| 288 | }; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 289 | |
| 290 | int __init rb532_gpio_init(void) |
| 291 | { |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 292 | struct resource *r; |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 293 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 294 | r = rb532_gpio_reg0_res; |
| 295 | rb532_gpio_chip->regbase = ioremap_nocache(r->start, r->end - r->start); |
| 296 | |
| 297 | if (!rb532_gpio_chip->regbase) { |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 298 | printk(KERN_ERR "rb532: cannot remap GPIO register 0\n"); |
| 299 | return -ENXIO; |
| 300 | } |
| 301 | |
Florian Fainelli | d888e25 | 2008-08-23 18:54:34 +0200 | [diff] [blame^] | 302 | /* Register our GPIO chip */ |
| 303 | gpiochip_add(&rb532_gpio_chip->chip); |
| 304 | |
| 305 | r = rb532_dev3_ctl_res; |
| 306 | dev3.base = ioremap_nocache(r->start, r->end - r->start); |
Ralf Baechle | 73b4390 | 2008-07-16 16:12:25 +0100 | [diff] [blame] | 307 | |
| 308 | if (!dev3.base) { |
| 309 | printk(KERN_ERR "rb532: cannot remap device controller 3\n"); |
| 310 | return -ENXIO; |
| 311 | } |
| 312 | |
| 313 | return 0; |
| 314 | } |
| 315 | arch_initcall(rb532_gpio_init); |