blob: 59ec038b98339eef0938da81dbc947c8b786bfdd [file] [log] [blame]
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -07001/*
2 * Handle caching attributes in page tables (PAT)
3 *
4 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
5 * Suresh B Siddha <suresh.b.siddha@intel.com>
6 *
7 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
8 */
9
Ingo Molnarad2cde12008-09-30 13:20:45 +020010#include <linux/seq_file.h>
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -070011#include <linux/bootmem.h>
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -070012#include <linux/debugfs.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020013#include <linux/kernel.h>
Ingo Molnar92b9af92009-02-28 14:09:27 +010014#include <linux/module.h>
Dan Williamsf25748e32016-01-15 16:56:43 -080015#include <linux/pfn_t.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090016#include <linux/slab.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020017#include <linux/mm.h>
18#include <linux/fs.h>
Venkatesh Pallipadi335ef892009-07-10 09:57:36 -070019#include <linux/rbtree.h>
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070020
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070021#include <asm/cacheflush.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020022#include <asm/processor.h>
23#include <asm/tlbflush.h>
Jack Steinerfd12a0d2009-11-19 14:23:41 -060024#include <asm/x86_init.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020025#include <asm/pgtable.h>
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070026#include <asm/fcntl.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020027#include <asm/e820.h>
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070028#include <asm/mtrr.h>
Ingo Molnarad2cde12008-09-30 13:20:45 +020029#include <asm/page.h>
30#include <asm/msr.h>
31#include <asm/pat.h>
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -070032#include <asm/io.h>
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070033
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -080034#include "pat_internal.h"
Juergen Grossbd809af2014-11-03 14:02:03 +010035#include "mm_internal.h"
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -080036
Luis R. Rodriguez9e765612015-05-26 10:28:11 +020037#undef pr_fmt
38#define pr_fmt(fmt) "" fmt
39
Borislav Petkov9dac6292015-06-04 18:55:09 +020040static bool boot_cpu_done;
41
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +020042static int __read_mostly __pat_enabled = IS_ENABLED(CONFIG_X86_PAT);
Toshi Kani224bb1e2016-03-23 15:41:58 -060043static void init_cache_modes(void);
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070044
Toshi Kani224bb1e2016-03-23 15:41:58 -060045void pat_disable(const char *reason)
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020046{
Toshi Kani224bb1e2016-03-23 15:41:58 -060047 if (!__pat_enabled)
48 return;
49
50 if (boot_cpu_done) {
51 WARN_ONCE(1, "x86/PAT: PAT cannot be disabled after initialization\n");
52 return;
53 }
54
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +020055 __pat_enabled = 0;
Luis R. Rodriguez9e765612015-05-26 10:28:11 +020056 pr_info("x86/PAT: %s\n", reason);
Toshi Kani224bb1e2016-03-23 15:41:58 -060057
58 init_cache_modes();
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020059}
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070060
Andrew Mortonbe524fb2008-05-29 00:01:28 -070061static int __init nopat(char *str)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070062{
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020063 pat_disable("PAT support disabled.");
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070064 return 0;
65}
66early_param("nopat", nopat);
67
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +020068bool pat_enabled(void)
69{
70 return !!__pat_enabled;
71}
Luis R. Rodriguezfbe71932015-05-26 10:28:16 +020072EXPORT_SYMBOL_GPL(pat_enabled);
Venki Pallipadi77b52b4c2008-05-05 19:09:10 -070073
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -080074int pat_debug_enable;
Ingo Molnarad2cde12008-09-30 13:20:45 +020075
Venki Pallipadi77b52b4c2008-05-05 19:09:10 -070076static int __init pat_debug_setup(char *str)
77{
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -080078 pat_debug_enable = 1;
Venki Pallipadi77b52b4c2008-05-05 19:09:10 -070079 return 0;
80}
81__setup("debugpat", pat_debug_setup);
82
Thomas Gleixner0dbcae82014-11-16 18:59:19 +010083#ifdef CONFIG_X86_PAT
84/*
Toshi Kani35a5a102015-06-04 18:55:19 +020085 * X86 PAT uses page flags arch_1 and uncached together to keep track of
86 * memory type of pages that have backing page struct.
87 *
88 * X86 PAT supports 4 different memory types:
89 * - _PAGE_CACHE_MODE_WB
90 * - _PAGE_CACHE_MODE_WC
91 * - _PAGE_CACHE_MODE_UC_MINUS
92 * - _PAGE_CACHE_MODE_WT
93 *
94 * _PAGE_CACHE_MODE_WB is the default type.
Thomas Gleixner0dbcae82014-11-16 18:59:19 +010095 */
96
Toshi Kani35a5a102015-06-04 18:55:19 +020097#define _PGMT_WB 0
Thomas Gleixner0dbcae82014-11-16 18:59:19 +010098#define _PGMT_WC (1UL << PG_arch_1)
99#define _PGMT_UC_MINUS (1UL << PG_uncached)
Toshi Kani35a5a102015-06-04 18:55:19 +0200100#define _PGMT_WT (1UL << PG_uncached | 1UL << PG_arch_1)
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100101#define _PGMT_MASK (1UL << PG_uncached | 1UL << PG_arch_1)
102#define _PGMT_CLEAR_MASK (~_PGMT_MASK)
103
104static inline enum page_cache_mode get_page_memtype(struct page *pg)
105{
106 unsigned long pg_flags = pg->flags & _PGMT_MASK;
107
Toshi Kani35a5a102015-06-04 18:55:19 +0200108 if (pg_flags == _PGMT_WB)
109 return _PAGE_CACHE_MODE_WB;
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100110 else if (pg_flags == _PGMT_WC)
111 return _PAGE_CACHE_MODE_WC;
112 else if (pg_flags == _PGMT_UC_MINUS)
113 return _PAGE_CACHE_MODE_UC_MINUS;
114 else
Toshi Kani35a5a102015-06-04 18:55:19 +0200115 return _PAGE_CACHE_MODE_WT;
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100116}
117
118static inline void set_page_memtype(struct page *pg,
119 enum page_cache_mode memtype)
120{
121 unsigned long memtype_flags;
122 unsigned long old_flags;
123 unsigned long new_flags;
124
125 switch (memtype) {
126 case _PAGE_CACHE_MODE_WC:
127 memtype_flags = _PGMT_WC;
128 break;
129 case _PAGE_CACHE_MODE_UC_MINUS:
130 memtype_flags = _PGMT_UC_MINUS;
131 break;
Toshi Kani35a5a102015-06-04 18:55:19 +0200132 case _PAGE_CACHE_MODE_WT:
133 memtype_flags = _PGMT_WT;
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100134 break;
Toshi Kani35a5a102015-06-04 18:55:19 +0200135 case _PAGE_CACHE_MODE_WB:
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100136 default:
Toshi Kani35a5a102015-06-04 18:55:19 +0200137 memtype_flags = _PGMT_WB;
Thomas Gleixner0dbcae82014-11-16 18:59:19 +0100138 break;
139 }
140
141 do {
142 old_flags = pg->flags;
143 new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
144 } while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
145}
146#else
147static inline enum page_cache_mode get_page_memtype(struct page *pg)
148{
149 return -1;
150}
151static inline void set_page_memtype(struct page *pg,
152 enum page_cache_mode memtype)
153{
154}
155#endif
156
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700157enum {
158 PAT_UC = 0, /* uncached */
159 PAT_WC = 1, /* Write combining */
160 PAT_WT = 4, /* Write Through */
161 PAT_WP = 5, /* Write Protected */
162 PAT_WB = 6, /* Write Back (default) */
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800163 PAT_UC_MINUS = 7, /* UC, but can be overridden by MTRR */
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700164};
165
Juergen Grossbd809af2014-11-03 14:02:03 +0100166#define CM(c) (_PAGE_CACHE_MODE_ ## c)
167
168static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
169{
170 enum page_cache_mode cache;
171 char *cache_mode;
172
173 switch (pat_val) {
174 case PAT_UC: cache = CM(UC); cache_mode = "UC "; break;
175 case PAT_WC: cache = CM(WC); cache_mode = "WC "; break;
176 case PAT_WT: cache = CM(WT); cache_mode = "WT "; break;
177 case PAT_WP: cache = CM(WP); cache_mode = "WP "; break;
178 case PAT_WB: cache = CM(WB); cache_mode = "WB "; break;
179 case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
180 default: cache = CM(WB); cache_mode = "WB "; break;
181 }
182
183 memcpy(msg, cache_mode, 4);
184
185 return cache;
186}
187
188#undef CM
189
190/*
191 * Update the cache mode to pgprot translation tables according to PAT
192 * configuration.
193 * Using lower indices is preferred, so we start with highest index.
194 */
Toshi Kani02f037d2016-03-23 15:41:57 -0600195void __init_cache_modes(u64 pat)
Juergen Grossbd809af2014-11-03 14:02:03 +0100196{
Juergen Grossbd809af2014-11-03 14:02:03 +0100197 enum page_cache_mode cache;
198 char pat_msg[33];
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200199 int i;
Juergen Grossbd809af2014-11-03 14:02:03 +0100200
Juergen Grossbd809af2014-11-03 14:02:03 +0100201 pat_msg[32] = 0;
202 for (i = 7; i >= 0; i--) {
203 cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
204 pat_msg + 4 * i);
205 update_cache_mode_entry(i, cache);
206 }
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200207 pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
Juergen Grossbd809af2014-11-03 14:02:03 +0100208}
209
Andreas Herrmanncd7a4e92008-06-10 16:05:39 +0200210#define PAT(x, y) ((u64)PAT_ ## y << ((x)*8))
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700211
Borislav Petkov9dac6292015-06-04 18:55:09 +0200212static void pat_bsp_init(u64 pat)
213{
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200214 u64 tmp_pat;
215
Toshi Kanid63dcf42016-03-23 15:41:59 -0600216 if (!boot_cpu_has(X86_FEATURE_PAT)) {
Borislav Petkov9dac6292015-06-04 18:55:09 +0200217 pat_disable("PAT not supported by CPU.");
218 return;
219 }
220
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200221 rdmsrl(MSR_IA32_CR_PAT, tmp_pat);
222 if (!tmp_pat) {
Borislav Petkov9dac6292015-06-04 18:55:09 +0200223 pat_disable("PAT MSR is 0, disabled.");
224 return;
225 }
226
227 wrmsrl(MSR_IA32_CR_PAT, pat);
228
Toshi Kani02f037d2016-03-23 15:41:57 -0600229 __init_cache_modes(pat);
Borislav Petkov9dac6292015-06-04 18:55:09 +0200230}
231
232static void pat_ap_init(u64 pat)
233{
Toshi Kanid63dcf42016-03-23 15:41:59 -0600234 if (!boot_cpu_has(X86_FEATURE_PAT)) {
Borislav Petkov9dac6292015-06-04 18:55:09 +0200235 /*
236 * If this happens we are on a secondary CPU, but switched to
237 * PAT on the boot CPU. We have no way to undo PAT.
238 */
239 panic("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
240 }
241
242 wrmsrl(MSR_IA32_CR_PAT, pat);
243}
244
Toshi Kani02f037d2016-03-23 15:41:57 -0600245static void init_cache_modes(void)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700246{
Toshi Kani02f037d2016-03-23 15:41:57 -0600247 u64 pat = 0;
248 static int init_cm_done;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700249
Toshi Kani02f037d2016-03-23 15:41:57 -0600250 if (init_cm_done)
251 return;
252
253 if (boot_cpu_has(X86_FEATURE_PAT)) {
254 /*
255 * CPU supports PAT. Set PAT table to be consistent with
256 * PAT MSR. This case supports "nopat" boot option, and
257 * virtual machine environments which support PAT without
258 * MTRRs. In specific, Xen has unique setup to PAT MSR.
259 *
260 * If PAT MSR returns 0, it is considered invalid and emulates
261 * as No PAT.
262 */
263 rdmsrl(MSR_IA32_CR_PAT, pat);
264 }
265
266 if (!pat) {
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200267 /*
268 * No PAT. Emulate the PAT table that corresponds to the two
Toshi Kani02f037d2016-03-23 15:41:57 -0600269 * cache bits, PWT (Write Through) and PCD (Cache Disable).
270 * This setup is also the same as the BIOS default setup.
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200271 *
Toshi Kanid79a40c2015-06-04 18:55:12 +0200272 * PTE encoding:
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200273 *
274 * PCD
275 * |PWT PAT
276 * || slot
277 * 00 0 WB : _PAGE_CACHE_MODE_WB
278 * 01 1 WT : _PAGE_CACHE_MODE_WT
279 * 10 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
280 * 11 3 UC : _PAGE_CACHE_MODE_UC
281 *
282 * NOTE: When WC or WP is used, it is redirected to UC- per
283 * the default setup in __cachemode2pte_tbl[].
284 */
285 pat = PAT(0, WB) | PAT(1, WT) | PAT(2, UC_MINUS) | PAT(3, UC) |
286 PAT(4, WB) | PAT(5, WT) | PAT(6, UC_MINUS) | PAT(7, UC);
Toshi Kani02f037d2016-03-23 15:41:57 -0600287 }
Toshi Kanid79a40c2015-06-04 18:55:12 +0200288
Toshi Kani02f037d2016-03-23 15:41:57 -0600289 __init_cache_modes(pat);
290
291 init_cm_done = 1;
292}
293
294/**
295 * pat_init - Initialize PAT MSR and PAT table
296 *
297 * This function initializes PAT MSR and PAT table with an OS-defined value
298 * to enable additional cache attributes, WC and WT.
299 *
300 * This function must be called on all CPUs using the specific sequence of
301 * operations defined in Intel SDM. mtrr_rendezvous_handler() provides this
302 * procedure for PAT.
303 */
304void pat_init(void)
305{
306 u64 pat;
307 struct cpuinfo_x86 *c = &boot_cpu_data;
308
309 if (!pat_enabled()) {
310 init_cache_modes();
311 return;
312 }
313
314 if ((c->x86_vendor == X86_VENDOR_INTEL) &&
315 (((c->x86 == 0x6) && (c->x86_model <= 0xd)) ||
316 ((c->x86 == 0xf) && (c->x86_model <= 0x6)))) {
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200317 /*
Toshi Kanid79a40c2015-06-04 18:55:12 +0200318 * PAT support with the lower four entries. Intel Pentium 2,
319 * 3, M, and 4 are affected by PAT errata, which makes the
320 * upper four entries unusable. To be on the safe side, we don't
321 * use those.
322 *
323 * PTE encoding:
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200324 * PAT
325 * |PCD
Toshi Kanid79a40c2015-06-04 18:55:12 +0200326 * ||PWT PAT
327 * ||| slot
328 * 000 0 WB : _PAGE_CACHE_MODE_WB
329 * 001 1 WC : _PAGE_CACHE_MODE_WC
330 * 010 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
331 * 011 3 UC : _PAGE_CACHE_MODE_UC
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200332 * PAT bit unused
Toshi Kanid79a40c2015-06-04 18:55:12 +0200333 *
334 * NOTE: When WT or WP is used, it is redirected to UC- per
335 * the default setup in __cachemode2pte_tbl[].
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200336 */
337 pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
338 PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
Toshi Kanid79a40c2015-06-04 18:55:12 +0200339 } else {
340 /*
341 * Full PAT support. We put WT in slot 7 to improve
342 * robustness in the presence of errata that might cause
343 * the high PAT bit to be ignored. This way, a buggy slot 7
344 * access will hit slot 3, and slot 3 is UC, so at worst
345 * we lose performance without causing a correctness issue.
346 * Pentium 4 erratum N46 is an example for such an erratum,
347 * although we try not to use PAT at all on affected CPUs.
348 *
349 * PTE encoding:
350 * PAT
351 * |PCD
352 * ||PWT PAT
353 * ||| slot
354 * 000 0 WB : _PAGE_CACHE_MODE_WB
355 * 001 1 WC : _PAGE_CACHE_MODE_WC
356 * 010 2 UC-: _PAGE_CACHE_MODE_UC_MINUS
357 * 011 3 UC : _PAGE_CACHE_MODE_UC
358 * 100 4 WB : Reserved
359 * 101 5 WC : Reserved
360 * 110 6 UC-: Reserved
361 * 111 7 WT : _PAGE_CACHE_MODE_WT
362 *
363 * The reserved slots are unused, but mapped to their
364 * corresponding types in the presence of PAT errata.
365 */
366 pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
367 PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, WT);
Borislav Petkov9cd25aa2015-06-04 18:55:10 +0200368 }
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700369
Borislav Petkov9dac6292015-06-04 18:55:09 +0200370 if (!boot_cpu_done) {
371 pat_bsp_init(pat);
372 boot_cpu_done = true;
373 } else {
374 pat_ap_init(pat);
Juergen Gross9d34cfd2015-01-12 06:15:45 +0100375 }
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700376}
377
378#undef PAT
379
Pallipadi, Venkatesh9e41a492010-02-10 15:26:07 -0800380static DEFINE_SPINLOCK(memtype_lock); /* protects memtype accesses */
Venkatesh Pallipadi335ef892009-07-10 09:57:36 -0700381
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700382/*
383 * Does intersection of PAT memory type and MTRR memory type and returns
384 * the resulting memory type as PAT understands it.
385 * (Type in pat and mtrr will not have same value)
386 * The intersection is based on "Effective Memory Type" tables in IA-32
387 * SDM vol 3a
388 */
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100389static unsigned long pat_x_mtrr_type(u64 start, u64 end,
390 enum page_cache_mode req_type)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700391{
Venki Pallipadic26421d2008-05-29 12:01:44 -0700392 /*
393 * Look for MTRR hint to get the effective type in case where PAT
394 * request is for WB.
395 */
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100396 if (req_type == _PAGE_CACHE_MODE_WB) {
Toshi Kanib73522e2015-05-26 10:28:10 +0200397 u8 mtrr_type, uniform;
Andreas Herrmanndd0c7c42008-06-18 15:38:57 +0200398
Toshi Kanib73522e2015-05-26 10:28:10 +0200399 mtrr_type = mtrr_type_lookup(start, end, &uniform);
Suresh Siddhab6ff32d2009-04-09 14:26:51 -0700400 if (mtrr_type != MTRR_TYPE_WRBACK)
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100401 return _PAGE_CACHE_MODE_UC_MINUS;
Suresh Siddhab6ff32d2009-04-09 14:26:51 -0700402
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100403 return _PAGE_CACHE_MODE_WB;
Andreas Herrmanndd0c7c42008-06-18 15:38:57 +0200404 }
405
406 return req_type;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700407}
408
John Dykstrafa835232012-05-25 16:12:46 -0500409struct pagerange_state {
410 unsigned long cur_pfn;
411 int ram;
412 int not_ram;
413};
414
415static int
416pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
417{
418 struct pagerange_state *state = arg;
419
420 state->not_ram |= initial_pfn > state->cur_pfn;
421 state->ram |= total_nr_pages > 0;
422 state->cur_pfn = initial_pfn + total_nr_pages;
423
424 return state->ram && state->not_ram;
425}
426
Yasuaki Ishimatsu3709c852010-07-22 14:57:35 +0900427static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800428{
John Dykstrafa835232012-05-25 16:12:46 -0500429 int ret = 0;
430 unsigned long start_pfn = start >> PAGE_SHIFT;
431 unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
432 struct pagerange_state state = {start_pfn, 0, 0};
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800433
John Dykstrafa835232012-05-25 16:12:46 -0500434 /*
435 * For legacy reasons, physical address range in the legacy ISA
436 * region is tracked as non-RAM. This will allow users of
437 * /dev/mem to map portions of legacy ISA region, even when
438 * some of those portions are listed(or not even listed) with
439 * different e820 types(RAM/reserved/..)
440 */
441 if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
442 start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800443
John Dykstrafa835232012-05-25 16:12:46 -0500444 if (start_pfn < end_pfn) {
445 ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
446 &state, pagerange_is_ram_callback);
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800447 }
448
John Dykstrafa835232012-05-25 16:12:46 -0500449 return (ret > 0) ? -1 : (state.ram ? 1 : 0);
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800450}
451
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700452/*
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700453 * For RAM pages, we use page flags to mark the pages with appropriate type.
Toshi Kani35a5a102015-06-04 18:55:19 +0200454 * The page flags are limited to four types, WB (default), WC, WT and UC-.
455 * WP request fails with -EINVAL, and UC gets redirected to UC-. Setting
456 * a new memory type is only allowed for a page mapped with the default WB
457 * type.
Toshi Kani0d69bdf2015-06-04 18:55:13 +0200458 *
459 * Here we do two passes:
460 * - Find the memtype of all the pages in the range, look for any conflicts.
461 * - In case of no conflicts, set the new memtype for pages in the range.
Suresh Siddha9542ada2008-09-24 08:53:33 -0700462 */
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100463static int reserve_ram_pages_type(u64 start, u64 end,
464 enum page_cache_mode req_type,
465 enum page_cache_mode *new_type)
Suresh Siddha9542ada2008-09-24 08:53:33 -0700466{
467 struct page *page;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700468 u64 pfn;
469
Toshi Kani35a5a102015-06-04 18:55:19 +0200470 if (req_type == _PAGE_CACHE_MODE_WP) {
Toshi Kani0d69bdf2015-06-04 18:55:13 +0200471 if (new_type)
472 *new_type = _PAGE_CACHE_MODE_UC_MINUS;
473 return -EINVAL;
474 }
475
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100476 if (req_type == _PAGE_CACHE_MODE_UC) {
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700477 /* We do not support strong UC */
478 WARN_ON_ONCE(1);
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100479 req_type = _PAGE_CACHE_MODE_UC_MINUS;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700480 }
481
482 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100483 enum page_cache_mode type;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700484
485 page = pfn_to_page(pfn);
486 type = get_page_memtype(page);
Toshi Kani35a5a102015-06-04 18:55:19 +0200487 if (type != _PAGE_CACHE_MODE_WB) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200488 pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
Bjorn Helgaas365811d2012-05-29 15:06:29 -0700489 start, end - 1, type, req_type);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700490 if (new_type)
491 *new_type = type;
492
493 return -EBUSY;
494 }
495 }
496
497 if (new_type)
498 *new_type = req_type;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700499
500 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
501 page = pfn_to_page(pfn);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700502 set_page_memtype(page, req_type);
Suresh Siddha9542ada2008-09-24 08:53:33 -0700503 }
504 return 0;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700505}
506
507static int free_ram_pages_type(u64 start, u64 end)
508{
509 struct page *page;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700510 u64 pfn;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700511
512 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
513 page = pfn_to_page(pfn);
Toshi Kani35a5a102015-06-04 18:55:19 +0200514 set_page_memtype(page, _PAGE_CACHE_MODE_WB);
Suresh Siddha9542ada2008-09-24 08:53:33 -0700515 }
516 return 0;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700517}
518
519/*
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700520 * req_type typically has one of the:
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100521 * - _PAGE_CACHE_MODE_WB
522 * - _PAGE_CACHE_MODE_WC
523 * - _PAGE_CACHE_MODE_UC_MINUS
524 * - _PAGE_CACHE_MODE_UC
Toshi Kani0d69bdf2015-06-04 18:55:13 +0200525 * - _PAGE_CACHE_MODE_WT
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700526 *
Andreas Herrmannac979912008-06-20 22:01:49 +0200527 * If new_type is NULL, function will return an error if it cannot reserve the
528 * region with req_type. If new_type is non-NULL, function will return
529 * available type in new_type in case of no error. In case of any error
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700530 * it will return a negative return value.
531 */
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100532int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
533 enum page_cache_mode *new_type)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700534{
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -0800535 struct memtype *new;
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100536 enum page_cache_mode actual_type;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700537 int is_range_ram;
Ingo Molnarad2cde12008-09-30 13:20:45 +0200538 int err = 0;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700539
Ingo Molnarad2cde12008-09-30 13:20:45 +0200540 BUG_ON(start >= end); /* end is exclusive */
Andreas Herrmann69e26be2008-06-20 22:03:06 +0200541
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200542 if (!pat_enabled()) {
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700543 /* This is identical to page table setting without PAT */
Borislav Petkov7202fdb2015-06-04 18:55:11 +0200544 if (new_type)
545 *new_type = req_type;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700546 return 0;
547 }
548
549 /* Low ISA region is always mapped WB in page table. No need to track */
H. Peter Anvin8a271382009-11-23 14:49:20 -0800550 if (x86_platform.is_untracked_pat_range(start, end)) {
Andreas Herrmannac979912008-06-20 22:01:49 +0200551 if (new_type)
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100552 *new_type = _PAGE_CACHE_MODE_WB;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700553 return 0;
554 }
555
Suresh Siddhab6ff32d2009-04-09 14:26:51 -0700556 /*
557 * Call mtrr_lookup to get the type hint. This is an
558 * optimization for /dev/mem mmap'ers into WB memory (BIOS
559 * tools and ACPI tools). Use WB request for WB memory and use
560 * UC_MINUS otherwise.
561 */
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100562 actual_type = pat_x_mtrr_type(start, end, req_type);
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700563
Suresh Siddha95971342009-01-13 10:21:30 -0800564 if (new_type)
565 *new_type = actual_type;
566
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800567 is_range_ram = pat_pagerange_is_ram(start, end);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700568 if (is_range_ram == 1) {
569
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700570 err = reserve_ram_pages_type(start, end, req_type, new_type);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700571
572 return err;
573 } else if (is_range_ram < 0) {
Suresh Siddha9542ada2008-09-24 08:53:33 -0700574 return -EINVAL;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700575 }
Suresh Siddha9542ada2008-09-24 08:53:33 -0700576
Venkatesh Pallipadi6a4f3b52010-06-10 17:45:01 -0700577 new = kzalloc(sizeof(struct memtype), GFP_KERNEL);
Andreas Herrmannac979912008-06-20 22:01:49 +0200578 if (!new)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700579 return -ENOMEM;
580
Ingo Molnarad2cde12008-09-30 13:20:45 +0200581 new->start = start;
582 new->end = end;
583 new->type = actual_type;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700584
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700585 spin_lock(&memtype_lock);
586
Pallipadi, Venkatesh9e41a492010-02-10 15:26:07 -0800587 err = rbt_memtype_check_insert(new, new_type);
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700588 if (err) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200589 pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
590 start, end - 1,
591 cattr_name(new->type), cattr_name(req_type));
Andreas Herrmannac979912008-06-20 22:01:49 +0200592 kfree(new);
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700593 spin_unlock(&memtype_lock);
Ingo Molnarad2cde12008-09-30 13:20:45 +0200594
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700595 return err;
596 }
597
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700598 spin_unlock(&memtype_lock);
Andreas Herrmann3e9c83b2008-06-20 22:04:02 +0200599
Bjorn Helgaas365811d2012-05-29 15:06:29 -0700600 dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
601 start, end - 1, cattr_name(new->type), cattr_name(req_type),
Andreas Herrmann3e9c83b2008-06-20 22:04:02 +0200602 new_type ? cattr_name(*new_type) : "-");
603
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700604 return err;
605}
606
607int free_memtype(u64 start, u64 end)
608{
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700609 int err = -EINVAL;
Suresh Siddha9542ada2008-09-24 08:53:33 -0700610 int is_range_ram;
Xiaotian Feng20413f22010-05-26 09:51:10 +0800611 struct memtype *entry;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700612
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200613 if (!pat_enabled())
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700614 return 0;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700615
616 /* Low ISA region is always mapped WB. No need to track */
H. Peter Anvin8a271382009-11-23 14:49:20 -0800617 if (x86_platform.is_untracked_pat_range(start, end))
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700618 return 0;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700619
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800620 is_range_ram = pat_pagerange_is_ram(start, end);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700621 if (is_range_ram == 1) {
622
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700623 err = free_ram_pages_type(start, end);
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700624
625 return err;
626 } else if (is_range_ram < 0) {
Suresh Siddha9542ada2008-09-24 08:53:33 -0700627 return -EINVAL;
Venkatesh Pallipadif5841742009-07-10 09:57:38 -0700628 }
Suresh Siddha9542ada2008-09-24 08:53:33 -0700629
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700630 spin_lock(&memtype_lock);
Xiaotian Feng20413f22010-05-26 09:51:10 +0800631 entry = rbt_memtype_erase(start, end);
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700632 spin_unlock(&memtype_lock);
633
Toshi Kani2039e6a2015-12-22 17:54:24 -0700634 if (IS_ERR(entry)) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200635 pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
636 current->comm, current->pid, start, end - 1);
Xiaotian Feng20413f22010-05-26 09:51:10 +0800637 return -EINVAL;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700638 }
venkatesh.pallipadi@intel.com6997ab42008-03-18 17:00:25 -0700639
Xiaotian Feng20413f22010-05-26 09:51:10 +0800640 kfree(entry);
641
Bjorn Helgaas365811d2012-05-29 15:06:29 -0700642 dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
Ingo Molnarad2cde12008-09-30 13:20:45 +0200643
Xiaotian Feng20413f22010-05-26 09:51:10 +0800644 return 0;
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700645}
646
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700647
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700648/**
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700649 * lookup_memtype - Looksup the memory type for a physical address
650 * @paddr: physical address of which memory type needs to be looked up
651 *
652 * Only to be called when PAT is enabled
653 *
Juergen Gross2a374692014-11-03 14:01:55 +0100654 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
Toshi Kani35a5a102015-06-04 18:55:19 +0200655 * or _PAGE_CACHE_MODE_WT.
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700656 */
Juergen Gross2a374692014-11-03 14:01:55 +0100657static enum page_cache_mode lookup_memtype(u64 paddr)
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700658{
Juergen Gross2a374692014-11-03 14:01:55 +0100659 enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700660 struct memtype *entry;
661
H. Peter Anvin8a271382009-11-23 14:49:20 -0800662 if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700663 return rettype;
664
665 if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
666 struct page *page;
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700667
Toshi Kani35a5a102015-06-04 18:55:19 +0200668 page = pfn_to_page(paddr >> PAGE_SHIFT);
669 return get_page_memtype(page);
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700670 }
671
672 spin_lock(&memtype_lock);
673
Pallipadi, Venkatesh9e41a492010-02-10 15:26:07 -0800674 entry = rbt_memtype_lookup(paddr);
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700675 if (entry != NULL)
676 rettype = entry->type;
677 else
Juergen Gross2a374692014-11-03 14:01:55 +0100678 rettype = _PAGE_CACHE_MODE_UC_MINUS;
Venkatesh Pallipadi637b86e2009-07-10 09:57:39 -0700679
680 spin_unlock(&memtype_lock);
681 return rettype;
682}
683
684/**
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700685 * io_reserve_memtype - Request a memory type mapping for a region of memory
686 * @start: start (physical address) of the region
687 * @end: end (physical address) of the region
688 * @type: A pointer to memtype, with requested type. On success, requested
689 * or any other compatible type that was available for the region is returned
690 *
691 * On success, returns 0
692 * On failure, returns non-zero
693 */
694int io_reserve_memtype(resource_size_t start, resource_size_t end,
Juergen Gross49a3b3c2014-11-03 14:01:54 +0100695 enum page_cache_mode *type)
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700696{
H. Peter Anvinb8551922009-08-26 17:17:51 -0700697 resource_size_t size = end - start;
Juergen Gross49a3b3c2014-11-03 14:01:54 +0100698 enum page_cache_mode req_type = *type;
699 enum page_cache_mode new_type;
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700700 int ret;
701
H. Peter Anvinb8551922009-08-26 17:17:51 -0700702 WARN_ON_ONCE(iomem_map_sanity_check(start, size));
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700703
704 ret = reserve_memtype(start, end, req_type, &new_type);
705 if (ret)
706 goto out_err;
707
H. Peter Anvinb8551922009-08-26 17:17:51 -0700708 if (!is_new_memtype_allowed(start, size, req_type, new_type))
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700709 goto out_free;
710
H. Peter Anvinb8551922009-08-26 17:17:51 -0700711 if (kernel_map_sync_memtype(start, size, new_type) < 0)
Venkatesh Pallipadi9fd126bc2009-07-10 09:57:34 -0700712 goto out_free;
713
714 *type = new_type;
715 return 0;
716
717out_free:
718 free_memtype(start, end);
719 ret = -EBUSY;
720out_err:
721 return ret;
722}
723
724/**
725 * io_free_memtype - Release a memory type mapping for a region of memory
726 * @start: start (physical address) of the region
727 * @end: end (physical address) of the region
728 */
729void io_free_memtype(resource_size_t start, resource_size_t end)
730{
731 free_memtype(start, end);
732}
733
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700734pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
735 unsigned long size, pgprot_t vma_prot)
736{
737 return vma_prot;
738}
739
Ingo Molnard0926332008-07-18 00:26:59 +0200740#ifdef CONFIG_STRICT_DEVMEM
Pavel Machek1f40a8b2014-12-28 17:15:24 +0100741/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700742static inline int range_is_allowed(unsigned long pfn, unsigned long size)
743{
744 return 1;
745}
746#else
Ravikiran G Thirumalai9e41bff2008-10-30 13:59:21 -0700747/* This check is needed to avoid cache aliasing when PAT is enabled */
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700748static inline int range_is_allowed(unsigned long pfn, unsigned long size)
749{
750 u64 from = ((u64)pfn) << PAGE_SHIFT;
751 u64 to = from + size;
752 u64 cursor = from;
753
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200754 if (!pat_enabled())
Ravikiran G Thirumalai9e41bff2008-10-30 13:59:21 -0700755 return 1;
756
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700757 while (cursor < to) {
758 if (!devmem_is_allowed(pfn)) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200759 pr_info("x86/PAT: Program %s tried to access /dev/mem between [mem %#010Lx-%#010Lx], PAT prevents it\n",
760 current->comm, from, to - 1);
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700761 return 0;
762 }
763 cursor += PAGE_SIZE;
764 pfn++;
765 }
766 return 1;
767}
Ingo Molnard0926332008-07-18 00:26:59 +0200768#endif /* CONFIG_STRICT_DEVMEM */
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700769
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700770int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
771 unsigned long size, pgprot_t *vma_prot)
772{
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100773 enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700774
Venki Pallipadi0124cec2008-04-26 11:32:12 -0700775 if (!range_is_allowed(pfn, size))
776 return 0;
777
Christoph Hellwig6b2f3d12009-10-27 11:05:28 +0100778 if (file->f_flags & O_DSYNC)
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100779 pcm = _PAGE_CACHE_MODE_UC_MINUS;
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700780
781#ifdef CONFIG_X86_32
782 /*
783 * On the PPro and successors, the MTRRs are used to set
784 * memory types for physical addresses outside main memory,
785 * so blindly setting UC or PWT on those pages is wrong.
786 * For Pentiums and earlier, the surround logic should disable
787 * caching for the high addresses through the KEN pin, but
788 * we maintain the tradition of paranoia in this code.
789 */
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200790 if (!pat_enabled() &&
Andreas Herrmanncd7a4e92008-06-10 16:05:39 +0200791 !(boot_cpu_has(X86_FEATURE_MTRR) ||
792 boot_cpu_has(X86_FEATURE_K6_MTRR) ||
793 boot_cpu_has(X86_FEATURE_CYRIX_ARR) ||
794 boot_cpu_has(X86_FEATURE_CENTAUR_MCR)) &&
795 (pfn << PAGE_SHIFT) >= __pa(high_memory)) {
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100796 pcm = _PAGE_CACHE_MODE_UC;
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700797 }
798#endif
799
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700800 *vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100801 cachemode2protval(pcm));
venkatesh.pallipadi@intel.comf0970c12008-03-18 17:00:20 -0700802 return 1;
803}
venkatesh.pallipadi@intel.come7f260a2008-03-18 17:00:21 -0700804
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800805/*
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800806 * Change the memory type for the physial address range in kernel identity
807 * mapping space if that range is a part of identity map.
808 */
Juergen Grossb14097b2014-11-03 14:01:58 +0100809int kernel_map_sync_memtype(u64 base, unsigned long size,
810 enum page_cache_mode pcm)
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800811{
812 unsigned long id_sz;
813
Dave Hansena25b9312013-01-22 13:24:30 -0800814 if (base > __pa(high_memory-1))
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800815 return 0;
816
Dave Hansen60f583d2013-03-07 08:31:51 -0800817 /*
818 * some areas in the middle of the kernel identity range
819 * are not mapped, like the PCI space.
820 */
821 if (!page_is_ram(base >> PAGE_SHIFT))
822 return 0;
823
Dave Hansena25b9312013-01-22 13:24:30 -0800824 id_sz = (__pa(high_memory-1) <= base + size) ?
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800825 __pa(high_memory) - base :
826 size;
827
Juergen Grossb14097b2014-11-03 14:01:58 +0100828 if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200829 pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800830 current->comm, current->pid,
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100831 cattr_name(pcm),
Bjorn Helgaas365811d2012-05-29 15:06:29 -0700832 base, (unsigned long long)(base + size-1));
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800833 return -EINVAL;
834 }
835 return 0;
836}
837
838/*
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800839 * Internal interface to reserve a range of physical memory with prot.
840 * Reserved non RAM regions only and after successful reserve_memtype,
841 * this func also keeps identity mapping (if any) in sync with this new prot.
842 */
venkatesh.pallipadi@intel.comcdecff62009-01-09 16:13:12 -0800843static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
844 int strict_prot)
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800845{
846 int is_ram = 0;
Venkatesh Pallipadi7880f742009-02-24 17:35:13 -0800847 int ret;
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100848 enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
849 enum page_cache_mode pcm = want_pcm;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800850
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800851 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800852
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800853 /*
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700854 * reserve_pfn_range() for RAM pages. We do not refcount to keep
855 * track of number of mappings of RAM pages. We can assert that
856 * the type requested matches the type of first page in the range.
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800857 */
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700858 if (is_ram) {
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200859 if (!pat_enabled())
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700860 return 0;
861
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100862 pcm = lookup_memtype(paddr);
863 if (want_pcm != pcm) {
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200864 pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700865 current->comm, current->pid,
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100866 cattr_name(want_pcm),
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700867 (unsigned long long)paddr,
Bjorn Helgaas365811d2012-05-29 15:06:29 -0700868 (unsigned long long)(paddr + size - 1),
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100869 cattr_name(pcm));
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700870 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100871 (~_PAGE_CACHE_MASK)) |
872 cachemode2protval(pcm));
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700873 }
Pallipadi, Venkatesh4bb9c5c2009-03-12 17:45:27 -0700874 return 0;
Venkatesh Pallipadid886c732009-07-10 09:57:41 -0700875 }
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800876
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100877 ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800878 if (ret)
879 return ret;
880
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100881 if (pcm != want_pcm) {
Suresh Siddha1adcaaf2009-08-17 13:23:50 -0700882 if (strict_prot ||
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100883 !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
venkatesh.pallipadi@intel.comcdecff62009-01-09 16:13:12 -0800884 free_memtype(paddr, paddr + size);
Luis R. Rodriguez9e765612015-05-26 10:28:11 +0200885 pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
886 current->comm, current->pid,
887 cattr_name(want_pcm),
888 (unsigned long long)paddr,
889 (unsigned long long)(paddr + size - 1),
890 cattr_name(pcm));
venkatesh.pallipadi@intel.comcdecff62009-01-09 16:13:12 -0800891 return -EINVAL;
892 }
893 /*
894 * We allow returning different type than the one requested in
895 * non strict case.
896 */
897 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
898 (~_PAGE_CACHE_MASK)) |
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100899 cachemode2protval(pcm));
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800900 }
901
Juergen Grosse00c8cc2014-11-03 14:01:59 +0100902 if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800903 free_memtype(paddr, paddr + size);
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800904 return -EINVAL;
905 }
906 return 0;
907}
908
909/*
910 * Internal interface to free a range of physical memory.
911 * Frees non RAM regions only.
912 */
913static void free_pfn_range(u64 paddr, unsigned long size)
914{
915 int is_ram;
916
Suresh Siddhabe03d9e2009-02-11 11:20:23 -0800917 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800918 if (is_ram == 0)
919 free_memtype(paddr, paddr + size);
920}
921
922/*
Suresh Siddha5180da42012-10-08 16:28:29 -0700923 * track_pfn_copy is called when vma that is covering the pfnmap gets
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800924 * copied through copy_page_range().
925 *
926 * If the vma has a linear pfn mapping for the entire range, we get the prot
927 * from pte and reserve the entire vma range with single reserve_pfn_range call.
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800928 */
Suresh Siddha5180da42012-10-08 16:28:29 -0700929int track_pfn_copy(struct vm_area_struct *vma)
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800930{
H. Peter Anvinc1c15b62008-12-23 10:10:40 -0800931 resource_size_t paddr;
venkatesh.pallipadi@intel.com982d7892008-12-19 13:47:28 -0800932 unsigned long prot;
Pallipadi, Venkatesh4b065042009-04-08 15:37:16 -0700933 unsigned long vma_size = vma->vm_end - vma->vm_start;
venkatesh.pallipadi@intel.comcdecff62009-01-09 16:13:12 -0800934 pgprot_t pgprot;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800935
Konstantin Khlebnikovb3b9c292012-10-08 16:28:34 -0700936 if (vma->vm_flags & VM_PAT) {
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800937 /*
venkatesh.pallipadi@intel.com982d7892008-12-19 13:47:28 -0800938 * reserve the whole chunk covered by vma. We need the
939 * starting address and protection from pte.
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800940 */
Pallipadi, Venkatesh4b065042009-04-08 15:37:16 -0700941 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800942 WARN_ON_ONCE(1);
venkatesh.pallipadi@intel.com982d7892008-12-19 13:47:28 -0800943 return -EINVAL;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800944 }
venkatesh.pallipadi@intel.comcdecff62009-01-09 16:13:12 -0800945 pgprot = __pgprot(prot);
946 return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800947 }
948
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800949 return 0;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800950}
951
952/*
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800953 * prot is passed in as a parameter for the new mapping. If the vma has a
954 * linear pfn mapping for the entire range reserve the entire vma range with
955 * single reserve_pfn_range call.
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800956 */
Suresh Siddha5180da42012-10-08 16:28:29 -0700957int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
Konstantin Khlebnikovb3b9c292012-10-08 16:28:34 -0700958 unsigned long pfn, unsigned long addr, unsigned long size)
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800959{
Suresh Siddhab1a86e12012-10-08 16:28:23 -0700960 resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
Juergen Gross2a374692014-11-03 14:01:55 +0100961 enum page_cache_mode pcm;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800962
Suresh Siddhab1a86e12012-10-08 16:28:23 -0700963 /* reserve the whole chunk starting from paddr */
Konstantin Khlebnikovb3b9c292012-10-08 16:28:34 -0700964 if (addr == vma->vm_start && size == (vma->vm_end - vma->vm_start)) {
965 int ret;
966
967 ret = reserve_pfn_range(paddr, size, prot, 0);
968 if (!ret)
969 vma->vm_flags |= VM_PAT;
970 return ret;
971 }
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -0800972
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +0200973 if (!pat_enabled())
Venkatesh Pallipadi108763762009-07-10 09:57:40 -0700974 return 0;
975
Suresh Siddha5180da42012-10-08 16:28:29 -0700976 /*
977 * For anything smaller than the vma size we set prot based on the
978 * lookup.
979 */
Juergen Gross2a374692014-11-03 14:01:55 +0100980 pcm = lookup_memtype(paddr);
Suresh Siddha5180da42012-10-08 16:28:29 -0700981
982 /* Check memtype for the remaining pages */
983 while (size > PAGE_SIZE) {
984 size -= PAGE_SIZE;
985 paddr += PAGE_SIZE;
Juergen Gross2a374692014-11-03 14:01:55 +0100986 if (pcm != lookup_memtype(paddr))
Suresh Siddha5180da42012-10-08 16:28:29 -0700987 return -EINVAL;
988 }
989
Matthew Wilcoxdd7b6842016-01-25 12:25:15 -0500990 *prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
Juergen Gross2a374692014-11-03 14:01:55 +0100991 cachemode2protval(pcm));
Suresh Siddha5180da42012-10-08 16:28:29 -0700992
993 return 0;
994}
995
996int track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot,
Dan Williamsf25748e32016-01-15 16:56:43 -0800997 pfn_t pfn)
Suresh Siddha5180da42012-10-08 16:28:29 -0700998{
Juergen Gross2a374692014-11-03 14:01:55 +0100999 enum page_cache_mode pcm;
Suresh Siddha5180da42012-10-08 16:28:29 -07001000
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +02001001 if (!pat_enabled())
Suresh Siddha5180da42012-10-08 16:28:29 -07001002 return 0;
1003
1004 /* Set prot based on lookup */
Dan Williamsf25748e32016-01-15 16:56:43 -08001005 pcm = lookup_memtype(pfn_t_to_phys(pfn));
Matthew Wilcoxdd7b6842016-01-25 12:25:15 -05001006 *prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
Juergen Gross2a374692014-11-03 14:01:55 +01001007 cachemode2protval(pcm));
Venkatesh Pallipadi108763762009-07-10 09:57:40 -07001008
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001009 return 0;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001010}
1011
1012/*
Suresh Siddha5180da42012-10-08 16:28:29 -07001013 * untrack_pfn is called while unmapping a pfnmap for a region.
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001014 * untrack can be called for a specific region indicated by pfn and size or
Suresh Siddhab1a86e12012-10-08 16:28:23 -07001015 * can be for the entire vma (in which case pfn, size are zero).
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001016 */
Suresh Siddha5180da42012-10-08 16:28:29 -07001017void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
1018 unsigned long size)
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001019{
H. Peter Anvinc1c15b62008-12-23 10:10:40 -08001020 resource_size_t paddr;
Suresh Siddhab1a86e12012-10-08 16:28:23 -07001021 unsigned long prot;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001022
Konstantin Khlebnikovb3b9c292012-10-08 16:28:34 -07001023 if (!(vma->vm_flags & VM_PAT))
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001024 return;
Suresh Siddhab1a86e12012-10-08 16:28:23 -07001025
1026 /* free the chunk starting from pfn or the whole chunk */
1027 paddr = (resource_size_t)pfn << PAGE_SHIFT;
1028 if (!paddr && !size) {
1029 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
1030 WARN_ON_ONCE(1);
1031 return;
1032 }
1033
1034 size = vma->vm_end - vma->vm_start;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001035 }
Suresh Siddhab1a86e12012-10-08 16:28:23 -07001036 free_pfn_range(paddr, size);
Konstantin Khlebnikovb3b9c292012-10-08 16:28:34 -07001037 vma->vm_flags &= ~VM_PAT;
venkatesh.pallipadi@intel.com58993292008-12-18 11:41:30 -08001038}
1039
Toshi Kanid9fe4fa2015-12-22 17:54:23 -07001040/*
1041 * untrack_pfn_moved is called, while mremapping a pfnmap for a new region,
1042 * with the old vma after its pfnmap page table has been removed. The new
1043 * vma has a new pfnmap to the same pfn & cache type with VM_PAT set.
1044 */
1045void untrack_pfn_moved(struct vm_area_struct *vma)
1046{
1047 vma->vm_flags &= ~VM_PAT;
1048}
1049
venkatesh.pallipadi@intel.com2520bd32008-12-18 11:41:32 -08001050pgprot_t pgprot_writecombine(pgprot_t prot)
1051{
Borislav Petkov7202fdb2015-06-04 18:55:11 +02001052 return __pgprot(pgprot_val(prot) |
Juergen Grosse00c8cc2014-11-03 14:01:59 +01001053 cachemode2protval(_PAGE_CACHE_MODE_WC));
venkatesh.pallipadi@intel.com2520bd32008-12-18 11:41:32 -08001054}
Ingo Molnar92b9af92009-02-28 14:09:27 +01001055EXPORT_SYMBOL_GPL(pgprot_writecombine);
venkatesh.pallipadi@intel.com2520bd32008-12-18 11:41:32 -08001056
Toshi Kanid1b4bfb2015-06-04 18:55:18 +02001057pgprot_t pgprot_writethrough(pgprot_t prot)
1058{
1059 return __pgprot(pgprot_val(prot) |
1060 cachemode2protval(_PAGE_CACHE_MODE_WT));
1061}
1062EXPORT_SYMBOL_GPL(pgprot_writethrough);
1063
Andreas Herrmann012f09e2008-08-06 16:23:08 +02001064#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001065
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001066static struct memtype *memtype_get_idx(loff_t pos)
1067{
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -08001068 struct memtype *print_entry;
1069 int ret;
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001070
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -08001071 print_entry = kzalloc(sizeof(struct memtype), GFP_KERNEL);
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001072 if (!print_entry)
1073 return NULL;
1074
1075 spin_lock(&memtype_lock);
Pallipadi, Venkatesh9e41a492010-02-10 15:26:07 -08001076 ret = rbt_memtype_copy_nth_element(print_entry, pos);
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001077 spin_unlock(&memtype_lock);
Ingo Molnarad2cde12008-09-30 13:20:45 +02001078
venkatesh.pallipadi@intel.combe5a0c12010-02-10 11:57:06 -08001079 if (!ret) {
1080 return print_entry;
1081 } else {
1082 kfree(print_entry);
1083 return NULL;
1084 }
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001085}
1086
1087static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
1088{
1089 if (*pos == 0) {
1090 ++*pos;
Rasmus Villemoes37367082014-11-28 22:03:41 +01001091 seq_puts(seq, "PAT memtype list:\n");
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001092 }
1093
1094 return memtype_get_idx(*pos);
1095}
1096
1097static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
1098{
1099 ++*pos;
1100 return memtype_get_idx(*pos);
1101}
1102
1103static void memtype_seq_stop(struct seq_file *seq, void *v)
1104{
1105}
1106
1107static int memtype_seq_show(struct seq_file *seq, void *v)
1108{
1109 struct memtype *print_entry = (struct memtype *)v;
1110
1111 seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
1112 print_entry->start, print_entry->end);
1113 kfree(print_entry);
Ingo Molnarad2cde12008-09-30 13:20:45 +02001114
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001115 return 0;
1116}
1117
Tobias Klauserd535e432009-09-04 15:53:09 +02001118static const struct seq_operations memtype_seq_ops = {
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001119 .start = memtype_seq_start,
1120 .next = memtype_seq_next,
1121 .stop = memtype_seq_stop,
1122 .show = memtype_seq_show,
1123};
1124
1125static int memtype_seq_open(struct inode *inode, struct file *file)
1126{
1127 return seq_open(file, &memtype_seq_ops);
1128}
1129
1130static const struct file_operations memtype_fops = {
1131 .open = memtype_seq_open,
1132 .read = seq_read,
1133 .llseek = seq_lseek,
1134 .release = seq_release,
1135};
1136
1137static int __init pat_memtype_list_init(void)
1138{
Luis R. Rodriguezcb32edf2015-05-26 10:28:15 +02001139 if (pat_enabled()) {
Xiaotian Fengdd4377b2009-11-26 19:53:48 +08001140 debugfs_create_file("pat_memtype_list", S_IRUSR,
1141 arch_debugfs_dir, NULL, &memtype_fops);
1142 }
venkatesh.pallipadi@intel.comfec09622008-07-18 16:08:14 -07001143 return 0;
1144}
1145
1146late_initcall(pat_memtype_list_init);
1147
Andreas Herrmann012f09e2008-08-06 16:23:08 +02001148#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */