blob: 354b27d14a19bfcef43656f3555e69a32b28da2d [file] [log] [blame]
Kuninori Morimotoddb89642018-08-22 02:26:06 +00001// SPDX-License-Identifier: GPL-2.0
Magnus Dammd5ed4c22009-04-30 07:02:49 +00002/*
3 * SuperH Timer Support - MTU2
4 *
5 * Copyright (C) 2009 Magnus Damm
Magnus Dammd5ed4c22009-04-30 07:02:49 +00006 */
7
Magnus Dammd5ed4c22009-04-30 07:02:49 +00008#include <linux/clk.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +00009#include <linux/clockchips.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010010#include <linux/delay.h>
11#include <linux/err.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/io.h>
15#include <linux/ioport.h>
16#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040017#include <linux/module.h>
Laurent Pinchartcca8d052014-03-04 18:28:26 +010018#include <linux/of.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010019#include <linux/platform_device.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010020#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020021#include <linux/pm_runtime.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010022#include <linux/sh_timer.h>
23#include <linux/slab.h>
24#include <linux/spinlock.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000025
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010026struct sh_mtu2_device;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010027
28struct sh_mtu2_channel {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010029 struct sh_mtu2_device *mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +010030 unsigned int index;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010031
32 void __iomem *base;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010033
Laurent Pinchart42752cc2014-03-04 12:58:30 +010034 struct clock_event_device ced;
35};
36
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010037struct sh_mtu2_device {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010038 struct platform_device *pdev;
39
Magnus Dammd5ed4c22009-04-30 07:02:49 +000040 void __iomem *mapbase;
41 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010042
Laurent Pinchart8b2463d2014-03-04 15:25:56 +010043 raw_spinlock_t lock; /* Protect the shared registers */
44
Laurent Pinchartc54ccb42014-03-04 14:23:00 +010045 struct sh_mtu2_channel *channels;
46 unsigned int num_channels;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +010047
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +010048 bool has_clockevent;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000049};
50
Magnus Dammd5ed4c22009-04-30 07:02:49 +000051#define TSTR -1 /* shared register */
52#define TCR 0 /* channel register */
53#define TMDR 1 /* channel register */
54#define TIOR 2 /* channel register */
55#define TIER 3 /* channel register */
56#define TSR 4 /* channel register */
57#define TCNT 5 /* channel register */
58#define TGR 6 /* channel register */
59
Laurent Pinchartf992c242014-03-04 15:16:25 +010060#define TCR_CCLR_NONE (0 << 5)
61#define TCR_CCLR_TGRA (1 << 5)
62#define TCR_CCLR_TGRB (2 << 5)
63#define TCR_CCLR_SYNC (3 << 5)
64#define TCR_CCLR_TGRC (5 << 5)
65#define TCR_CCLR_TGRD (6 << 5)
66#define TCR_CCLR_MASK (7 << 5)
67#define TCR_CKEG_RISING (0 << 3)
68#define TCR_CKEG_FALLING (1 << 3)
69#define TCR_CKEG_BOTH (2 << 3)
70#define TCR_CKEG_MASK (3 << 3)
71/* Values 4 to 7 are channel-dependent */
72#define TCR_TPSC_P1 (0 << 0)
73#define TCR_TPSC_P4 (1 << 0)
74#define TCR_TPSC_P16 (2 << 0)
75#define TCR_TPSC_P64 (3 << 0)
76#define TCR_TPSC_CH0_TCLKA (4 << 0)
77#define TCR_TPSC_CH0_TCLKB (5 << 0)
78#define TCR_TPSC_CH0_TCLKC (6 << 0)
79#define TCR_TPSC_CH0_TCLKD (7 << 0)
80#define TCR_TPSC_CH1_TCLKA (4 << 0)
81#define TCR_TPSC_CH1_TCLKB (5 << 0)
82#define TCR_TPSC_CH1_P256 (6 << 0)
83#define TCR_TPSC_CH1_TCNT2 (7 << 0)
84#define TCR_TPSC_CH2_TCLKA (4 << 0)
85#define TCR_TPSC_CH2_TCLKB (5 << 0)
86#define TCR_TPSC_CH2_TCLKC (6 << 0)
87#define TCR_TPSC_CH2_P1024 (7 << 0)
88#define TCR_TPSC_CH34_P256 (4 << 0)
89#define TCR_TPSC_CH34_P1024 (5 << 0)
90#define TCR_TPSC_CH34_TCLKA (6 << 0)
91#define TCR_TPSC_CH34_TCLKB (7 << 0)
92#define TCR_TPSC_MASK (7 << 0)
93
94#define TMDR_BFE (1 << 6)
95#define TMDR_BFB (1 << 5)
96#define TMDR_BFA (1 << 4)
97#define TMDR_MD_NORMAL (0 << 0)
98#define TMDR_MD_PWM_1 (2 << 0)
99#define TMDR_MD_PWM_2 (3 << 0)
100#define TMDR_MD_PHASE_1 (4 << 0)
101#define TMDR_MD_PHASE_2 (5 << 0)
102#define TMDR_MD_PHASE_3 (6 << 0)
103#define TMDR_MD_PHASE_4 (7 << 0)
104#define TMDR_MD_PWM_SYNC (8 << 0)
105#define TMDR_MD_PWM_COMP_CREST (13 << 0)
106#define TMDR_MD_PWM_COMP_TROUGH (14 << 0)
107#define TMDR_MD_PWM_COMP_BOTH (15 << 0)
108#define TMDR_MD_MASK (15 << 0)
109
110#define TIOC_IOCH(n) ((n) << 4)
111#define TIOC_IOCL(n) ((n) << 0)
112#define TIOR_OC_RETAIN (0 << 0)
113#define TIOR_OC_0_CLEAR (1 << 0)
114#define TIOR_OC_0_SET (2 << 0)
115#define TIOR_OC_0_TOGGLE (3 << 0)
116#define TIOR_OC_1_CLEAR (5 << 0)
117#define TIOR_OC_1_SET (6 << 0)
118#define TIOR_OC_1_TOGGLE (7 << 0)
119#define TIOR_IC_RISING (8 << 0)
120#define TIOR_IC_FALLING (9 << 0)
121#define TIOR_IC_BOTH (10 << 0)
122#define TIOR_IC_TCNT (12 << 0)
123#define TIOR_MASK (15 << 0)
124
125#define TIER_TTGE (1 << 7)
126#define TIER_TTGE2 (1 << 6)
127#define TIER_TCIEU (1 << 5)
128#define TIER_TCIEV (1 << 4)
129#define TIER_TGIED (1 << 3)
130#define TIER_TGIEC (1 << 2)
131#define TIER_TGIEB (1 << 1)
132#define TIER_TGIEA (1 << 0)
133
134#define TSR_TCFD (1 << 7)
135#define TSR_TCFU (1 << 5)
136#define TSR_TCFV (1 << 4)
137#define TSR_TGFD (1 << 3)
138#define TSR_TGFC (1 << 2)
139#define TSR_TGFB (1 << 1)
140#define TSR_TGFA (1 << 0)
141
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000142static unsigned long mtu2_reg_offs[] = {
143 [TCR] = 0,
144 [TMDR] = 1,
145 [TIOR] = 2,
146 [TIER] = 4,
147 [TSR] = 5,
148 [TCNT] = 6,
149 [TGR] = 8,
150};
151
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100152static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000153{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000154 unsigned long offs;
155
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100156 if (reg_nr == TSTR)
157 return ioread8(ch->mtu->mapbase + 0x280);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000158
159 offs = mtu2_reg_offs[reg_nr];
160
161 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100162 return ioread16(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000163 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100164 return ioread8(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000165}
166
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100167static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000168 unsigned long value)
169{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000170 unsigned long offs;
171
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100172 if (reg_nr == TSTR)
173 return iowrite8(value, ch->mtu->mapbase + 0x280);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000174
175 offs = mtu2_reg_offs[reg_nr];
176
177 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100178 iowrite16(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000179 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100180 iowrite8(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000181}
182
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100183static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000184{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000185 unsigned long flags, value;
186
187 /* start stop register shared by multiple timer channels */
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100188 raw_spin_lock_irqsave(&ch->mtu->lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100189 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000190
191 if (start)
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100192 value |= 1 << ch->index;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000193 else
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100194 value &= ~(1 << ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000195
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100196 sh_mtu2_write(ch, TSTR, value);
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100197 raw_spin_unlock_irqrestore(&ch->mtu->lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000198}
199
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100200static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000201{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100202 unsigned long periodic;
203 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000204 int ret;
205
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100206 pm_runtime_get_sync(&ch->mtu->pdev->dev);
207 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200208
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000209 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100210 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000211 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100212 dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
213 ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000214 return ret;
215 }
216
217 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100218 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000219
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100220 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100221 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000222
Laurent Pinchartf992c242014-03-04 15:16:25 +0100223 /*
224 * "Periodic Counter Operation"
225 * Clear on TGRA compare match, divide clock by 64.
226 */
227 sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64);
228 sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) |
229 TIOC_IOCL(TIOR_OC_0_CLEAR));
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100230 sh_mtu2_write(ch, TGR, periodic);
231 sh_mtu2_write(ch, TCNT, 0);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100232 sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL);
233 sh_mtu2_write(ch, TIER, TIER_TGIEA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000234
235 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100236 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000237
238 return 0;
239}
240
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100241static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000242{
243 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100244 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000245
246 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100247 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200248
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100249 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
250 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000251}
252
253static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
254{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100255 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000256
257 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100258 sh_mtu2_read(ch, TSR);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100259 sh_mtu2_write(ch, TSR, ~TSR_TGFA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000260
261 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100262 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000263 return IRQ_HANDLED;
264}
265
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100266static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000267{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100268 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000269}
270
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530271static int sh_mtu2_clock_event_shutdown(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000272{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100273 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000274
Magnus Dammfe326c52015-10-28 10:43:23 +0900275 if (clockevent_state_periodic(ced))
276 sh_mtu2_disable(ch);
277
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530278 return 0;
279}
280
281static int sh_mtu2_clock_event_set_periodic(struct clock_event_device *ced)
282{
283 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
284
285 if (clockevent_state_periodic(ced))
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100286 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000287
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530288 dev_info(&ch->mtu->pdev->dev, "ch%u: used for periodic clock events\n",
289 ch->index);
290 sh_mtu2_enable(ch);
291 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000292}
293
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200294static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
295{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100296 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200297}
298
299static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
300{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100301 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200302}
303
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100304static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100305 const char *name)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000306{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100307 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000308
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000309 ced->name = name;
310 ced->features = CLOCK_EVT_FEAT_PERIODIC;
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100311 ced->rating = 200;
Laurent Pinchart3cc95042014-03-04 15:22:19 +0100312 ced->cpumask = cpu_possible_mask;
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530313 ced->set_state_shutdown = sh_mtu2_clock_event_shutdown;
314 ced->set_state_periodic = sh_mtu2_clock_event_set_periodic;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200315 ced->suspend = sh_mtu2_clock_event_suspend;
316 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000317
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100318 dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
319 ch->index);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900320 clockevents_register_device(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000321}
322
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100323static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000324{
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100325 ch->mtu->has_clockevent = true;
326 sh_mtu2_register_clockevent(ch, name);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000327
328 return 0;
329}
330
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100331static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index,
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100332 struct sh_mtu2_device *mtu)
333{
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100334 static const unsigned int channel_offsets[] = {
335 0x300, 0x380, 0x000,
336 };
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100337 char name[6];
338 int irq;
339 int ret;
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100340
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100341 ch->mtu = mtu;
342
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100343 sprintf(name, "tgi%ua", index);
344 irq = platform_get_irq_byname(mtu->pdev, name);
345 if (irq < 0) {
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100346 /* Skip channels with no declared interrupt. */
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100347 return 0;
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100348 }
349
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100350 ret = request_irq(irq, sh_mtu2_interrupt,
351 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
352 dev_name(&ch->mtu->pdev->dev), ch);
353 if (ret) {
354 dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
355 index, irq);
356 return ret;
357 }
358
359 ch->base = mtu->mapbase + channel_offsets[index];
360 ch->index = index;
361
362 return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev));
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100363}
364
365static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu)
366{
367 struct resource *res;
368
369 res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
370 if (!res) {
371 dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
372 return -ENXIO;
373 }
374
375 mtu->mapbase = ioremap_nocache(res->start, resource_size(res));
376 if (mtu->mapbase == NULL)
377 return -ENXIO;
378
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100379 return 0;
380}
381
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100382static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
383 struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000384{
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100385 unsigned int i;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100386 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000387
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100388 mtu->pdev = pdev;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000389
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100390 raw_spin_lock_init(&mtu->lock);
391
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100392 /* Get hold of clock. */
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100393 mtu->clk = clk_get(&mtu->pdev->dev, "fck");
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100394 if (IS_ERR(mtu->clk)) {
395 dev_err(&mtu->pdev->dev, "cannot get clock\n");
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100396 return PTR_ERR(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000397 }
398
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100399 ret = clk_prepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100400 if (ret < 0)
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100401 goto err_clk_put;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100402
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100403 /* Map the memory resource. */
404 ret = sh_mtu2_map_memory(mtu);
405 if (ret < 0) {
406 dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
407 goto err_clk_unprepare;
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100408 }
409
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100410 /* Allocate and setup the channels. */
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100411 mtu->num_channels = 3;
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100412
Kees Cook6396bb22018-06-12 14:03:40 -0700413 mtu->channels = kcalloc(mtu->num_channels, sizeof(*mtu->channels),
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100414 GFP_KERNEL);
415 if (mtu->channels == NULL) {
416 ret = -ENOMEM;
417 goto err_unmap;
418 }
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100419
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100420 for (i = 0; i < mtu->num_channels; ++i) {
421 ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100422 if (ret < 0)
423 goto err_unmap;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100424 }
425
426 platform_set_drvdata(pdev, mtu);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100427
Laurent Pinchartbd754932013-11-08 11:07:59 +0100428 return 0;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100429
430err_unmap:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100431 kfree(mtu->channels);
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100432 iounmap(mtu->mapbase);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100433err_clk_unprepare:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100434 clk_unprepare(mtu->clk);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100435err_clk_put:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100436 clk_put(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000437 return ret;
438}
439
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800440static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000441{
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100442 struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000443 int ret;
444
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200445 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200446 pm_runtime_set_active(&pdev->dev);
447 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200448 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100449
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100450 if (mtu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900451 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200452 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000453 }
454
Laurent Pinchart810c6512014-03-04 14:10:55 +0100455 mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
Jingoo Hanc77a5652014-05-22 14:05:07 +0200456 if (mtu == NULL)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000457 return -ENOMEM;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000458
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100459 ret = sh_mtu2_setup(mtu, pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000460 if (ret) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100461 kfree(mtu);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200462 pm_runtime_idle(&pdev->dev);
463 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000464 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200465 if (is_early_platform_device(pdev))
466 return 0;
467
468 out:
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100469 if (mtu->has_clockevent)
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200470 pm_runtime_irq_safe(&pdev->dev);
471 else
472 pm_runtime_idle(&pdev->dev);
473
474 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000475}
476
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800477static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000478{
479 return -EBUSY; /* cannot unregister clockevent */
480}
481
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100482static const struct platform_device_id sh_mtu2_id_table[] = {
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100483 { "sh-mtu2", 0 },
484 { },
485};
486MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table);
487
Laurent Pinchartcca8d052014-03-04 18:28:26 +0100488static const struct of_device_id sh_mtu2_of_table[] __maybe_unused = {
489 { .compatible = "renesas,mtu2" },
490 { }
491};
492MODULE_DEVICE_TABLE(of, sh_mtu2_of_table);
493
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000494static struct platform_driver sh_mtu2_device_driver = {
495 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800496 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000497 .driver = {
498 .name = "sh_mtu2",
Laurent Pinchartcca8d052014-03-04 18:28:26 +0100499 .of_match_table = of_match_ptr(sh_mtu2_of_table),
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100500 },
501 .id_table = sh_mtu2_id_table,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000502};
503
504static int __init sh_mtu2_init(void)
505{
506 return platform_driver_register(&sh_mtu2_device_driver);
507}
508
509static void __exit sh_mtu2_exit(void)
510{
511 platform_driver_unregister(&sh_mtu2_device_driver);
512}
513
514early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900515subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000516module_exit(sh_mtu2_exit);
517
518MODULE_AUTHOR("Magnus Damm");
519MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
520MODULE_LICENSE("GPL v2");