blob: 2416fa40b6875cba7a36db29b27e6eaa25e1ed5f [file] [log] [blame]
Sanjay Lal669e8462012-11-21 18:34:02 -08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: MIPS specific KVM APIs
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070010 */
Sanjay Lal669e8462012-11-21 18:34:02 -080011
James Hogan05108702016-06-15 19:29:56 +010012#include <linux/bitops.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080013#include <linux/errno.h>
14#include <linux/err.h>
James Hogan98e91b82014-11-18 14:09:12 +000015#include <linux/kdebug.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080016#include <linux/module.h>
James Hogand852b5f2016-10-19 00:24:27 +010017#include <linux/uaccess.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080018#include <linux/vmalloc.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010019#include <linux/sched/signal.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080020#include <linux/fs.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070021#include <linux/memblock.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070022#include <linux/pgtable.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010023
James Hoganf7982172015-02-04 17:06:37 +000024#include <asm/fpu.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080025#include <asm/page.h>
26#include <asm/cacheflush.h>
27#include <asm/mmu_context.h>
James Hogan06c158c2015-05-01 13:50:18 +010028#include <asm/pgalloc.h>
Sanjay Lal669e8462012-11-21 18:34:02 -080029
30#include <linux/kvm_host.h>
31
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070032#include "interrupt.h"
33#include "commpage.h"
Sanjay Lal669e8462012-11-21 18:34:02 -080034
35#define CREATE_TRACE_POINTS
36#include "trace.h"
37
38#ifndef VECTORSPACING
39#define VECTORSPACING 0x100 /* for EI/VI mode */
40#endif
41
Sanjay Lal669e8462012-11-21 18:34:02 -080042struct kvm_stats_debugfs_item debugfs_entries[] = {
Emanuele Giuseppe Esposito812756a2020-04-14 17:56:25 +020043 VCPU_STAT("wait", wait_exits),
44 VCPU_STAT("cache", cache_exits),
45 VCPU_STAT("signal", signal_exits),
46 VCPU_STAT("interrupt", int_exits),
47 VCPU_STAT("cop_unusable", cop_unusable_exits),
48 VCPU_STAT("tlbmod", tlbmod_exits),
49 VCPU_STAT("tlbmiss_ld", tlbmiss_ld_exits),
50 VCPU_STAT("tlbmiss_st", tlbmiss_st_exits),
51 VCPU_STAT("addrerr_st", addrerr_st_exits),
52 VCPU_STAT("addrerr_ld", addrerr_ld_exits),
53 VCPU_STAT("syscall", syscall_exits),
54 VCPU_STAT("resvd_inst", resvd_inst_exits),
55 VCPU_STAT("break_inst", break_inst_exits),
56 VCPU_STAT("trap_inst", trap_inst_exits),
57 VCPU_STAT("msa_fpe", msa_fpe_exits),
58 VCPU_STAT("fpe", fpe_exits),
59 VCPU_STAT("msa_disabled", msa_disabled_exits),
60 VCPU_STAT("flush_dcache", flush_dcache_exits),
James Hogana7244922017-03-14 10:15:18 +000061#ifdef CONFIG_KVM_MIPS_VZ
Emanuele Giuseppe Esposito812756a2020-04-14 17:56:25 +020062 VCPU_STAT("vz_gpsi", vz_gpsi_exits),
63 VCPU_STAT("vz_gsfc", vz_gsfc_exits),
64 VCPU_STAT("vz_hc", vz_hc_exits),
65 VCPU_STAT("vz_grr", vz_grr_exits),
66 VCPU_STAT("vz_gva", vz_gva_exits),
67 VCPU_STAT("vz_ghfc", vz_ghfc_exits),
68 VCPU_STAT("vz_gpa", vz_gpa_exits),
69 VCPU_STAT("vz_resvd", vz_resvd_exits),
James Hogana7244922017-03-14 10:15:18 +000070#endif
Emanuele Giuseppe Esposito812756a2020-04-14 17:56:25 +020071 VCPU_STAT("halt_successful_poll", halt_successful_poll),
72 VCPU_STAT("halt_attempted_poll", halt_attempted_poll),
73 VCPU_STAT("halt_poll_invalid", halt_poll_invalid),
74 VCPU_STAT("halt_wakeup", halt_wakeup),
David Matlackcb953122020-05-08 11:22:40 -070075 VCPU_STAT("halt_poll_success_ns", halt_poll_success_ns),
76 VCPU_STAT("halt_poll_fail_ns", halt_poll_fail_ns),
Sanjay Lal669e8462012-11-21 18:34:02 -080077 {NULL}
78};
79
James Hoganedec9d72017-03-14 10:15:40 +000080bool kvm_trace_guest_mode_change;
81
82int kvm_guest_mode_change_trace_reg(void)
83{
Jason Yan04146f22020-04-29 22:09:35 +080084 kvm_trace_guest_mode_change = true;
James Hoganedec9d72017-03-14 10:15:40 +000085 return 0;
86}
87
88void kvm_guest_mode_change_trace_unreg(void)
89{
Jason Yan04146f22020-04-29 22:09:35 +080090 kvm_trace_guest_mode_change = false;
James Hoganedec9d72017-03-14 10:15:40 +000091}
92
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070093/*
94 * XXXKYMA: We are simulatoring a processor that has the WII bit set in
95 * Config7, so we are "runnable" if interrupts are pending
Sanjay Lal669e8462012-11-21 18:34:02 -080096 */
97int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
98{
99 return !!(vcpu->arch.pending_exceptions);
100}
101
Longpeng(Mike)199b5762017-08-08 12:05:32 +0800102bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
103{
104 return false;
105}
106
Sanjay Lal669e8462012-11-21 18:34:02 -0800107int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
108{
109 return 1;
110}
111
Radim Krčmář13a34e02014-08-28 15:13:03 +0200112int kvm_arch_hardware_enable(void)
Sanjay Lal669e8462012-11-21 18:34:02 -0800113{
James Hoganedab4fe2017-03-14 10:15:23 +0000114 return kvm_mips_callbacks->hardware_enable();
115}
116
117void kvm_arch_hardware_disable(void)
118{
119 kvm_mips_callbacks->hardware_disable();
Sanjay Lal669e8462012-11-21 18:34:02 -0800120}
121
Sean Christophersonb9904082020-03-21 13:25:55 -0700122int kvm_arch_hardware_setup(void *opaque)
Sanjay Lal669e8462012-11-21 18:34:02 -0800123{
124 return 0;
125}
126
Sean Christophersonb9904082020-03-21 13:25:55 -0700127int kvm_arch_check_processor_compat(void *opaque)
Sanjay Lal669e8462012-11-21 18:34:02 -0800128{
Sean Christophersonf257d6d2019-04-19 22:18:17 -0700129 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800130}
131
Sanjay Lal669e8462012-11-21 18:34:02 -0800132int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
133{
James Hogana8a3c422017-03-14 10:15:19 +0000134 switch (type) {
James Hoganc992a4f2017-03-14 10:15:31 +0000135#ifdef CONFIG_KVM_MIPS_VZ
136 case KVM_VM_MIPS_VZ:
137#else
James Hogana8a3c422017-03-14 10:15:19 +0000138 case KVM_VM_MIPS_TE:
James Hoganc992a4f2017-03-14 10:15:31 +0000139#endif
James Hogana8a3c422017-03-14 10:15:19 +0000140 break;
141 default:
142 /* Unsupported KVM type */
143 return -EINVAL;
144 };
145
James Hogan06c158c2015-05-01 13:50:18 +0100146 /* Allocate page table to map GPA -> RPA */
147 kvm->arch.gpa_mm.pgd = kvm_pgd_alloc();
148 if (!kvm->arch.gpa_mm.pgd)
149 return -ENOMEM;
150
Sanjay Lal669e8462012-11-21 18:34:02 -0800151 return 0;
152}
153
154void kvm_mips_free_vcpus(struct kvm *kvm)
155{
156 unsigned int i;
157 struct kvm_vcpu *vcpu;
158
Sanjay Lal669e8462012-11-21 18:34:02 -0800159 kvm_for_each_vcpu(i, vcpu, kvm) {
Sean Christopherson4543bdc2019-12-18 13:55:14 -0800160 kvm_vcpu_destroy(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800161 }
162
163 mutex_lock(&kvm->lock);
164
165 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
166 kvm->vcpus[i] = NULL;
167
168 atomic_set(&kvm->online_vcpus, 0);
169
170 mutex_unlock(&kvm->lock);
171}
172
James Hogan06c158c2015-05-01 13:50:18 +0100173static void kvm_mips_free_gpa_pt(struct kvm *kvm)
174{
175 /* It should always be safe to remove after flushing the whole range */
176 WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0));
177 pgd_free(NULL, kvm->arch.gpa_mm.pgd);
178}
179
Sanjay Lal669e8462012-11-21 18:34:02 -0800180void kvm_arch_destroy_vm(struct kvm *kvm)
181{
182 kvm_mips_free_vcpus(kvm);
James Hogan06c158c2015-05-01 13:50:18 +0100183 kvm_mips_free_gpa_pt(kvm);
Sanjay Lal669e8462012-11-21 18:34:02 -0800184}
185
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700186long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
187 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800188{
David Daneyed829852013-05-23 09:49:10 -0700189 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800190}
191
James Hoganb6209112016-10-25 00:01:37 +0100192void kvm_arch_flush_shadow_all(struct kvm *kvm)
193{
194 /* Flush whole GPA */
195 kvm_mips_flush_gpa_pt(kvm, 0, ~0);
196
197 /* Let implementation do the rest */
198 kvm_mips_callbacks->flush_shadow_all(kvm);
199}
200
201void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
202 struct kvm_memory_slot *slot)
203{
204 /*
205 * The slot has been made invalid (ready for moving or deletion), so we
206 * need to ensure that it can no longer be accessed by any guest VCPUs.
207 */
208
209 spin_lock(&kvm->mmu_lock);
210 /* Flush slot from GPA */
211 kvm_mips_flush_gpa_pt(kvm, slot->base_gfn,
212 slot->base_gfn + slot->npages - 1);
213 /* Let implementation do the rest */
214 kvm_mips_callbacks->flush_shadow_memslot(kvm, slot);
215 spin_unlock(&kvm->mmu_lock);
216}
217
Sanjay Lal669e8462012-11-21 18:34:02 -0800218int kvm_arch_prepare_memory_region(struct kvm *kvm,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700219 struct kvm_memory_slot *memslot,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200220 const struct kvm_userspace_memory_region *mem,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700221 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800222{
223 return 0;
224}
225
226void kvm_arch_commit_memory_region(struct kvm *kvm,
Paolo Bonzini09170a42015-05-18 13:59:39 +0200227 const struct kvm_userspace_memory_region *mem,
Sean Christopherson9d4c1972020-02-18 13:07:24 -0800228 struct kvm_memory_slot *old,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +0200229 const struct kvm_memory_slot *new,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700230 enum kvm_mr_change change)
Sanjay Lal669e8462012-11-21 18:34:02 -0800231{
James Hogana1ac9e12016-12-06 14:56:20 +0000232 int needs_flush;
233
Sanjay Lal669e8462012-11-21 18:34:02 -0800234 kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n",
235 __func__, kvm, mem->slot, mem->guest_phys_addr,
236 mem->memory_size, mem->userspace_addr);
James Hogana1ac9e12016-12-06 14:56:20 +0000237
238 /*
239 * If dirty page logging is enabled, write protect all pages in the slot
240 * ready for dirty logging.
241 *
242 * There is no need to do this in any of the following cases:
243 * CREATE: No dirty mappings will already exist.
244 * MOVE/DELETE: The old mappings will already have been cleaned up by
245 * kvm_arch_flush_shadow_memslot()
246 */
247 if (change == KVM_MR_FLAGS_ONLY &&
248 (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
249 new->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
250 spin_lock(&kvm->mmu_lock);
251 /* Write protect GPA page table entries */
252 needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn,
253 new->base_gfn + new->npages - 1);
254 /* Let implementation do the rest */
255 if (needs_flush)
256 kvm_mips_callbacks->flush_shadow_memslot(kvm, new);
257 spin_unlock(&kvm->mmu_lock);
258 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800259}
260
James Hogand7b8f892016-06-23 17:34:40 +0100261static inline void dump_handler(const char *symbol, void *start, void *end)
262{
263 u32 *p;
264
265 pr_debug("LEAF(%s)\n", symbol);
266
267 pr_debug("\t.set push\n");
268 pr_debug("\t.set noreorder\n");
269
270 for (p = start; p < (u32 *)end; ++p)
271 pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p);
272
273 pr_debug("\t.set\tpop\n");
274
275 pr_debug("\tEND(%s)\n", symbol);
276}
277
Sean Christopherson09df6302020-02-03 10:41:59 -0800278/* low level hrtimer wake routine */
279static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
280{
281 struct kvm_vcpu *vcpu;
282
283 vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
Sean Christopherson879a3762020-02-03 10:42:00 -0800284
285 kvm_mips_callbacks->queue_timer_int(vcpu);
286
287 vcpu->arch.wait = 0;
Davidlohr Buesoda4ad882020-04-23 22:48:37 -0700288 rcuwait_wake_up(&vcpu->wait);
Sean Christopherson879a3762020-02-03 10:42:00 -0800289
Sean Christopherson09df6302020-02-03 10:41:59 -0800290 return kvm_mips_count_timeout(vcpu);
291}
292
Sean Christopherson897cc382019-12-18 13:55:09 -0800293int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
294{
295 return 0;
296}
297
Sean Christophersone529ef62019-12-18 13:55:15 -0800298int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800299{
James Hogan90e93112016-06-23 17:34:39 +0100300 int err, size;
James Hogana7cfa7a2016-09-10 23:56:46 +0100301 void *gebase, *p, *handler, *refill_start, *refill_end;
Sanjay Lal669e8462012-11-21 18:34:02 -0800302 int i;
303
Sean Christophersone529ef62019-12-18 13:55:15 -0800304 kvm_debug("kvm @ %p: create cpu %d at %p\n",
305 vcpu->kvm, vcpu->vcpu_id, vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800306
Sean Christophersond11dfed2019-12-18 13:55:24 -0800307 err = kvm_mips_callbacks->vcpu_init(vcpu);
308 if (err)
309 return err;
310
311 hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
312 HRTIMER_MODE_REL);
313 vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
314
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700315 /*
316 * Allocate space for host mode exception handlers that handle
Sanjay Lal669e8462012-11-21 18:34:02 -0800317 * guest mode exits
318 */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700319 if (cpu_has_veic || cpu_has_vint)
Sanjay Lal669e8462012-11-21 18:34:02 -0800320 size = 0x200 + VECTORSPACING * 64;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700321 else
James Hogan7006e2d2014-05-29 10:16:23 +0100322 size = 0x4000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800323
Sanjay Lal669e8462012-11-21 18:34:02 -0800324 gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
325
326 if (!gebase) {
327 err = -ENOMEM;
Sean Christophersond11dfed2019-12-18 13:55:24 -0800328 goto out_uninit_vcpu;
Sanjay Lal669e8462012-11-21 18:34:02 -0800329 }
James Hogan6e95bfd2014-05-29 10:16:43 +0100330 kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
331 ALIGN(size, PAGE_SIZE), gebase);
Sanjay Lal669e8462012-11-21 18:34:02 -0800332
James Hogan2a06dab2016-07-08 11:53:26 +0100333 /*
334 * Check new ebase actually fits in CP0_EBase. The lack of a write gate
335 * limits us to the low 512MB of physical address space. If the memory
336 * we allocate is out of range, just give up now.
337 */
338 if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) {
339 kvm_err("CP0_EBase.WG required for guest exception base %pK\n",
340 gebase);
341 err = -ENOMEM;
342 goto out_free_gebase;
343 }
344
Sanjay Lal669e8462012-11-21 18:34:02 -0800345 /* Save new ebase */
346 vcpu->arch.guest_ebase = gebase;
347
James Hogan90e93112016-06-23 17:34:39 +0100348 /* Build guest exception vectors dynamically in unmapped memory */
James Hogan1f9ca622016-06-23 17:34:46 +0100349 handler = gebase + 0x2000;
Sanjay Lal669e8462012-11-21 18:34:02 -0800350
James Hogan1934a3a2017-03-14 10:15:26 +0000351 /* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */
James Hogana7cfa7a2016-09-10 23:56:46 +0100352 refill_start = gebase;
James Hogan1934a3a2017-03-14 10:15:26 +0000353 if (IS_ENABLED(CONFIG_KVM_MIPS_VZ) && IS_ENABLED(CONFIG_64BIT))
354 refill_start += 0x080;
James Hogana7cfa7a2016-09-10 23:56:46 +0100355 refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800356
357 /* General Exception Entry point */
James Hogan1f9ca622016-06-23 17:34:46 +0100358 kvm_mips_build_exception(gebase + 0x180, handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800359
360 /* For vectored interrupts poke the exception code @ all offsets 0-7 */
361 for (i = 0; i < 8; i++) {
362 kvm_debug("L1 Vectored handler @ %p\n",
363 gebase + 0x200 + (i * VECTORSPACING));
James Hogan1f9ca622016-06-23 17:34:46 +0100364 kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING,
365 handler);
Sanjay Lal669e8462012-11-21 18:34:02 -0800366 }
367
James Hogan90e93112016-06-23 17:34:39 +0100368 /* General exit handler */
James Hogan1f9ca622016-06-23 17:34:46 +0100369 p = handler;
James Hogan90e93112016-06-23 17:34:39 +0100370 p = kvm_mips_build_exit(p);
Sanjay Lal669e8462012-11-21 18:34:02 -0800371
James Hogan90e93112016-06-23 17:34:39 +0100372 /* Guest entry routine */
373 vcpu->arch.vcpu_run = p;
374 p = kvm_mips_build_vcpu_run(p);
James Hogan797179b2016-06-09 10:50:43 +0100375
James Hogand7b8f892016-06-23 17:34:40 +0100376 /* Dump the generated code */
377 pr_debug("#include <asm/asm.h>\n");
378 pr_debug("#include <asm/regdef.h>\n");
379 pr_debug("\n");
380 dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p);
James Hogana7cfa7a2016-09-10 23:56:46 +0100381 dump_handler("kvm_tlb_refill", refill_start, refill_end);
James Hogand7b8f892016-06-23 17:34:40 +0100382 dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200);
383 dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run);
384
Sanjay Lal669e8462012-11-21 18:34:02 -0800385 /* Invalidate the icache for these ranges */
James Hogan32eb12a2017-01-03 17:43:01 +0000386 flush_icache_range((unsigned long)gebase,
387 (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
Sanjay Lal669e8462012-11-21 18:34:02 -0800388
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700389 /*
390 * Allocate comm page for guest kernel, a TLB will be reserved for
391 * mapping GVA @ 0xFFFF8000 to this page
392 */
Sanjay Lal669e8462012-11-21 18:34:02 -0800393 vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL);
394
395 if (!vcpu->arch.kseg0_commpage) {
396 err = -ENOMEM;
397 goto out_free_gebase;
398 }
399
James Hogan6e95bfd2014-05-29 10:16:43 +0100400 kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage);
Sanjay Lal669e8462012-11-21 18:34:02 -0800401 kvm_mips_commpage_init(vcpu);
402
403 /* Init */
404 vcpu->arch.last_sched_cpu = -1;
James Hoganc992a4f2017-03-14 10:15:31 +0000405 vcpu->arch.last_exec_cpu = -1;
Sanjay Lal669e8462012-11-21 18:34:02 -0800406
Sean Christopherson52598782019-12-18 13:55:19 -0800407 /* Initial guest state */
408 err = kvm_mips_callbacks->vcpu_setup(vcpu);
409 if (err)
410 goto out_free_commpage;
411
Sean Christophersone529ef62019-12-18 13:55:15 -0800412 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -0800413
Sean Christopherson52598782019-12-18 13:55:19 -0800414out_free_commpage:
415 kfree(vcpu->arch.kseg0_commpage);
Sanjay Lal669e8462012-11-21 18:34:02 -0800416out_free_gebase:
417 kfree(gebase);
Sean Christophersond11dfed2019-12-18 13:55:24 -0800418out_uninit_vcpu:
419 kvm_mips_callbacks->vcpu_uninit(vcpu);
Sean Christophersone529ef62019-12-18 13:55:15 -0800420 return err;
Sanjay Lal669e8462012-11-21 18:34:02 -0800421}
422
Sean Christopherson47d51e52019-12-18 13:55:02 -0800423void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800424{
425 hrtimer_cancel(&vcpu->arch.comparecount_timer);
426
Sanjay Lal669e8462012-11-21 18:34:02 -0800427 kvm_mips_dump_stats(vcpu);
428
James Hoganaba85922016-12-16 15:57:00 +0000429 kvm_mmu_free_memory_caches(vcpu);
James Hoganc6c0a662014-05-29 10:16:44 +0100430 kfree(vcpu->arch.guest_ebase);
431 kfree(vcpu->arch.kseg0_commpage);
Sean Christophersond11dfed2019-12-18 13:55:24 -0800432
433 kvm_mips_callbacks->vcpu_uninit(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800434}
435
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700436int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
437 struct kvm_guest_debug *dbg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800438{
David Daneyed829852013-05-23 09:49:10 -0700439 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800440}
441
Tianjia Zhang1b94f6f2020-04-16 13:10:57 +0800442int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -0800443{
Tianjia Zhang1b94f6f2020-04-16 13:10:57 +0800444 struct kvm_run *run = vcpu->run;
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100445 int r = -EINTR;
Sanjay Lal669e8462012-11-21 18:34:02 -0800446
Christoffer Dallaccb7572017-12-04 21:35:25 +0100447 vcpu_load(vcpu);
448
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100449 kvm_sigset_activate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800450
451 if (vcpu->mmio_needed) {
452 if (!vcpu->mmio_is_write)
453 kvm_mips_complete_mmio_load(vcpu, run);
454 vcpu->mmio_needed = 0;
455 }
456
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100457 if (run->immediate_exit)
458 goto out;
459
James Hoganf7982172015-02-04 17:06:37 +0000460 lose_fpu(1);
461
James Hogan044f0f02014-05-29 10:16:32 +0100462 local_irq_disable();
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200463 guest_enter_irqoff();
James Hogan93258602016-06-14 09:40:14 +0100464 trace_kvm_enter(vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100465
James Hogan4841e0d2016-11-28 22:45:04 +0000466 /*
467 * Make sure the read of VCPU requests in vcpu_run() callback is not
468 * reordered ahead of the write to vcpu->mode, or we could miss a TLB
469 * flush request while the requester sees the VCPU as outside of guest
470 * mode and not needing an IPI.
471 */
472 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
473
James Hogana2c046e2016-11-18 13:14:37 +0000474 r = kvm_mips_callbacks->vcpu_run(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +0100475
James Hogan93258602016-06-14 09:40:14 +0100476 trace_kvm_out(vcpu);
Paolo Bonzini6edaa532016-06-15 15:18:26 +0200477 guest_exit_irqoff();
Sanjay Lal669e8462012-11-21 18:34:02 -0800478 local_irq_enable();
479
Paolo Bonzini460df4c2017-02-08 11:50:15 +0100480out:
Jan H. Schönherr20b70352017-11-24 22:39:01 +0100481 kvm_sigset_deactivate(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800482
Christoffer Dallaccb7572017-12-04 21:35:25 +0100483 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800484 return r;
485}
486
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700487int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
488 struct kvm_mips_interrupt *irq)
Sanjay Lal669e8462012-11-21 18:34:02 -0800489{
490 int intr = (int)irq->irq;
491 struct kvm_vcpu *dvcpu = NULL;
492
493 if (intr == 3 || intr == -3 || intr == 4 || intr == -4)
494 kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
495 (int)intr);
496
497 if (irq->cpu == -1)
498 dvcpu = vcpu;
499 else
500 dvcpu = vcpu->kvm->vcpus[irq->cpu];
501
502 if (intr == 2 || intr == 3 || intr == 4) {
503 kvm_mips_callbacks->queue_io_int(dvcpu, irq);
504
505 } else if (intr == -2 || intr == -3 || intr == -4) {
506 kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
507 } else {
508 kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
509 irq->cpu, irq->irq);
510 return -EINVAL;
511 }
512
513 dvcpu->arch.wait = 0;
514
Davidlohr Buesoda4ad882020-04-23 22:48:37 -0700515 rcuwait_wake_up(&dvcpu->wait);
Sanjay Lal669e8462012-11-21 18:34:02 -0800516
517 return 0;
518}
519
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700520int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
521 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800522{
David Daneyed829852013-05-23 09:49:10 -0700523 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800524}
525
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700526int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
527 struct kvm_mp_state *mp_state)
Sanjay Lal669e8462012-11-21 18:34:02 -0800528{
David Daneyed829852013-05-23 09:49:10 -0700529 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800530}
531
David Daney4c73fb22013-05-23 09:49:09 -0700532static u64 kvm_mips_get_one_regs[] = {
533 KVM_REG_MIPS_R0,
534 KVM_REG_MIPS_R1,
535 KVM_REG_MIPS_R2,
536 KVM_REG_MIPS_R3,
537 KVM_REG_MIPS_R4,
538 KVM_REG_MIPS_R5,
539 KVM_REG_MIPS_R6,
540 KVM_REG_MIPS_R7,
541 KVM_REG_MIPS_R8,
542 KVM_REG_MIPS_R9,
543 KVM_REG_MIPS_R10,
544 KVM_REG_MIPS_R11,
545 KVM_REG_MIPS_R12,
546 KVM_REG_MIPS_R13,
547 KVM_REG_MIPS_R14,
548 KVM_REG_MIPS_R15,
549 KVM_REG_MIPS_R16,
550 KVM_REG_MIPS_R17,
551 KVM_REG_MIPS_R18,
552 KVM_REG_MIPS_R19,
553 KVM_REG_MIPS_R20,
554 KVM_REG_MIPS_R21,
555 KVM_REG_MIPS_R22,
556 KVM_REG_MIPS_R23,
557 KVM_REG_MIPS_R24,
558 KVM_REG_MIPS_R25,
559 KVM_REG_MIPS_R26,
560 KVM_REG_MIPS_R27,
561 KVM_REG_MIPS_R28,
562 KVM_REG_MIPS_R29,
563 KVM_REG_MIPS_R30,
564 KVM_REG_MIPS_R31,
565
James Hogan70e92c7e2016-07-04 19:35:11 +0100566#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700567 KVM_REG_MIPS_HI,
568 KVM_REG_MIPS_LO,
James Hogan70e92c7e2016-07-04 19:35:11 +0100569#endif
David Daney4c73fb22013-05-23 09:49:09 -0700570 KVM_REG_MIPS_PC,
David Daney4c73fb22013-05-23 09:49:09 -0700571};
572
James Hogane5775932016-06-15 19:29:51 +0100573static u64 kvm_mips_get_one_regs_fpu[] = {
574 KVM_REG_MIPS_FCR_IR,
575 KVM_REG_MIPS_FCR_CSR,
576};
577
578static u64 kvm_mips_get_one_regs_msa[] = {
579 KVM_REG_MIPS_MSA_IR,
580 KVM_REG_MIPS_MSA_CSR,
581};
582
James Hoganf5c43bd2016-06-15 19:29:49 +0100583static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu)
584{
585 unsigned long ret;
586
587 ret = ARRAY_SIZE(kvm_mips_get_one_regs);
James Hogane5775932016-06-15 19:29:51 +0100588 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
589 ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48;
590 /* odd doubles */
591 if (boot_cpu_data.fpu_id & MIPS_FPIR_F64)
592 ret += 16;
593 }
594 if (kvm_mips_guest_can_have_msa(&vcpu->arch))
595 ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32;
James Hoganf5c43bd2016-06-15 19:29:49 +0100596 ret += kvm_mips_callbacks->num_regs(vcpu);
597
598 return ret;
599}
600
601static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices)
602{
James Hogane5775932016-06-15 19:29:51 +0100603 u64 index;
604 unsigned int i;
605
James Hoganf5c43bd2016-06-15 19:29:49 +0100606 if (copy_to_user(indices, kvm_mips_get_one_regs,
607 sizeof(kvm_mips_get_one_regs)))
608 return -EFAULT;
609 indices += ARRAY_SIZE(kvm_mips_get_one_regs);
610
James Hogane5775932016-06-15 19:29:51 +0100611 if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
612 if (copy_to_user(indices, kvm_mips_get_one_regs_fpu,
613 sizeof(kvm_mips_get_one_regs_fpu)))
614 return -EFAULT;
615 indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu);
616
617 for (i = 0; i < 32; ++i) {
618 index = KVM_REG_MIPS_FPR_32(i);
619 if (copy_to_user(indices, &index, sizeof(index)))
620 return -EFAULT;
621 ++indices;
622
623 /* skip odd doubles if no F64 */
624 if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64))
625 continue;
626
627 index = KVM_REG_MIPS_FPR_64(i);
628 if (copy_to_user(indices, &index, sizeof(index)))
629 return -EFAULT;
630 ++indices;
631 }
632 }
633
634 if (kvm_mips_guest_can_have_msa(&vcpu->arch)) {
635 if (copy_to_user(indices, kvm_mips_get_one_regs_msa,
636 sizeof(kvm_mips_get_one_regs_msa)))
637 return -EFAULT;
638 indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa);
639
640 for (i = 0; i < 32; ++i) {
641 index = KVM_REG_MIPS_VEC_128(i);
642 if (copy_to_user(indices, &index, sizeof(index)))
643 return -EFAULT;
644 ++indices;
645 }
646 }
647
James Hoganf5c43bd2016-06-15 19:29:49 +0100648 return kvm_mips_callbacks->copy_reg_indices(vcpu, indices);
649}
650
David Daney4c73fb22013-05-23 09:49:09 -0700651static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
652 const struct kvm_one_reg *reg)
653{
David Daney4c73fb22013-05-23 09:49:09 -0700654 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000655 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
James Hoganf8be02d2014-05-29 10:16:29 +0100656 int ret;
David Daney4c73fb22013-05-23 09:49:09 -0700657 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000658 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000659 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700660
661 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000662 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700663 case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
664 v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
665 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100666#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700667 case KVM_REG_MIPS_HI:
668 v = (long)vcpu->arch.hi;
669 break;
670 case KVM_REG_MIPS_LO:
671 v = (long)vcpu->arch.lo;
672 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100673#endif
David Daney4c73fb22013-05-23 09:49:09 -0700674 case KVM_REG_MIPS_PC:
675 v = (long)vcpu->arch.pc;
676 break;
677
James Hogan379245c2014-12-02 15:48:24 +0000678 /* Floating point registers */
679 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
680 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
681 return -EINVAL;
682 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
683 /* Odd singles in top of even double when FR=0 */
684 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
685 v = get_fpr32(&fpu->fpr[idx], 0);
686 else
687 v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
688 break;
689 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
690 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
691 return -EINVAL;
692 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
693 /* Can't access odd doubles in FR=0 mode */
694 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
695 return -EINVAL;
696 v = get_fpr64(&fpu->fpr[idx], 0);
697 break;
698 case KVM_REG_MIPS_FCR_IR:
699 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
700 return -EINVAL;
701 v = boot_cpu_data.fpu_id;
702 break;
703 case KVM_REG_MIPS_FCR_CSR:
704 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
705 return -EINVAL;
706 v = fpu->fcr31;
707 break;
708
James Hoganab86bd62014-12-02 15:48:24 +0000709 /* MIPS SIMD Architecture (MSA) registers */
710 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
711 if (!kvm_mips_guest_has_msa(&vcpu->arch))
712 return -EINVAL;
713 /* Can't access MSA registers in FR=0 mode */
714 if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
715 return -EINVAL;
716 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
717#ifdef CONFIG_CPU_LITTLE_ENDIAN
718 /* least significant byte first */
719 vs[0] = get_fpr64(&fpu->fpr[idx], 0);
720 vs[1] = get_fpr64(&fpu->fpr[idx], 1);
721#else
722 /* most significant byte first */
723 vs[0] = get_fpr64(&fpu->fpr[idx], 1);
724 vs[1] = get_fpr64(&fpu->fpr[idx], 0);
725#endif
726 break;
727 case KVM_REG_MIPS_MSA_IR:
728 if (!kvm_mips_guest_has_msa(&vcpu->arch))
729 return -EINVAL;
730 v = boot_cpu_data.msa_id;
731 break;
732 case KVM_REG_MIPS_MSA_CSR:
733 if (!kvm_mips_guest_has_msa(&vcpu->arch))
734 return -EINVAL;
735 v = fpu->msacsr;
736 break;
737
James Hoganf8be02d2014-05-29 10:16:29 +0100738 /* registers to be handled specially */
James Hogancc68d222016-06-15 19:29:48 +0100739 default:
James Hoganf8be02d2014-05-29 10:16:29 +0100740 ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
741 if (ret)
742 return ret;
743 break;
David Daney4c73fb22013-05-23 09:49:09 -0700744 }
David Daney681865d2013-06-10 12:33:48 -0700745 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
746 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700747
David Daney681865d2013-06-10 12:33:48 -0700748 return put_user(v, uaddr64);
749 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
750 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
751 u32 v32 = (u32)v;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700752
David Daney681865d2013-06-10 12:33:48 -0700753 return put_user(v32, uaddr32);
James Hoganab86bd62014-12-02 15:48:24 +0000754 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
755 void __user *uaddr = (void __user *)(long)reg->addr;
756
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200757 return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700758 } else {
759 return -EINVAL;
760 }
David Daney4c73fb22013-05-23 09:49:09 -0700761}
762
763static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
764 const struct kvm_one_reg *reg)
765{
David Daney4c73fb22013-05-23 09:49:09 -0700766 struct mips_coproc *cop0 = vcpu->arch.cop0;
James Hogan379245c2014-12-02 15:48:24 +0000767 struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
768 s64 v;
James Hoganab86bd62014-12-02 15:48:24 +0000769 s64 vs[2];
James Hogan379245c2014-12-02 15:48:24 +0000770 unsigned int idx;
David Daney4c73fb22013-05-23 09:49:09 -0700771
David Daney681865d2013-06-10 12:33:48 -0700772 if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
773 u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
774
775 if (get_user(v, uaddr64) != 0)
776 return -EFAULT;
777 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
778 u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
779 s32 v32;
780
781 if (get_user(v32, uaddr32) != 0)
782 return -EFAULT;
783 v = (s64)v32;
James Hoganab86bd62014-12-02 15:48:24 +0000784 } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
785 void __user *uaddr = (void __user *)(long)reg->addr;
786
Michael S. Tsirkin0178fd72016-02-28 17:35:59 +0200787 return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
David Daney681865d2013-06-10 12:33:48 -0700788 } else {
789 return -EINVAL;
790 }
David Daney4c73fb22013-05-23 09:49:09 -0700791
792 switch (reg->id) {
James Hogan379245c2014-12-02 15:48:24 +0000793 /* General purpose registers */
David Daney4c73fb22013-05-23 09:49:09 -0700794 case KVM_REG_MIPS_R0:
795 /* Silently ignore requests to set $0 */
796 break;
797 case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
798 vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
799 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100800#ifndef CONFIG_CPU_MIPSR6
David Daney4c73fb22013-05-23 09:49:09 -0700801 case KVM_REG_MIPS_HI:
802 vcpu->arch.hi = v;
803 break;
804 case KVM_REG_MIPS_LO:
805 vcpu->arch.lo = v;
806 break;
James Hogan70e92c7e2016-07-04 19:35:11 +0100807#endif
David Daney4c73fb22013-05-23 09:49:09 -0700808 case KVM_REG_MIPS_PC:
809 vcpu->arch.pc = v;
810 break;
811
James Hogan379245c2014-12-02 15:48:24 +0000812 /* Floating point registers */
813 case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
814 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
815 return -EINVAL;
816 idx = reg->id - KVM_REG_MIPS_FPR_32(0);
817 /* Odd singles in top of even double when FR=0 */
818 if (kvm_read_c0_guest_status(cop0) & ST0_FR)
819 set_fpr32(&fpu->fpr[idx], 0, v);
820 else
821 set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
822 break;
823 case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
824 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
825 return -EINVAL;
826 idx = reg->id - KVM_REG_MIPS_FPR_64(0);
827 /* Can't access odd doubles in FR=0 mode */
828 if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
829 return -EINVAL;
830 set_fpr64(&fpu->fpr[idx], 0, v);
831 break;
832 case KVM_REG_MIPS_FCR_IR:
833 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
834 return -EINVAL;
835 /* Read-only */
836 break;
837 case KVM_REG_MIPS_FCR_CSR:
838 if (!kvm_mips_guest_has_fpu(&vcpu->arch))
839 return -EINVAL;
840 fpu->fcr31 = v;
841 break;
842
James Hoganab86bd62014-12-02 15:48:24 +0000843 /* MIPS SIMD Architecture (MSA) registers */
844 case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
845 if (!kvm_mips_guest_has_msa(&vcpu->arch))
846 return -EINVAL;
847 idx = reg->id - KVM_REG_MIPS_VEC_128(0);
848#ifdef CONFIG_CPU_LITTLE_ENDIAN
849 /* least significant byte first */
850 set_fpr64(&fpu->fpr[idx], 0, vs[0]);
851 set_fpr64(&fpu->fpr[idx], 1, vs[1]);
852#else
853 /* most significant byte first */
854 set_fpr64(&fpu->fpr[idx], 1, vs[0]);
855 set_fpr64(&fpu->fpr[idx], 0, vs[1]);
856#endif
857 break;
858 case KVM_REG_MIPS_MSA_IR:
859 if (!kvm_mips_guest_has_msa(&vcpu->arch))
860 return -EINVAL;
861 /* Read-only */
862 break;
863 case KVM_REG_MIPS_MSA_CSR:
864 if (!kvm_mips_guest_has_msa(&vcpu->arch))
865 return -EINVAL;
866 fpu->msacsr = v;
867 break;
868
James Hoganf8be02d2014-05-29 10:16:29 +0100869 /* registers to be handled specially */
David Daney4c73fb22013-05-23 09:49:09 -0700870 default:
James Hogancc68d222016-06-15 19:29:48 +0100871 return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
David Daney4c73fb22013-05-23 09:49:09 -0700872 }
873 return 0;
874}
875
James Hogan5fafd8742014-12-08 23:07:56 +0000876static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
877 struct kvm_enable_cap *cap)
878{
879 int r = 0;
880
881 if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
882 return -EINVAL;
883 if (cap->flags)
884 return -EINVAL;
885 if (cap->args[0])
886 return -EINVAL;
887
888 switch (cap->cap) {
889 case KVM_CAP_MIPS_FPU:
890 vcpu->arch.fpu_enabled = true;
891 break;
James Hogand952bd02014-12-08 23:07:56 +0000892 case KVM_CAP_MIPS_MSA:
893 vcpu->arch.msa_enabled = true;
894 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000895 default:
896 r = -EINVAL;
897 break;
898 }
899
900 return r;
901}
902
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100903long kvm_arch_vcpu_async_ioctl(struct file *filp, unsigned int ioctl,
904 unsigned long arg)
Sanjay Lal669e8462012-11-21 18:34:02 -0800905{
906 struct kvm_vcpu *vcpu = filp->private_data;
907 void __user *argp = (void __user *)arg;
Sanjay Lal669e8462012-11-21 18:34:02 -0800908
Christoffer Dall9b0624712017-12-04 21:35:36 +0100909 if (ioctl == KVM_INTERRUPT) {
910 struct kvm_mips_interrupt irq;
911
912 if (copy_from_user(&irq, argp, sizeof(irq)))
913 return -EFAULT;
914 kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
915 irq.irq);
916
917 return kvm_vcpu_ioctl_interrupt(vcpu, &irq);
918 }
919
Paolo Bonzini5cb09442017-12-12 17:41:34 +0100920 return -ENOIOCTLCMD;
921}
922
923long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
924 unsigned long arg)
925{
926 struct kvm_vcpu *vcpu = filp->private_data;
927 void __user *argp = (void __user *)arg;
928 long r;
929
Christoffer Dall9b0624712017-12-04 21:35:36 +0100930 vcpu_load(vcpu);
931
Sanjay Lal669e8462012-11-21 18:34:02 -0800932 switch (ioctl) {
David Daney4c73fb22013-05-23 09:49:09 -0700933 case KVM_SET_ONE_REG:
934 case KVM_GET_ONE_REG: {
935 struct kvm_one_reg reg;
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700936
Christoffer Dall9b0624712017-12-04 21:35:36 +0100937 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700938 if (copy_from_user(&reg, argp, sizeof(reg)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100939 break;
David Daney4c73fb22013-05-23 09:49:09 -0700940 if (ioctl == KVM_SET_ONE_REG)
Christoffer Dall9b0624712017-12-04 21:35:36 +0100941 r = kvm_mips_set_reg(vcpu, &reg);
David Daney4c73fb22013-05-23 09:49:09 -0700942 else
Christoffer Dall9b0624712017-12-04 21:35:36 +0100943 r = kvm_mips_get_reg(vcpu, &reg);
944 break;
David Daney4c73fb22013-05-23 09:49:09 -0700945 }
946 case KVM_GET_REG_LIST: {
947 struct kvm_reg_list __user *user_list = argp;
David Daney4c73fb22013-05-23 09:49:09 -0700948 struct kvm_reg_list reg_list;
949 unsigned n;
950
Christoffer Dall9b0624712017-12-04 21:35:36 +0100951 r = -EFAULT;
David Daney4c73fb22013-05-23 09:49:09 -0700952 if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100953 break;
David Daney4c73fb22013-05-23 09:49:09 -0700954 n = reg_list.n;
James Hoganf5c43bd2016-06-15 19:29:49 +0100955 reg_list.n = kvm_mips_num_regs(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -0700956 if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
Sanjay Lal669e8462012-11-21 18:34:02 -0800957 break;
Christoffer Dall9b0624712017-12-04 21:35:36 +0100958 r = -E2BIG;
959 if (n < reg_list.n)
960 break;
961 r = kvm_mips_copy_reg_indices(vcpu, user_list->reg);
962 break;
963 }
James Hogan5fafd8742014-12-08 23:07:56 +0000964 case KVM_ENABLE_CAP: {
965 struct kvm_enable_cap cap;
966
Christoffer Dall9b0624712017-12-04 21:35:36 +0100967 r = -EFAULT;
James Hogan5fafd8742014-12-08 23:07:56 +0000968 if (copy_from_user(&cap, argp, sizeof(cap)))
Christoffer Dall9b0624712017-12-04 21:35:36 +0100969 break;
James Hogan5fafd8742014-12-08 23:07:56 +0000970 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
971 break;
972 }
Sanjay Lal669e8462012-11-21 18:34:02 -0800973 default:
David Daney4c73fb22013-05-23 09:49:09 -0700974 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -0800975 }
Christoffer Dall9b0624712017-12-04 21:35:36 +0100976
977 vcpu_put(vcpu);
Sanjay Lal669e8462012-11-21 18:34:02 -0800978 return r;
979}
980
Sean Christopherson0dff0842020-02-18 13:07:29 -0800981void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
Sanjay Lal669e8462012-11-21 18:34:02 -0800982{
Sanjay Lal669e8462012-11-21 18:34:02 -0800983
Sanjay Lal669e8462012-11-21 18:34:02 -0800984}
985
Sean Christopherson0dff0842020-02-18 13:07:29 -0800986void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm,
987 struct kvm_memory_slot *memslot)
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +0200988{
Sean Christopherson0dff0842020-02-18 13:07:29 -0800989 /* Let implementation handle TLB/GVA invalidation */
990 kvm_mips_callbacks->flush_shadow_memslot(kvm, memslot);
Paolo Bonzini2a31b9d2018-10-23 02:36:47 +0200991}
992
Sanjay Lal669e8462012-11-21 18:34:02 -0800993long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
994{
995 long r;
996
997 switch (ioctl) {
998 default:
David Daneyed829852013-05-23 09:49:10 -0700999 r = -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001000 }
1001
1002 return r;
1003}
1004
1005int kvm_arch_init(void *opaque)
1006{
Sanjay Lal669e8462012-11-21 18:34:02 -08001007 if (kvm_mips_callbacks) {
1008 kvm_err("kvm: module already exists\n");
1009 return -EEXIST;
1010 }
1011
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001012 return kvm_mips_emulation_init(&kvm_mips_callbacks);
Sanjay Lal669e8462012-11-21 18:34:02 -08001013}
1014
1015void kvm_arch_exit(void)
1016{
1017 kvm_mips_callbacks = NULL;
1018}
1019
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001020int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1021 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001022{
David Daneyed829852013-05-23 09:49:10 -07001023 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001024}
1025
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001026int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1027 struct kvm_sregs *sregs)
Sanjay Lal669e8462012-11-21 18:34:02 -08001028{
David Daneyed829852013-05-23 09:49:10 -07001029 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001030}
1031
Dominik Dingel31928aa2014-12-04 15:47:07 +01001032void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
Sanjay Lal669e8462012-11-21 18:34:02 -08001033{
Sanjay Lal669e8462012-11-21 18:34:02 -08001034}
1035
1036int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1037{
David Daneyed829852013-05-23 09:49:10 -07001038 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001039}
1040
1041int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1042{
David Daneyed829852013-05-23 09:49:10 -07001043 return -ENOIOCTLCMD;
Sanjay Lal669e8462012-11-21 18:34:02 -08001044}
1045
Souptick Joarder1499fa82018-04-19 00:49:58 +05301046vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
Sanjay Lal669e8462012-11-21 18:34:02 -08001047{
1048 return VM_FAULT_SIGBUS;
1049}
1050
Alexander Graf784aa3d2014-07-14 18:27:35 +02001051int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
Sanjay Lal669e8462012-11-21 18:34:02 -08001052{
1053 int r;
1054
1055 switch (ext) {
David Daney4c73fb22013-05-23 09:49:09 -07001056 case KVM_CAP_ONE_REG:
James Hogan5fafd8742014-12-08 23:07:56 +00001057 case KVM_CAP_ENABLE_CAP:
James Hogan230c5722015-05-08 17:11:49 +01001058 case KVM_CAP_READONLY_MEM:
James Hogan411740f2016-12-13 16:32:39 +00001059 case KVM_CAP_SYNC_MMU:
Paolo Bonzini460df4c2017-02-08 11:50:15 +01001060 case KVM_CAP_IMMEDIATE_EXIT:
David Daney4c73fb22013-05-23 09:49:09 -07001061 r = 1;
1062 break;
James Hogan12ed1fa2016-12-13 22:39:39 +00001063 case KVM_CAP_NR_VCPUS:
1064 r = num_online_cpus();
1065 break;
1066 case KVM_CAP_MAX_VCPUS:
1067 r = KVM_MAX_VCPUS;
1068 break;
Thomas Hutha86cb412019-05-23 18:43:08 +02001069 case KVM_CAP_MAX_VCPU_ID:
1070 r = KVM_MAX_VCPU_ID;
1071 break;
James Hogan5fafd8742014-12-08 23:07:56 +00001072 case KVM_CAP_MIPS_FPU:
James Hogan556f2a52016-04-22 10:38:48 +01001073 /* We don't handle systems with inconsistent cpu_has_fpu */
1074 r = !!raw_cpu_has_fpu;
James Hogan5fafd8742014-12-08 23:07:56 +00001075 break;
James Hogand952bd02014-12-08 23:07:56 +00001076 case KVM_CAP_MIPS_MSA:
1077 /*
1078 * We don't support MSA vector partitioning yet:
1079 * 1) It would require explicit support which can't be tested
1080 * yet due to lack of support in current hardware.
1081 * 2) It extends the state that would need to be saved/restored
1082 * by e.g. QEMU for migration.
1083 *
1084 * When vector partitioning hardware becomes available, support
1085 * could be added by requiring a flag when enabling
1086 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1087 * to save/restore the appropriate extra state.
1088 */
1089 r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1090 break;
Sanjay Lal669e8462012-11-21 18:34:02 -08001091 default:
James Hogan607ef2f2017-03-14 10:15:22 +00001092 r = kvm_mips_callbacks->check_extension(kvm, ext);
Sanjay Lal669e8462012-11-21 18:34:02 -08001093 break;
1094 }
1095 return r;
Sanjay Lal669e8462012-11-21 18:34:02 -08001096}
1097
1098int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1099{
James Hoganf4474d52017-03-14 10:15:39 +00001100 return kvm_mips_pending_timer(vcpu) ||
1101 kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI;
Sanjay Lal669e8462012-11-21 18:34:02 -08001102}
1103
1104int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1105{
1106 int i;
1107 struct mips_coproc *cop0;
1108
1109 if (!vcpu)
1110 return -1;
1111
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001112 kvm_debug("VCPU Register Dump:\n");
1113 kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1114 kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
Sanjay Lal669e8462012-11-21 18:34:02 -08001115
1116 for (i = 0; i < 32; i += 4) {
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001117 kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
Sanjay Lal669e8462012-11-21 18:34:02 -08001118 vcpu->arch.gprs[i],
1119 vcpu->arch.gprs[i + 1],
1120 vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1121 }
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001122 kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1123 kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
Sanjay Lal669e8462012-11-21 18:34:02 -08001124
1125 cop0 = vcpu->arch.cop0;
James Hogana27660f2017-03-14 10:15:25 +00001126 kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n",
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001127 kvm_read_c0_guest_status(cop0),
1128 kvm_read_c0_guest_cause(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001129
Deng-Cheng Zhu6ad78a52014-06-26 12:11:35 -07001130 kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001131
1132 return 0;
1133}
1134
1135int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1136{
1137 int i;
1138
Christoffer Dall875656f2017-12-04 21:35:27 +01001139 vcpu_load(vcpu);
1140
David Daney8d17dd02013-05-23 09:49:08 -07001141 for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001142 vcpu->arch.gprs[i] = regs->gpr[i];
David Daney8d17dd02013-05-23 09:49:08 -07001143 vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
Sanjay Lal669e8462012-11-21 18:34:02 -08001144 vcpu->arch.hi = regs->hi;
1145 vcpu->arch.lo = regs->lo;
1146 vcpu->arch.pc = regs->pc;
1147
Christoffer Dall875656f2017-12-04 21:35:27 +01001148 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001149 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001150}
1151
1152int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1153{
1154 int i;
1155
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001156 vcpu_load(vcpu);
1157
David Daney8d17dd02013-05-23 09:49:08 -07001158 for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
David Daneybf32ebf2013-05-23 09:49:07 -07001159 regs->gpr[i] = vcpu->arch.gprs[i];
Sanjay Lal669e8462012-11-21 18:34:02 -08001160
1161 regs->hi = vcpu->arch.hi;
1162 regs->lo = vcpu->arch.lo;
1163 regs->pc = vcpu->arch.pc;
1164
Christoffer Dall1fc9b762017-12-04 21:35:26 +01001165 vcpu_put(vcpu);
David Daney4c73fb22013-05-23 09:49:09 -07001166 return 0;
Sanjay Lal669e8462012-11-21 18:34:02 -08001167}
1168
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001169int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1170 struct kvm_translation *tr)
Sanjay Lal669e8462012-11-21 18:34:02 -08001171{
1172 return 0;
1173}
1174
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001175static void kvm_mips_set_c0_status(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001176{
James Hogan8cffd192016-06-09 14:19:08 +01001177 u32 status = read_c0_status();
Sanjay Lal669e8462012-11-21 18:34:02 -08001178
Sanjay Lal669e8462012-11-21 18:34:02 -08001179 if (cpu_has_dsp)
1180 status |= (ST0_MX);
1181
1182 write_c0_status(status);
1183 ehb();
1184}
1185
1186/*
1187 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1188 */
1189int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
1190{
James Hogan8cffd192016-06-09 14:19:08 +01001191 u32 cause = vcpu->arch.host_cp0_cause;
1192 u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1193 u32 __user *opc = (u32 __user *) vcpu->arch.pc;
Sanjay Lal669e8462012-11-21 18:34:02 -08001194 unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1195 enum emulation_result er = EMULATE_DONE;
James Hogan122e51d2016-11-28 17:23:14 +00001196 u32 inst;
Sanjay Lal669e8462012-11-21 18:34:02 -08001197 int ret = RESUME_GUEST;
1198
James Hogan4841e0d2016-11-28 22:45:04 +00001199 vcpu->mode = OUTSIDE_GUEST_MODE;
1200
James Hoganc4c6f2c2015-02-04 10:52:03 +00001201 /* re-enable HTW before enabling interrupts */
James Hoganea1bdbf2017-03-14 10:15:30 +00001202 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1203 htw_start();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001204
Sanjay Lal669e8462012-11-21 18:34:02 -08001205 /* Set a default exit reason */
1206 run->exit_reason = KVM_EXIT_UNKNOWN;
1207 run->ready_for_interrupt_injection = 1;
1208
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001209 /*
1210 * Set the appropriate status bits based on host CPU features,
1211 * before we hit the scheduler
1212 */
Sanjay Lal669e8462012-11-21 18:34:02 -08001213 kvm_mips_set_c0_status();
1214
1215 local_irq_enable();
1216
1217 kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1218 cause, opc, run, vcpu);
James Hogan1e09e862016-06-14 09:40:12 +01001219 trace_kvm_exit(vcpu, exccode);
Sanjay Lal669e8462012-11-21 18:34:02 -08001220
James Hoganea1bdbf2017-03-14 10:15:30 +00001221 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1222 /*
1223 * Do a privilege check, if in UM most of these exit conditions
1224 * end up causing an exception to be delivered to the Guest
1225 * Kernel
1226 */
1227 er = kvm_mips_check_privilege(cause, opc, run, vcpu);
1228 if (er == EMULATE_PRIV_FAIL) {
1229 goto skip_emul;
1230 } else if (er == EMULATE_FAIL) {
1231 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1232 ret = RESUME_HOST;
1233 goto skip_emul;
1234 }
Sanjay Lal669e8462012-11-21 18:34:02 -08001235 }
1236
1237 switch (exccode) {
James Hogan16d100db2015-12-16 23:49:33 +00001238 case EXCCODE_INT:
1239 kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001240
1241 ++vcpu->stat.int_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001242
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001243 if (need_resched())
Sanjay Lal669e8462012-11-21 18:34:02 -08001244 cond_resched();
Sanjay Lal669e8462012-11-21 18:34:02 -08001245
1246 ret = RESUME_GUEST;
1247 break;
1248
James Hogan16d100db2015-12-16 23:49:33 +00001249 case EXCCODE_CPU:
1250 kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
Sanjay Lal669e8462012-11-21 18:34:02 -08001251
1252 ++vcpu->stat.cop_unusable_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001253 ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1254 /* XXXKYMA: Might need to return to user space */
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001255 if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
Sanjay Lal669e8462012-11-21 18:34:02 -08001256 ret = RESUME_HOST;
Sanjay Lal669e8462012-11-21 18:34:02 -08001257 break;
1258
James Hogan16d100db2015-12-16 23:49:33 +00001259 case EXCCODE_MOD:
Sanjay Lal669e8462012-11-21 18:34:02 -08001260 ++vcpu->stat.tlbmod_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001261 ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1262 break;
1263
James Hogan16d100db2015-12-16 23:49:33 +00001264 case EXCCODE_TLBS:
James Hogana27660f2017-03-14 10:15:25 +00001265 kvm_debug("TLB ST fault: cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n",
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001266 cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1267 badvaddr);
Sanjay Lal669e8462012-11-21 18:34:02 -08001268
1269 ++vcpu->stat.tlbmiss_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001270 ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1271 break;
1272
James Hogan16d100db2015-12-16 23:49:33 +00001273 case EXCCODE_TLBL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001274 kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1275 cause, opc, badvaddr);
1276
1277 ++vcpu->stat.tlbmiss_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001278 ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1279 break;
1280
James Hogan16d100db2015-12-16 23:49:33 +00001281 case EXCCODE_ADES:
Sanjay Lal669e8462012-11-21 18:34:02 -08001282 ++vcpu->stat.addrerr_st_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001283 ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1284 break;
1285
James Hogan16d100db2015-12-16 23:49:33 +00001286 case EXCCODE_ADEL:
Sanjay Lal669e8462012-11-21 18:34:02 -08001287 ++vcpu->stat.addrerr_ld_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001288 ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1289 break;
1290
James Hogan16d100db2015-12-16 23:49:33 +00001291 case EXCCODE_SYS:
Sanjay Lal669e8462012-11-21 18:34:02 -08001292 ++vcpu->stat.syscall_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001293 ret = kvm_mips_callbacks->handle_syscall(vcpu);
1294 break;
1295
James Hogan16d100db2015-12-16 23:49:33 +00001296 case EXCCODE_RI:
Sanjay Lal669e8462012-11-21 18:34:02 -08001297 ++vcpu->stat.resvd_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001298 ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1299 break;
1300
James Hogan16d100db2015-12-16 23:49:33 +00001301 case EXCCODE_BP:
Sanjay Lal669e8462012-11-21 18:34:02 -08001302 ++vcpu->stat.break_inst_exits;
Sanjay Lal669e8462012-11-21 18:34:02 -08001303 ret = kvm_mips_callbacks->handle_break(vcpu);
1304 break;
1305
James Hogan16d100db2015-12-16 23:49:33 +00001306 case EXCCODE_TR:
James Hogan0a560422015-02-06 16:03:57 +00001307 ++vcpu->stat.trap_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +00001308 ret = kvm_mips_callbacks->handle_trap(vcpu);
1309 break;
1310
James Hogan16d100db2015-12-16 23:49:33 +00001311 case EXCCODE_MSAFPE:
James Hoganc2537ed2015-02-06 10:56:27 +00001312 ++vcpu->stat.msa_fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +00001313 ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1314 break;
1315
James Hogan16d100db2015-12-16 23:49:33 +00001316 case EXCCODE_FPE:
James Hogan1c0cd662015-02-06 10:56:27 +00001317 ++vcpu->stat.fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +00001318 ret = kvm_mips_callbacks->handle_fpe(vcpu);
1319 break;
1320
James Hogan16d100db2015-12-16 23:49:33 +00001321 case EXCCODE_MSADIS:
James Hoganc2537ed2015-02-06 10:56:27 +00001322 ++vcpu->stat.msa_disabled_exits;
James Hogan98119ad2015-02-06 11:11:56 +00001323 ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1324 break;
1325
James Hogan28c1e762017-03-14 10:15:24 +00001326 case EXCCODE_GE:
1327 /* defer exit accounting to handler */
1328 ret = kvm_mips_callbacks->handle_guest_exit(vcpu);
1329 break;
1330
Sanjay Lal669e8462012-11-21 18:34:02 -08001331 default:
James Hogan122e51d2016-11-28 17:23:14 +00001332 if (cause & CAUSEF_BD)
1333 opc += 1;
1334 inst = 0;
James Hogan6a97c772015-04-23 16:54:35 +01001335 kvm_get_badinstr(opc, vcpu, &inst);
James Hogana27660f2017-03-14 10:15:25 +00001336 kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n",
James Hogan122e51d2016-11-28 17:23:14 +00001337 exccode, opc, inst, badvaddr,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001338 kvm_read_c0_guest_status(vcpu->arch.cop0));
Sanjay Lal669e8462012-11-21 18:34:02 -08001339 kvm_arch_vcpu_dump_regs(vcpu);
1340 run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1341 ret = RESUME_HOST;
1342 break;
1343
1344 }
1345
1346skip_emul:
1347 local_irq_disable();
1348
James Hoganf4474d52017-03-14 10:15:39 +00001349 if (ret == RESUME_GUEST)
1350 kvm_vz_acquire_htimer(vcpu);
1351
Sanjay Lal669e8462012-11-21 18:34:02 -08001352 if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1353 kvm_mips_deliver_interrupts(vcpu, cause);
1354
1355 if (!(ret & RESUME_HOST)) {
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07001356 /* Only check for signals if not already exiting to userspace */
Sanjay Lal669e8462012-11-21 18:34:02 -08001357 if (signal_pending(current)) {
1358 run->exit_reason = KVM_EXIT_INTR;
1359 ret = (-EINTR << 2) | RESUME_HOST;
1360 ++vcpu->stat.signal_exits;
James Hogan1e09e862016-06-14 09:40:12 +01001361 trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
Sanjay Lal669e8462012-11-21 18:34:02 -08001362 }
1363 }
1364
James Hogan98e91b82014-11-18 14:09:12 +00001365 if (ret == RESUME_GUEST) {
James Hogan93258602016-06-14 09:40:14 +01001366 trace_kvm_reenter(vcpu);
1367
James Hogan4841e0d2016-11-28 22:45:04 +00001368 /*
1369 * Make sure the read of VCPU requests in vcpu_reenter()
1370 * callback is not reordered ahead of the write to vcpu->mode,
1371 * or we could miss a TLB flush request while the requester sees
1372 * the VCPU as outside of guest mode and not needing an IPI.
1373 */
1374 smp_store_mb(vcpu->mode, IN_GUEST_MODE);
1375
James Hogana2c046e2016-11-18 13:14:37 +00001376 kvm_mips_callbacks->vcpu_reenter(run, vcpu);
James Hogan25b08c72016-09-16 00:06:43 +01001377
James Hogan98e91b82014-11-18 14:09:12 +00001378 /*
James Hogan539cb89fb2015-03-05 11:43:36 +00001379 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1380 * is live), restore FCR31 / MSACSR.
James Hogan98e91b82014-11-18 14:09:12 +00001381 *
1382 * This should be before returning to the guest exception
James Hogan539cb89fb2015-03-05 11:43:36 +00001383 * vector, as it may well cause an [MSA] FP exception if there
1384 * are pending exception bits unmasked. (see
James Hogan98e91b82014-11-18 14:09:12 +00001385 * kvm_mips_csr_die_notifier() for how that is handled).
1386 */
1387 if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1388 read_c0_status() & ST0_CU1)
1389 __kvm_restore_fcsr(&vcpu->arch);
James Hogan539cb89fb2015-03-05 11:43:36 +00001390
1391 if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1392 read_c0_config5() & MIPS_CONF5_MSAEN)
1393 __kvm_restore_msacsr(&vcpu->arch);
James Hogan98e91b82014-11-18 14:09:12 +00001394 }
1395
James Hoganc4c6f2c2015-02-04 10:52:03 +00001396 /* Disable HTW before returning to guest or host */
James Hoganea1bdbf2017-03-14 10:15:30 +00001397 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1398 htw_stop();
James Hoganc4c6f2c2015-02-04 10:52:03 +00001399
Sanjay Lal669e8462012-11-21 18:34:02 -08001400 return ret;
1401}
1402
James Hogan98e91b82014-11-18 14:09:12 +00001403/* Enable FPU for guest and restore context */
1404void kvm_own_fpu(struct kvm_vcpu *vcpu)
1405{
1406 struct mips_coproc *cop0 = vcpu->arch.cop0;
1407 unsigned int sr, cfg5;
1408
1409 preempt_disable();
1410
James Hogan539cb89fb2015-03-05 11:43:36 +00001411 sr = kvm_read_c0_guest_status(cop0);
1412
1413 /*
1414 * If MSA state is already live, it is undefined how it interacts with
1415 * FR=0 FPU state, and we don't want to hit reserved instruction
1416 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1417 * play it safe and save it first.
1418 *
1419 * In theory we shouldn't ever hit this case since kvm_lose_fpu() should
1420 * get called when guest CU1 is set, however we can't trust the guest
1421 * not to clobber the status register directly via the commpage.
1422 */
1423 if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001424 vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
James Hogan539cb89fb2015-03-05 11:43:36 +00001425 kvm_lose_fpu(vcpu);
1426
James Hogan98e91b82014-11-18 14:09:12 +00001427 /*
1428 * Enable FPU for guest
1429 * We set FR and FRE according to guest context
1430 */
James Hogan98e91b82014-11-18 14:09:12 +00001431 change_c0_status(ST0_CU1 | ST0_FR, sr);
1432 if (cpu_has_fre) {
1433 cfg5 = kvm_read_c0_guest_config5(cop0);
1434 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1435 }
1436 enable_fpu_hazard();
1437
1438 /* If guest FPU state not active, restore it now */
James Hoganf9431762016-06-14 09:40:10 +01001439 if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
James Hogan98e91b82014-11-18 14:09:12 +00001440 __kvm_restore_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001441 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001442 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1443 } else {
1444 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001445 }
1446
1447 preempt_enable();
1448}
1449
James Hogan539cb89fb2015-03-05 11:43:36 +00001450#ifdef CONFIG_CPU_HAS_MSA
1451/* Enable MSA for guest and restore context */
1452void kvm_own_msa(struct kvm_vcpu *vcpu)
1453{
1454 struct mips_coproc *cop0 = vcpu->arch.cop0;
1455 unsigned int sr, cfg5;
1456
1457 preempt_disable();
1458
1459 /*
1460 * Enable FPU if enabled in guest, since we're restoring FPU context
1461 * anyway. We set FR and FRE according to guest context.
1462 */
1463 if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1464 sr = kvm_read_c0_guest_status(cop0);
1465
1466 /*
1467 * If FR=0 FPU state is already live, it is undefined how it
1468 * interacts with MSA state, so play it safe and save it first.
1469 */
1470 if (!(sr & ST0_FR) &&
James Hoganf9431762016-06-14 09:40:10 +01001471 (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1472 KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
James Hogan539cb89fb2015-03-05 11:43:36 +00001473 kvm_lose_fpu(vcpu);
1474
1475 change_c0_status(ST0_CU1 | ST0_FR, sr);
1476 if (sr & ST0_CU1 && cpu_has_fre) {
1477 cfg5 = kvm_read_c0_guest_config5(cop0);
1478 change_c0_config5(MIPS_CONF5_FRE, cfg5);
1479 }
1480 }
1481
1482 /* Enable MSA for guest */
1483 set_c0_config5(MIPS_CONF5_MSAEN);
1484 enable_fpu_hazard();
1485
James Hoganf9431762016-06-14 09:40:10 +01001486 switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1487 case KVM_MIPS_AUX_FPU:
James Hogan539cb89fb2015-03-05 11:43:36 +00001488 /*
1489 * Guest FPU state already loaded, only restore upper MSA state
1490 */
1491 __kvm_restore_msa_upper(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001492 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan04ebebf2016-06-14 09:40:11 +01001493 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001494 break;
1495 case 0:
1496 /* Neither FPU or MSA already active, restore full MSA state */
1497 __kvm_restore_msa(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001498 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001499 if (kvm_mips_guest_has_fpu(&vcpu->arch))
James Hoganf9431762016-06-14 09:40:10 +01001500 vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001501 trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1502 KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001503 break;
1504 default:
James Hogan04ebebf2016-06-14 09:40:11 +01001505 trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001506 break;
1507 }
1508
1509 preempt_enable();
1510}
1511#endif
1512
1513/* Drop FPU & MSA without saving it */
James Hogan98e91b82014-11-18 14:09:12 +00001514void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1515{
1516 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001517 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001518 disable_msa();
James Hogan04ebebf2016-06-14 09:40:11 +01001519 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
James Hoganf9431762016-06-14 09:40:10 +01001520 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
James Hogan539cb89fb2015-03-05 11:43:36 +00001521 }
James Hoganf9431762016-06-14 09:40:10 +01001522 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan98e91b82014-11-18 14:09:12 +00001523 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan04ebebf2016-06-14 09:40:11 +01001524 trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
James Hoganf9431762016-06-14 09:40:10 +01001525 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan98e91b82014-11-18 14:09:12 +00001526 }
1527 preempt_enable();
1528}
1529
James Hogan539cb89fb2015-03-05 11:43:36 +00001530/* Save and disable FPU & MSA */
James Hogan98e91b82014-11-18 14:09:12 +00001531void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1532{
1533 /*
James Hoganc58cf742017-03-14 10:15:17 +00001534 * With T&E, FPU & MSA get disabled in root context (hardware) when it
1535 * is disabled in guest context (software), but the register state in
1536 * the hardware may still be in use.
1537 * This is why we explicitly re-enable the hardware before saving.
James Hogan98e91b82014-11-18 14:09:12 +00001538 */
1539
1540 preempt_disable();
James Hoganf9431762016-06-14 09:40:10 +01001541 if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
James Hoganc58cf742017-03-14 10:15:17 +00001542 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1543 set_c0_config5(MIPS_CONF5_MSAEN);
1544 enable_fpu_hazard();
1545 }
James Hogan539cb89fb2015-03-05 11:43:36 +00001546
1547 __kvm_save_msa(&vcpu->arch);
James Hogan04ebebf2016-06-14 09:40:11 +01001548 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
James Hogan539cb89fb2015-03-05 11:43:36 +00001549
1550 /* Disable MSA & FPU */
1551 disable_msa();
James Hoganf9431762016-06-14 09:40:10 +01001552 if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hogan539cb89fb2015-03-05 11:43:36 +00001553 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001554 disable_fpu_hazard();
1555 }
James Hoganf9431762016-06-14 09:40:10 +01001556 vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1557 } else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
James Hoganc58cf742017-03-14 10:15:17 +00001558 if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1559 set_c0_status(ST0_CU1);
1560 enable_fpu_hazard();
1561 }
James Hogan98e91b82014-11-18 14:09:12 +00001562
1563 __kvm_save_fpu(&vcpu->arch);
James Hoganf9431762016-06-14 09:40:10 +01001564 vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
James Hogan04ebebf2016-06-14 09:40:11 +01001565 trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
James Hogan98e91b82014-11-18 14:09:12 +00001566
1567 /* Disable FPU */
1568 clear_c0_status(ST0_CU1 | ST0_FR);
James Hogan4ac33422016-04-22 10:38:49 +01001569 disable_fpu_hazard();
James Hogan98e91b82014-11-18 14:09:12 +00001570 }
1571 preempt_enable();
1572}
1573
1574/*
James Hogan539cb89fb2015-03-05 11:43:36 +00001575 * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1576 * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1577 * exception if cause bits are set in the value being written.
James Hogan98e91b82014-11-18 14:09:12 +00001578 */
1579static int kvm_mips_csr_die_notify(struct notifier_block *self,
1580 unsigned long cmd, void *ptr)
1581{
1582 struct die_args *args = (struct die_args *)ptr;
1583 struct pt_regs *regs = args->regs;
1584 unsigned long pc;
1585
James Hogan539cb89fb2015-03-05 11:43:36 +00001586 /* Only interested in FPE and MSAFPE */
1587 if (cmd != DIE_FP && cmd != DIE_MSAFP)
James Hogan98e91b82014-11-18 14:09:12 +00001588 return NOTIFY_DONE;
1589
1590 /* Return immediately if guest context isn't active */
1591 if (!(current->flags & PF_VCPU))
1592 return NOTIFY_DONE;
1593
1594 /* Should never get here from user mode */
1595 BUG_ON(user_mode(regs));
1596
1597 pc = instruction_pointer(regs);
1598 switch (cmd) {
1599 case DIE_FP:
1600 /* match 2nd instruction in __kvm_restore_fcsr */
1601 if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1602 return NOTIFY_DONE;
1603 break;
James Hogan539cb89fb2015-03-05 11:43:36 +00001604 case DIE_MSAFP:
1605 /* match 2nd/3rd instruction in __kvm_restore_msacsr */
1606 if (!cpu_has_msa ||
1607 pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1608 pc > (unsigned long)&__kvm_restore_msacsr + 8)
1609 return NOTIFY_DONE;
1610 break;
James Hogan98e91b82014-11-18 14:09:12 +00001611 }
1612
1613 /* Move PC forward a little and continue executing */
1614 instruction_pointer(regs) += 4;
1615
1616 return NOTIFY_STOP;
1617}
1618
1619static struct notifier_block kvm_mips_csr_die_notifier = {
1620 .notifier_call = kvm_mips_csr_die_notify,
1621};
1622
James Hogan2db9d232015-12-16 23:49:32 +00001623static int __init kvm_mips_init(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001624{
1625 int ret;
1626
Paul Burtonc8790d62019-02-02 01:43:28 +00001627 if (cpu_has_mmid) {
1628 pr_warn("KVM does not yet support MMIDs. KVM Disabled\n");
1629 return -EOPNOTSUPP;
1630 }
1631
James Hogan1e5217f52016-06-23 17:34:45 +01001632 ret = kvm_mips_entry_setup();
1633 if (ret)
1634 return ret;
1635
Sanjay Lal669e8462012-11-21 18:34:02 -08001636 ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1637
1638 if (ret)
1639 return ret;
1640
James Hogan98e91b82014-11-18 14:09:12 +00001641 register_die_notifier(&kvm_mips_csr_die_notifier);
1642
Sanjay Lal669e8462012-11-21 18:34:02 -08001643 return 0;
1644}
1645
James Hogan2db9d232015-12-16 23:49:32 +00001646static void __exit kvm_mips_exit(void)
Sanjay Lal669e8462012-11-21 18:34:02 -08001647{
1648 kvm_exit();
1649
James Hogan98e91b82014-11-18 14:09:12 +00001650 unregister_die_notifier(&kvm_mips_csr_die_notifier);
Sanjay Lal669e8462012-11-21 18:34:02 -08001651}
1652
1653module_init(kvm_mips_init);
1654module_exit(kvm_mips_exit);
1655
1656EXPORT_TRACEPOINT_SYMBOL(kvm_exit);