blob: eca0971d4db1ae7885985e8ce966d6475b3f3991 [file] [log] [blame]
Shawn Guo7d740f82011-09-06 13:53:26 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Lucas Stach07134a32014-03-05 14:25:50 +010013#include <dt-bindings/interrupt-controller/arm-gic.h>
14
Shawn Guo36dffd82013-04-07 10:49:34 +080015#include "skeleton.dtsi"
Shawn Guo7d740f82011-09-06 13:53:26 +080016
17/ {
18 aliases {
Lothar Waßmann5f8fbc22013-12-12 14:27:57 +010019 can0 = &can1;
20 can1 = &can2;
Shawn Guo5230f8f2012-08-05 14:01:28 +080021 gpio0 = &gpio1;
22 gpio1 = &gpio2;
23 gpio2 = &gpio3;
24 gpio3 = &gpio4;
25 gpio4 = &gpio5;
26 gpio5 = &gpio6;
27 gpio6 = &gpio7;
Sascha Hauer80fa0582013-06-25 15:51:57 +020028 i2c0 = &i2c1;
29 i2c1 = &i2c2;
30 i2c2 = &i2c3;
Sascha Hauerfb06d652014-01-16 13:44:20 +010031 mmc0 = &usdhc1;
32 mmc1 = &usdhc2;
33 mmc2 = &usdhc3;
34 mmc3 = &usdhc4;
Sascha Hauer80fa0582013-06-25 15:51:57 +020035 serial0 = &uart1;
36 serial1 = &uart2;
37 serial2 = &uart3;
38 serial3 = &uart4;
39 serial4 = &uart5;
40 spi0 = &ecspi1;
41 spi1 = &ecspi2;
42 spi2 = &ecspi3;
43 spi3 = &ecspi4;
Peter Chen8189c512013-12-20 15:52:05 +080044 usbphy0 = &usbphy1;
45 usbphy1 = &usbphy2;
Shawn Guo7d740f82011-09-06 13:53:26 +080046 };
47
Shawn Guo7d740f82011-09-06 13:53:26 +080048 intc: interrupt-controller@00a01000 {
49 compatible = "arm,cortex-a9-gic";
50 #interrupt-cells = <3>;
Shawn Guo7d740f82011-09-06 13:53:26 +080051 interrupt-controller;
52 reg = <0x00a01000 0x1000>,
53 <0x00a00100 0x100>;
54 };
55
56 clocks {
57 #address-cells = <1>;
58 #size-cells = <0>;
59
60 ckil {
61 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080062 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080063 clock-frequency = <32768>;
64 };
65
66 ckih1 {
67 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080068 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080069 clock-frequency = <0>;
70 };
71
72 osc {
73 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080074 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080075 clock-frequency = <24000000>;
76 };
77 };
78
79 soc {
80 #address-cells = <1>;
81 #size-cells = <1>;
82 compatible = "simple-bus";
83 interrupt-parent = <&intc>;
84 ranges;
85
Shawn Guof30fb032013-02-25 21:56:56 +080086 dma_apbh: dma-apbh@00110000 {
Huang Shijiee5d0f9f2012-06-06 21:22:57 -040087 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
88 reg = <0x00110000 0x2000>;
Troy Kisky275c08b2013-11-14 14:02:13 -070089 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
90 <0 13 IRQ_TYPE_LEVEL_HIGH>,
91 <0 13 IRQ_TYPE_LEVEL_HIGH>,
92 <0 13 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guof30fb032013-02-25 21:56:56 +080093 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
94 #dma-cells = <1>;
95 dma-channels = <4>;
Shawn Guo0e87e042012-08-22 21:36:28 +080096 clocks = <&clks 106>;
Huang Shijiee5d0f9f2012-06-06 21:22:57 -040097 };
98
Shawn Guobe4ccfc2012-12-31 11:32:48 +080099 gpmi: gpmi-nand@00112000 {
Shawn Guo0e87e042012-08-22 21:36:28 +0800100 compatible = "fsl,imx6q-gpmi-nand";
101 #address-cells = <1>;
102 #size-cells = <1>;
103 reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
104 reg-names = "gpmi-nand", "bch";
Troy Kisky275c08b2013-11-14 14:02:13 -0700105 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc7aa12a2013-07-16 17:13:00 +0800106 interrupt-names = "bch";
Shawn Guo0e87e042012-08-22 21:36:28 +0800107 clocks = <&clks 152>, <&clks 153>, <&clks 151>,
108 <&clks 150>, <&clks 149>;
109 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
110 "gpmi_bch_apb", "per1_bch";
Shawn Guof30fb032013-02-25 21:56:56 +0800111 dmas = <&dma_apbh 0>;
112 dma-names = "rx-tx";
Shawn Guo0e87e042012-08-22 21:36:28 +0800113 status = "disabled";
Huang Shijiecf922fa2012-07-01 23:38:46 -0400114 };
115
Shawn Guo7d740f82011-09-06 13:53:26 +0800116 timer@00a00600 {
Marc Zyngier58458e02012-01-10 19:44:19 +0000117 compatible = "arm,cortex-a9-twd-timer";
118 reg = <0x00a00600 0x20>;
119 interrupts = <1 13 0xf01>;
Shawn Guo2bb4b702013-04-03 23:50:09 +0800120 clocks = <&clks 15>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800121 };
122
123 L2: l2-cache@00a02000 {
124 compatible = "arm,pl310-cache";
125 reg = <0x00a02000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700126 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800127 cache-unified;
128 cache-level = <2>;
Dirk Behme5a5ca562013-04-26 10:13:55 +0200129 arm,tag-latency = <4 2 3>;
130 arm,data-latency = <4 2 3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800131 };
132
Sean Cross3a572912013-09-26 10:51:09 +0800133 pcie: pcie@0x01000000 {
134 compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
135 reg = <0x01ffc000 0x4000>; /* DBI */
136 #address-cells = <3>;
137 #size-cells = <2>;
138 device_type = "pci";
139 ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
140 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
141 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
142 num-lanes = <1>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700143 interrupts = <0 123 IRQ_TYPE_LEVEL_HIGH>;
Lucas Stach07134a32014-03-05 14:25:50 +0100144 #interrupt-cells = <1>;
145 interrupt-map-mask = <0 0 0 0x7>;
146 interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
147 <0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
148 <0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
149 <0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Sean Cross3a572912013-09-26 10:51:09 +0800150 clocks = <&clks 189>, <&clks 187>, <&clks 206>, <&clks 144>;
151 clock-names = "pcie_ref_125m", "sata_ref_100m", "lvds_gate", "pcie_axi";
152 status = "disabled";
153 };
154
Dirk Behme218abe62013-02-15 15:10:01 +0100155 pmu {
156 compatible = "arm,cortex-a9-pmu";
Troy Kisky275c08b2013-11-14 14:02:13 -0700157 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
Dirk Behme218abe62013-02-15 15:10:01 +0100158 };
159
Shawn Guo7d740f82011-09-06 13:53:26 +0800160 aips-bus@02000000 { /* AIPS1 */
161 compatible = "fsl,aips-bus", "simple-bus";
162 #address-cells = <1>;
163 #size-cells = <1>;
164 reg = <0x02000000 0x100000>;
165 ranges;
166
167 spba-bus@02000000 {
168 compatible = "fsl,spba-bus", "simple-bus";
169 #address-cells = <1>;
170 #size-cells = <1>;
171 reg = <0x02000000 0x40000>;
172 ranges;
173
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100174 spdif: spdif@02004000 {
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300175 compatible = "fsl,imx35-spdif";
Shawn Guo7d740f82011-09-06 13:53:26 +0800176 reg = <0x02004000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700177 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300178 dmas = <&sdma 14 18 0>,
179 <&sdma 15 18 0>;
180 dma-names = "rx", "tx";
181 clocks = <&clks 197>, <&clks 3>,
182 <&clks 197>, <&clks 107>,
183 <&clks 0>, <&clks 118>,
Shawn Guo793b4b12013-11-16 22:38:29 +0800184 <&clks 0>, <&clks 139>,
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300185 <&clks 0>;
186 clock-names = "core", "rxtx0",
187 "rxtx1", "rxtx2",
188 "rxtx3", "rxtx4",
189 "rxtx5", "rxtx6",
190 "rxtx7";
191 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800192 };
193
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100194 ecspi1: ecspi@02008000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800195 #address-cells = <1>;
196 #size-cells = <0>;
197 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
198 reg = <0x02008000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700199 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800200 clocks = <&clks 112>, <&clks 112>;
201 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800202 dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
203 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800204 status = "disabled";
205 };
206
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100207 ecspi2: ecspi@0200c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800208 #address-cells = <1>;
209 #size-cells = <0>;
210 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
211 reg = <0x0200c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700212 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800213 clocks = <&clks 113>, <&clks 113>;
214 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800215 dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
216 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800217 status = "disabled";
218 };
219
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100220 ecspi3: ecspi@02010000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800221 #address-cells = <1>;
222 #size-cells = <0>;
223 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
224 reg = <0x02010000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700225 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800226 clocks = <&clks 114>, <&clks 114>;
227 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800228 dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
229 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800230 status = "disabled";
231 };
232
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100233 ecspi4: ecspi@02014000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800234 #address-cells = <1>;
235 #size-cells = <0>;
236 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
237 reg = <0x02014000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700238 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800239 clocks = <&clks 115>, <&clks 115>;
240 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800241 dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
242 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800243 status = "disabled";
244 };
245
Shawn Guo0c456cf2012-04-02 14:39:26 +0800246 uart1: serial@02020000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800247 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
248 reg = <0x02020000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700249 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800250 clocks = <&clks 160>, <&clks 161>;
251 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800252 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
253 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800254 status = "disabled";
255 };
256
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100257 esai: esai@02024000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800258 reg = <0x02024000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700259 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800260 };
261
Richard Zhaob1a5da82012-05-02 10:29:10 +0800262 ssi1: ssi@02028000 {
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100263 compatible = "fsl,imx6q-ssi",
264 "fsl,imx51-ssi",
265 "fsl,imx21-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800266 reg = <0x02028000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700267 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800268 clocks = <&clks 178>;
Shawn Guo5da826a2013-07-17 13:50:54 +0800269 dmas = <&sdma 37 1 0>,
270 <&sdma 38 1 0>;
271 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800272 fsl,fifo-depth = <15>;
273 fsl,ssi-dma-events = <38 37>;
274 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800275 };
276
Richard Zhaob1a5da82012-05-02 10:29:10 +0800277 ssi2: ssi@0202c000 {
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100278 compatible = "fsl,imx6q-ssi",
279 "fsl,imx51-ssi",
280 "fsl,imx21-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800281 reg = <0x0202c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700282 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800283 clocks = <&clks 179>;
Shawn Guo5da826a2013-07-17 13:50:54 +0800284 dmas = <&sdma 41 1 0>,
285 <&sdma 42 1 0>;
286 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800287 fsl,fifo-depth = <15>;
288 fsl,ssi-dma-events = <42 41>;
289 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800290 };
291
Richard Zhaob1a5da82012-05-02 10:29:10 +0800292 ssi3: ssi@02030000 {
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100293 compatible = "fsl,imx6q-ssi",
294 "fsl,imx51-ssi",
295 "fsl,imx21-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800296 reg = <0x02030000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700297 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800298 clocks = <&clks 180>;
Shawn Guo5da826a2013-07-17 13:50:54 +0800299 dmas = <&sdma 45 1 0>,
300 <&sdma 46 1 0>;
301 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800302 fsl,fifo-depth = <15>;
303 fsl,ssi-dma-events = <46 45>;
304 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800305 };
306
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100307 asrc: asrc@02034000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800308 reg = <0x02034000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700309 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800310 };
311
312 spba@0203c000 {
313 reg = <0x0203c000 0x4000>;
314 };
315 };
316
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100317 vpu: vpu@02040000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800318 reg = <0x02040000 0x3c000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700319 interrupts = <0 3 IRQ_TYPE_LEVEL_HIGH>,
320 <0 12 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800321 };
322
323 aipstz@0207c000 { /* AIPSTZ1 */
324 reg = <0x0207c000 0x4000>;
325 };
326
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100327 pwm1: pwm@02080000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100328 #pwm-cells = <2>;
329 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800330 reg = <0x02080000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700331 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100332 clocks = <&clks 62>, <&clks 145>;
333 clock-names = "ipg", "per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800334 };
335
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100336 pwm2: pwm@02084000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100337 #pwm-cells = <2>;
338 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800339 reg = <0x02084000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700340 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100341 clocks = <&clks 62>, <&clks 146>;
342 clock-names = "ipg", "per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800343 };
344
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100345 pwm3: pwm@02088000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100346 #pwm-cells = <2>;
347 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800348 reg = <0x02088000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700349 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100350 clocks = <&clks 62>, <&clks 147>;
351 clock-names = "ipg", "per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800352 };
353
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100354 pwm4: pwm@0208c000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100355 #pwm-cells = <2>;
356 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800357 reg = <0x0208c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700358 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100359 clocks = <&clks 62>, <&clks 148>;
360 clock-names = "ipg", "per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800361 };
362
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100363 can1: flexcan@02090000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200364 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800365 reg = <0x02090000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700366 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200367 clocks = <&clks 108>, <&clks 109>;
368 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700369 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800370 };
371
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100372 can2: flexcan@02094000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200373 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800374 reg = <0x02094000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700375 interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200376 clocks = <&clks 110>, <&clks 111>;
377 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700378 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800379 };
380
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100381 gpt: gpt@02098000 {
Sascha Hauer97b108f2013-06-25 15:51:47 +0200382 compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
Shawn Guo7d740f82011-09-06 13:53:26 +0800383 reg = <0x02098000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700384 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer4efccad2013-03-14 13:09:01 +0100385 clocks = <&clks 119>, <&clks 120>;
386 clock-names = "ipg", "per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800387 };
388
Richard Zhao4d191862011-12-14 09:26:44 +0800389 gpio1: gpio@0209c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200390 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800391 reg = <0x0209c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700392 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
393 <0 67 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800394 gpio-controller;
395 #gpio-cells = <2>;
396 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800397 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800398 };
399
Richard Zhao4d191862011-12-14 09:26:44 +0800400 gpio2: gpio@020a0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200401 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800402 reg = <0x020a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700403 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
404 <0 69 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800405 gpio-controller;
406 #gpio-cells = <2>;
407 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800408 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800409 };
410
Richard Zhao4d191862011-12-14 09:26:44 +0800411 gpio3: gpio@020a4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200412 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800413 reg = <0x020a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700414 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
415 <0 71 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800416 gpio-controller;
417 #gpio-cells = <2>;
418 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800419 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800420 };
421
Richard Zhao4d191862011-12-14 09:26:44 +0800422 gpio4: gpio@020a8000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200423 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800424 reg = <0x020a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700425 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
426 <0 73 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800427 gpio-controller;
428 #gpio-cells = <2>;
429 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800430 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800431 };
432
Richard Zhao4d191862011-12-14 09:26:44 +0800433 gpio5: gpio@020ac000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200434 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800435 reg = <0x020ac000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700436 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
437 <0 75 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800438 gpio-controller;
439 #gpio-cells = <2>;
440 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800441 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800442 };
443
Richard Zhao4d191862011-12-14 09:26:44 +0800444 gpio6: gpio@020b0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200445 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800446 reg = <0x020b0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700447 interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
448 <0 77 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800449 gpio-controller;
450 #gpio-cells = <2>;
451 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800452 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800453 };
454
Richard Zhao4d191862011-12-14 09:26:44 +0800455 gpio7: gpio@020b4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200456 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800457 reg = <0x020b4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700458 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
459 <0 79 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800460 gpio-controller;
461 #gpio-cells = <2>;
462 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800463 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800464 };
465
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100466 kpp: kpp@020b8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800467 reg = <0x020b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700468 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800469 };
470
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100471 wdog1: wdog@020bc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800472 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
473 reg = <0x020bc000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700474 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800475 clocks = <&clks 0>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800476 };
477
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100478 wdog2: wdog@020c0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800479 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
480 reg = <0x020c0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700481 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800482 clocks = <&clks 0>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800483 status = "disabled";
484 };
485
Shawn Guo0e87e042012-08-22 21:36:28 +0800486 clks: ccm@020c4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800487 compatible = "fsl,imx6q-ccm";
488 reg = <0x020c4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700489 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
490 <0 88 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800491 #clock-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800492 };
493
Dong Aishengbaa64152012-09-05 10:57:15 +0800494 anatop: anatop@020c8000 {
495 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
Shawn Guo7d740f82011-09-06 13:53:26 +0800496 reg = <0x020c8000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700497 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
498 <0 54 IRQ_TYPE_LEVEL_HIGH>,
499 <0 127 IRQ_TYPE_LEVEL_HIGH>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800500
501 regulator-1p1@110 {
502 compatible = "fsl,anatop-regulator";
503 regulator-name = "vdd1p1";
504 regulator-min-microvolt = <800000>;
505 regulator-max-microvolt = <1375000>;
506 regulator-always-on;
507 anatop-reg-offset = <0x110>;
508 anatop-vol-bit-shift = <8>;
509 anatop-vol-bit-width = <5>;
510 anatop-min-bit-val = <4>;
511 anatop-min-voltage = <800000>;
512 anatop-max-voltage = <1375000>;
513 };
514
515 regulator-3p0@120 {
516 compatible = "fsl,anatop-regulator";
517 regulator-name = "vdd3p0";
518 regulator-min-microvolt = <2800000>;
519 regulator-max-microvolt = <3150000>;
520 regulator-always-on;
521 anatop-reg-offset = <0x120>;
522 anatop-vol-bit-shift = <8>;
523 anatop-vol-bit-width = <5>;
524 anatop-min-bit-val = <0>;
525 anatop-min-voltage = <2625000>;
526 anatop-max-voltage = <3400000>;
527 };
528
529 regulator-2p5@130 {
530 compatible = "fsl,anatop-regulator";
531 regulator-name = "vdd2p5";
532 regulator-min-microvolt = <2000000>;
533 regulator-max-microvolt = <2750000>;
534 regulator-always-on;
535 anatop-reg-offset = <0x130>;
536 anatop-vol-bit-shift = <8>;
537 anatop-vol-bit-width = <5>;
538 anatop-min-bit-val = <0>;
539 anatop-min-voltage = <2000000>;
540 anatop-max-voltage = <2750000>;
541 };
542
Shawn Guo96574a62013-01-08 14:25:14 +0800543 reg_arm: regulator-vddcore@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800544 compatible = "fsl,anatop-regulator";
Fabio Estevam118c98a2013-12-19 21:08:52 -0200545 regulator-name = "vddarm";
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800546 regulator-min-microvolt = <725000>;
547 regulator-max-microvolt = <1450000>;
548 regulator-always-on;
549 anatop-reg-offset = <0x140>;
550 anatop-vol-bit-shift = <0>;
551 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500552 anatop-delay-reg-offset = <0x170>;
553 anatop-delay-bit-shift = <24>;
554 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800555 anatop-min-bit-val = <1>;
556 anatop-min-voltage = <725000>;
557 anatop-max-voltage = <1450000>;
558 };
559
Shawn Guo96574a62013-01-08 14:25:14 +0800560 reg_pu: regulator-vddpu@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800561 compatible = "fsl,anatop-regulator";
562 regulator-name = "vddpu";
563 regulator-min-microvolt = <725000>;
564 regulator-max-microvolt = <1450000>;
565 regulator-always-on;
566 anatop-reg-offset = <0x140>;
567 anatop-vol-bit-shift = <9>;
568 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500569 anatop-delay-reg-offset = <0x170>;
570 anatop-delay-bit-shift = <26>;
571 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800572 anatop-min-bit-val = <1>;
573 anatop-min-voltage = <725000>;
574 anatop-max-voltage = <1450000>;
575 };
576
Shawn Guo96574a62013-01-08 14:25:14 +0800577 reg_soc: regulator-vddsoc@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800578 compatible = "fsl,anatop-regulator";
579 regulator-name = "vddsoc";
580 regulator-min-microvolt = <725000>;
581 regulator-max-microvolt = <1450000>;
582 regulator-always-on;
583 anatop-reg-offset = <0x140>;
584 anatop-vol-bit-shift = <18>;
585 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500586 anatop-delay-reg-offset = <0x170>;
587 anatop-delay-bit-shift = <28>;
588 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800589 anatop-min-bit-val = <1>;
590 anatop-min-voltage = <725000>;
591 anatop-max-voltage = <1450000>;
592 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800593 };
594
Shawn Guo3fe63732013-07-16 21:16:36 +0800595 tempmon: tempmon {
596 compatible = "fsl,imx6q-tempmon";
Troy Kisky275c08b2013-11-14 14:02:13 -0700597 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800598 fsl,tempmon = <&anatop>;
599 fsl,tempmon-data = <&ocotp>;
Anson Huangf430d192013-12-19 13:17:23 -0500600 clocks = <&clks 172>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800601 };
602
Richard Zhao74bd88f2012-07-12 14:21:41 +0800603 usbphy1: usbphy@020c9000 {
604 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800605 reg = <0x020c9000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700606 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800607 clocks = <&clks 182>;
Peter Chen76a38852013-12-20 15:52:01 +0800608 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800609 };
610
Richard Zhao74bd88f2012-07-12 14:21:41 +0800611 usbphy2: usbphy@020ca000 {
612 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800613 reg = <0x020ca000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700614 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800615 clocks = <&clks 183>;
Peter Chen76a38852013-12-20 15:52:01 +0800616 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800617 };
618
619 snvs@020cc000 {
Shawn Guoc9250382012-07-02 20:13:03 +0800620 compatible = "fsl,sec-v4.0-mon", "simple-bus";
621 #address-cells = <1>;
622 #size-cells = <1>;
623 ranges = <0 0x020cc000 0x4000>;
624
625 snvs-rtc-lp@34 {
626 compatible = "fsl,sec-v4.0-mon-rtc-lp";
627 reg = <0x34 0x58>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700628 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
629 <0 20 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc9250382012-07-02 20:13:03 +0800630 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800631 };
632
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100633 epit1: epit@020d0000 { /* EPIT1 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800634 reg = <0x020d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700635 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800636 };
637
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100638 epit2: epit@020d4000 { /* EPIT2 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800639 reg = <0x020d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700640 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800641 };
642
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100643 src: src@020d8000 {
Philipp Zabelbd3d9242013-03-28 17:35:22 +0100644 compatible = "fsl,imx6q-src", "fsl,imx51-src";
Shawn Guo7d740f82011-09-06 13:53:26 +0800645 reg = <0x020d8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700646 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
647 <0 96 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabel09ebf362013-03-28 17:35:20 +0100648 #reset-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800649 };
650
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100651 gpc: gpc@020dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800652 compatible = "fsl,imx6q-gpc";
653 reg = <0x020dc000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700654 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
655 <0 90 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800656 };
657
Dong Aishengdf37e0c2012-09-05 10:57:14 +0800658 gpr: iomuxc-gpr@020e0000 {
659 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
660 reg = <0x020e0000 0x38>;
661 };
662
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800663 iomuxc: iomuxc@020e0000 {
664 compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
665 reg = <0x020e0000 0x4000>;
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800666 };
667
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100668 ldb: ldb@020e0008 {
669 #address-cells = <1>;
670 #size-cells = <0>;
671 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
672 gpr = <&gpr>;
673 status = "disabled";
674
675 lvds-channel@0 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100676 #address-cells = <1>;
677 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100678 reg = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100679 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100680
681 port@0 {
682 reg = <0>;
683
684 lvds0_mux_0: endpoint {
685 remote-endpoint = <&ipu1_di0_lvds0>;
686 };
687 };
688
689 port@1 {
690 reg = <1>;
691
692 lvds0_mux_1: endpoint {
693 remote-endpoint = <&ipu1_di1_lvds0>;
694 };
695 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100696 };
697
698 lvds-channel@1 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100699 #address-cells = <1>;
700 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100701 reg = <1>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100702 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100703
704 port@0 {
705 reg = <0>;
706
707 lvds1_mux_0: endpoint {
708 remote-endpoint = <&ipu1_di0_lvds1>;
709 };
710 };
711
712 port@1 {
713 reg = <1>;
714
715 lvds1_mux_1: endpoint {
716 remote-endpoint = <&ipu1_di1_lvds1>;
717 };
718 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100719 };
720 };
721
Russell King04cec1a2013-10-16 10:19:00 +0100722 hdmi: hdmi@0120000 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100723 #address-cells = <1>;
724 #size-cells = <0>;
Russell King04cec1a2013-10-16 10:19:00 +0100725 reg = <0x00120000 0x9000>;
726 interrupts = <0 115 0x04>;
727 gpr = <&gpr>;
728 clocks = <&clks 123>, <&clks 124>;
729 clock-names = "iahb", "isfr";
730 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100731
732 port@0 {
733 reg = <0>;
734
735 hdmi_mux_0: endpoint {
736 remote-endpoint = <&ipu1_di0_hdmi>;
737 };
738 };
739
740 port@1 {
741 reg = <1>;
742
743 hdmi_mux_1: endpoint {
744 remote-endpoint = <&ipu1_di1_hdmi>;
745 };
746 };
Russell King04cec1a2013-10-16 10:19:00 +0100747 };
748
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100749 dcic1: dcic@020e4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800750 reg = <0x020e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700751 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800752 };
753
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100754 dcic2: dcic@020e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800755 reg = <0x020e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700756 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800757 };
758
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100759 sdma: sdma@020ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800760 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
761 reg = <0x020ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700762 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800763 clocks = <&clks 155>, <&clks 155>;
764 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800765 #dma-cells = <3>;
Fabio Estevamd6b9c592013-01-17 12:13:25 -0200766 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
Shawn Guo7d740f82011-09-06 13:53:26 +0800767 };
768 };
769
770 aips-bus@02100000 { /* AIPS2 */
771 compatible = "fsl,aips-bus", "simple-bus";
772 #address-cells = <1>;
773 #size-cells = <1>;
774 reg = <0x02100000 0x100000>;
775 ranges;
776
777 caam@02100000 {
778 reg = <0x02100000 0x40000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700779 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>,
780 <0 106 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800781 };
782
783 aipstz@0217c000 { /* AIPSTZ2 */
784 reg = <0x0217c000 0x4000>;
785 };
786
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100787 usbotg: usb@02184000 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800788 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
789 reg = <0x02184000 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700790 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800791 clocks = <&clks 162>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800792 fsl,usbphy = <&usbphy1>;
Richard Zhao28342c62012-09-14 14:42:45 +0800793 fsl,usbmisc = <&usbmisc 0>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800794 status = "disabled";
795 };
796
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100797 usbh1: usb@02184200 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800798 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
799 reg = <0x02184200 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700800 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800801 clocks = <&clks 162>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800802 fsl,usbphy = <&usbphy2>;
Richard Zhao28342c62012-09-14 14:42:45 +0800803 fsl,usbmisc = <&usbmisc 1>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800804 status = "disabled";
805 };
806
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100807 usbh2: usb@02184400 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800808 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
809 reg = <0x02184400 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700810 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800811 clocks = <&clks 162>;
Richard Zhao28342c62012-09-14 14:42:45 +0800812 fsl,usbmisc = <&usbmisc 2>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800813 status = "disabled";
814 };
815
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100816 usbh3: usb@02184600 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800817 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
818 reg = <0x02184600 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700819 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800820 clocks = <&clks 162>;
Richard Zhao28342c62012-09-14 14:42:45 +0800821 fsl,usbmisc = <&usbmisc 3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800822 status = "disabled";
823 };
824
Shawn Guo60984bd2013-04-28 09:59:54 +0800825 usbmisc: usbmisc@02184800 {
Richard Zhao28342c62012-09-14 14:42:45 +0800826 #index-cells = <1>;
827 compatible = "fsl,imx6q-usbmisc";
828 reg = <0x02184800 0x200>;
829 clocks = <&clks 162>;
830 };
831
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100832 fec: ethernet@02188000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800833 compatible = "fsl,imx6q-fec";
834 reg = <0x02188000 0x4000>;
Troy Kisky454cf8f2013-12-20 11:47:10 -0700835 interrupts-extended =
836 <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
837 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
Frank Li8dd5c662013-02-05 14:21:06 +0800838 clocks = <&clks 117>, <&clks 117>, <&clks 190>;
Frank Li76298382012-10-30 18:24:57 +0000839 clock-names = "ipg", "ahb", "ptp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800840 status = "disabled";
841 };
842
843 mlb@0218c000 {
844 reg = <0x0218c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700845 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
846 <0 117 IRQ_TYPE_LEVEL_HIGH>,
847 <0 126 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800848 };
849
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100850 usdhc1: usdhc@02190000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800851 compatible = "fsl,imx6q-usdhc";
852 reg = <0x02190000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700853 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800854 clocks = <&clks 163>, <&clks 163>, <&clks 163>;
855 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200856 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800857 status = "disabled";
858 };
859
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100860 usdhc2: usdhc@02194000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800861 compatible = "fsl,imx6q-usdhc";
862 reg = <0x02194000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700863 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800864 clocks = <&clks 164>, <&clks 164>, <&clks 164>;
865 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200866 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800867 status = "disabled";
868 };
869
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100870 usdhc3: usdhc@02198000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800871 compatible = "fsl,imx6q-usdhc";
872 reg = <0x02198000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700873 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800874 clocks = <&clks 165>, <&clks 165>, <&clks 165>;
875 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200876 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800877 status = "disabled";
878 };
879
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100880 usdhc4: usdhc@0219c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800881 compatible = "fsl,imx6q-usdhc";
882 reg = <0x0219c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700883 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800884 clocks = <&clks 166>, <&clks 166>, <&clks 166>;
885 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200886 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800887 status = "disabled";
888 };
889
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100890 i2c1: i2c@021a0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800891 #address-cells = <1>;
892 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800893 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800894 reg = <0x021a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700895 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800896 clocks = <&clks 125>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800897 status = "disabled";
898 };
899
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100900 i2c2: i2c@021a4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800901 #address-cells = <1>;
902 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800903 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800904 reg = <0x021a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700905 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800906 clocks = <&clks 126>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800907 status = "disabled";
908 };
909
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100910 i2c3: i2c@021a8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800911 #address-cells = <1>;
912 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800913 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800914 reg = <0x021a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700915 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800916 clocks = <&clks 127>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800917 status = "disabled";
918 };
919
920 romcp@021ac000 {
921 reg = <0x021ac000 0x4000>;
922 };
923
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100924 mmdc0: mmdc@021b0000 { /* MMDC0 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800925 compatible = "fsl,imx6q-mmdc";
926 reg = <0x021b0000 0x4000>;
927 };
928
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100929 mmdc1: mmdc@021b4000 { /* MMDC1 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800930 reg = <0x021b4000 0x4000>;
931 };
932
Huang Shijie05e3f8e2013-05-28 14:20:09 +0800933 weim: weim@021b8000 {
934 compatible = "fsl,imx6q-weim";
Shawn Guo7d740f82011-09-06 13:53:26 +0800935 reg = <0x021b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700936 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Huang Shijie05e3f8e2013-05-28 14:20:09 +0800937 clocks = <&clks 196>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800938 };
939
Shawn Guo3fe63732013-07-16 21:16:36 +0800940 ocotp: ocotp@021bc000 {
941 compatible = "fsl,imx6q-ocotp", "syscon";
Shawn Guo7d740f82011-09-06 13:53:26 +0800942 reg = <0x021bc000 0x4000>;
943 };
944
Shawn Guo7d740f82011-09-06 13:53:26 +0800945 tzasc@021d0000 { /* TZASC1 */
946 reg = <0x021d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700947 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800948 };
949
950 tzasc@021d4000 { /* TZASC2 */
951 reg = <0x021d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700952 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800953 };
954
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100955 audmux: audmux@021d8000 {
Richard Zhaof965cd52012-05-02 10:32:26 +0800956 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
Shawn Guo7d740f82011-09-06 13:53:26 +0800957 reg = <0x021d8000 0x4000>;
Richard Zhaof965cd52012-05-02 10:32:26 +0800958 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800959 };
960
Troy Kisky5e0c7cd2013-11-14 14:02:08 -0700961 mipi_csi: mipi@021dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800962 reg = <0x021dc000 0x4000>;
963 };
964
Philipp Zabel4520e692014-03-05 10:21:01 +0100965 mipi_dsi: mipi@021e0000 {
966 #address-cells = <1>;
967 #size-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800968 reg = <0x021e0000 0x4000>;
Philipp Zabel4520e692014-03-05 10:21:01 +0100969 status = "disabled";
970
971 port@0 {
972 reg = <0>;
973
974 mipi_mux_0: endpoint {
975 remote-endpoint = <&ipu1_di0_mipi>;
976 };
977 };
978
979 port@1 {
980 reg = <1>;
981
982 mipi_mux_1: endpoint {
983 remote-endpoint = <&ipu1_di1_mipi>;
984 };
985 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800986 };
987
988 vdoa@021e4000 {
989 reg = <0x021e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700990 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800991 };
992
Shawn Guo0c456cf2012-04-02 14:39:26 +0800993 uart2: serial@021e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800994 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
995 reg = <0x021e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700996 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800997 clocks = <&clks 160>, <&clks 161>;
998 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800999 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1000 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001001 status = "disabled";
1002 };
1003
Shawn Guo0c456cf2012-04-02 14:39:26 +08001004 uart3: serial@021ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001005 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1006 reg = <0x021ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001007 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001008 clocks = <&clks 160>, <&clks 161>;
1009 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001010 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1011 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001012 status = "disabled";
1013 };
1014
Shawn Guo0c456cf2012-04-02 14:39:26 +08001015 uart4: serial@021f0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001016 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1017 reg = <0x021f0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001018 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001019 clocks = <&clks 160>, <&clks 161>;
1020 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001021 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1022 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001023 status = "disabled";
1024 };
1025
Shawn Guo0c456cf2012-04-02 14:39:26 +08001026 uart5: serial@021f4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001027 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1028 reg = <0x021f4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001029 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001030 clocks = <&clks 160>, <&clks 161>;
1031 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001032 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1033 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001034 status = "disabled";
1035 };
1036 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001037
1038 ipu1: ipu@02400000 {
Philipp Zabel4520e692014-03-05 10:21:01 +01001039 #address-cells = <1>;
1040 #size-cells = <0>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001041 compatible = "fsl,imx6q-ipu";
1042 reg = <0x02400000 0x400000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001043 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1044 <0 5 IRQ_TYPE_LEVEL_HIGH>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001045 clocks = <&clks 130>, <&clks 131>, <&clks 132>;
1046 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +01001047 resets = <&src 2>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001048
1049 ipu1_di0: port@2 {
1050 #address-cells = <1>;
1051 #size-cells = <0>;
1052 reg = <2>;
1053
1054 ipu1_di0_disp0: endpoint@0 {
1055 };
1056
1057 ipu1_di0_hdmi: endpoint@1 {
1058 remote-endpoint = <&hdmi_mux_0>;
1059 };
1060
1061 ipu1_di0_mipi: endpoint@2 {
1062 remote-endpoint = <&mipi_mux_0>;
1063 };
1064
1065 ipu1_di0_lvds0: endpoint@3 {
1066 remote-endpoint = <&lvds0_mux_0>;
1067 };
1068
1069 ipu1_di0_lvds1: endpoint@4 {
1070 remote-endpoint = <&lvds1_mux_0>;
1071 };
1072 };
1073
1074 ipu1_di1: port@3 {
1075 #address-cells = <1>;
1076 #size-cells = <0>;
1077 reg = <3>;
1078
1079 ipu1_di0_disp1: endpoint@0 {
1080 };
1081
1082 ipu1_di1_hdmi: endpoint@1 {
1083 remote-endpoint = <&hdmi_mux_1>;
1084 };
1085
1086 ipu1_di1_mipi: endpoint@2 {
1087 remote-endpoint = <&mipi_mux_1>;
1088 };
1089
1090 ipu1_di1_lvds0: endpoint@3 {
1091 remote-endpoint = <&lvds0_mux_1>;
1092 };
1093
1094 ipu1_di1_lvds1: endpoint@4 {
1095 remote-endpoint = <&lvds1_mux_1>;
1096 };
1097 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001098 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001099 };
1100};