blob: 8f0752553681f6c2df21f559f055c9a907df2651 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparde294aedc2010-02-19 13:54:58 +00002 * Copyright (C) 2005 - 2010 ServerEngines
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
23#include <linux/version.h>
24#include <linux/delay.h>
25#include <net/tcp.h>
26#include <net/ip.h>
27#include <net/ipv6.h>
28#include <linux/if_vlan.h>
29#include <linux/workqueue.h>
30#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000031#include <linux/firmware.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070032
33#include "be_hw.h"
34
Ajit Khaparde9772a4312010-02-19 13:58:21 +000035#define DRV_VER "2.102.147u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036#define DRV_NAME "be2net"
37#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070038#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070039#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070040#define OC_NAME1 "Emulex OneConnect 10Gbps NIC (be3)"
Ajit Khaparde35ecf032010-02-09 01:38:06 +000041#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070042
Ajit Khapardec4ca2372009-05-18 15:38:55 -070043#define BE_VENDOR_ID 0x19a2
44#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070045#define BE_DEVICE_ID2 0x221
Ajit Khapardec4ca2372009-05-18 15:38:55 -070046#define OC_DEVICE_ID1 0x700
Ajit Khapardee254f6e2010-02-09 01:28:35 +000047#define OC_DEVICE_ID2 0x710
Ajit Khapardec4ca2372009-05-18 15:38:55 -070048
49static inline char *nic_name(struct pci_dev *pdev)
50{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070051 switch (pdev->device) {
52 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070053 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000054 case OC_DEVICE_ID2:
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070055 return OC_NAME1;
56 case BE_DEVICE_ID2:
57 return BE3_NAME;
58 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070059 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070060 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061}
62
Sathya Perla6b7c5b92009-03-11 23:32:03 -070063/* Number of bytes of an RX frame that are copied to skb->data */
64#define BE_HDR_LEN 64
65#define BE_MAX_JUMBO_FRAME_SIZE 9018
66#define BE_MIN_MTU 256
67
68#define BE_NUM_VLANS_SUPPORTED 64
69#define BE_MAX_EQD 96
70#define BE_MAX_TX_FRAG_COUNT 30
71
72#define EVNT_Q_LEN 1024
73#define TX_Q_LEN 2048
74#define TX_CQ_LEN 1024
75#define RX_Q_LEN 1024 /* Does not support any other value */
76#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000077#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070078#define MCC_CQ_LEN 256
79
80#define BE_NAPI_WEIGHT 64
81#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
82#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
83
Sathya Perla8788fdc2009-07-27 22:52:03 +000084#define FW_VER_LEN 32
85
Sathya Perla6b7c5b92009-03-11 23:32:03 -070086struct be_dma_mem {
87 void *va;
88 dma_addr_t dma;
89 u32 size;
90};
91
92struct be_queue_info {
93 struct be_dma_mem dma_mem;
94 u16 len;
95 u16 entry_size; /* Size of an element in the queue */
96 u16 id;
97 u16 tail, head;
98 bool created;
99 atomic_t used; /* Number of valid elements in the queue */
100};
101
Sathya Perla5fb379e2009-06-18 00:02:59 +0000102static inline u32 MODULO(u16 val, u16 limit)
103{
104 BUG_ON(limit & (limit - 1));
105 return val & (limit - 1);
106}
107
108static inline void index_adv(u16 *index, u16 val, u16 limit)
109{
110 *index = MODULO((*index + val), limit);
111}
112
113static inline void index_inc(u16 *index, u16 limit)
114{
115 *index = MODULO((*index + 1), limit);
116}
117
118static inline void *queue_head_node(struct be_queue_info *q)
119{
120 return q->dma_mem.va + q->head * q->entry_size;
121}
122
123static inline void *queue_tail_node(struct be_queue_info *q)
124{
125 return q->dma_mem.va + q->tail * q->entry_size;
126}
127
128static inline void queue_head_inc(struct be_queue_info *q)
129{
130 index_inc(&q->head, q->len);
131}
132
133static inline void queue_tail_inc(struct be_queue_info *q)
134{
135 index_inc(&q->tail, q->len);
136}
137
Sathya Perla5fb379e2009-06-18 00:02:59 +0000138struct be_eq_obj {
139 struct be_queue_info q;
140 char desc[32];
141
142 /* Adaptive interrupt coalescing (AIC) info */
143 bool enable_aic;
144 u16 min_eqd; /* in usecs */
145 u16 max_eqd; /* in usecs */
146 u16 cur_eqd; /* in usecs */
147
148 struct napi_struct napi;
149};
150
151struct be_mcc_obj {
152 struct be_queue_info q;
153 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000154 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000155};
156
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700157struct be_drvr_stats {
158 u32 be_tx_reqs; /* number of TX requests initiated */
159 u32 be_tx_stops; /* number of times TX Q was stopped */
160 u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
161 u32 be_tx_wrbs; /* number of tx WRBs used */
162 u32 be_tx_events; /* number of tx completion events */
163 u32 be_tx_compl; /* number of tx completion entries processed */
Sathya Perla4097f662009-03-24 16:40:13 -0700164 ulong be_tx_jiffies;
165 u64 be_tx_bytes;
166 u64 be_tx_bytes_prev;
Ajit Khaparde91992e42010-02-19 13:57:12 +0000167 u64 be_tx_pkts;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700168 u32 be_tx_rate;
169
170 u32 cache_barrier[16];
171
172 u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
Ajit Khapardeb7b83ac2009-11-29 17:57:22 +0000173 u32 be_rx_polls; /* number of times NAPI called poll function */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700174 u32 be_rx_events; /* number of ucast rx completion events */
175 u32 be_rx_compl; /* number of rx completion entries processed */
Sathya Perla4097f662009-03-24 16:40:13 -0700176 ulong be_rx_jiffies;
177 u64 be_rx_bytes;
178 u64 be_rx_bytes_prev;
Ajit Khaparde91992e42010-02-19 13:57:12 +0000179 u64 be_rx_pkts;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700180 u32 be_rx_rate;
181 /* number of non ether type II frames dropped where
182 * frame len > length field of Mac Hdr */
183 u32 be_802_3_dropped_frames;
184 /* number of non ether type II frames malformed where
185 * in frame len < length field of Mac Hdr */
186 u32 be_802_3_malformed_frames;
187 u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
188 ulong rx_fps_jiffies; /* jiffies at last FPS calc */
189 u32 be_rx_frags;
190 u32 be_prev_rx_frags;
191 u32 be_rx_fps; /* Rx frags per second */
192};
193
194struct be_stats_obj {
195 struct be_drvr_stats drvr_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700196 struct be_dma_mem cmd;
197};
198
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700199struct be_tx_obj {
200 struct be_queue_info q;
201 struct be_queue_info cq;
202 /* Remember the skbs that were transmitted */
203 struct sk_buff *sent_skb_list[TX_Q_LEN];
204};
205
206/* Struct to remember the pages posted for rx frags */
207struct be_rx_page_info {
208 struct page *page;
209 dma_addr_t bus;
210 u16 page_offset;
211 bool last_page_user;
212};
213
214struct be_rx_obj {
215 struct be_queue_info q;
216 struct be_queue_info cq;
217 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700218};
219
220#define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
221struct be_adapter {
222 struct pci_dev *pdev;
223 struct net_device *netdev;
224
Sathya Perla8788fdc2009-07-27 22:52:03 +0000225 u8 __iomem *csr;
226 u8 __iomem *db; /* Door Bell */
227 u8 __iomem *pcicfg; /* PCI config space */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000228
229 spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
230 struct be_dma_mem mbox_mem;
231 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
232 * is stored for freeing purpose */
233 struct be_dma_mem mbox_mem_alloced;
234
235 struct be_mcc_obj mcc_obj;
236 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
237 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700238
239 struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
240 bool msix_enabled;
241 bool isr_registered;
242
243 /* TX Rings */
244 struct be_eq_obj tx_eq;
245 struct be_tx_obj tx_obj;
246
247 u32 cache_line_break[8];
248
249 /* Rx rings */
250 struct be_eq_obj rx_eq;
251 struct be_rx_obj rx_obj;
252 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perlaea1dae12009-03-19 23:56:20 -0700253 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700254
255 struct vlan_group *vlan_grp;
Ajit Khaparde82903e42010-02-09 01:34:57 +0000256 u16 vlans_added;
257 u16 max_vlans; /* Number of vlans supported */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700258 u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
Sathya Perlae7b909a2009-11-22 22:01:10 +0000259 struct be_dma_mem mc_cmd_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700260
261 struct be_stats_obj stats;
262 /* Work queue used to perform periodic tasks like getting statistics */
263 struct delayed_work work;
264
265 /* Ethtool knobs and info */
266 bool rx_csum; /* BE card must perform rx-checksumming */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700267 char fw_ver[FW_VER_LEN];
268 u32 if_handle; /* Used to configure filtering */
269 u32 pmac_id; /* MAC addr handle used by BE card */
270
Sathya Perlacf588472010-02-14 21:22:01 +0000271 bool eeh_err;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000272 bool link_up;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700273 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000274 bool promiscuous;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000275 bool wol;
Ajit Khapardedcb9b562009-09-30 21:58:22 -0700276 u32 cap;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000277 u32 rx_fc; /* Rx flow control */
278 u32 tx_fc; /* Tx flow control */
Ajit Khaparde0dffc832009-11-29 17:57:46 +0000279 int link_speed;
280 u8 port_type;
Sarveshwar Bandi16c02142009-12-23 04:42:51 +0000281 u8 transceiver;
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000282 u8 generation; /* BladeEngine ASIC generation */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700283};
284
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000285/* BladeEngine Generation numbers */
286#define BE_GEN2 2
287#define BE_GEN3 3
288
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700289extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700290
291#define drvr_stats(adapter) (&adapter->stats.drvr_stats)
292
293#define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
294
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700295#define PAGE_SHIFT_4K 12
296#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
297
298/* Returns number of pages spanned by the data starting at the given addr */
299#define PAGES_4K_SPANNED(_address, size) \
300 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
301 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
302
303/* Byte offset into the page corresponding to given address */
304#define OFFSET_IN_PAGE(addr) \
305 ((size_t)(addr) & (PAGE_SIZE_4K-1))
306
307/* Returns bit offset within a DWORD of a bitfield */
308#define AMAP_BIT_OFFSET(_struct, field) \
309 (((size_t)&(((_struct *)0)->field))%32)
310
311/* Returns the bit mask of the field that is NOT shifted into location. */
312static inline u32 amap_mask(u32 bitsize)
313{
314 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
315}
316
317static inline void
318amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
319{
320 u32 *dw = (u32 *) ptr + dw_offset;
321 *dw &= ~(mask << offset);
322 *dw |= (mask & value) << offset;
323}
324
325#define AMAP_SET_BITS(_struct, field, ptr, val) \
326 amap_set(ptr, \
327 offsetof(_struct, field)/32, \
328 amap_mask(sizeof(((_struct *)0)->field)), \
329 AMAP_BIT_OFFSET(_struct, field), \
330 val)
331
332static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
333{
334 u32 *dw = (u32 *) ptr;
335 return mask & (*(dw + dw_offset) >> offset);
336}
337
338#define AMAP_GET_BITS(_struct, field, ptr) \
339 amap_get(ptr, \
340 offsetof(_struct, field)/32, \
341 amap_mask(sizeof(((_struct *)0)->field)), \
342 AMAP_BIT_OFFSET(_struct, field))
343
344#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
345#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
346static inline void swap_dws(void *wrb, int len)
347{
348#ifdef __BIG_ENDIAN
349 u32 *dw = wrb;
350 BUG_ON(len % 4);
351 do {
352 *dw = cpu_to_le32(*dw);
353 dw++;
354 len -= 4;
355 } while (len);
356#endif /* __BIG_ENDIAN */
357}
358
359static inline u8 is_tcp_pkt(struct sk_buff *skb)
360{
361 u8 val = 0;
362
363 if (ip_hdr(skb)->version == 4)
364 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
365 else if (ip_hdr(skb)->version == 6)
366 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
367
368 return val;
369}
370
371static inline u8 is_udp_pkt(struct sk_buff *skb)
372{
373 u8 val = 0;
374
375 if (ip_hdr(skb)->version == 4)
376 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
377 else if (ip_hdr(skb)->version == 6)
378 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
379
380 return val;
381}
382
Sathya Perla8788fdc2009-07-27 22:52:03 +0000383extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000384 u16 num_popped);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000385extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700386extern void netdev_stats_update(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000387extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388#endif /* BE_H */