blob: 2745a7e7405c7f8e8b6c303cf77696e65d737b6c [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Feng Tange24c7452009-12-14 14:20:22 -08002#ifndef DW_SPI_HEADER_H
3#define DW_SPI_HEADER_H
Feng Tang7063c0d2010-12-24 13:59:11 +08004
Feng Tange24c7452009-12-14 14:20:22 -08005#include <linux/io.h>
Jiri Slaby46165a3d2011-03-18 10:41:17 +01006#include <linux/scatterlist.h>
Feng Tange24c7452009-12-14 14:20:22 -08007
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -07008/* Register offsets */
Wan Ahmad Zainie299cb652020-05-05 21:06:12 +08009#define DW_SPI_CTRLR0 0x00
10#define DW_SPI_CTRLR1 0x04
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070011#define DW_SPI_SSIENR 0x08
12#define DW_SPI_MWCR 0x0c
13#define DW_SPI_SER 0x10
14#define DW_SPI_BAUDR 0x14
Wan Ahmad Zainie299cb652020-05-05 21:06:12 +080015#define DW_SPI_TXFTLR 0x18
16#define DW_SPI_RXFTLR 0x1c
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070017#define DW_SPI_TXFLR 0x20
18#define DW_SPI_RXFLR 0x24
19#define DW_SPI_SR 0x28
20#define DW_SPI_IMR 0x2c
21#define DW_SPI_ISR 0x30
22#define DW_SPI_RISR 0x34
23#define DW_SPI_TXOICR 0x38
24#define DW_SPI_RXOICR 0x3c
25#define DW_SPI_RXUICR 0x40
26#define DW_SPI_MSTICR 0x44
27#define DW_SPI_ICR 0x48
28#define DW_SPI_DMACR 0x4c
29#define DW_SPI_DMATDLR 0x50
30#define DW_SPI_DMARDLR 0x54
31#define DW_SPI_IDR 0x58
32#define DW_SPI_VERSION 0x5c
33#define DW_SPI_DR 0x60
Talel Shenharf2d70472018-10-11 14:20:07 +030034#define DW_SPI_CS_OVERRIDE 0xf4
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070035
Feng Tange24c7452009-12-14 14:20:22 -080036/* Bit fields in CTRLR0 */
37#define SPI_DFS_OFFSET 0
38
39#define SPI_FRF_OFFSET 4
40#define SPI_FRF_SPI 0x0
41#define SPI_FRF_SSP 0x1
42#define SPI_FRF_MICROWIRE 0x2
43#define SPI_FRF_RESV 0x3
44
45#define SPI_MODE_OFFSET 6
46#define SPI_SCPH_OFFSET 6
47#define SPI_SCOL_OFFSET 7
Feng Tange3e55ff2010-09-07 15:52:06 +080048
Feng Tange24c7452009-12-14 14:20:22 -080049#define SPI_TMOD_OFFSET 8
Feng Tange3e55ff2010-09-07 15:52:06 +080050#define SPI_TMOD_MASK (0x3 << SPI_TMOD_OFFSET)
Feng Tange24c7452009-12-14 14:20:22 -080051#define SPI_TMOD_TR 0x0 /* xmit & recv */
52#define SPI_TMOD_TO 0x1 /* xmit only */
53#define SPI_TMOD_RO 0x2 /* recv only */
54#define SPI_TMOD_EPROMREAD 0x3 /* eeprom read mode */
55
56#define SPI_SLVOE_OFFSET 10
57#define SPI_SRL_OFFSET 11
58#define SPI_CFS_OFFSET 12
59
60/* Bit fields in SR, 7 bits */
61#define SR_MASK 0x7f /* cover 7 bits */
62#define SR_BUSY (1 << 0)
63#define SR_TF_NOT_FULL (1 << 1)
64#define SR_TF_EMPT (1 << 2)
65#define SR_RF_NOT_EMPT (1 << 3)
66#define SR_RF_FULL (1 << 4)
67#define SR_TX_ERR (1 << 5)
68#define SR_DCOL (1 << 6)
69
70/* Bit fields in ISR, IMR, RISR, 7 bits */
71#define SPI_INT_TXEI (1 << 0)
72#define SPI_INT_TXOI (1 << 1)
73#define SPI_INT_RXUI (1 << 2)
74#define SPI_INT_RXOI (1 << 3)
75#define SPI_INT_RXFI (1 << 4)
76#define SPI_INT_MSTI (1 << 5)
77
Andy Shevchenko15ee3be2014-10-02 16:31:07 +030078/* Bit fields in DMACR */
79#define SPI_DMA_RDMAE (1 << 0)
80#define SPI_DMA_TDMAE (1 << 1)
81
Lucas De Marchi25985ed2011-03-30 22:57:33 -030082/* TX RX interrupt level threshold, max can be 256 */
Feng Tange24c7452009-12-14 14:20:22 -080083#define SPI_INT_THRESHOLD 32
84
85enum dw_ssi_type {
86 SSI_MOTO_SPI = 0,
87 SSI_TI_SSP,
88 SSI_NS_MICROWIRE,
89};
90
Feng Tang7063c0d2010-12-24 13:59:11 +080091struct dw_spi;
92struct dw_spi_dma_ops {
93 int (*dma_init)(struct dw_spi *dws);
94 void (*dma_exit)(struct dw_spi *dws);
Andy Shevchenkof89a6d82015-03-09 16:48:49 +020095 int (*dma_setup)(struct dw_spi *dws, struct spi_transfer *xfer);
Jarkko Nikula721483e2018-02-01 17:17:29 +020096 bool (*can_dma)(struct spi_controller *master, struct spi_device *spi,
Andy Shevchenkof89a6d82015-03-09 16:48:49 +020097 struct spi_transfer *xfer);
98 int (*dma_transfer)(struct dw_spi *dws, struct spi_transfer *xfer);
Andy Shevchenko4d5ac1e2015-03-09 16:48:48 +020099 void (*dma_stop)(struct dw_spi *dws);
Feng Tang7063c0d2010-12-24 13:59:11 +0800100};
101
Feng Tange24c7452009-12-14 14:20:22 -0800102struct dw_spi {
Jarkko Nikula721483e2018-02-01 17:17:29 +0200103 struct spi_controller *master;
Feng Tange24c7452009-12-14 14:20:22 -0800104 enum dw_ssi_type type;
105
106 void __iomem *regs;
107 unsigned long paddr;
Feng Tange24c7452009-12-14 14:20:22 -0800108 int irq;
Feng Tang552e4502010-01-20 13:49:45 -0700109 u32 fifo_len; /* depth of the FIFO buffer */
Feng Tange24c7452009-12-14 14:20:22 -0800110 u32 max_freq; /* max bus freq supported */
111
Talel Shenharf2d70472018-10-11 14:20:07 +0300112 int cs_override;
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200113 u32 reg_io_width; /* DR I/O width in bytes */
Feng Tange24c7452009-12-14 14:20:22 -0800114 u16 bus_num;
115 u16 num_cs; /* supported slave numbers */
Alexandre Belloni62dbbae2018-07-17 16:23:11 +0200116 void (*set_cs)(struct spi_device *spi, bool enable);
Wan Ahmad Zainiec4eadee2020-05-05 21:06:13 +0800117 u32 (*update_cr0)(struct spi_controller *master, struct spi_device *spi,
118 struct spi_transfer *transfer);
Feng Tange24c7452009-12-14 14:20:22 -0800119
Feng Tange24c7452009-12-14 14:20:22 -0800120 /* Current message transfer state info */
Feng Tange24c7452009-12-14 14:20:22 -0800121 size_t len;
122 void *tx;
123 void *tx_end;
wuxu.wu19b61392020-01-01 11:39:41 +0800124 spinlock_t buf_lock;
Feng Tange24c7452009-12-14 14:20:22 -0800125 void *rx;
126 void *rx_end;
127 int dma_mapped;
Feng Tange24c7452009-12-14 14:20:22 -0800128 u8 n_bytes; /* current is a 1/2 bytes op */
Feng Tange24c7452009-12-14 14:20:22 -0800129 u32 dma_width;
Feng Tange24c7452009-12-14 14:20:22 -0800130 irqreturn_t (*transfer_handler)(struct dw_spi *dws);
Matthias Seidel13b10302016-09-04 02:04:49 +0200131 u32 current_freq; /* frequency in hz */
Feng Tange24c7452009-12-14 14:20:22 -0800132
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200133 /* DMA info */
Feng Tange24c7452009-12-14 14:20:22 -0800134 int dma_inited;
135 struct dma_chan *txchan;
136 struct dma_chan *rxchan;
Andy Shevchenko30c8eb52014-10-28 18:25:02 +0200137 unsigned long dma_chan_busy;
Feng Tang7063c0d2010-12-24 13:59:11 +0800138 dma_addr_t dma_addr; /* phy address of the Data register */
Julia Lawall4fe338c2015-11-28 15:09:38 +0100139 const struct dw_spi_dma_ops *dma_ops;
Andy Shevchenkod744f822015-03-09 16:48:50 +0200140 void *dma_tx;
141 void *dma_rx;
Feng Tange24c7452009-12-14 14:20:22 -0800142
143 /* Bus interface info */
144 void *priv;
145#ifdef CONFIG_DEBUG_FS
146 struct dentry *debugfs;
147#endif
148};
149
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700150static inline u32 dw_readl(struct dw_spi *dws, u32 offset)
151{
152 return __raw_readl(dws->regs + offset);
153}
154
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200155static inline u16 dw_readw(struct dw_spi *dws, u32 offset)
156{
157 return __raw_readw(dws->regs + offset);
158}
159
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700160static inline void dw_writel(struct dw_spi *dws, u32 offset, u32 val)
161{
162 __raw_writel(val, dws->regs + offset);
163}
164
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200165static inline void dw_writew(struct dw_spi *dws, u32 offset, u16 val)
166{
167 __raw_writew(val, dws->regs + offset);
168}
169
170static inline u32 dw_read_io_reg(struct dw_spi *dws, u32 offset)
171{
172 switch (dws->reg_io_width) {
173 case 2:
174 return dw_readw(dws, offset);
175 case 4:
176 default:
177 return dw_readl(dws, offset);
178 }
179}
180
181static inline void dw_write_io_reg(struct dw_spi *dws, u32 offset, u32 val)
182{
183 switch (dws->reg_io_width) {
184 case 2:
185 dw_writew(dws, offset, val);
186 break;
187 case 4:
188 default:
189 dw_writel(dws, offset, val);
190 break;
191 }
192}
193
Feng Tange24c7452009-12-14 14:20:22 -0800194static inline void spi_enable_chip(struct dw_spi *dws, int enable)
195{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700196 dw_writel(dws, DW_SPI_SSIENR, (enable ? 1 : 0));
Feng Tange24c7452009-12-14 14:20:22 -0800197}
198
199static inline void spi_set_clk(struct dw_spi *dws, u16 div)
200{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700201 dw_writel(dws, DW_SPI_BAUDR, div);
Feng Tange24c7452009-12-14 14:20:22 -0800202}
203
Feng Tange24c7452009-12-14 14:20:22 -0800204/* Disable IRQ bits */
205static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
206{
207 u32 new_mask;
208
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700209 new_mask = dw_readl(dws, DW_SPI_IMR) & ~mask;
210 dw_writel(dws, DW_SPI_IMR, new_mask);
Feng Tange24c7452009-12-14 14:20:22 -0800211}
212
213/* Enable IRQ bits */
214static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
215{
216 u32 new_mask;
217
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700218 new_mask = dw_readl(dws, DW_SPI_IMR) | mask;
219 dw_writel(dws, DW_SPI_IMR, new_mask);
Feng Tange24c7452009-12-14 14:20:22 -0800220}
221
222/*
Andy Shevchenko45746e82015-03-02 14:58:55 +0200223 * This does disable the SPI controller, interrupts, and re-enable the
224 * controller back. Transmit and receive FIFO buffers are cleared when the
225 * device is disabled.
226 */
227static inline void spi_reset_chip(struct dw_spi *dws)
228{
229 spi_enable_chip(dws, 0);
230 spi_mask_intr(dws, 0xff);
231 spi_enable_chip(dws, 1);
232}
233
Andy Shevchenko1cc3f142015-10-14 23:12:23 +0300234static inline void spi_shutdown_chip(struct dw_spi *dws)
235{
236 spi_enable_chip(dws, 0);
237 spi_set_clk(dws, 0);
238}
239
Alexandre Bellonic79bdbb2018-07-27 21:53:54 +0200240extern void dw_spi_set_cs(struct spi_device *spi, bool enable);
Baruch Siach04f421e2013-12-30 20:30:44 +0200241extern int dw_spi_add_host(struct device *dev, struct dw_spi *dws);
Feng Tange24c7452009-12-14 14:20:22 -0800242extern void dw_spi_remove_host(struct dw_spi *dws);
243extern int dw_spi_suspend_host(struct dw_spi *dws);
244extern int dw_spi_resume_host(struct dw_spi *dws);
Wan Ahmad Zainiec4eadee2020-05-05 21:06:13 +0800245extern u32 dw_spi_update_cr0(struct spi_controller *master,
246 struct spi_device *spi,
247 struct spi_transfer *transfer);
Feng Tang7063c0d2010-12-24 13:59:11 +0800248
249/* platform related setup */
250extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */
Feng Tange24c7452009-12-14 14:20:22 -0800251#endif /* DW_SPI_HEADER_H */