blob: a95fc8bf4c69d879530e33a52961e37c1c2f2a6b [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Driver for AMBA serial ports
4 *
5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 *
7 * Copyright 1999 ARM Limited
8 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00009 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * This is a generic driver for ARM AMBA-type serial ports. They
12 * have a lot of 16550-like features, but are not register compatible.
13 * Note that although they do have CTS, DCD and DSR inputs, they do
14 * not have an RI input, nor do they have DTR or RTS outputs. If
15 * required, these have to be supplied via some other means (eg, GPIO)
16 * and hooked into this driver.
17 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/module.h>
20#include <linux/ioport.h>
21#include <linux/init.h>
22#include <linux/console.h>
23#include <linux/sysrq.h>
24#include <linux/device.h>
25#include <linux/tty.h>
26#include <linux/tty_flip.h>
27#include <linux/serial_core.h>
28#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000029#include <linux/amba/bus.h>
30#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000031#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
35#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020036#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053037#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010038#include <linux/of.h>
39#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080040#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010041#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020042#include <linux/io.h>
Graeme Gregory3db9ab02015-05-21 17:26:24 +010043#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Russell King9f25bc52015-11-03 14:51:13 +000045#include "amba-pl011.h"
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define UART_NR 14
48
49#define SERIAL_AMBA_MAJOR 204
50#define SERIAL_AMBA_MINOR 64
51#define SERIAL_AMBA_NR UART_NR
52
53#define AMBA_ISR_PASS_LIMIT 256
54
Russell Kingb63d4f02005-11-19 11:10:35 +000055#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
56#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Russell Kingdebb7f62015-11-16 17:40:26 +000058static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
59 [REG_DR] = UART01x_DR,
Russell Kingdebb7f62015-11-16 17:40:26 +000060 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +000061 [REG_LCRH_RX] = UART011_LCRH,
62 [REG_LCRH_TX] = UART011_LCRH,
Russell Kingdebb7f62015-11-16 17:40:26 +000063 [REG_IBRD] = UART011_IBRD,
64 [REG_FBRD] = UART011_FBRD,
Russell Kingdebb7f62015-11-16 17:40:26 +000065 [REG_CR] = UART011_CR,
66 [REG_IFLS] = UART011_IFLS,
67 [REG_IMSC] = UART011_IMSC,
68 [REG_RIS] = UART011_RIS,
69 [REG_MIS] = UART011_MIS,
70 [REG_ICR] = UART011_ICR,
71 [REG_DMACR] = UART011_DMACR,
Russell Kingdebb7f62015-11-16 17:40:26 +000072};
73
Alessandro Rubini5926a292009-06-04 17:43:04 +010074/* There is by now at least one vendor with differing details, so handle it */
75struct vendor_data {
Russell King439403b2015-11-16 17:40:31 +000076 const u16 *reg_offset;
Alessandro Rubini5926a292009-06-04 17:43:04 +010077 unsigned int ifls;
Shawn Guo0e125a52016-07-08 17:00:39 +080078 unsigned int fr_busy;
79 unsigned int fr_dsr;
80 unsigned int fr_cts;
81 unsigned int fr_ri;
Christopher Covingtond8a49952017-02-15 16:39:43 -050082 unsigned int inv_fr;
Russell King84c3e032015-11-16 17:40:52 +000083 bool access_32b;
Linus Walleijac3e3fb2010-06-02 20:40:22 +010084 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +000085 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +020086 bool cts_event_workaround;
Andre Przywara71eec482015-05-21 17:26:21 +010087 bool always_enabled;
Andre Przywaracefc2d12015-05-21 17:26:22 +010088 bool fixed_options;
Jongsung Kim78506f22013-04-15 14:45:25 +090089
Jongsung Kimea336402013-05-10 18:05:35 +090090 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +010091};
92
Jongsung Kimea336402013-05-10 18:05:35 +090093static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +090094{
Jongsung Kimea336402013-05-10 18:05:35 +090095 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +090096}
97
Alessandro Rubini5926a292009-06-04 17:43:04 +010098static struct vendor_data vendor_arm = {
Russell King439403b2015-11-16 17:40:31 +000099 .reg_offset = pl011_std_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100100 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800101 .fr_busy = UART01x_FR_BUSY,
102 .fr_dsr = UART01x_FR_DSR,
103 .fr_cts = UART01x_FR_CTS,
104 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100105 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +0000106 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200107 .cts_event_workaround = false,
Andre Przywara71eec482015-05-21 17:26:21 +0100108 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100109 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900110 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100111};
112
Julia Lawalld054b3a2017-08-11 13:47:28 +0200113static const struct vendor_data vendor_sbsa = {
Russell King439403b2015-11-16 17:40:31 +0000114 .reg_offset = pl011_std_offsets,
Shawn Guo0e125a52016-07-08 17:00:39 +0800115 .fr_busy = UART01x_FR_BUSY,
116 .fr_dsr = UART01x_FR_DSR,
117 .fr_cts = UART01x_FR_CTS,
118 .fr_ri = UART011_FR_RI,
Christopher Covington1aabf522016-04-01 17:23:58 -0400119 .access_32b = true,
Andre Przywara0dd1e242015-05-21 17:26:23 +0100120 .oversampling = false,
121 .dma_threshold = false,
122 .cts_event_workaround = false,
123 .always_enabled = true,
124 .fixed_options = true,
125};
126
Timur Tabi37ef38f2017-07-27 16:15:52 -0500127#ifdef CONFIG_ACPI_SPCR_TABLE
Julia Lawalld054b3a2017-08-11 13:47:28 +0200128static const struct vendor_data vendor_qdt_qdf2400_e44 = {
Christopher Covingtond8a49952017-02-15 16:39:43 -0500129 .reg_offset = pl011_std_offsets,
130 .fr_busy = UART011_FR_TXFE,
131 .fr_dsr = UART01x_FR_DSR,
132 .fr_cts = UART01x_FR_CTS,
133 .fr_ri = UART011_FR_RI,
134 .inv_fr = UART011_FR_TXFE,
135 .access_32b = true,
136 .oversampling = false,
137 .dma_threshold = false,
138 .cts_event_workaround = false,
139 .always_enabled = true,
140 .fixed_options = true,
141};
Timur Tabi37ef38f2017-07-27 16:15:52 -0500142#endif
Christopher Covingtond8a49952017-02-15 16:39:43 -0500143
Russell Kingbf69ff82015-11-16 17:40:36 +0000144static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
145 [REG_DR] = UART01x_DR,
146 [REG_ST_DMAWM] = ST_UART011_DMAWM,
147 [REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
148 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +0000149 [REG_LCRH_RX] = ST_UART011_LCRH_RX,
150 [REG_LCRH_TX] = ST_UART011_LCRH_TX,
Russell Kingbf69ff82015-11-16 17:40:36 +0000151 [REG_IBRD] = UART011_IBRD,
152 [REG_FBRD] = UART011_FBRD,
Russell Kingbf69ff82015-11-16 17:40:36 +0000153 [REG_CR] = UART011_CR,
154 [REG_IFLS] = UART011_IFLS,
155 [REG_IMSC] = UART011_IMSC,
156 [REG_RIS] = UART011_RIS,
157 [REG_MIS] = UART011_MIS,
158 [REG_ICR] = UART011_ICR,
159 [REG_DMACR] = UART011_DMACR,
160 [REG_ST_XFCR] = ST_UART011_XFCR,
161 [REG_ST_XON1] = ST_UART011_XON1,
162 [REG_ST_XON2] = ST_UART011_XON2,
163 [REG_ST_XOFF1] = ST_UART011_XOFF1,
164 [REG_ST_XOFF2] = ST_UART011_XOFF2,
165 [REG_ST_ITCR] = ST_UART011_ITCR,
166 [REG_ST_ITIP] = ST_UART011_ITIP,
167 [REG_ST_ABCR] = ST_UART011_ABCR,
168 [REG_ST_ABIMSC] = ST_UART011_ABIMSC,
169};
170
Jongsung Kimea336402013-05-10 18:05:35 +0900171static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900172{
173 return 64;
174}
175
Alessandro Rubini5926a292009-06-04 17:43:04 +0100176static struct vendor_data vendor_st = {
Russell Kingbf69ff82015-11-16 17:40:36 +0000177 .reg_offset = pl011_st_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100178 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Shawn Guo0e125a52016-07-08 17:00:39 +0800179 .fr_busy = UART01x_FR_BUSY,
180 .fr_dsr = UART01x_FR_DSR,
181 .fr_cts = UART01x_FR_CTS,
182 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100183 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000184 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200185 .cts_event_workaround = true,
Andre Przywara71eec482015-05-21 17:26:21 +0100186 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100187 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900188 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189};
190
Russell King7ec75872015-11-16 17:40:57 +0000191static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
192 [REG_DR] = ZX_UART011_DR,
193 [REG_FR] = ZX_UART011_FR,
194 [REG_LCRH_RX] = ZX_UART011_LCRH,
195 [REG_LCRH_TX] = ZX_UART011_LCRH,
196 [REG_IBRD] = ZX_UART011_IBRD,
197 [REG_FBRD] = ZX_UART011_FBRD,
198 [REG_CR] = ZX_UART011_CR,
199 [REG_IFLS] = ZX_UART011_IFLS,
200 [REG_IMSC] = ZX_UART011_IMSC,
201 [REG_RIS] = ZX_UART011_RIS,
202 [REG_MIS] = ZX_UART011_MIS,
203 [REG_ICR] = ZX_UART011_ICR,
204 [REG_DMACR] = ZX_UART011_DMACR,
205};
206
Shawn Guo9c267dd2016-07-08 17:00:40 +0800207static unsigned int get_fifosize_zte(struct amba_device *dev)
208{
209 return 16;
210}
211
Shawn Guo2426fbc2016-07-08 17:00:41 +0800212static struct vendor_data vendor_zte = {
Russell King7ec75872015-11-16 17:40:57 +0000213 .reg_offset = pl011_zte_offsets,
214 .access_32b = true,
215 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800216 .fr_busy = ZX_UART01x_FR_BUSY,
217 .fr_dsr = ZX_UART01x_FR_DSR,
218 .fr_cts = ZX_UART01x_FR_CTS,
219 .fr_ri = ZX_UART011_FR_RI,
Shawn Guo9c267dd2016-07-08 17:00:40 +0800220 .get_fifosize = get_fifosize_zte,
Russell King7ec75872015-11-16 17:40:57 +0000221};
222
Russell King68b65f72010-12-22 17:24:39 +0000223/* Deals with DMA transactions */
Linus Walleijead76f322011-02-24 13:21:08 +0100224
225struct pl011_sgbuf {
226 struct scatterlist sg;
227 char *buf;
228};
229
230struct pl011_dmarx_data {
231 struct dma_chan *chan;
232 struct completion complete;
233 bool use_buf_b;
234 struct pl011_sgbuf sgbuf_a;
235 struct pl011_sgbuf sgbuf_b;
236 dma_cookie_t cookie;
237 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900238 struct timer_list timer;
239 unsigned int last_residue;
240 unsigned long last_jiffies;
241 bool auto_poll_rate;
242 unsigned int poll_rate;
243 unsigned int poll_timeout;
Linus Walleijead76f322011-02-24 13:21:08 +0100244};
245
Russell King68b65f72010-12-22 17:24:39 +0000246struct pl011_dmatx_data {
247 struct dma_chan *chan;
248 struct scatterlist sg;
249 char *buf;
250 bool queued;
251};
252
Russell Kingc19f12b2010-12-22 17:48:26 +0000253/*
254 * We wrap our port structure around the generic uart_port.
255 */
256struct uart_amba_port {
257 struct uart_port port;
Russell Kingdebb7f62015-11-16 17:40:26 +0000258 const u16 *reg_offset;
Russell Kingc19f12b2010-12-22 17:48:26 +0000259 struct clk *clk;
260 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000261 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000262 unsigned int im; /* interrupt mask */
263 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000264 unsigned int fifosize; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530265 unsigned int old_cr; /* state during shutdown */
Andre Przywaracefc2d12015-05-21 17:26:22 +0100266 unsigned int fixed_baud; /* vendor-set fixed baud rate */
Russell Kingc19f12b2010-12-22 17:48:26 +0000267 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000268#ifdef CONFIG_DMA_ENGINE
269 /* DMA stuff */
Linus Walleijead76f322011-02-24 13:21:08 +0100270 bool using_tx_dma;
271 bool using_rx_dma;
272 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000273 struct pl011_dmatx_data dmatx;
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500274 bool dma_probed;
Russell King68b65f72010-12-22 17:24:39 +0000275#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000276};
277
Russell King9f25bc52015-11-03 14:51:13 +0000278static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
279 unsigned int reg)
280{
Russell Kingdebb7f62015-11-16 17:40:26 +0000281 return uap->reg_offset[reg];
Russell King9f25bc52015-11-03 14:51:13 +0000282}
283
Russell Kingb2a4e242015-11-03 14:51:03 +0000284static unsigned int pl011_read(const struct uart_amba_port *uap,
285 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000286{
Russell King84c3e032015-11-16 17:40:52 +0000287 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
288
Timur Tabi3b78fae2016-01-04 15:37:42 -0600289 return (uap->port.iotype == UPIO_MEM32) ?
290 readl_relaxed(addr) : readw_relaxed(addr);
Russell King75836332015-11-03 14:50:58 +0000291}
292
Russell Kingb2a4e242015-11-03 14:51:03 +0000293static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
294 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000295{
Russell King84c3e032015-11-16 17:40:52 +0000296 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
297
Timur Tabi3b78fae2016-01-04 15:37:42 -0600298 if (uap->port.iotype == UPIO_MEM32)
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000299 writel_relaxed(val, addr);
Russell King84c3e032015-11-16 17:40:52 +0000300 else
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000301 writew_relaxed(val, addr);
Russell King75836332015-11-03 14:50:58 +0000302}
303
Russell King68b65f72010-12-22 17:24:39 +0000304/*
Linus Walleij29772c42011-02-24 13:21:36 +0100305 * Reads up to 256 characters from the FIFO or until it's empty and
306 * inserts them into the TTY layer. Returns the number of characters
307 * read from the FIFO.
308 */
309static int pl011_fifo_to_tty(struct uart_amba_port *uap)
310{
Lukas Wunnere73be922017-11-25 00:40:49 +0100311 unsigned int ch, flag, fifotaken;
Peter Zijlstra534cf752020-09-30 13:04:32 +0100312 int sysrq;
313 u16 status;
Linus Walleij29772c42011-02-24 13:21:36 +0100314
Lukas Wunnere73be922017-11-25 00:40:49 +0100315 for (fifotaken = 0; fifotaken != 256; fifotaken++) {
Russell King9f25bc52015-11-03 14:51:13 +0000316 status = pl011_read(uap, REG_FR);
Linus Walleij29772c42011-02-24 13:21:36 +0100317 if (status & UART01x_FR_RXFE)
318 break;
319
320 /* Take chars from the FIFO and update status */
Russell King9f25bc52015-11-03 14:51:13 +0000321 ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
Linus Walleij29772c42011-02-24 13:21:36 +0100322 flag = TTY_NORMAL;
323 uap->port.icount.rx++;
Linus Walleij29772c42011-02-24 13:21:36 +0100324
325 if (unlikely(ch & UART_DR_ERROR)) {
326 if (ch & UART011_DR_BE) {
327 ch &= ~(UART011_DR_FE | UART011_DR_PE);
328 uap->port.icount.brk++;
329 if (uart_handle_break(&uap->port))
330 continue;
331 } else if (ch & UART011_DR_PE)
332 uap->port.icount.parity++;
333 else if (ch & UART011_DR_FE)
334 uap->port.icount.frame++;
335 if (ch & UART011_DR_OE)
336 uap->port.icount.overrun++;
337
338 ch &= uap->port.read_status_mask;
339
340 if (ch & UART011_DR_BE)
341 flag = TTY_BREAK;
342 else if (ch & UART011_DR_PE)
343 flag = TTY_PARITY;
344 else if (ch & UART011_DR_FE)
345 flag = TTY_FRAME;
346 }
347
Peter Zijlstra534cf752020-09-30 13:04:32 +0100348 spin_unlock(&uap->port.lock);
349 sysrq = uart_handle_sysrq_char(&uap->port, ch & 255);
350 spin_lock(&uap->port.lock);
Linus Walleij29772c42011-02-24 13:21:36 +0100351
Peter Zijlstra534cf752020-09-30 13:04:32 +0100352 if (!sysrq)
353 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
Linus Walleij29772c42011-02-24 13:21:36 +0100354 }
355
356 return fifotaken;
357}
358
359
360/*
Russell King68b65f72010-12-22 17:24:39 +0000361 * All the DMA operation mode stuff goes inside this ifdef.
362 * This assumes that you have a generic DMA device interface,
363 * no custom DMA interfaces are supported.
364 */
365#ifdef CONFIG_DMA_ENGINE
366
367#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
368
Linus Walleijead76f322011-02-24 13:21:08 +0100369static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
370 enum dma_data_direction dir)
371{
Chanho Mincb06ff12013-03-27 18:38:11 +0900372 dma_addr_t dma_addr;
373
374 sg->buf = dma_alloc_coherent(chan->device->dev,
375 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f322011-02-24 13:21:08 +0100376 if (!sg->buf)
377 return -ENOMEM;
378
Chanho Mincb06ff12013-03-27 18:38:11 +0900379 sg_init_table(&sg->sg, 1);
380 sg_set_page(&sg->sg, phys_to_page(dma_addr),
381 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
382 sg_dma_address(&sg->sg) = dma_addr;
Andrew Jacksonc64be922014-11-07 14:14:43 +0000383 sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f322011-02-24 13:21:08 +0100384
Linus Walleijead76f322011-02-24 13:21:08 +0100385 return 0;
386}
387
388static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
389 enum dma_data_direction dir)
390{
391 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900392 dma_free_coherent(chan->device->dev,
393 PL011_DMA_BUFFER_SIZE, sg->buf,
394 sg_dma_address(&sg->sg));
Linus Walleijead76f322011-02-24 13:21:08 +0100395 }
396}
397
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500398static void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000399{
400 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900401 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500402 struct device *dev = uap->port.dev;
Russell King68b65f72010-12-22 17:24:39 +0000403 struct dma_slave_config tx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000404 .dst_addr = uap->port.mapbase +
405 pl011_reg_to_offset(uap, REG_DR),
Russell King68b65f72010-12-22 17:24:39 +0000406 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530407 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000408 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530409 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000410 };
411 struct dma_chan *chan;
412 dma_cap_mask_t mask;
413
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500414 uap->dma_probed = true;
Peter Ujfalusi61b37b02019-11-13 11:46:16 +0200415 chan = dma_request_chan(dev, "tx");
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500416 if (IS_ERR(chan)) {
417 if (PTR_ERR(chan) == -EPROBE_DEFER) {
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500418 uap->dma_probed = false;
419 return;
420 }
Russell King68b65f72010-12-22 17:24:39 +0000421
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000422 /* We need platform data */
423 if (!plat || !plat->dma_filter) {
424 dev_info(uap->port.dev, "no DMA platform data\n");
425 return;
426 }
427
428 /* Try to acquire a generic DMA engine slave TX channel */
429 dma_cap_zero(mask);
430 dma_cap_set(DMA_SLAVE, mask);
431
432 chan = dma_request_channel(mask, plat->dma_filter,
433 plat->dma_tx_param);
434 if (!chan) {
435 dev_err(uap->port.dev, "no TX DMA channel!\n");
436 return;
437 }
Russell King68b65f72010-12-22 17:24:39 +0000438 }
439
440 dmaengine_slave_config(chan, &tx_conf);
441 uap->dmatx.chan = chan;
442
443 dev_info(uap->port.dev, "DMA channel TX %s\n",
444 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f322011-02-24 13:21:08 +0100445
446 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000447 chan = dma_request_slave_channel(dev, "rx");
Rob Herring0d3c6732014-04-18 17:19:57 -0500448
Robin Murphyd9e105ca2016-03-03 16:35:35 +0000449 if (!chan && plat && plat->dma_rx_param) {
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000450 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
451
452 if (!chan) {
453 dev_err(uap->port.dev, "no RX DMA channel!\n");
454 return;
455 }
456 }
457
458 if (chan) {
Linus Walleijead76f322011-02-24 13:21:08 +0100459 struct dma_slave_config rx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000460 .src_addr = uap->port.mapbase +
461 pl011_reg_to_offset(uap, REG_DR),
Linus Walleijead76f322011-02-24 13:21:08 +0100462 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530463 .direction = DMA_DEV_TO_MEM,
Guennadi Liakhovetskib2aeb772014-04-12 19:47:17 +0200464 .src_maxburst = uap->fifosize >> 2,
Viresh Kumar258aea72012-02-01 16:12:19 +0530465 .device_fc = false,
Linus Walleijead76f322011-02-24 13:21:08 +0100466 };
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000467 struct dma_slave_caps caps;
Linus Walleijead76f322011-02-24 13:21:08 +0100468
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000469 /*
470 * Some DMA controllers provide information on their capabilities.
471 * If the controller does, check for suitable residue processing
472 * otherwise assime all is well.
473 */
474 if (0 == dma_get_slave_caps(chan, &caps)) {
475 if (caps.residue_granularity ==
476 DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
477 dma_release_channel(chan);
478 dev_info(uap->port.dev,
479 "RX DMA disabled - no residue processing\n");
480 return;
481 }
482 }
Linus Walleijead76f322011-02-24 13:21:08 +0100483 dmaengine_slave_config(chan, &rx_conf);
484 uap->dmarx.chan = chan;
485
Andrew Jackson98267d32014-11-07 14:14:23 +0000486 uap->dmarx.auto_poll_rate = false;
Greg Kroah-Hartman8f898bf2013-12-17 09:33:18 -0800487 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900488 /* Set poll rate if specified. */
489 if (plat->dma_rx_poll_rate) {
490 uap->dmarx.auto_poll_rate = false;
491 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
492 } else {
493 /*
494 * 100 ms defaults to poll rate if not
495 * specified. This will be adjusted with
496 * the baud rate at set_termios.
497 */
498 uap->dmarx.auto_poll_rate = true;
499 uap->dmarx.poll_rate = 100;
500 }
501 /* 3 secs defaults poll_timeout if not specified. */
502 if (plat->dma_rx_poll_timeout)
503 uap->dmarx.poll_timeout =
504 plat->dma_rx_poll_timeout;
505 else
506 uap->dmarx.poll_timeout = 3000;
Andrew Jackson98267d32014-11-07 14:14:23 +0000507 } else if (!plat && dev->of_node) {
508 uap->dmarx.auto_poll_rate = of_property_read_bool(
509 dev->of_node, "auto-poll");
510 if (uap->dmarx.auto_poll_rate) {
511 u32 x;
Chanho Mincb06ff12013-03-27 18:38:11 +0900512
Andrew Jackson98267d32014-11-07 14:14:23 +0000513 if (0 == of_property_read_u32(dev->of_node,
514 "poll-rate-ms", &x))
515 uap->dmarx.poll_rate = x;
516 else
517 uap->dmarx.poll_rate = 100;
518 if (0 == of_property_read_u32(dev->of_node,
519 "poll-timeout-ms", &x))
520 uap->dmarx.poll_timeout = x;
521 else
522 uap->dmarx.poll_timeout = 3000;
523 }
524 }
Linus Walleijead76f322011-02-24 13:21:08 +0100525 dev_info(uap->port.dev, "DMA channel RX %s\n",
526 dma_chan_name(uap->dmarx.chan));
527 }
Russell King68b65f72010-12-22 17:24:39 +0000528}
529
Russell King68b65f72010-12-22 17:24:39 +0000530static void pl011_dma_remove(struct uart_amba_port *uap)
531{
Russell King68b65f72010-12-22 17:24:39 +0000532 if (uap->dmatx.chan)
533 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f322011-02-24 13:21:08 +0100534 if (uap->dmarx.chan)
535 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000536}
537
Dave Martin734745c2015-03-04 12:27:33 +0000538/* Forward declare these for the refill routine */
Russell King68b65f72010-12-22 17:24:39 +0000539static int pl011_dma_tx_refill(struct uart_amba_port *uap);
Dave Martin734745c2015-03-04 12:27:33 +0000540static void pl011_start_tx_pio(struct uart_amba_port *uap);
Russell King68b65f72010-12-22 17:24:39 +0000541
542/*
543 * The current DMA TX buffer has been sent.
544 * Try to queue up another DMA buffer.
545 */
546static void pl011_dma_tx_callback(void *data)
547{
548 struct uart_amba_port *uap = data;
549 struct pl011_dmatx_data *dmatx = &uap->dmatx;
550 unsigned long flags;
551 u16 dmacr;
552
553 spin_lock_irqsave(&uap->port.lock, flags);
554 if (uap->dmatx.queued)
555 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
556 DMA_TO_DEVICE);
557
558 dmacr = uap->dmacr;
559 uap->dmacr = dmacr & ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000560 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000561
562 /*
563 * If TX DMA was disabled, it means that we've stopped the DMA for
564 * some reason (eg, XOFF received, or we want to send an X-char.)
565 *
566 * Note: we need to be careful here of a potential race between DMA
567 * and the rest of the driver - if the driver disables TX DMA while
568 * a TX buffer completing, we must update the tx queued status to
569 * get further refills (hence we check dmacr).
570 */
571 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
572 uart_circ_empty(&uap->port.state->xmit)) {
573 uap->dmatx.queued = false;
574 spin_unlock_irqrestore(&uap->port.lock, flags);
575 return;
576 }
577
Dave Martin734745c2015-03-04 12:27:33 +0000578 if (pl011_dma_tx_refill(uap) <= 0)
Russell King68b65f72010-12-22 17:24:39 +0000579 /*
580 * We didn't queue a DMA buffer for some reason, but we
581 * have data pending to be sent. Re-enable the TX IRQ.
582 */
Dave Martin734745c2015-03-04 12:27:33 +0000583 pl011_start_tx_pio(uap);
584
Russell King68b65f72010-12-22 17:24:39 +0000585 spin_unlock_irqrestore(&uap->port.lock, flags);
586}
587
588/*
589 * Try to refill the TX DMA buffer.
590 * Locking: called with port lock held and IRQs disabled.
591 * Returns:
592 * 1 if we queued up a TX DMA buffer.
593 * 0 if we didn't want to handle this by DMA
594 * <0 on error
595 */
596static int pl011_dma_tx_refill(struct uart_amba_port *uap)
597{
598 struct pl011_dmatx_data *dmatx = &uap->dmatx;
599 struct dma_chan *chan = dmatx->chan;
600 struct dma_device *dma_dev = chan->device;
601 struct dma_async_tx_descriptor *desc;
602 struct circ_buf *xmit = &uap->port.state->xmit;
603 unsigned int count;
604
605 /*
606 * Try to avoid the overhead involved in using DMA if the
607 * transaction fits in the first half of the FIFO, by using
608 * the standard interrupt handling. This ensures that we
609 * issue a uart_write_wakeup() at the appropriate time.
610 */
611 count = uart_circ_chars_pending(xmit);
612 if (count < (uap->fifosize >> 1)) {
613 uap->dmatx.queued = false;
614 return 0;
615 }
616
617 /*
618 * Bodge: don't send the last character by DMA, as this
619 * will prevent XON from notifying us to restart DMA.
620 */
621 count -= 1;
622
623 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
624 if (count > PL011_DMA_BUFFER_SIZE)
625 count = PL011_DMA_BUFFER_SIZE;
626
627 if (xmit->tail < xmit->head)
628 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
629 else {
630 size_t first = UART_XMIT_SIZE - xmit->tail;
Andrew Jacksone2a545a2014-11-07 14:14:39 +0000631 size_t second;
632
633 if (first > count)
634 first = count;
635 second = count - first;
Russell King68b65f72010-12-22 17:24:39 +0000636
637 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
638 if (second)
639 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
640 }
641
642 dmatx->sg.length = count;
643
644 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
645 uap->dmatx.queued = false;
646 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
647 return -EBUSY;
648 }
649
Alexandre Bounine16052822012-03-08 16:11:18 -0500650 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000651 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
652 if (!desc) {
653 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
654 uap->dmatx.queued = false;
655 /*
656 * If DMA cannot be used right now, we complete this
657 * transaction via IRQ and let the TTY layer retry.
658 */
659 dev_dbg(uap->port.dev, "TX DMA busy\n");
660 return -EBUSY;
661 }
662
663 /* Some data to go along to the callback */
664 desc->callback = pl011_dma_tx_callback;
665 desc->callback_param = uap;
666
667 /* All errors should happen at prepare time */
668 dmaengine_submit(desc);
669
670 /* Fire the DMA transaction */
671 dma_dev->device_issue_pending(chan);
672
673 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000674 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000675 uap->dmatx.queued = true;
676
677 /*
678 * Now we know that DMA will fire, so advance the ring buffer
679 * with the stuff we just dispatched.
680 */
681 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
682 uap->port.icount.tx += count;
683
684 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
685 uart_write_wakeup(&uap->port);
686
687 return 1;
688}
689
690/*
691 * We received a transmit interrupt without a pending X-char but with
692 * pending characters.
693 * Locking: called with port lock held and IRQs disabled.
694 * Returns:
695 * false if we want to use PIO to transmit
696 * true if we queued a DMA buffer
697 */
698static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
699{
Linus Walleijead76f322011-02-24 13:21:08 +0100700 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000701 return false;
702
703 /*
704 * If we already have a TX buffer queued, but received a
705 * TX interrupt, it will be because we've just sent an X-char.
706 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
707 */
708 if (uap->dmatx.queued) {
709 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000710 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000711 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000712 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000713 return true;
714 }
715
716 /*
717 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300718 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000719 */
720 if (pl011_dma_tx_refill(uap) > 0) {
721 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000722 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000723 return true;
724 }
725 return false;
726}
727
728/*
729 * Stop the DMA transmit (eg, due to received XOFF).
730 * Locking: called with port lock held and IRQs disabled.
731 */
732static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
733{
734 if (uap->dmatx.queued) {
735 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000736 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000737 }
738}
739
740/*
741 * Try to start a DMA transmit, or in the case of an XON/OFF
742 * character queued for send, try to get that character out ASAP.
743 * Locking: called with port lock held and IRQs disabled.
744 * Returns:
745 * false if we want the TX IRQ to be enabled
746 * true if we have a buffer queued
747 */
748static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
749{
750 u16 dmacr;
751
Linus Walleijead76f322011-02-24 13:21:08 +0100752 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000753 return false;
754
755 if (!uap->port.x_char) {
756 /* no X-char, try to push chars out in DMA mode */
757 bool ret = true;
758
759 if (!uap->dmatx.queued) {
760 if (pl011_dma_tx_refill(uap) > 0) {
761 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000762 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin734745c2015-03-04 12:27:33 +0000763 } else
Russell King68b65f72010-12-22 17:24:39 +0000764 ret = false;
Russell King68b65f72010-12-22 17:24:39 +0000765 } else if (!(uap->dmacr & UART011_TXDMAE)) {
766 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000767 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000768 }
769 return ret;
770 }
771
772 /*
773 * We have an X-char to send. Disable DMA to prevent it loading
774 * the TX fifo, and then see if we can stuff it into the FIFO.
775 */
776 dmacr = uap->dmacr;
777 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000778 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000779
Russell King9f25bc52015-11-03 14:51:13 +0000780 if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
Russell King68b65f72010-12-22 17:24:39 +0000781 /*
782 * No space in the FIFO, so enable the transmit interrupt
783 * so we know when there is space. Note that once we've
784 * loaded the character, we should just re-enable DMA.
785 */
786 return false;
787 }
788
Russell King9f25bc52015-11-03 14:51:13 +0000789 pl011_write(uap->port.x_char, uap, REG_DR);
Russell King68b65f72010-12-22 17:24:39 +0000790 uap->port.icount.tx++;
791 uap->port.x_char = 0;
792
793 /* Success - restore the DMA state */
794 uap->dmacr = dmacr;
Russell King9f25bc52015-11-03 14:51:13 +0000795 pl011_write(dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000796
797 return true;
798}
799
800/*
801 * Flush the transmit buffer.
802 * Locking: called with port lock held and IRQs disabled.
803 */
804static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300805__releases(&uap->port.lock)
806__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000807{
Daniel Thompsona5820c22014-09-03 12:51:55 +0100808 struct uart_amba_port *uap =
809 container_of(port, struct uart_amba_port, port);
Russell King68b65f72010-12-22 17:24:39 +0000810
Linus Walleijead76f322011-02-24 13:21:08 +0100811 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000812 return;
813
Vincent Whitchurchf6a19642019-11-18 10:25:47 +0100814 dmaengine_terminate_async(uap->dmatx.chan);
815
Russell King68b65f72010-12-22 17:24:39 +0000816 if (uap->dmatx.queued) {
817 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
818 DMA_TO_DEVICE);
819 uap->dmatx.queued = false;
820 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000821 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000822 }
823}
824
Linus Walleijead76f322011-02-24 13:21:08 +0100825static void pl011_dma_rx_callback(void *data);
826
827static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
828{
829 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f322011-02-24 13:21:08 +0100830 struct pl011_dmarx_data *dmarx = &uap->dmarx;
831 struct dma_async_tx_descriptor *desc;
832 struct pl011_sgbuf *sgbuf;
833
834 if (!rxchan)
835 return -EIO;
836
837 /* Start the RX DMA job */
838 sgbuf = uap->dmarx.use_buf_b ?
839 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500840 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530841 DMA_DEV_TO_MEM,
Linus Walleijead76f322011-02-24 13:21:08 +0100842 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
843 /*
844 * If the DMA engine is busy and cannot prepare a
845 * channel, no big deal, the driver will fall back
846 * to interrupt mode as a result of this error code.
847 */
848 if (!desc) {
849 uap->dmarx.running = false;
850 dmaengine_terminate_all(rxchan);
851 return -EBUSY;
852 }
853
854 /* Some data to go along to the callback */
855 desc->callback = pl011_dma_rx_callback;
856 desc->callback_param = uap;
857 dmarx->cookie = dmaengine_submit(desc);
858 dma_async_issue_pending(rxchan);
859
860 uap->dmacr |= UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000861 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f322011-02-24 13:21:08 +0100862 uap->dmarx.running = true;
863
864 uap->im &= ~UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000865 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +0100866
867 return 0;
868}
869
870/*
871 * This is called when either the DMA job is complete, or
872 * the FIFO timeout interrupt occurred. This must be called
873 * with the port spinlock uap->port.lock held.
874 */
875static void pl011_dma_rx_chars(struct uart_amba_port *uap,
876 u32 pending, bool use_buf_b,
877 bool readfifo)
878{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100879 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f322011-02-24 13:21:08 +0100880 struct pl011_sgbuf *sgbuf = use_buf_b ?
881 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f322011-02-24 13:21:08 +0100882 int dma_count = 0;
883 u32 fifotaken = 0; /* only used for vdbg() */
884
Chanho Mincb06ff12013-03-27 18:38:11 +0900885 struct pl011_dmarx_data *dmarx = &uap->dmarx;
886 int dmataken = 0;
887
888 if (uap->dmarx.poll_rate) {
889 /* The data can be taken by polling */
890 dmataken = sgbuf->sg.length - dmarx->last_residue;
891 /* Recalculate the pending size */
892 if (pending >= dmataken)
893 pending -= dmataken;
894 }
895
896 /* Pick the remain data from the DMA */
Linus Walleijead76f322011-02-24 13:21:08 +0100897 if (pending) {
Linus Walleijead76f322011-02-24 13:21:08 +0100898
899 /*
900 * First take all chars in the DMA pipe, then look in the FIFO.
901 * Note that tty_insert_flip_buf() tries to take as many chars
902 * as it can.
903 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900904 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
905 pending);
Linus Walleijead76f322011-02-24 13:21:08 +0100906
907 uap->port.icount.rx += dma_count;
908 if (dma_count < pending)
909 dev_warn(uap->port.dev,
910 "couldn't insert all characters (TTY is full?)\n");
911 }
912
Chanho Mincb06ff12013-03-27 18:38:11 +0900913 /* Reset the last_residue for Rx DMA poll */
914 if (uap->dmarx.poll_rate)
915 dmarx->last_residue = sgbuf->sg.length;
916
Linus Walleijead76f322011-02-24 13:21:08 +0100917 /*
918 * Only continue with trying to read the FIFO if all DMA chars have
919 * been taken first.
920 */
921 if (dma_count == pending && readfifo) {
922 /* Clear any error flags */
Russell King75836332015-11-03 14:50:58 +0000923 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
Russell King9f25bc52015-11-03 14:51:13 +0000924 UART011_FEIS, uap, REG_ICR);
Linus Walleijead76f322011-02-24 13:21:08 +0100925
926 /*
927 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100928 * incomplete buffer, that could be due to an rx error, or
929 * maybe we just timed out. Read any pending chars and check
930 * the error status.
931 *
932 * Error conditions will only occur in the FIFO, these will
933 * trigger an immediate interrupt and stop the DMA job, so we
934 * will always find the error in the FIFO, never in the DMA
935 * buffer.
Linus Walleijead76f322011-02-24 13:21:08 +0100936 */
Linus Walleij29772c42011-02-24 13:21:36 +0100937 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f322011-02-24 13:21:08 +0100938 }
939
940 spin_unlock(&uap->port.lock);
941 dev_vdbg(uap->port.dev,
942 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
943 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100944 tty_flip_buffer_push(port);
Linus Walleijead76f322011-02-24 13:21:08 +0100945 spin_lock(&uap->port.lock);
946}
947
948static void pl011_dma_rx_irq(struct uart_amba_port *uap)
949{
950 struct pl011_dmarx_data *dmarx = &uap->dmarx;
951 struct dma_chan *rxchan = dmarx->chan;
952 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
953 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
954 size_t pending;
955 struct dma_tx_state state;
956 enum dma_status dmastat;
957
958 /*
959 * Pause the transfer so we can trust the current counter,
960 * do this before we pause the PL011 block, else we may
961 * overflow the FIFO.
962 */
963 if (dmaengine_pause(rxchan))
964 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
965 dmastat = rxchan->device->device_tx_status(rxchan,
966 dmarx->cookie, &state);
967 if (dmastat != DMA_PAUSED)
968 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
969
970 /* Disable RX DMA - incoming data will wait in the FIFO */
971 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000972 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f322011-02-24 13:21:08 +0100973 uap->dmarx.running = false;
974
975 pending = sgbuf->sg.length - state.residue;
976 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
977 /* Then we terminate the transfer - we now know our residue */
978 dmaengine_terminate_all(rxchan);
979
980 /*
981 * This will take the chars we have so far and insert
982 * into the framework.
983 */
984 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
985
986 /* Switch buffer & re-trigger DMA job */
987 dmarx->use_buf_b = !dmarx->use_buf_b;
988 if (pl011_dma_rx_trigger_dma(uap)) {
989 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
990 "fall back to interrupt mode\n");
991 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000992 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +0100993 }
994}
995
996static void pl011_dma_rx_callback(void *data)
997{
998 struct uart_amba_port *uap = data;
999 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001000 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f322011-02-24 13:21:08 +01001001 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001002 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
1003 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
1004 size_t pending;
1005 struct dma_tx_state state;
Linus Walleijead76f322011-02-24 13:21:08 +01001006 int ret;
1007
1008 /*
1009 * This completion interrupt occurs typically when the
1010 * RX buffer is totally stuffed but no timeout has yet
1011 * occurred. When that happens, we just want the RX
1012 * routine to flush out the secondary DMA buffer while
1013 * we immediately trigger the next DMA job.
1014 */
1015 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +09001016 /*
1017 * Rx data can be taken by the UART interrupts during
1018 * the DMA irq handler. So we check the residue here.
1019 */
1020 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1021 pending = sgbuf->sg.length - state.residue;
1022 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
1023 /* Then we terminate the transfer - we now know our residue */
1024 dmaengine_terminate_all(rxchan);
1025
Linus Walleijead76f322011-02-24 13:21:08 +01001026 uap->dmarx.running = false;
1027 dmarx->use_buf_b = !lastbuf;
1028 ret = pl011_dma_rx_trigger_dma(uap);
1029
Chanho Min6dc01aa2012-02-20 10:24:40 +09001030 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f322011-02-24 13:21:08 +01001031 spin_unlock_irq(&uap->port.lock);
1032 /*
1033 * Do this check after we picked the DMA chars so we don't
1034 * get some IRQ immediately from RX.
1035 */
1036 if (ret) {
1037 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
1038 "fall back to interrupt mode\n");
1039 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001040 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +01001041 }
1042}
1043
1044/*
1045 * Stop accepting received characters, when we're shutting down or
1046 * suspending this port.
1047 * Locking: called with port lock held and IRQs disabled.
1048 */
1049static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1050{
1051 /* FIXME. Just disable the DMA enable */
1052 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +00001053 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f322011-02-24 13:21:08 +01001054}
Russell King68b65f72010-12-22 17:24:39 +00001055
Chanho Mincb06ff12013-03-27 18:38:11 +09001056/*
1057 * Timer handler for Rx DMA polling.
1058 * Every polling, It checks the residue in the dma buffer and transfer
1059 * data to the tty. Also, last_residue is updated for the next polling.
1060 */
Kees Cookf7f73092017-10-16 16:28:45 -07001061static void pl011_dma_rx_poll(struct timer_list *t)
Chanho Mincb06ff12013-03-27 18:38:11 +09001062{
Kees Cookf7f73092017-10-16 16:28:45 -07001063 struct uart_amba_port *uap = from_timer(uap, t, dmarx.timer);
Chanho Mincb06ff12013-03-27 18:38:11 +09001064 struct tty_port *port = &uap->port.state->port;
1065 struct pl011_dmarx_data *dmarx = &uap->dmarx;
1066 struct dma_chan *rxchan = uap->dmarx.chan;
1067 unsigned long flags = 0;
1068 unsigned int dmataken = 0;
1069 unsigned int size = 0;
1070 struct pl011_sgbuf *sgbuf;
1071 int dma_count;
1072 struct dma_tx_state state;
1073
1074 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
1075 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1076 if (likely(state.residue < dmarx->last_residue)) {
1077 dmataken = sgbuf->sg.length - dmarx->last_residue;
1078 size = dmarx->last_residue - state.residue;
1079 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
1080 size);
1081 if (dma_count == size)
1082 dmarx->last_residue = state.residue;
1083 dmarx->last_jiffies = jiffies;
1084 }
1085 tty_flip_buffer_push(port);
1086
1087 /*
1088 * If no data is received in poll_timeout, the driver will fall back
1089 * to interrupt mode. We will retrigger DMA at the first interrupt.
1090 */
1091 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
1092 > uap->dmarx.poll_timeout) {
1093
1094 spin_lock_irqsave(&uap->port.lock, flags);
1095 pl011_dma_rx_stop(uap);
Guennadi Liakhovetskic25a1ad2013-12-10 14:54:47 +01001096 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001097 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001098 spin_unlock_irqrestore(&uap->port.lock, flags);
1099
1100 uap->dmarx.running = false;
1101 dmaengine_terminate_all(rxchan);
1102 del_timer(&uap->dmarx.timer);
1103 } else {
1104 mod_timer(&uap->dmarx.timer,
1105 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
1106 }
1107}
1108
Russell King68b65f72010-12-22 17:24:39 +00001109static void pl011_dma_startup(struct uart_amba_port *uap)
1110{
Linus Walleijead76f322011-02-24 13:21:08 +01001111 int ret;
1112
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001113 if (!uap->dma_probed)
1114 pl011_dma_probe(uap);
1115
Russell King68b65f72010-12-22 17:24:39 +00001116 if (!uap->dmatx.chan)
1117 return;
1118
Andrew Jackson4c0be452014-11-07 14:14:35 +00001119 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
Russell King68b65f72010-12-22 17:24:39 +00001120 if (!uap->dmatx.buf) {
1121 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
1122 uap->port.fifosize = uap->fifosize;
1123 return;
1124 }
1125
1126 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
1127
1128 /* The DMA buffer is now the FIFO the TTY subsystem can use */
1129 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f322011-02-24 13:21:08 +01001130 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001131
Linus Walleijead76f322011-02-24 13:21:08 +01001132 if (!uap->dmarx.chan)
1133 goto skip_rx;
1134
1135 /* Allocate and map DMA RX buffers */
1136 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1137 DMA_FROM_DEVICE);
1138 if (ret) {
1139 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1140 "RX buffer A", ret);
1141 goto skip_rx;
1142 }
1143
1144 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1145 DMA_FROM_DEVICE);
1146 if (ret) {
1147 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1148 "RX buffer B", ret);
1149 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1150 DMA_FROM_DEVICE);
1151 goto skip_rx;
1152 }
1153
1154 uap->using_rx_dma = true;
1155
1156skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001157 /* Turn on DMA error (RX/TX will be enabled on demand) */
1158 uap->dmacr |= UART011_DMAONERR;
Russell King9f25bc52015-11-03 14:51:13 +00001159 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001160
1161 /*
1162 * ST Micro variants has some specific dma burst threshold
1163 * compensation. Set this to 16 bytes, so burst will only
1164 * be issued above/below 16 bytes.
1165 */
1166 if (uap->vendor->dma_threshold)
Russell King75836332015-11-03 14:50:58 +00001167 pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
Russell King9f25bc52015-11-03 14:51:13 +00001168 uap, REG_ST_DMAWM);
Linus Walleijead76f322011-02-24 13:21:08 +01001169
1170 if (uap->using_rx_dma) {
1171 if (pl011_dma_rx_trigger_dma(uap))
1172 dev_dbg(uap->port.dev, "could not trigger initial "
1173 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001174 if (uap->dmarx.poll_rate) {
Kees Cookf7f73092017-10-16 16:28:45 -07001175 timer_setup(&uap->dmarx.timer, pl011_dma_rx_poll, 0);
Chanho Mincb06ff12013-03-27 18:38:11 +09001176 mod_timer(&uap->dmarx.timer,
1177 jiffies +
1178 msecs_to_jiffies(uap->dmarx.poll_rate));
1179 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1180 uap->dmarx.last_jiffies = jiffies;
1181 }
Linus Walleijead76f322011-02-24 13:21:08 +01001182 }
Russell King68b65f72010-12-22 17:24:39 +00001183}
1184
1185static void pl011_dma_shutdown(struct uart_amba_port *uap)
1186{
Linus Walleijead76f322011-02-24 13:21:08 +01001187 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001188 return;
1189
1190 /* Disable RX and TX DMA */
Shawn Guo0e125a52016-07-08 17:00:39 +08001191 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001192 cpu_relax();
Russell King68b65f72010-12-22 17:24:39 +00001193
1194 spin_lock_irq(&uap->port.lock);
1195 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
Russell King9f25bc52015-11-03 14:51:13 +00001196 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +00001197 spin_unlock_irq(&uap->port.lock);
1198
Linus Walleijead76f322011-02-24 13:21:08 +01001199 if (uap->using_tx_dma) {
1200 /* In theory, this should already be done by pl011_dma_flush_buffer */
1201 dmaengine_terminate_all(uap->dmatx.chan);
1202 if (uap->dmatx.queued) {
1203 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1204 DMA_TO_DEVICE);
1205 uap->dmatx.queued = false;
1206 }
1207
1208 kfree(uap->dmatx.buf);
1209 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001210 }
1211
Linus Walleijead76f322011-02-24 13:21:08 +01001212 if (uap->using_rx_dma) {
1213 dmaengine_terminate_all(uap->dmarx.chan);
1214 /* Clean up the RX DMA */
1215 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1216 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001217 if (uap->dmarx.poll_rate)
1218 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f322011-02-24 13:21:08 +01001219 uap->using_rx_dma = false;
1220 }
Russell King68b65f72010-12-22 17:24:39 +00001221}
1222
Linus Walleijead76f322011-02-24 13:21:08 +01001223static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1224{
1225 return uap->using_rx_dma;
1226}
1227
1228static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1229{
1230 return uap->using_rx_dma && uap->dmarx.running;
1231}
1232
Russell King68b65f72010-12-22 17:24:39 +00001233#else
1234/* Blank functions if the DMA engine is not available */
Russell King68b65f72010-12-22 17:24:39 +00001235static inline void pl011_dma_remove(struct uart_amba_port *uap)
1236{
1237}
1238
1239static inline void pl011_dma_startup(struct uart_amba_port *uap)
1240{
1241}
1242
1243static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1244{
1245}
1246
1247static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1248{
1249 return false;
1250}
1251
1252static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1253{
1254}
1255
1256static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1257{
1258 return false;
1259}
1260
Linus Walleijead76f322011-02-24 13:21:08 +01001261static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1262{
1263}
1264
1265static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1266{
1267}
1268
1269static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1270{
1271 return -EIO;
1272}
1273
1274static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1275{
1276 return false;
1277}
1278
1279static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1280{
1281 return false;
1282}
1283
Russell King68b65f72010-12-22 17:24:39 +00001284#define pl011_dma_flush_buffer NULL
1285#endif
1286
Russell Kingb129a8c2005-08-31 10:12:14 +01001287static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001289 struct uart_amba_port *uap =
1290 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
1292 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001293 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001294 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}
1296
Jayachandran C7d055872017-04-01 19:42:09 +00001297static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
Dave Martin734745c2015-03-04 12:27:33 +00001298
1299/* Start TX with programmed I/O only (no DMA) */
1300static void pl011_start_tx_pio(struct uart_amba_port *uap)
1301{
Jayachandran C7d055872017-04-01 19:42:09 +00001302 if (pl011_tx_chars(uap, false)) {
1303 uap->im |= UART011_TXIM;
1304 pl011_write(uap->im, uap, REG_IMSC);
1305 }
Dave Martin734745c2015-03-04 12:27:33 +00001306}
1307
Russell Kingb129a8c2005-08-31 10:12:14 +01001308static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001310 struct uart_amba_port *uap =
1311 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Dave Martin734745c2015-03-04 12:27:33 +00001313 if (!pl011_dma_tx_start(uap))
1314 pl011_start_tx_pio(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315}
1316
1317static void pl011_stop_rx(struct uart_port *port)
1318{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001319 struct uart_amba_port *uap =
1320 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
1322 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1323 UART011_PEIM|UART011_BEIM|UART011_OEIM);
Russell King9f25bc52015-11-03 14:51:13 +00001324 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +01001325
1326 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327}
1328
1329static void pl011_enable_ms(struct uart_port *port)
1330{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001331 struct uart_amba_port *uap =
1332 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333
1334 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
Russell King9f25bc52015-11-03 14:51:13 +00001335 pl011_write(uap->im, uap, REG_IMSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
David Howells7d12e782006-10-05 14:55:46 +01001338static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001339__releases(&uap->port.lock)
1340__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
Linus Walleij29772c42011-02-24 13:21:36 +01001342 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Thomas Gleixner2389b272007-05-29 21:53:50 +01001344 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001345 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f322011-02-24 13:21:08 +01001346 /*
1347 * If we were temporarily out of DMA mode for a while,
1348 * attempt to switch back to DMA mode again.
1349 */
1350 if (pl011_dma_rx_available(uap)) {
1351 if (pl011_dma_rx_trigger_dma(uap)) {
1352 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1353 "fall back to interrupt mode again\n");
1354 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001355 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001356 } else {
Chanho Min89fa28d2013-04-03 11:10:37 +09001357#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001358 /* Start Rx DMA poll */
1359 if (uap->dmarx.poll_rate) {
1360 uap->dmarx.last_jiffies = jiffies;
1361 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1362 mod_timer(&uap->dmarx.timer,
1363 jiffies +
1364 msecs_to_jiffies(uap->dmarx.poll_rate));
1365 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001366#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001367 }
Linus Walleijead76f322011-02-24 13:21:08 +01001368 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001369 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370}
1371
Dave Martin1e84d222015-04-27 16:49:05 +01001372static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
1373 bool from_irq)
Dave Martin734745c2015-03-04 12:27:33 +00001374{
Dave Martin1e84d222015-04-27 16:49:05 +01001375 if (unlikely(!from_irq) &&
Russell King9f25bc52015-11-03 14:51:13 +00001376 pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Dave Martin1e84d222015-04-27 16:49:05 +01001377 return false; /* unable to transmit character */
1378
Russell King9f25bc52015-11-03 14:51:13 +00001379 pl011_write(c, uap, REG_DR);
Dave Martin734745c2015-03-04 12:27:33 +00001380 uap->port.icount.tx++;
1381
Dave Martin1e84d222015-04-27 16:49:05 +01001382 return true;
Dave Martin734745c2015-03-04 12:27:33 +00001383}
1384
Jayachandran C7d055872017-04-01 19:42:09 +00001385/* Returns true if tx interrupts have to be (kept) enabled */
1386static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001388 struct circ_buf *xmit = &uap->port.state->xmit;
Dave Martin1e84d222015-04-27 16:49:05 +01001389 int count = uap->fifosize >> 1;
Dave Martin734745c2015-03-04 12:27:33 +00001390
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 if (uap->port.x_char) {
Dave Martin1e84d222015-04-27 16:49:05 +01001392 if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
Jayachandran C7d055872017-04-01 19:42:09 +00001393 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 uap->port.x_char = 0;
Dave Martin734745c2015-03-04 12:27:33 +00001395 --count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 }
1397 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001398 pl011_stop_tx(&uap->port);
Jayachandran C7d055872017-04-01 19:42:09 +00001399 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 }
1401
Russell King68b65f72010-12-22 17:24:39 +00001402 /* If we are using DMA mode, try to send some characters. */
1403 if (pl011_dma_tx_irq(uap))
Jayachandran C7d055872017-04-01 19:42:09 +00001404 return true;
Russell King68b65f72010-12-22 17:24:39 +00001405
Dave Martin1e84d222015-04-27 16:49:05 +01001406 do {
1407 if (likely(from_irq) && count-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 break;
Dave Martin1e84d222015-04-27 16:49:05 +01001409
1410 if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
1411 break;
1412
1413 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1414 } while (!uart_circ_empty(xmit));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
1416 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1417 uart_write_wakeup(&uap->port);
1418
Jayachandran C7d055872017-04-01 19:42:09 +00001419 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001420 pl011_stop_tx(&uap->port);
Jayachandran C7d055872017-04-01 19:42:09 +00001421 return false;
1422 }
1423 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424}
1425
1426static void pl011_modem_status(struct uart_amba_port *uap)
1427{
1428 unsigned int status, delta;
1429
Russell King9f25bc52015-11-03 14:51:13 +00001430 status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432 delta = status ^ uap->old_status;
1433 uap->old_status = status;
1434
1435 if (!delta)
1436 return;
1437
1438 if (delta & UART01x_FR_DCD)
1439 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1440
Shawn Guo0e125a52016-07-08 17:00:39 +08001441 if (delta & uap->vendor->fr_dsr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 uap->port.icount.dsr++;
1443
Shawn Guo0e125a52016-07-08 17:00:39 +08001444 if (delta & uap->vendor->fr_cts)
1445 uart_handle_cts_change(&uap->port,
1446 status & uap->vendor->fr_cts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Alan Coxbdc04e32009-09-19 13:13:31 -07001448 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
1450
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001451static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
1452{
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001453 if (!uap->vendor->cts_event_workaround)
1454 return;
1455
1456 /* workaround to make sure that all bits are unlocked.. */
Russell King9f25bc52015-11-03 14:51:13 +00001457 pl011_write(0x00, uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001458
1459 /*
1460 * WA: introduce 26ns(1 uart clk) delay before W1C;
1461 * single apb access will incur 2 pclk(133.12Mhz) delay,
1462 * so add 2 dummy reads
1463 */
Xiongfeng Wang94345ae2019-12-06 16:05:26 +08001464 pl011_read(uap, REG_ICR);
1465 pl011_read(uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001466}
1467
David Howells7d12e782006-10-05 14:55:46 +01001468static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469{
1470 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001471 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1473 int handled = 0;
1474
Russell King963cc982010-12-22 17:16:09 +00001475 spin_lock_irqsave(&uap->port.lock, flags);
Lukas Wunnerd3a96c92017-11-25 00:33:27 +01001476 status = pl011_read(uap, REG_RIS) & uap->im;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 if (status) {
1478 do {
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001479 check_apply_cts_event_workaround(uap);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001480
Russell King75836332015-11-03 14:50:58 +00001481 pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
1482 UART011_RXIS),
Russell King9f25bc52015-11-03 14:51:13 +00001483 uap, REG_ICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Linus Walleijead76f322011-02-24 13:21:08 +01001485 if (status & (UART011_RTIS|UART011_RXIS)) {
1486 if (pl011_dma_rx_running(uap))
1487 pl011_dma_rx_irq(uap);
1488 else
1489 pl011_rx_chars(uap);
1490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1492 UART011_CTSMIS|UART011_RIMIS))
1493 pl011_modem_status(uap);
Dave Martin1e84d222015-04-27 16:49:05 +01001494 if (status & UART011_TXIS)
1495 pl011_tx_chars(uap, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001497 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 break;
1499
Lukas Wunnerd3a96c92017-11-25 00:33:27 +01001500 status = pl011_read(uap, REG_RIS) & uap->im;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 } while (status != 0);
1502 handled = 1;
1503 }
1504
Russell King963cc982010-12-22 17:16:09 +00001505 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
1507 return IRQ_RETVAL(handled);
1508}
1509
Linus Walleije643f872012-06-17 15:44:19 +02001510static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001512 struct uart_amba_port *uap =
1513 container_of(port, struct uart_amba_port, port);
Christopher Covingtond8a49952017-02-15 16:39:43 -05001514
1515 /* Allow feature register bits to be inverted to work around errata */
1516 unsigned int status = pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr;
1517
Shawn Guo0e125a52016-07-08 17:00:39 +08001518 return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
1519 0 : TIOCSER_TEMT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520}
1521
Linus Walleije643f872012-06-17 15:44:19 +02001522static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001524 struct uart_amba_port *uap =
1525 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 unsigned int result = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001527 unsigned int status = pl011_read(uap, REG_FR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Jiri Slaby5159f402007-10-18 23:40:31 -07001529#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 if (status & uartbit) \
1531 result |= tiocmbit
1532
Jiri Slaby5159f402007-10-18 23:40:31 -07001533 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001534 TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
1535 TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
1536 TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
Jiri Slaby5159f402007-10-18 23:40:31 -07001537#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 return result;
1539}
1540
1541static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1542{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001543 struct uart_amba_port *uap =
1544 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 unsigned int cr;
1546
Russell King9f25bc52015-11-03 14:51:13 +00001547 cr = pl011_read(uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
Jiri Slaby5159f402007-10-18 23:40:31 -07001549#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 if (mctrl & tiocmbit) \
1551 cr |= uartbit; \
1552 else \
1553 cr &= ~uartbit
1554
Jiri Slaby5159f402007-10-18 23:40:31 -07001555 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1556 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1557 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1558 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1559 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001560
Lukas Wunner2a76fa22017-10-25 10:06:33 +02001561 if (port->status & UPSTAT_AUTORTS) {
Rabin Vincent3b438162010-02-12 06:43:11 +01001562 /* We need to disable auto-RTS if we want to turn RTS off */
1563 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1564 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001565#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
Russell King9f25bc52015-11-03 14:51:13 +00001567 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568}
1569
1570static void pl011_break_ctl(struct uart_port *port, int break_state)
1571{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001572 struct uart_amba_port *uap =
1573 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 unsigned long flags;
1575 unsigned int lcr_h;
1576
1577 spin_lock_irqsave(&uap->port.lock, flags);
Russell Kinge4df9a82015-11-16 17:40:41 +00001578 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 if (break_state == -1)
1580 lcr_h |= UART01x_LCRH_BRK;
1581 else
1582 lcr_h &= ~UART01x_LCRH_BRK;
Russell Kinge4df9a82015-11-16 17:40:41 +00001583 pl011_write(lcr_h, uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 spin_unlock_irqrestore(&uap->port.lock, flags);
1585}
1586
Jason Wessel84b5ae12008-02-20 13:33:39 -06001587#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001588
1589static void pl011_quiesce_irqs(struct uart_port *port)
1590{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001591 struct uart_amba_port *uap =
1592 container_of(port, struct uart_amba_port, port);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001593
Russell King9f25bc52015-11-03 14:51:13 +00001594 pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001595 /*
1596 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1597 * we simply mask it. start_tx() will unmask it.
1598 *
1599 * Note we can race with start_tx(), and if the race happens, the
1600 * polling user might get another interrupt just after we clear it.
1601 * But it should be OK and can happen even w/o the race, e.g.
1602 * controller immediately got some new data and raised the IRQ.
1603 *
1604 * And whoever uses polling routines assumes that it manages the device
1605 * (including tx queue), so we're also fine with start_tx()'s caller
1606 * side.
1607 */
Russell King9f25bc52015-11-03 14:51:13 +00001608 pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
1609 REG_IMSC);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001610}
1611
Linus Walleije643f872012-06-17 15:44:19 +02001612static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001613{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001614 struct uart_amba_port *uap =
1615 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001616 unsigned int status;
1617
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001618 /*
1619 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1620 * debugger.
1621 */
1622 pl011_quiesce_irqs(port);
1623
Russell King9f25bc52015-11-03 14:51:13 +00001624 status = pl011_read(uap, REG_FR);
Jason Wesself5316b42010-05-20 21:04:22 -05001625 if (status & UART01x_FR_RXFE)
1626 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001627
Russell King9f25bc52015-11-03 14:51:13 +00001628 return pl011_read(uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001629}
1630
Linus Walleije643f872012-06-17 15:44:19 +02001631static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001632 unsigned char ch)
1633{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001634 struct uart_amba_port *uap =
1635 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001636
Russell King9f25bc52015-11-03 14:51:13 +00001637 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001638 cpu_relax();
Jason Wessel84b5ae12008-02-20 13:33:39 -06001639
Russell King9f25bc52015-11-03 14:51:13 +00001640 pl011_write(ch, uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001641}
1642
1643#endif /* CONFIG_CONSOLE_POLL */
1644
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001645static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001647 struct uart_amba_port *uap =
1648 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 int retval;
1650
Linus Walleij78d80c52012-05-23 21:18:46 +02001651 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001652 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 /*
1655 * Try to enable the clock producer.
1656 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001657 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 if (retval)
Tushar Behera7f6d9422014-06-26 15:35:35 +05301659 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 uap->port.uartclk = clk_get_rate(uap->clk);
1662
Linus Walleij9b96fba2012-03-13 13:27:23 +01001663 /* Clear pending error and receive interrupts */
Russell King75836332015-11-03 14:50:58 +00001664 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
1665 UART011_FEIS | UART011_RTIS | UART011_RXIS,
Russell King9f25bc52015-11-03 14:51:13 +00001666 uap, REG_ICR);
Linus Walleij9b96fba2012-03-13 13:27:23 +01001667
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001669 * Save interrupts enable mask, and enable RX interrupts in case if
1670 * the interrupt is used for NMI entry.
1671 */
Russell King9f25bc52015-11-03 14:51:13 +00001672 uap->im = pl011_read(uap, REG_IMSC);
1673 pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001674
Jingoo Han574de552013-07-30 17:06:57 +09001675 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001676 struct amba_pl011_data *plat;
1677
Jingoo Han574de552013-07-30 17:06:57 +09001678 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001679 if (plat->init)
1680 plat->init();
1681 }
1682 return 0;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001683}
1684
Russell King7fe9a5a2015-11-03 14:51:08 +00001685static bool pl011_split_lcrh(const struct uart_amba_port *uap)
1686{
Russell Kinge4df9a82015-11-16 17:40:41 +00001687 return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
1688 pl011_reg_to_offset(uap, REG_LCRH_TX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001689}
1690
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001691static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
1692{
Russell Kinge4df9a82015-11-16 17:40:41 +00001693 pl011_write(lcr_h, uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001694 if (pl011_split_lcrh(uap)) {
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001695 int i;
1696 /*
1697 * Wait 10 PCLKs before writing LCRH_TX register,
1698 * to get this delay write read only register 10 times
1699 */
1700 for (i = 0; i < 10; ++i)
Russell King9f25bc52015-11-03 14:51:13 +00001701 pl011_write(0xff, uap, REG_MIS);
Russell Kinge4df9a82015-11-16 17:40:41 +00001702 pl011_write(lcr_h, uap, REG_LCRH_TX);
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001703 }
1704}
1705
Andre Przywara867b8e82015-05-21 17:26:15 +01001706static int pl011_allocate_irq(struct uart_amba_port *uap)
1707{
Russell King9f25bc52015-11-03 14:51:13 +00001708 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001709
Doug Berger9f20e882019-05-09 14:11:58 -07001710 return request_irq(uap->port.irq, pl011_int, IRQF_SHARED, "uart-pl011", uap);
Andre Przywara867b8e82015-05-21 17:26:15 +01001711}
1712
1713/*
1714 * Enable interrupts, only timeouts when using DMA
1715 * if initial RX DMA job failed, start in interrupt mode
1716 * as well.
1717 */
1718static void pl011_enable_interrupts(struct uart_amba_port *uap)
1719{
Dave Martin4a7e6252018-05-10 18:08:23 +01001720 unsigned int i;
1721
Andre Przywara867b8e82015-05-21 17:26:15 +01001722 spin_lock_irq(&uap->port.lock);
1723
1724 /* Clear out any spuriously appearing RX interrupts */
Russell King9f25bc52015-11-03 14:51:13 +00001725 pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
Dave Martin4a7e6252018-05-10 18:08:23 +01001726
1727 /*
1728 * RXIS is asserted only when the RX FIFO transitions from below
1729 * to above the trigger threshold. If the RX FIFO is already
1730 * full to the threshold this can't happen and RXIS will now be
1731 * stuck off. Drain the RX FIFO explicitly to fix this:
1732 */
1733 for (i = 0; i < uap->fifosize * 2; ++i) {
1734 if (pl011_read(uap, REG_FR) & UART01x_FR_RXFE)
1735 break;
1736
1737 pl011_read(uap, REG_DR);
1738 }
1739
Andre Przywara867b8e82015-05-21 17:26:15 +01001740 uap->im = UART011_RTIM;
1741 if (!pl011_dma_rx_running(uap))
1742 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001743 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001744 spin_unlock_irq(&uap->port.lock);
1745}
1746
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001747static int pl011_startup(struct uart_port *port)
1748{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001749 struct uart_amba_port *uap =
1750 container_of(port, struct uart_amba_port, port);
Dave Martin734745c2015-03-04 12:27:33 +00001751 unsigned int cr;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001752 int retval;
1753
1754 retval = pl011_hwinit(port);
1755 if (retval)
1756 goto clk_dis;
1757
Andre Przywara867b8e82015-05-21 17:26:15 +01001758 retval = pl011_allocate_irq(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 if (retval)
1760 goto clk_dis;
1761
Russell King9f25bc52015-11-03 14:51:13 +00001762 pl011_write(uap->vendor->ifls, uap, REG_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
Jon Medhurstfe433902013-12-10 10:18:58 +00001764 spin_lock_irq(&uap->port.lock);
1765
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301766 /* restore RTS and DTR */
1767 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1768 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001769 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
Jon Medhurstfe433902013-12-10 10:18:58 +00001771 spin_unlock_irq(&uap->port.lock);
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 /*
1774 * initialise the old status of the modem signals
1775 */
Russell King9f25bc52015-11-03 14:51:13 +00001776 uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Russell King68b65f72010-12-22 17:24:39 +00001778 /* Startup DMA */
1779 pl011_dma_startup(uap);
1780
Andre Przywara867b8e82015-05-21 17:26:15 +01001781 pl011_enable_interrupts(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
1783 return 0;
1784
1785 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001786 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 return retval;
1788}
1789
Andre Przywara0dd1e242015-05-21 17:26:23 +01001790static int sbsa_uart_startup(struct uart_port *port)
1791{
1792 struct uart_amba_port *uap =
1793 container_of(port, struct uart_amba_port, port);
1794 int retval;
1795
1796 retval = pl011_hwinit(port);
1797 if (retval)
1798 return retval;
1799
1800 retval = pl011_allocate_irq(uap);
1801 if (retval)
1802 return retval;
1803
1804 /* The SBSA UART does not support any modem status lines. */
1805 uap->old_status = 0;
1806
1807 pl011_enable_interrupts(uap);
1808
1809 return 0;
1810}
1811
Linus Walleijec489aa2010-06-02 08:13:52 +01001812static void pl011_shutdown_channel(struct uart_amba_port *uap,
1813 unsigned int lcrh)
1814{
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001815 unsigned long val;
Linus Walleijec489aa2010-06-02 08:13:52 +01001816
Russell Kingb2a4e242015-11-03 14:51:03 +00001817 val = pl011_read(uap, lcrh);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001818 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
Russell Kingb2a4e242015-11-03 14:51:03 +00001819 pl011_write(val, uap, lcrh);
Linus Walleijec489aa2010-06-02 08:13:52 +01001820}
1821
Andre Przywara95166a32015-05-21 17:26:16 +01001822/*
1823 * disable the port. It should not disable RTS and DTR.
1824 * Also RTS and DTR state should be preserved to restore
1825 * it during startup().
1826 */
1827static void pl011_disable_uart(struct uart_amba_port *uap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301829 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Lukas Wunner2a76fa22017-10-25 10:06:33 +02001831 uap->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
Jon Medhurstfe433902013-12-10 10:18:58 +00001832 spin_lock_irq(&uap->port.lock);
Russell King9f25bc52015-11-03 14:51:13 +00001833 cr = pl011_read(uap, REG_CR);
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301834 uap->old_cr = cr;
1835 cr &= UART011_CR_RTS | UART011_CR_DTR;
1836 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001837 pl011_write(cr, uap, REG_CR);
Jon Medhurstfe433902013-12-10 10:18:58 +00001838 spin_unlock_irq(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
1840 /*
1841 * disable break condition and fifos
1842 */
Russell Kinge4df9a82015-11-16 17:40:41 +00001843 pl011_shutdown_channel(uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001844 if (pl011_split_lcrh(uap))
Russell Kinge4df9a82015-11-16 17:40:41 +00001845 pl011_shutdown_channel(uap, REG_LCRH_TX);
Andre Przywara95166a32015-05-21 17:26:16 +01001846}
1847
1848static void pl011_disable_interrupts(struct uart_amba_port *uap)
1849{
1850 spin_lock_irq(&uap->port.lock);
1851
1852 /* mask all interrupts and clear all pending ones */
1853 uap->im = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001854 pl011_write(uap->im, uap, REG_IMSC);
1855 pl011_write(0xffff, uap, REG_ICR);
Andre Przywara95166a32015-05-21 17:26:16 +01001856
1857 spin_unlock_irq(&uap->port.lock);
1858}
1859
1860static void pl011_shutdown(struct uart_port *port)
1861{
1862 struct uart_amba_port *uap =
1863 container_of(port, struct uart_amba_port, port);
1864
1865 pl011_disable_interrupts(uap);
1866
1867 pl011_dma_shutdown(uap);
1868
1869 free_irq(uap->port.irq, uap);
1870
1871 pl011_disable_uart(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
1873 /*
1874 * Shut down the clock producer
1875 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001876 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001877 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001878 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001879
Jingoo Han574de552013-07-30 17:06:57 +09001880 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001881 struct amba_pl011_data *plat;
1882
Jingoo Han574de552013-07-30 17:06:57 +09001883 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001884 if (plat->exit)
1885 plat->exit();
1886 }
1887
Peter Hurley36f339d2014-11-06 09:06:12 -05001888 if (uap->port.ops->flush_buffer)
1889 uap->port.ops->flush_buffer(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890}
1891
Andre Przywara0dd1e242015-05-21 17:26:23 +01001892static void sbsa_uart_shutdown(struct uart_port *port)
1893{
1894 struct uart_amba_port *uap =
1895 container_of(port, struct uart_amba_port, port);
1896
1897 pl011_disable_interrupts(uap);
1898
1899 free_irq(uap->port.irq, uap);
1900
1901 if (uap->port.ops->flush_buffer)
1902 uap->port.ops->flush_buffer(port);
1903}
1904
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905static void
Andre Przywaraef5a9352015-05-21 17:26:17 +01001906pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
1907{
1908 port->read_status_mask = UART011_DR_OE | 255;
1909 if (termios->c_iflag & INPCK)
1910 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
1911 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1912 port->read_status_mask |= UART011_DR_BE;
1913
1914 /*
1915 * Characters to ignore
1916 */
1917 port->ignore_status_mask = 0;
1918 if (termios->c_iflag & IGNPAR)
1919 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
1920 if (termios->c_iflag & IGNBRK) {
1921 port->ignore_status_mask |= UART011_DR_BE;
1922 /*
1923 * If we're ignoring parity and break indicators,
1924 * ignore overruns too (for real raw support).
1925 */
1926 if (termios->c_iflag & IGNPAR)
1927 port->ignore_status_mask |= UART011_DR_OE;
1928 }
1929
1930 /*
1931 * Ignore all characters if CREAD is not set.
1932 */
1933 if ((termios->c_cflag & CREAD) == 0)
1934 port->ignore_status_mask |= UART_DUMMY_DR_RX;
1935}
1936
1937static void
Alan Cox606d0992006-12-08 02:38:45 -08001938pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1939 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001941 struct uart_amba_port *uap =
1942 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 unsigned int lcr_h, old_cr;
1944 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001945 unsigned int baud, quot, clkdiv;
1946
1947 if (uap->vendor->oversampling)
1948 clkdiv = 8;
1949 else
1950 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
1952 /*
1953 * Ask the core to calculate the divisor for us.
1954 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001955 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001956 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001957#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001958 /*
1959 * Adjust RX DMA polling rate with baud rate if not specified.
1960 */
1961 if (uap->dmarx.auto_poll_rate)
1962 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001963#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001964
1965 if (baud > port->uartclk/16)
1966 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1967 else
1968 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
1970 switch (termios->c_cflag & CSIZE) {
1971 case CS5:
1972 lcr_h = UART01x_LCRH_WLEN_5;
1973 break;
1974 case CS6:
1975 lcr_h = UART01x_LCRH_WLEN_6;
1976 break;
1977 case CS7:
1978 lcr_h = UART01x_LCRH_WLEN_7;
1979 break;
1980 default: // CS8
1981 lcr_h = UART01x_LCRH_WLEN_8;
1982 break;
1983 }
1984 if (termios->c_cflag & CSTOPB)
1985 lcr_h |= UART01x_LCRH_STP2;
1986 if (termios->c_cflag & PARENB) {
1987 lcr_h |= UART01x_LCRH_PEN;
1988 if (!(termios->c_cflag & PARODD))
1989 lcr_h |= UART01x_LCRH_EPS;
Ed Spiridonovbb700022016-03-04 08:11:53 +03001990 if (termios->c_cflag & CMSPAR)
1991 lcr_h |= UART011_LCRH_SPS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 }
Russell Kingffca2b12010-12-22 17:13:05 +00001993 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 lcr_h |= UART01x_LCRH_FEN;
1995
1996 spin_lock_irqsave(&port->lock, flags);
1997
1998 /*
1999 * Update the per-port timeout.
2000 */
2001 uart_update_timeout(port, termios->c_cflag, baud);
2002
Andre Przywaraef5a9352015-05-21 17:26:17 +01002003 pl011_setup_status_masks(port, termios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
2005 if (UART_ENABLE_MS(port, termios->c_cflag))
2006 pl011_enable_ms(port);
2007
2008 /* first, disable everything */
Russell King9f25bc52015-11-03 14:51:13 +00002009 old_cr = pl011_read(uap, REG_CR);
2010 pl011_write(0, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Rabin Vincent3b438162010-02-12 06:43:11 +01002012 if (termios->c_cflag & CRTSCTS) {
2013 if (old_cr & UART011_CR_RTS)
2014 old_cr |= UART011_CR_RTSEN;
2015
2016 old_cr |= UART011_CR_CTSEN;
Lukas Wunner2a76fa22017-10-25 10:06:33 +02002017 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Rabin Vincent3b438162010-02-12 06:43:11 +01002018 } else {
2019 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
Lukas Wunner2a76fa22017-10-25 10:06:33 +02002020 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
Rabin Vincent3b438162010-02-12 06:43:11 +01002021 }
2022
Russell Kingc19f12b2010-12-22 17:48:26 +00002023 if (uap->vendor->oversampling) {
2024 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002025 old_cr |= ST_UART011_CR_OVSFACT;
2026 else
2027 old_cr &= ~ST_UART011_CR_OVSFACT;
2028 }
2029
Linus Walleijc5dd5532012-09-26 17:21:36 +02002030 /*
2031 * Workaround for the ST Micro oversampling variants to
2032 * increase the bitrate slightly, by lowering the divisor,
2033 * to avoid delayed sampling of start bit at high speeds,
2034 * else we see data corruption.
2035 */
2036 if (uap->vendor->oversampling) {
2037 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
2038 quot -= 1;
2039 else if ((baud > 3250000) && (quot > 2))
2040 quot -= 2;
2041 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 /* Set baud rate */
Russell King9f25bc52015-11-03 14:51:13 +00002043 pl011_write(quot & 0x3f, uap, REG_FBRD);
2044 pl011_write(quot >> 6, uap, REG_IBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 /*
2047 * ----------v----------v----------v----------v-----
Russell Kinge4df9a82015-11-16 17:40:41 +00002048 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
Russell King9f25bc52015-11-03 14:51:13 +00002049 * REG_FBRD & REG_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 * ----------^----------^----------^----------^-----
2051 */
Jon Medhurstb60f2f62013-12-10 10:18:59 +00002052 pl011_write_lcr_h(uap, lcr_h);
Russell King9f25bc52015-11-03 14:51:13 +00002053 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
2055 spin_unlock_irqrestore(&port->lock, flags);
2056}
2057
Andre Przywara0dd1e242015-05-21 17:26:23 +01002058static void
2059sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
2060 struct ktermios *old)
2061{
2062 struct uart_amba_port *uap =
2063 container_of(port, struct uart_amba_port, port);
2064 unsigned long flags;
2065
2066 tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);
2067
2068 /* The SBSA UART only supports 8n1 without hardware flow control. */
2069 termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
2070 termios->c_cflag &= ~(CMSPAR | CRTSCTS);
2071 termios->c_cflag |= CS8 | CLOCAL;
2072
2073 spin_lock_irqsave(&port->lock, flags);
2074 uart_update_timeout(port, CS8, uap->fixed_baud);
2075 pl011_setup_status_masks(port, termios);
2076 spin_unlock_irqrestore(&port->lock, flags);
2077}
2078
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079static const char *pl011_type(struct uart_port *port)
2080{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002081 struct uart_amba_port *uap =
2082 container_of(port, struct uart_amba_port, port);
Russell Kinge8a7ba82010-12-28 09:16:54 +00002083 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084}
2085
2086/*
2087 * Release the memory region(s) being used by 'port'
2088 */
Linus Walleije643f872012-06-17 15:44:19 +02002089static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090{
2091 release_mem_region(port->mapbase, SZ_4K);
2092}
2093
2094/*
2095 * Request the memory region(s) being used by 'port'
2096 */
Linus Walleije643f872012-06-17 15:44:19 +02002097static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098{
2099 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
2100 != NULL ? 0 : -EBUSY;
2101}
2102
2103/*
2104 * Configure/autoconfigure the port.
2105 */
Linus Walleije643f872012-06-17 15:44:19 +02002106static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107{
2108 if (flags & UART_CONFIG_TYPE) {
2109 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02002110 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 }
2112}
2113
2114/*
2115 * verify the new serial_struct (for TIOCSSERIAL).
2116 */
Linus Walleije643f872012-06-17 15:44:19 +02002117static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118{
2119 int ret = 0;
2120 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
2121 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07002122 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 ret = -EINVAL;
2124 if (ser->baud_base < 9600)
2125 ret = -EINVAL;
2126 return ret;
2127}
2128
Bhumika Goyal2331e062017-01-25 23:18:52 +05302129static const struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02002130 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02002132 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 .stop_tx = pl011_stop_tx,
2134 .start_tx = pl011_start_tx,
2135 .stop_rx = pl011_stop_rx,
2136 .enable_ms = pl011_enable_ms,
2137 .break_ctl = pl011_break_ctl,
2138 .startup = pl011_startup,
2139 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00002140 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 .set_termios = pl011_set_termios,
2142 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02002143 .release_port = pl011_release_port,
2144 .request_port = pl011_request_port,
2145 .config_port = pl011_config_port,
2146 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002147#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07002148 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02002149 .poll_get_char = pl011_get_poll_char,
2150 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002151#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152};
2153
Andre Przywara0dd1e242015-05-21 17:26:23 +01002154static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
2155{
2156}
2157
2158static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
2159{
2160 return 0;
2161}
2162
2163static const struct uart_ops sbsa_uart_pops = {
2164 .tx_empty = pl011_tx_empty,
2165 .set_mctrl = sbsa_uart_set_mctrl,
2166 .get_mctrl = sbsa_uart_get_mctrl,
2167 .stop_tx = pl011_stop_tx,
2168 .start_tx = pl011_start_tx,
2169 .stop_rx = pl011_stop_rx,
2170 .startup = sbsa_uart_startup,
2171 .shutdown = sbsa_uart_shutdown,
2172 .set_termios = sbsa_uart_set_termios,
2173 .type = pl011_type,
2174 .release_port = pl011_release_port,
2175 .request_port = pl011_request_port,
2176 .config_port = pl011_config_port,
2177 .verify_port = pl011_verify_port,
2178#ifdef CONFIG_CONSOLE_POLL
2179 .poll_init = pl011_hwinit,
2180 .poll_get_char = pl011_get_poll_char,
2181 .poll_put_char = pl011_put_poll_char,
2182#endif
2183};
2184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185static struct uart_amba_port *amba_ports[UART_NR];
2186
2187#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
2188
Russell Kingd3587882006-03-20 20:00:09 +00002189static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002191 struct uart_amba_port *uap =
2192 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
Russell King9f25bc52015-11-03 14:51:13 +00002194 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002195 cpu_relax();
Russell King9f25bc52015-11-03 14:51:13 +00002196 pl011_write(ch, uap, REG_DR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197}
2198
2199static void
2200pl011_console_write(struct console *co, const char *s, unsigned int count)
2201{
2202 struct uart_amba_port *uap = amba_ports[co->index];
Timur Tabi2f2fd082016-01-15 14:32:20 -06002203 unsigned int old_cr = 0, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01002204 unsigned long flags;
2205 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
2207 clk_enable(uap->clk);
2208
Rabin Vincentef605fd2012-01-17 11:52:28 +01002209 local_irq_save(flags);
2210 if (uap->port.sysrq)
2211 locked = 0;
2212 else if (oops_in_progress)
2213 locked = spin_trylock(&uap->port.lock);
2214 else
2215 spin_lock(&uap->port.lock);
2216
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 /*
2218 * First save the CR then disable the interrupts
2219 */
Andre Przywara71eec482015-05-21 17:26:21 +01002220 if (!uap->vendor->always_enabled) {
Russell King9f25bc52015-11-03 14:51:13 +00002221 old_cr = pl011_read(uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002222 new_cr = old_cr & ~UART011_CR_CTSEN;
2223 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00002224 pl011_write(new_cr, uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226
Russell Kingd3587882006-03-20 20:00:09 +00002227 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
2229 /*
Christopher Covingtond8a49952017-02-15 16:39:43 -05002230 * Finally, wait for transmitter to become empty and restore the
2231 * TCR. Allow feature register bits to be inverted to work around
2232 * errata.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 */
Christopher Covingtond8a49952017-02-15 16:39:43 -05002234 while ((pl011_read(uap, REG_FR) ^ uap->vendor->inv_fr)
2235 & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002236 cpu_relax();
Andre Przywara71eec482015-05-21 17:26:21 +01002237 if (!uap->vendor->always_enabled)
Russell King9f25bc52015-11-03 14:51:13 +00002238 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239
Rabin Vincentef605fd2012-01-17 11:52:28 +01002240 if (locked)
2241 spin_unlock(&uap->port.lock);
2242 local_irq_restore(flags);
2243
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 clk_disable(uap->clk);
2245}
2246
Lukas Wunner27afac92020-08-13 12:52:40 +02002247static void pl011_console_get_options(struct uart_amba_port *uap, int *baud,
2248 int *parity, int *bits)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249{
Russell King9f25bc52015-11-03 14:51:13 +00002250 if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 unsigned int lcr_h, ibrd, fbrd;
2252
Russell Kinge4df9a82015-11-16 17:40:41 +00002253 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254
2255 *parity = 'n';
2256 if (lcr_h & UART01x_LCRH_PEN) {
2257 if (lcr_h & UART01x_LCRH_EPS)
2258 *parity = 'e';
2259 else
2260 *parity = 'o';
2261 }
2262
2263 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
2264 *bits = 7;
2265 else
2266 *bits = 8;
2267
Russell King9f25bc52015-11-03 14:51:13 +00002268 ibrd = pl011_read(uap, REG_IBRD);
2269 fbrd = pl011_read(uap, REG_FBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
2271 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002272
Russell Kingc19f12b2010-12-22 17:48:26 +00002273 if (uap->vendor->oversampling) {
Russell King9f25bc52015-11-03 14:51:13 +00002274 if (pl011_read(uap, REG_CR)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002275 & ST_UART011_CR_OVSFACT)
2276 *baud *= 2;
2277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 }
2279}
2280
Lukas Wunner27afac92020-08-13 12:52:40 +02002281static int pl011_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282{
2283 struct uart_amba_port *uap;
2284 int baud = 38400;
2285 int bits = 8;
2286 int parity = 'n';
2287 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01002288 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 /*
2291 * Check whether an invalid uart number has been specified, and
2292 * if so, search for the first available port that does have
2293 * console support.
2294 */
2295 if (co->index >= UART_NR)
2296 co->index = 0;
2297 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00002298 if (!uap)
2299 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Linus Walleij78d80c52012-05-23 21:18:46 +02002301 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002302 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002303
Russell King4b4851c2011-09-22 11:35:30 +01002304 ret = clk_prepare(uap->clk);
2305 if (ret)
2306 return ret;
2307
Jingoo Han574de552013-07-30 17:06:57 +09002308 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002309 struct amba_pl011_data *plat;
2310
Jingoo Han574de552013-07-30 17:06:57 +09002311 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002312 if (plat->init)
2313 plat->init();
2314 }
2315
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 uap->port.uartclk = clk_get_rate(uap->clk);
2317
Andre Przywaracefc2d12015-05-21 17:26:22 +01002318 if (uap->vendor->fixed_options) {
2319 baud = uap->fixed_baud;
2320 } else {
2321 if (options)
2322 uart_parse_options(options,
2323 &baud, &parity, &bits, &flow);
2324 else
2325 pl011_console_get_options(uap, &baud, &parity, &bits);
2326 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
2328 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2329}
2330
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002331/**
2332 * pl011_console_match - non-standard console matching
2333 * @co: registering console
2334 * @name: name from console command line
2335 * @idx: index from console command line
2336 * @options: ptr to option string from console command line
2337 *
2338 * Only attempts to match console command lines of the form:
2339 * console=pl011,mmio|mmio32,<addr>[,<options>]
2340 * console=pl011,0x<addr>[,<options>]
2341 * This form is used to register an initial earlycon boot console and
2342 * replace it with the amba_console at pl011 driver init.
2343 *
2344 * Performs console setup for a match (as required by interface)
2345 * If no <options> are specified, then assume the h/w is already setup.
2346 *
2347 * Returns 0 if console matches; otherwise non-zero to use default matching
2348 */
Lukas Wunner27afac92020-08-13 12:52:40 +02002349static int pl011_console_match(struct console *co, char *name, int idx,
2350 char *options)
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002351{
2352 unsigned char iotype;
2353 resource_size_t addr;
2354 int i;
2355
Timur Tabi37ef38f2017-07-27 16:15:52 -05002356 /*
2357 * Systems affected by the Qualcomm Technologies QDF2400 E44 erratum
2358 * have a distinct console name, so make sure we check for that.
2359 * The actual implementation of the erratum occurs in the probe
2360 * function.
2361 */
2362 if ((strcmp(name, "qdf2400_e44") != 0) && (strcmp(name, "pl011") != 0))
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002363 return -ENODEV;
2364
2365 if (uart_parse_earlycon(options, &iotype, &addr, &options))
2366 return -ENODEV;
2367
2368 if (iotype != UPIO_MEM && iotype != UPIO_MEM32)
2369 return -ENODEV;
2370
2371 /* try to match the port specified on the command line */
2372 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2373 struct uart_port *port;
2374
2375 if (!amba_ports[i])
2376 continue;
2377
2378 port = &amba_ports[i]->port;
2379
2380 if (port->mapbase != addr)
2381 continue;
2382
2383 co->index = i;
2384 port->cons = co;
2385 return pl011_console_setup(co, options);
2386 }
2387
2388 return -ENODEV;
2389}
2390
Vincent Sanders2d934862005-09-14 22:36:03 +01002391static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392static struct console amba_console = {
2393 .name = "ttyAMA",
2394 .write = pl011_console_write,
2395 .device = uart_console_device,
2396 .setup = pl011_console_setup,
Aleksey Makarov10879ae2016-10-04 10:15:32 +03002397 .match = pl011_console_match,
Alexander Sverdlin7951ffc2017-01-18 10:47:33 +01002398 .flags = CON_PRINTBUFFER | CON_ANYTIME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 .index = -1,
2400 .data = &amba_reg,
2401};
2402
2403#define AMBA_CONSOLE (&amba_console)
Rob Herring0d3c6732014-04-18 17:19:57 -05002404
Christopher Covingtond8a49952017-02-15 16:39:43 -05002405static void qdf2400_e44_putc(struct uart_port *port, int c)
2406{
2407 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2408 cpu_relax();
2409 writel(c, port->membase + UART01x_DR);
2410 while (!(readl(port->membase + UART01x_FR) & UART011_FR_TXFE))
2411 cpu_relax();
2412}
2413
2414static void qdf2400_e44_early_write(struct console *con, const char *s, unsigned n)
2415{
2416 struct earlycon_device *dev = con->data;
2417
2418 uart_console_write(&dev->port, s, n, qdf2400_e44_putc);
2419}
2420
Rob Herring0d3c6732014-04-18 17:19:57 -05002421static void pl011_putc(struct uart_port *port, int c)
2422{
Russell Kingcdf091c2016-01-04 15:37:41 -06002423 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002424 cpu_relax();
Timur Tabi3b78fae2016-01-04 15:37:42 -06002425 if (port->iotype == UPIO_MEM32)
2426 writel(c, port->membase + UART01x_DR);
2427 else
2428 writeb(c, port->membase + UART01x_DR);
Shawn Guoe06690b2016-09-17 14:14:38 +08002429 while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002430 cpu_relax();
Rob Herring0d3c6732014-04-18 17:19:57 -05002431}
2432
2433static void pl011_early_write(struct console *con, const char *s, unsigned n)
2434{
2435 struct earlycon_device *dev = con->data;
2436
2437 uart_console_write(&dev->port, s, n, pl011_putc);
2438}
2439
Sumit Garg195867f2020-05-07 13:08:50 -07002440#ifdef CONFIG_CONSOLE_POLL
2441static int pl011_getc(struct uart_port *port)
2442{
2443 if (readl(port->membase + UART01x_FR) & UART01x_FR_RXFE)
2444 return NO_POLL_CHAR;
2445
2446 if (port->iotype == UPIO_MEM32)
2447 return readl(port->membase + UART01x_DR);
2448 else
2449 return readb(port->membase + UART01x_DR);
2450}
2451
2452static int pl011_early_read(struct console *con, char *s, unsigned int n)
2453{
2454 struct earlycon_device *dev = con->data;
2455 int ch, num_read = 0;
2456
2457 while (num_read < n) {
2458 ch = pl011_getc(&dev->port);
2459 if (ch == NO_POLL_CHAR)
2460 break;
2461
2462 s[num_read++] = ch;
2463 }
2464
2465 return num_read;
2466}
2467#else
2468#define pl011_early_read NULL
2469#endif
2470
Timur Tabie53e5972017-03-31 17:05:02 -05002471/*
2472 * On non-ACPI systems, earlycon is enabled by specifying
2473 * "earlycon=pl011,<address>" on the kernel command line.
2474 *
2475 * On ACPI ARM64 systems, an "early" console is enabled via the SPCR table,
2476 * by specifying only "earlycon" on the command line. Because it requires
2477 * SPCR, the console starts after ACPI is parsed, which is later than a
2478 * traditional early console.
2479 *
2480 * To get the traditional early console that starts before ACPI is parsed,
2481 * specify the full "earlycon=pl011,<address>" option.
2482 */
Rob Herring0d3c6732014-04-18 17:19:57 -05002483static int __init pl011_early_console_setup(struct earlycon_device *device,
2484 const char *opt)
2485{
2486 if (!device->port.membase)
2487 return -ENODEV;
2488
Timur Tabi5a0722b2017-04-13 08:55:08 -05002489 device->con->write = pl011_early_write;
Sumit Garg195867f2020-05-07 13:08:50 -07002490 device->con->read = pl011_early_read;
Timur Tabie53e5972017-03-31 17:05:02 -05002491
Rob Herring0d3c6732014-04-18 17:19:57 -05002492 return 0;
2493}
Rob Herring45e0f0f2014-03-27 08:08:03 -05002494OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
Kefeng Wangfcb32152016-10-31 10:04:19 +08002495OF_EARLYCON_DECLARE(pl011, "arm,sbsa-uart", pl011_early_console_setup);
Timur Tabi5a0722b2017-04-13 08:55:08 -05002496
2497/*
2498 * On Qualcomm Datacenter Technologies QDF2400 SOCs affected by
2499 * Erratum 44, traditional earlycon can be enabled by specifying
2500 * "earlycon=qdf2400_e44,<address>". Any options are ignored.
2501 *
2502 * Alternatively, you can just specify "earlycon", and the early console
2503 * will be enabled with the information from the SPCR table. In this
2504 * case, the SPCR code will detect the need for the E44 work-around,
2505 * and set the console name to "qdf2400_e44".
2506 */
2507static int __init
2508qdf2400_e44_early_console_setup(struct earlycon_device *device,
2509 const char *opt)
2510{
2511 if (!device->port.membase)
2512 return -ENODEV;
2513
2514 device->con->write = qdf2400_e44_early_write;
2515 return 0;
2516}
2517EARLYCON_DECLARE(qdf2400_e44, qdf2400_e44_early_console_setup);
Rob Herring0d3c6732014-04-18 17:19:57 -05002518
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519#else
2520#define AMBA_CONSOLE NULL
2521#endif
2522
2523static struct uart_driver amba_reg = {
2524 .owner = THIS_MODULE,
2525 .driver_name = "ttyAMA",
2526 .dev_name = "ttyAMA",
2527 .major = SERIAL_AMBA_MAJOR,
2528 .minor = SERIAL_AMBA_MINOR,
2529 .nr = UART_NR,
2530 .cons = AMBA_CONSOLE,
2531};
2532
Matthew Leach32614aa2012-08-28 16:41:28 +01002533static int pl011_probe_dt_alias(int index, struct device *dev)
2534{
2535 struct device_node *np;
2536 static bool seen_dev_with_alias = false;
2537 static bool seen_dev_without_alias = false;
2538 int ret = index;
2539
2540 if (!IS_ENABLED(CONFIG_OF))
2541 return ret;
2542
2543 np = dev->of_node;
2544 if (!np)
2545 return ret;
2546
2547 ret = of_alias_get_id(np, "serial");
Arnd Bergmann287980e2016-05-27 23:23:25 +02002548 if (ret < 0) {
Matthew Leach32614aa2012-08-28 16:41:28 +01002549 seen_dev_without_alias = true;
2550 ret = index;
2551 } else {
2552 seen_dev_with_alias = true;
2553 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2554 dev_warn(dev, "requested serial port %d not available.\n", ret);
2555 ret = index;
2556 }
2557 }
2558
2559 if (seen_dev_with_alias && seen_dev_without_alias)
2560 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2561
2562 return ret;
2563}
2564
Andre Przywara49bb3c82015-05-21 17:26:14 +01002565/* unregisters the driver also if no more ports are left */
2566static void pl011_unregister_port(struct uart_amba_port *uap)
2567{
2568 int i;
2569 bool busy = false;
2570
2571 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2572 if (amba_ports[i] == uap)
2573 amba_ports[i] = NULL;
2574 else if (amba_ports[i])
2575 busy = true;
2576 }
2577 pl011_dma_remove(uap);
2578 if (!busy)
2579 uart_unregister_driver(&amba_reg);
2580}
2581
Andre Przywara3873e2d2015-05-21 17:26:18 +01002582static int pl011_find_free_port(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583{
Andre Przywara3873e2d2015-05-21 17:26:18 +01002584 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
2586 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2587 if (amba_ports[i] == NULL)
Andre Przywara3873e2d2015-05-21 17:26:18 +01002588 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
Andre Przywara3873e2d2015-05-21 17:26:18 +01002590 return -EBUSY;
2591}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592
Andre Przywara3873e2d2015-05-21 17:26:18 +01002593static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
2594 struct resource *mmiobase, int index)
2595{
2596 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597
Andre Przywara3873e2d2015-05-21 17:26:18 +01002598 base = devm_ioremap_resource(dev, mmiobase);
Krzysztof Kozlowski97a60ea2015-07-09 22:21:41 +09002599 if (IS_ERR(base))
2600 return PTR_ERR(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Andre Przywara3873e2d2015-05-21 17:26:18 +01002602 index = pl011_probe_dt_alias(index, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302604 uap->old_cr = 0;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002605 uap->port.dev = dev;
2606 uap->port.mapbase = mmiobase->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 uap->port.membase = base;
Russell Kingffca2b12010-12-22 17:13:05 +00002608 uap->port.fifosize = uap->fifosize;
Dmitry Safonov5f99fca2019-12-13 00:06:08 +00002609 uap->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_AMBA_PL011_CONSOLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610 uap->port.flags = UPF_BOOT_AUTOCONF;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002611 uap->port.line = index;
2612
2613 amba_ports[index] = uap;
2614
2615 return 0;
2616}
2617
2618static int pl011_register_port(struct uart_amba_port *uap)
2619{
Lukas Wunner89efbe72020-08-13 12:59:54 +02002620 int ret, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621
Linus Walleijc3d8b762012-03-21 20:15:18 +01002622 /* Ensure interrupts from this UART are masked and cleared */
Russell King9f25bc52015-11-03 14:51:13 +00002623 pl011_write(0, uap, REG_IMSC);
2624 pl011_write(0xffff, uap, REG_ICR);
Linus Walleijc3d8b762012-03-21 20:15:18 +01002625
Tushar Beheraef2889f2014-01-20 14:32:35 +05302626 if (!amba_reg.state) {
2627 ret = uart_register_driver(&amba_reg);
2628 if (ret < 0) {
Andre Przywara3873e2d2015-05-21 17:26:18 +01002629 dev_err(uap->port.dev,
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05002630 "Failed to register AMBA-PL011 driver\n");
Lukas Wunner89efbe72020-08-13 12:59:54 +02002631 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2632 if (amba_ports[i] == uap)
2633 amba_ports[i] = NULL;
Tushar Beheraef2889f2014-01-20 14:32:35 +05302634 return ret;
2635 }
2636 }
2637
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 ret = uart_add_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002639 if (ret)
2640 pl011_unregister_port(uap);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302641
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 return ret;
2643}
2644
Andre Przywara3873e2d2015-05-21 17:26:18 +01002645static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
2646{
2647 struct uart_amba_port *uap;
2648 struct vendor_data *vendor = id->data;
2649 int portnr, ret;
2650
2651 portnr = pl011_find_free_port();
2652 if (portnr < 0)
2653 return portnr;
2654
2655 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2656 GFP_KERNEL);
2657 if (!uap)
2658 return -ENOMEM;
2659
2660 uap->clk = devm_clk_get(&dev->dev, NULL);
2661 if (IS_ERR(uap->clk))
2662 return PTR_ERR(uap->clk);
2663
Russell King439403b2015-11-16 17:40:31 +00002664 uap->reg_offset = vendor->reg_offset;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002665 uap->vendor = vendor;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002666 uap->fifosize = vendor->get_fifosize(dev);
Timur Tabi3b78fae2016-01-04 15:37:42 -06002667 uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002668 uap->port.irq = dev->irq[0];
2669 uap->port.ops = &amba_pl011_pops;
2670
2671 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2672
2673 ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
2674 if (ret)
2675 return ret;
2676
2677 amba_set_drvdata(dev, uap);
2678
2679 return pl011_register_port(uap);
2680}
2681
Uwe Kleine-Königebe992a2021-01-26 17:58:34 +01002682static void pl011_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683{
2684 struct uart_amba_port *uap = amba_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 uart_remove_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002687 pl011_unregister_port(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688}
2689
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002690#ifdef CONFIG_PM_SLEEP
2691static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002692{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002693 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002694
2695 if (!uap)
2696 return -EINVAL;
2697
2698 return uart_suspend_port(&amba_reg, &uap->port);
2699}
2700
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002701static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002702{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002703 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002704
2705 if (!uap)
2706 return -EINVAL;
2707
2708 return uart_resume_port(&amba_reg, &uap->port);
2709}
2710#endif
2711
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002712static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2713
Andre Przywara0dd1e242015-05-21 17:26:23 +01002714static int sbsa_uart_probe(struct platform_device *pdev)
2715{
2716 struct uart_amba_port *uap;
2717 struct resource *r;
2718 int portnr, ret;
2719 int baudrate;
2720
2721 /*
2722 * Check the mandatory baud rate parameter in the DT node early
2723 * so that we can easily exit with the error.
2724 */
2725 if (pdev->dev.of_node) {
2726 struct device_node *np = pdev->dev.of_node;
2727
2728 ret = of_property_read_u32(np, "current-speed", &baudrate);
2729 if (ret)
2730 return ret;
2731 } else {
2732 baudrate = 115200;
2733 }
2734
2735 portnr = pl011_find_free_port();
2736 if (portnr < 0)
2737 return portnr;
2738
2739 uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
2740 GFP_KERNEL);
2741 if (!uap)
2742 return -ENOMEM;
2743
Jiri Slaby394a9e22016-05-09 09:23:35 +02002744 ret = platform_get_irq(pdev, 0);
Stephen Boyd1df21782019-07-30 11:15:44 -07002745 if (ret < 0)
Jiri Slaby394a9e22016-05-09 09:23:35 +02002746 return ret;
Jiri Slaby394a9e22016-05-09 09:23:35 +02002747 uap->port.irq = ret;
2748
Timur Tabi37ef38f2017-07-27 16:15:52 -05002749#ifdef CONFIG_ACPI_SPCR_TABLE
2750 if (qdf2400_e44_present) {
2751 dev_info(&pdev->dev, "working around QDF2400 SoC erratum 44\n");
2752 uap->vendor = &vendor_qdt_qdf2400_e44;
2753 } else
2754#endif
2755 uap->vendor = &vendor_sbsa;
2756
2757 uap->reg_offset = uap->vendor->reg_offset;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002758 uap->fifosize = 32;
Timur Tabi37ef38f2017-07-27 16:15:52 -05002759 uap->port.iotype = uap->vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002760 uap->port.ops = &sbsa_uart_pops;
2761 uap->fixed_baud = baudrate;
2762
2763 snprintf(uap->type, sizeof(uap->type), "SBSA");
2764
2765 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2766
2767 ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
2768 if (ret)
2769 return ret;
2770
2771 platform_set_drvdata(pdev, uap);
2772
2773 return pl011_register_port(uap);
2774}
2775
2776static int sbsa_uart_remove(struct platform_device *pdev)
2777{
2778 struct uart_amba_port *uap = platform_get_drvdata(pdev);
2779
2780 uart_remove_one_port(&amba_reg, &uap->port);
2781 pl011_unregister_port(uap);
2782 return 0;
2783}
2784
2785static const struct of_device_id sbsa_uart_of_match[] = {
2786 { .compatible = "arm,sbsa-uart", },
2787 {},
2788};
2789MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);
2790
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002791static const struct acpi_device_id sbsa_uart_acpi_match[] = {
2792 { "ARMH0011", 0 },
2793 {},
2794};
2795MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);
2796
Andre Przywara0dd1e242015-05-21 17:26:23 +01002797static struct platform_driver arm_sbsa_uart_platform_driver = {
2798 .probe = sbsa_uart_probe,
2799 .remove = sbsa_uart_remove,
2800 .driver = {
2801 .name = "sbsa-uart",
Shubhrajyoti Datta2301ec32019-12-09 12:00:48 +05302802 .pm = &pl011_dev_pm_ops,
Andre Przywara0dd1e242015-05-21 17:26:23 +01002803 .of_match_table = of_match_ptr(sbsa_uart_of_match),
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002804 .acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
Anders Roxell64609792018-10-30 12:35:44 +01002805 .suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
Andre Przywara0dd1e242015-05-21 17:26:23 +01002806 },
2807};
2808
Arvind Yadava704ddc2017-08-23 22:18:21 +05302809static const struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 {
2811 .id = 0x00041011,
2812 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002813 .data = &vendor_arm,
2814 },
2815 {
2816 .id = 0x00380802,
2817 .mask = 0x00ffffff,
2818 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 },
Shawn Guo2426fbc2016-07-08 17:00:41 +08002820 {
2821 .id = AMBA_LINUX_ID(0x00, 0x1, 0xffe),
2822 .mask = 0x00ffffff,
2823 .data = &vendor_zte,
2824 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825 { 0, 0 },
2826};
2827
Dave Martin60f7a332011-10-05 15:15:22 +01002828MODULE_DEVICE_TABLE(amba, pl011_ids);
2829
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830static struct amba_driver pl011_driver = {
2831 .drv = {
2832 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002833 .pm = &pl011_dev_pm_ops,
Anders Roxell64609792018-10-30 12:35:44 +01002834 .suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002835 },
2836 .id_table = pl011_ids,
2837 .probe = pl011_probe,
2838 .remove = pl011_remove,
2839};
2840
2841static int __init pl011_init(void)
2842{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2844
Andre Przywara0dd1e242015-05-21 17:26:23 +01002845 if (platform_driver_register(&arm_sbsa_uart_platform_driver))
2846 pr_warn("could not register SBSA UART platform driver\n");
Greg Kroah-Hartman062a68a2015-09-04 09:11:24 -07002847 return amba_driver_register(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848}
2849
2850static void __exit pl011_exit(void)
2851{
Andre Przywara0dd1e242015-05-21 17:26:23 +01002852 platform_driver_unregister(&arm_sbsa_uart_platform_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 amba_driver_unregister(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854}
2855
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002856/*
2857 * While this can be a module, if builtin it's most likely the console
2858 * So let's leave module_exit but move module_init to an earlier place
2859 */
2860arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861module_exit(pl011_exit);
2862
2863MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2864MODULE_DESCRIPTION("ARM AMBA serial port driver");
2865MODULE_LICENSE("GPL");