blob: ec784009a36b8d7b694ebb8f0b26a3f3810636f5 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070010#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010018#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000019#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030020#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090021#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
24#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Stephen Hemminger0b950f02014-01-10 17:14:48 -070026static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070027 .name = "PCI busn",
28 .start = 0,
29 .end = 255,
30 .flags = IORESOURCE_BUS,
31};
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/* Ugh. Need to stop exporting this to modules. */
34LIST_HEAD(pci_root_buses);
35EXPORT_SYMBOL(pci_root_buses);
36
Yinghai Lu5cc62c22012-05-17 18:51:11 -070037static LIST_HEAD(pci_domain_busn_res_list);
38
39struct pci_domain_busn_res {
40 struct list_head list;
41 struct resource res;
42 int domain_nr;
43};
44
45static struct resource *get_pci_domain_busn_res(int domain_nr)
46{
47 struct pci_domain_busn_res *r;
48
49 list_for_each_entry(r, &pci_domain_busn_res_list, list)
50 if (r->domain_nr == domain_nr)
51 return &r->res;
52
53 r = kzalloc(sizeof(*r), GFP_KERNEL);
54 if (!r)
55 return NULL;
56
57 r->domain_nr = domain_nr;
58 r->res.start = 0;
59 r->res.end = 0xff;
60 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
61
62 list_add_tail(&r->list, &pci_domain_busn_res_list);
63
64 return &r->res;
65}
66
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080067static int find_anything(struct device *dev, void *data)
68{
69 return 1;
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070072/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060073 * Some device drivers need know if PCI is initiated.
74 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076 */
77int no_pci_devices(void)
78{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080079 struct device *dev;
80 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080082 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
83 no_devices = (dev == NULL);
84 put_device(dev);
85 return no_devices;
86}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070087EXPORT_SYMBOL(no_pci_devices);
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 * PCI Bus Class
91 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040094 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Markus Elfringff0387c2014-11-10 21:02:17 -070096 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070097 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100098 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 kfree(pci_bus);
100}
101
102static struct class pcibus_class = {
103 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400104 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700105 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106};
107
108static int __init pcibus_class_init(void)
109{
110 return class_register(&pcibus_class);
111}
112postcore_initcall(pcibus_class_init);
113
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400114static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800115{
116 u64 size = mask & maxbase; /* Find the significant bits */
117 if (!size)
118 return 0;
119
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600120 /*
121 * Get the lowest of them to find the decode size, and from that
122 * the extent.
123 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800124 size = (size & ~(size-1)) - 1;
125
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600126 /*
127 * base == maxbase can be valid only if the BAR has already been
128 * programmed with all 1s.
129 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800130 if (base == maxbase && ((base | size) & mask) != mask)
131 return 0;
132
133 return size;
134}
135
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800137{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600138 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600139 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600140
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 flags |= IORESOURCE_IO;
144 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145 }
146
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600147 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
148 flags |= IORESOURCE_MEM;
149 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
150 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400151
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
153 switch (mem_type) {
154 case PCI_BASE_ADDRESS_MEM_TYPE_32:
155 break;
156 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 flags |= IORESOURCE_MEM_64;
161 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600162 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600163 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600164 break;
165 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600166 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167}
168
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100169#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
170
Yu Zhao0b400c72008-11-22 02:40:40 +0800171/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600172 * pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800173 * @dev: the PCI device
174 * @type: type of the BAR
175 * @res: resource buffer to be filled in
176 * @pos: BAR position in the config space
177 *
178 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800180int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400181 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200183 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600184 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700185 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800186 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400187
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600190 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700191 if (!dev->mmio_always_on) {
192 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100193 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
194 pci_write_config_word(dev, PCI_COMMAND,
195 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
196 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700197 }
198
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 res->name = pci_name(dev);
200
201 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200202 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 pci_read_config_dword(dev, pos, &sz);
204 pci_write_config_dword(dev, pos, l);
205
206 /*
207 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600208 * If the BAR isn't implemented, all bits must be 0. If it's a
209 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
210 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211 */
Myron Stowef795d862014-10-30 11:54:43 -0600212 if (sz == 0xffffffff)
213 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214
215 /*
216 * I don't know how l can have all bits set. Copied from old code.
217 * Maybe it fixes a bug on some ancient platform.
218 */
219 if (l == 0xffffffff)
220 l = 0;
221
222 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600223 res->flags = decode_bar(dev, l);
224 res->flags |= IORESOURCE_SIZEALIGN;
225 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600226 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
227 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
228 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600230 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
231 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
232 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 }
234 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600235 if (l & PCI_ROM_ADDRESS_ENABLE)
236 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600237 l64 = l & PCI_ROM_ADDRESS_MASK;
238 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700239 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 }
241
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600242 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243 pci_read_config_dword(dev, pos + 4, &l);
244 pci_write_config_dword(dev, pos + 4, ~0);
245 pci_read_config_dword(dev, pos + 4, &sz);
246 pci_write_config_dword(dev, pos + 4, l);
247
248 l64 |= ((u64)l << 32);
249 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600250 mask64 |= ((u64)~0 << 32);
251 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252
Myron Stowef795d862014-10-30 11:54:43 -0600253 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
254 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255
Myron Stowef795d862014-10-30 11:54:43 -0600256 if (!sz64)
257 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258
Myron Stowef795d862014-10-30 11:54:43 -0600259 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600260 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600261 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600262 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600263 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600264 }
Myron Stowef795d862014-10-30 11:54:43 -0600265
266 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
268 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
270 res->start = 0;
271 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600272 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600273 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600274 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600275 }
276
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700277 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600278 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700279 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600280 res->start = 0;
281 res->end = sz64;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600282 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600283 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600284 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400285 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400286 }
287
Myron Stowef795d862014-10-30 11:54:43 -0600288 region.start = l64;
289 region.end = l64 + sz64;
290
Yinghai Lufc279852013-12-09 22:54:40 -0800291 pcibios_bus_to_resource(dev->bus, res, &region);
292 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293
294 /*
295 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
296 * the corresponding resource address (the physical address used by
297 * the CPU. Converting that resource address back to a bus address
298 * should yield the original BAR value:
299 *
300 * resource_to_bus(bus_to_resource(A)) == A
301 *
302 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
303 * be claimed by the device.
304 */
305 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600308 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600309 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600310 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800311 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800312
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600313 goto out;
314
315
316fail:
317 res->flags = 0;
318out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600319 if (res->flags)
Frederick Lawler7506dc72018-01-18 12:55:24 -0600320 pci_printk(KERN_DEBUG, dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600321
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600322 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800323}
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
326{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400329 if (dev->non_compliant_bars)
330 return;
331
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100332 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
333 if (dev->is_virtfn)
334 return;
335
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 for (pos = 0; pos < howmany; pos++) {
337 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400339 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400343 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400345 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400346 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400347 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 }
349}
350
Bill Pemberton15856ad2012-11-21 15:35:00 -0500351static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
353 struct pci_dev *dev = child->self;
354 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600355 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700356 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600357 struct resource *res;
358
359 io_mask = PCI_IO_RANGE_MASK;
360 io_granularity = 0x1000;
361 if (dev->io_window_1k) {
362 /* Support 1K I/O space granularity */
363 io_mask = PCI_IO_1K_RANGE_MASK;
364 io_granularity = 0x400;
365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res = child->resource[0];
368 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
369 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600370 base = (io_base_lo & io_mask) << 8;
371 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
374 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
377 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600378 base |= ((unsigned long) io_base_hi << 16);
379 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
381
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600382 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700384 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600385 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800386 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600387 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700389}
390
Bill Pemberton15856ad2012-11-21 15:35:00 -0500391static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700392{
393 struct pci_dev *dev = child->self;
394 u16 mem_base_lo, mem_limit_lo;
395 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700396 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 res = child->resource[1];
400 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
401 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600402 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
403 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600404 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700406 region.start = base;
407 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800408 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600409 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411}
412
Bill Pemberton15856ad2012-11-21 15:35:00 -0500413static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700414{
415 struct pci_dev *dev = child->self;
416 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700417 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700418 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700419 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700420 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 res = child->resource[2];
423 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
424 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700425 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
426 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
429 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
432 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
433
434 /*
435 * Some bridges set the base > limit by default, and some
436 * (broken) BIOSes do not initialize them. If we find
437 * this, just assume they are not being used.
438 */
439 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700440 base64 |= (u64) mem_base_hi << 32;
441 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 }
443 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700444
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700445 base = (pci_bus_addr_t) base64;
446 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700447
448 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600449 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700450 (unsigned long long) base64);
451 return;
452 }
453
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600454 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700455 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
456 IORESOURCE_MEM | IORESOURCE_PREFETCH;
457 if (res->flags & PCI_PREF_RANGE_TYPE_64)
458 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700459 region.start = base;
460 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800461 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600462 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 }
464}
465
Bill Pemberton15856ad2012-11-21 15:35:00 -0500466void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467{
468 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700469 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700470 int i;
471
472 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
473 return;
474
Frederick Lawler7506dc72018-01-18 12:55:24 -0600475 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700476 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700477 dev->transparent ? " (subtractive decode)" : "");
478
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_remove_resources(child);
480 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
481 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
482
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700483 pci_read_bridge_io(child);
484 pci_read_bridge_mmio(child);
485 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700486
487 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700488 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600489 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700490 pci_bus_add_resource(child, res,
491 PCI_SUBTRACTIVE_DECODE);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600492 pci_printk(KERN_DEBUG, dev,
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700493 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700494 res);
495 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700496 }
497 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700498}
499
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100500static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 struct pci_bus *b;
503
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100504 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600505 if (!b)
506 return NULL;
507
508 INIT_LIST_HEAD(&b->node);
509 INIT_LIST_HEAD(&b->children);
510 INIT_LIST_HEAD(&b->devices);
511 INIT_LIST_HEAD(&b->slots);
512 INIT_LIST_HEAD(&b->resources);
513 b->max_bus_speed = PCI_SPEED_UNKNOWN;
514 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100515#ifdef CONFIG_PCI_DOMAINS_GENERIC
516 if (parent)
517 b->domain_nr = parent->domain_nr;
518#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 return b;
520}
521
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500522static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600523{
524 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
525
526 if (bridge->release_fn)
527 bridge->release_fn(bridge);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200528
529 pci_free_resource_list(&bridge->windows);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500530}
Jiang Liu70efde22013-06-07 16:16:51 -0600531
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500532static void pci_release_host_bridge_dev(struct device *dev)
533{
534 devm_pci_release_host_bridge_dev(dev);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200535 kfree(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600536}
537
Thierry Redinga52d1442016-11-25 11:57:11 +0100538struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
Yinghai Lu7b543662012-04-02 18:31:53 -0700539{
540 struct pci_host_bridge *bridge;
541
Thierry Reding59094062016-11-25 11:57:10 +0100542 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600543 if (!bridge)
544 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700545
Bjorn Helgaas05013482013-06-05 14:22:11 -0600546 INIT_LIST_HEAD(&bridge->windows);
Lorenzo Pieralisia1c00502017-06-28 15:13:52 -0500547 bridge->dev.release = pci_release_host_bridge_dev;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100548
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600549 /*
550 * We assume we can manage these PCIe features. Some systems may
551 * reserve these for use by the platform itself, e.g., an ACPI BIOS
552 * may implement its own AER handling and use _OSC to prevent the
553 * OS from interfering.
554 */
555 bridge->native_aer = 1;
Mika Westerberg9310f0d2018-05-23 17:22:19 -0500556 bridge->native_pcie_hotplug = 1;
Mika Westerberg1df81a62018-05-23 17:40:23 -0500557 bridge->native_shpc_hotplug = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600558 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500559 bridge->native_ltr = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600560
Yinghai Lu7b543662012-04-02 18:31:53 -0700561 return bridge;
562}
Thierry Redinga52d1442016-11-25 11:57:11 +0100563EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700564
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500565struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
566 size_t priv)
567{
568 struct pci_host_bridge *bridge;
569
570 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
571 if (!bridge)
572 return NULL;
573
574 INIT_LIST_HEAD(&bridge->windows);
575 bridge->dev.release = devm_pci_release_host_bridge_dev;
576
577 return bridge;
578}
579EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
580
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500581void pci_free_host_bridge(struct pci_host_bridge *bridge)
582{
583 pci_free_resource_list(&bridge->windows);
584
585 kfree(bridge);
586}
587EXPORT_SYMBOL(pci_free_host_bridge);
588
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700589static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500590 PCI_SPEED_UNKNOWN, /* 0 */
591 PCI_SPEED_66MHz_PCIX, /* 1 */
592 PCI_SPEED_100MHz_PCIX, /* 2 */
593 PCI_SPEED_133MHz_PCIX, /* 3 */
594 PCI_SPEED_UNKNOWN, /* 4 */
595 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
596 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
597 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
598 PCI_SPEED_UNKNOWN, /* 8 */
599 PCI_SPEED_66MHz_PCIX_266, /* 9 */
600 PCI_SPEED_100MHz_PCIX_266, /* A */
601 PCI_SPEED_133MHz_PCIX_266, /* B */
602 PCI_SPEED_UNKNOWN, /* C */
603 PCI_SPEED_66MHz_PCIX_533, /* D */
604 PCI_SPEED_100MHz_PCIX_533, /* E */
605 PCI_SPEED_133MHz_PCIX_533 /* F */
606};
607
Jacob Keller343e51a2013-07-31 06:53:16 +0000608const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500609 PCI_SPEED_UNKNOWN, /* 0 */
610 PCIE_SPEED_2_5GT, /* 1 */
611 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500612 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800613 PCIE_SPEED_16_0GT, /* 4 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500614 PCI_SPEED_UNKNOWN, /* 5 */
615 PCI_SPEED_UNKNOWN, /* 6 */
616 PCI_SPEED_UNKNOWN, /* 7 */
617 PCI_SPEED_UNKNOWN, /* 8 */
618 PCI_SPEED_UNKNOWN, /* 9 */
619 PCI_SPEED_UNKNOWN, /* A */
620 PCI_SPEED_UNKNOWN, /* B */
621 PCI_SPEED_UNKNOWN, /* C */
622 PCI_SPEED_UNKNOWN, /* D */
623 PCI_SPEED_UNKNOWN, /* E */
624 PCI_SPEED_UNKNOWN /* F */
625};
626
627void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
628{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700629 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500630}
631EXPORT_SYMBOL_GPL(pcie_update_link_speed);
632
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500633static unsigned char agp_speeds[] = {
634 AGP_UNKNOWN,
635 AGP_1X,
636 AGP_2X,
637 AGP_4X,
638 AGP_8X
639};
640
641static enum pci_bus_speed agp_speed(int agp3, int agpstat)
642{
643 int index = 0;
644
645 if (agpstat & 4)
646 index = 3;
647 else if (agpstat & 2)
648 index = 2;
649 else if (agpstat & 1)
650 index = 1;
651 else
652 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700653
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500654 if (agp3) {
655 index += 2;
656 if (index == 5)
657 index = 0;
658 }
659
660 out:
661 return agp_speeds[index];
662}
663
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500664static void pci_set_bus_speed(struct pci_bus *bus)
665{
666 struct pci_dev *bridge = bus->self;
667 int pos;
668
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500669 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
670 if (!pos)
671 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
672 if (pos) {
673 u32 agpstat, agpcmd;
674
675 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
676 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
677
678 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
679 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
680 }
681
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500682 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
683 if (pos) {
684 u16 status;
685 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500686
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700687 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
688 &status);
689
690 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500691 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700692 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500693 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700694 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400695 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500696 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400697 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500698 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500699 } else {
700 max = PCI_SPEED_66MHz_PCIX;
701 }
702
703 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700704 bus->cur_bus_speed = pcix_bus_speed[
705 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500706
707 return;
708 }
709
Yijing Wangfdfe1512013-09-05 15:55:29 +0800710 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500711 u32 linkcap;
712 u16 linksta;
713
Jiang Liu59875ae2012-07-24 17:20:06 +0800714 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700715 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500716
Jiang Liu59875ae2012-07-24 17:20:06 +0800717 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500718 pcie_update_link_speed(bus, linksta);
719 }
720}
721
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100722static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
723{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100724 struct irq_domain *d;
725
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100726 /*
727 * Any firmware interface that can resolve the msi_domain
728 * should be called from here.
729 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100730 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800731 if (!d)
732 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100733
Jake Oshins788858e2016-02-16 21:56:22 +0000734#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
735 /*
736 * If no IRQ domain was found via the OF tree, try looking it up
737 * directly through the fwnode_handle.
738 */
739 if (!d) {
740 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
741
742 if (fwnode)
743 d = irq_find_matching_fwnode(fwnode,
744 DOMAIN_BUS_PCI_MSI);
745 }
746#endif
747
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100748 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100749}
750
751static void pci_set_bus_msi_domain(struct pci_bus *bus)
752{
753 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600754 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100755
756 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600757 * The bus can be a root bus, a subordinate bus, or a virtual bus
758 * created by an SR-IOV device. Walk up to the first bridge device
759 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100760 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600761 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
762 if (b->self)
763 d = dev_get_msi_domain(&b->self->dev);
764 }
765
766 if (!d)
767 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100768
769 dev_set_msi_domain(&bus->dev, d);
770}
771
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500772static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100773{
774 struct device *parent = bridge->dev.parent;
775 struct resource_entry *window, *n;
776 struct pci_bus *bus, *b;
777 resource_size_t offset;
778 LIST_HEAD(resources);
779 struct resource *res;
780 char addr[64], *fmt;
781 const char *name;
782 int err;
783
784 bus = pci_alloc_bus(NULL);
785 if (!bus)
786 return -ENOMEM;
787
788 bridge->bus = bus;
789
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600790 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100791 list_splice_init(&bridge->windows, &resources);
792 bus->sysdata = bridge->sysdata;
793 bus->msi = bridge->msi;
794 bus->ops = bridge->ops;
795 bus->number = bus->busn_res.start = bridge->busnr;
796#ifdef CONFIG_PCI_DOMAINS_GENERIC
797 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
798#endif
799
800 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
801 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600802 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100803 dev_dbg(&b->dev, "bus already known\n");
804 err = -EEXIST;
805 goto free;
806 }
807
808 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
809 bridge->busnr);
810
811 err = pcibios_root_bridge_prepare(bridge);
812 if (err)
813 goto free;
814
815 err = device_register(&bridge->dev);
816 if (err)
817 put_device(&bridge->dev);
818
819 bus->bridge = get_device(&bridge->dev);
820 device_enable_async_suspend(bus->bridge);
821 pci_set_bus_of_node(bus);
822 pci_set_bus_msi_domain(bus);
823
824 if (!parent)
825 set_dev_node(bus->bridge, pcibus_to_node(bus));
826
827 bus->dev.class = &pcibus_class;
828 bus->dev.parent = bus->bridge;
829
830 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
831 name = dev_name(&bus->dev);
832
833 err = device_register(&bus->dev);
834 if (err)
835 goto unregister;
836
837 pcibios_add_bus(bus);
838
839 /* Create legacy_io and legacy_mem files for this bus */
840 pci_create_legacy_files(bus);
841
842 if (parent)
843 dev_info(parent, "PCI host bridge to bus %s\n", name);
844 else
845 pr_info("PCI host bridge to bus %s\n", name);
846
847 /* Add initial resources to the bus */
848 resource_list_for_each_entry_safe(window, n, &resources) {
849 list_move_tail(&window->node, &bridge->windows);
850 offset = window->offset;
851 res = window->res;
852
853 if (res->flags & IORESOURCE_BUS)
854 pci_bus_insert_busn_res(bus, bus->number, res->end);
855 else
856 pci_bus_add_resource(bus, res, 0);
857
858 if (offset) {
859 if (resource_type(res) == IORESOURCE_IO)
860 fmt = " (bus address [%#06llx-%#06llx])";
861 else
862 fmt = " (bus address [%#010llx-%#010llx])";
863
864 snprintf(addr, sizeof(addr), fmt,
865 (unsigned long long)(res->start - offset),
866 (unsigned long long)(res->end - offset));
867 } else
868 addr[0] = '\0';
869
870 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
871 }
872
873 down_write(&pci_bus_sem);
874 list_add_tail(&bus->node, &pci_root_buses);
875 up_write(&pci_bus_sem);
876
877 return 0;
878
879unregister:
880 put_device(&bridge->dev);
881 device_unregister(&bridge->dev);
882
883free:
884 kfree(bus);
885 return err;
886}
887
Gilles Buloz17e8f0d2018-05-03 15:21:44 -0500888static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
889{
890 int pos;
891 u32 status;
892
893 /*
894 * If extended config space isn't accessible on a bridge's primary
895 * bus, we certainly can't access it on the secondary bus.
896 */
897 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
898 return false;
899
900 /*
901 * PCIe Root Ports and switch ports are PCIe on both sides, so if
902 * extended config space is accessible on the primary, it's also
903 * accessible on the secondary.
904 */
905 if (pci_is_pcie(bridge) &&
906 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
907 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
908 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
909 return true;
910
911 /*
912 * For the other bridge types:
913 * - PCI-to-PCI bridges
914 * - PCIe-to-PCI/PCI-X forward bridges
915 * - PCI/PCI-X-to-PCIe reverse bridges
916 * extended config space on the secondary side is only accessible
917 * if the bridge supports PCI-X Mode 2.
918 */
919 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
920 if (!pos)
921 return false;
922
923 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
924 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
925}
926
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700927static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
928 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
930 struct pci_bus *child;
931 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800932 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600934 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100935 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 if (!child)
937 return NULL;
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 child->parent = parent;
940 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200941 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200943 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600945 /*
946 * Initialize some portions of the bus device, but don't register
947 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400948 */
949 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100950 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600952 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -0700953 child->number = child->busn_res.start = busnr;
954 child->primary = parent->busn_res.start;
955 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Yinghai Lu4f535092013-01-21 13:20:52 -0800957 if (!bridge) {
958 child->dev.parent = parent->bridge;
959 goto add_dev;
960 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800961
962 child->self = bridge;
963 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800964 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000965 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500966 pci_set_bus_speed(child);
967
Gilles Buloz17e8f0d2018-05-03 15:21:44 -0500968 /*
969 * Check whether extended config space is accessible on the child
970 * bus. Note that we currently assume it is always accessible on
971 * the root bus.
972 */
973 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
974 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
975 pci_info(child, "extended config space not accessible\n");
976 }
977
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600978 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +0800979 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
981 child->resource[i]->name = child->name;
982 }
983 bridge->subordinate = child;
984
Yinghai Lu4f535092013-01-21 13:20:52 -0800985add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100986 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800987 ret = device_register(&child->dev);
988 WARN_ON(ret < 0);
989
Jiang Liu10a95742013-04-12 05:44:20 +0000990 pcibios_add_bus(child);
991
Thierry Reding057bd2e2016-02-09 15:30:47 +0100992 if (child->ops->add_bus) {
993 ret = child->ops->add_bus(child);
994 if (WARN_ON(ret < 0))
995 dev_err(&child->dev, "failed to add bus: %d\n", ret);
996 }
997
Yinghai Lu4f535092013-01-21 13:20:52 -0800998 /* Create legacy_io and legacy_mem files for this bus */
999 pci_create_legacy_files(child);
1000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 return child;
1002}
1003
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001004struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1005 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
1007 struct pci_bus *child;
1008
1009 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001010 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +08001011 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001013 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return child;
1016}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001017EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Rajat Jainf3dbd802014-09-02 16:26:00 -07001019static void pci_enable_crs(struct pci_dev *pdev)
1020{
1021 u16 root_cap = 0;
1022
1023 /* Enable CRS Software Visibility if supported */
1024 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1025 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1026 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1027 PCI_EXP_RTCTL_CRSSVE);
1028}
1029
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001030static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1031 unsigned int available_buses);
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001034 * pci_scan_bridge_extend() - Scan buses behind a bridge
1035 * @bus: Parent bus the bridge is on
1036 * @dev: Bridge itself
1037 * @max: Starting subordinate number of buses behind this bridge
1038 * @available_buses: Total number of buses available for this bridge and
1039 * the devices below. After the minimal bus space has
1040 * been allocated the remaining buses will be
1041 * distributed equally between hotplug-capable bridges.
1042 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1043 * that need to be reconfigured.
1044 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 * If it's a bridge, configure it and scan the bus behind it.
1046 * For CardBus bridges, we don't scan behind as the devices will
1047 * be handled by the bridge driver itself.
1048 *
1049 * We need to process bridges in two passes -- first we scan those
1050 * already configured by the BIOS and after we are done with all of
1051 * them, we proceed to assigning numbers to the remaining buses in
1052 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001053 *
1054 * Return: New subordinate number covering all buses behind this bridge.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001056static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1057 int max, unsigned int available_buses,
1058 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
1060 struct pci_bus *child;
1061 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001062 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001064 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001065 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Mika Westerbergd963f652016-06-02 11:17:13 +03001067 /*
1068 * Make sure the bridge is powered on to be able to access config
1069 * space of devices below it.
1070 */
1071 pm_runtime_get_sync(&dev->dev);
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001074 primary = buses & 0xFF;
1075 secondary = (buses >> 8) & 0xFF;
1076 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Frederick Lawler7506dc72018-01-18 12:55:24 -06001078 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001079 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001081 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001082 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001083 primary = bus->number;
1084 }
1085
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001086 /* Check if setup is sensible at all */
1087 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001088 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001089 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001090 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001091 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001092 broken = 1;
1093 }
1094
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001095 /*
1096 * Disable Master-Abort Mode during probing to avoid reporting of
1097 * bus errors in some architectures.
1098 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1100 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1101 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1102
Rajat Jainf3dbd802014-09-02 16:26:00 -07001103 pci_enable_crs(dev);
1104
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001105 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1106 !is_cardbus && !broken) {
1107 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001110 * Bus already configured by firmware, process it in the
1111 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 */
1113 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001114 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
1116 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001117 * The bus might already exist for two reasons: Either we
1118 * are rescanning the bus or the bus is reachable through
1119 * more than one bridge. The second case can happen with
1120 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001122 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001123 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001124 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001125 if (!child)
1126 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001127 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001128 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001129 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 }
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001133 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001134 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001135 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001136
1137 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001138 if (subordinate > max)
1139 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001141
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 /*
1143 * We need to assign a number to this bus which we always
1144 * do in the second pass.
1145 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001146 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001147 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001148
1149 /*
1150 * Temporarily disable forwarding of the
1151 * configuration cycles on all bridges in
1152 * this bus segment to avoid possible
1153 * conflicts in the second pass between two
1154 * bridges programmed with overlapping bus
1155 * ranges.
1156 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001157 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1158 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001159 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001160 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 /* Clear errors */
1163 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1164
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001165 /*
1166 * Prevent assigning a bus number that already exists.
1167 * This can happen when a bridge is hot-plugged, so in this
1168 * case we only re-scan this bus.
1169 */
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001170 child = pci_find_bus(pci_domain_nr(bus), max+1);
1171 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001172 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001173 if (!child)
1174 goto out;
Mika Westerberga20c7f32017-10-13 21:35:43 +03001175 pci_bus_insert_busn_res(child, max+1,
1176 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001177 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001178 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001179 if (available_buses)
1180 available_buses--;
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 buses = (buses & 0xff000000)
1183 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001184 | ((unsigned int)(child->busn_res.start) << 8)
1185 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
1187 /*
1188 * yenta.c forces a secondary latency timer of 176.
1189 * Copy that behaviour here.
1190 */
1191 if (is_cardbus) {
1192 buses &= ~0xff000000;
1193 buses |= CARDBUS_LATENCY_TIMER << 24;
1194 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001195
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001196 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1198
1199 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001200 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001201 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001203
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001205 * For CardBus bridges, we leave 4 bus numbers as
1206 * cards with a PCI-to-PCI bridge can be inserted
1207 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001209 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001210 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001211 if (pci_find_bus(pci_domain_nr(bus),
1212 max+i+1))
1213 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001214 while (parent->parent) {
1215 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001216 (parent->busn_res.end > max) &&
1217 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001218 j = 1;
1219 }
1220 parent = parent->parent;
1221 }
1222 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001223
Dominik Brodowski49887942005-12-08 16:53:12 +01001224 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001225 * Often, there are two CardBus
1226 * bridges -- try to leave one
1227 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001228 */
1229 i /= 2;
1230 break;
1231 }
1232 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001233 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001235
1236 /* Set subordinate bus number to its real value */
Yinghai Lubc76b732012-05-17 18:51:13 -07001237 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1239 }
1240
Gary Hadecb3576f2008-02-08 14:00:52 -08001241 sprintf(child->name,
1242 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1243 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Mika Westerberge412d632018-05-24 13:23:52 -05001245 /* Check that all devices are accessible */
Dominik Brodowski49887942005-12-08 16:53:12 +01001246 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001247 if ((child->busn_res.end > bus->busn_res.end) ||
1248 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001249 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001250 (child->busn_res.end < bus->number)) {
Mika Westerberge412d632018-05-24 13:23:52 -05001251 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1252 &child->busn_res);
1253 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001254 }
1255 bus = bus->parent;
1256 }
1257
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001258out:
1259 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1260
Mika Westerbergd963f652016-06-02 11:17:13 +03001261 pm_runtime_put(&dev->dev);
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 return max;
1264}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001265
1266/*
1267 * pci_scan_bridge() - Scan buses behind a bridge
1268 * @bus: Parent bus the bridge is on
1269 * @dev: Bridge itself
1270 * @max: Starting subordinate number of buses behind this bridge
1271 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1272 * that need to be reconfigured.
1273 *
1274 * If it's a bridge, configure it and scan the bus behind it.
1275 * For CardBus bridges, we don't scan behind as the devices will
1276 * be handled by the bridge driver itself.
1277 *
1278 * We need to process bridges in two passes -- first we scan those
1279 * already configured by the BIOS and after we are done with all of
1280 * them, we proceed to assigning numbers to the remaining buses in
1281 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001282 *
1283 * Return: New subordinate number covering all buses behind this bridge.
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001284 */
1285int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1286{
1287 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1288}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001289EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
1291/*
1292 * Read interrupt line and base address registers.
1293 * The architecture-dependent code can tweak these, of course.
1294 */
1295static void pci_read_irq(struct pci_dev *dev)
1296{
1297 unsigned char irq;
1298
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001299 /* VFs are not allowed to use INTx, so skip the config reads */
1300 if (dev->is_virtfn) {
1301 dev->pin = 0;
1302 dev->irq = 0;
1303 return;
1304 }
1305
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001307 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 if (irq)
1309 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1310 dev->irq = irq;
1311}
1312
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001313void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001314{
1315 int pos;
1316 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001317 int type;
1318 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001319
1320 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1321 if (!pos)
1322 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001323
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001324 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001325 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001326 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001327 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1328 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001329
1330 /*
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001331 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1332 * of a Link. No PCIe component has two Links. Two Links are
1333 * connected by a Switch that has a Port on each Link and internal
1334 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001335 */
1336 type = pci_pcie_type(pdev);
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001337 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1338 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001339 pdev->has_secondary_link = 1;
1340 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1341 type == PCI_EXP_TYPE_DOWNSTREAM) {
1342 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001343
1344 /*
1345 * Usually there's an upstream device (Root Port or Switch
1346 * Downstream Port), but we can't assume one exists.
1347 */
1348 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001349 pdev->has_secondary_link = 1;
1350 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001351}
1352
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001353void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001354{
Eric W. Biederman28760482009-09-09 14:09:24 -07001355 u32 reg32;
1356
Jiang Liu59875ae2012-07-24 17:20:06 +08001357 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001358 if (reg32 & PCI_EXP_SLTCAP_HPC)
1359 pdev->is_hotplug_bridge = 1;
1360}
1361
Lukas Wunner8531e282017-03-10 21:23:45 +01001362static void set_pcie_thunderbolt(struct pci_dev *dev)
1363{
1364 int vsec = 0;
1365 u32 header;
1366
1367 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1368 PCI_EXT_CAP_ID_VNDR))) {
1369 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1370
1371 /* Is the device part of a Thunderbolt controller? */
1372 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1373 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1374 dev->is_thunderbolt = 1;
1375 return;
1376 }
1377 }
1378}
1379
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001380/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001381 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001382 * @dev: PCI device
1383 *
1384 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1385 * when forwarding a type1 configuration request the bridge must check that
1386 * the extended register address field is zero. The bridge is not permitted
1387 * to forward the transactions and must handle it as an Unsupported Request.
1388 * Some bridges do not follow this rule and simply drop the extended register
1389 * bits, resulting in the standard config space being aliased, every 256
1390 * bytes across the entire configuration space. Test for this condition by
1391 * comparing the first dword of each potential alias to the vendor/device ID.
1392 * Known offenders:
1393 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1394 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1395 */
1396static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1397{
1398#ifdef CONFIG_PCI_QUIRKS
1399 int pos;
1400 u32 header, tmp;
1401
1402 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1403
1404 for (pos = PCI_CFG_SPACE_SIZE;
1405 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1406 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1407 || header != tmp)
1408 return false;
1409 }
1410
1411 return true;
1412#else
1413 return false;
1414#endif
1415}
1416
1417/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001418 * pci_cfg_space_size - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001419 * @dev: PCI device
1420 *
1421 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1422 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1423 * access it. Maybe we don't have a way to generate extended config space
1424 * accesses, or the device is behind a reverse Express bridge. So we try
1425 * reading the dword at 0x100 which must either be 0 or a valid extended
1426 * capability header.
1427 */
1428static int pci_cfg_space_size_ext(struct pci_dev *dev)
1429{
1430 u32 status;
1431 int pos = PCI_CFG_SPACE_SIZE;
1432
1433 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001434 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001435 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001436 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001437
1438 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001439}
1440
1441int pci_cfg_space_size(struct pci_dev *dev)
1442{
1443 int pos;
1444 u32 status;
1445 u16 class;
1446
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001447 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1448 return PCI_CFG_SPACE_SIZE;
1449
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001450 class = dev->class >> 8;
1451 if (class == PCI_CLASS_BRIDGE_HOST)
1452 return pci_cfg_space_size_ext(dev);
1453
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001454 if (pci_is_pcie(dev))
1455 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001456
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001457 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1458 if (!pos)
1459 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001460
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001461 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1462 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1463 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001464
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001465 return PCI_CFG_SPACE_SIZE;
1466}
1467
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001468static u32 pci_class(struct pci_dev *dev)
1469{
1470 u32 class;
1471
1472#ifdef CONFIG_PCI_IOV
1473 if (dev->is_virtfn)
1474 return dev->physfn->sriov->class;
1475#endif
1476 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1477 return class;
1478}
1479
1480static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1481{
1482#ifdef CONFIG_PCI_IOV
1483 if (dev->is_virtfn) {
1484 *vendor = dev->physfn->sriov->subsystem_vendor;
1485 *device = dev->physfn->sriov->subsystem_device;
1486 return;
1487 }
1488#endif
1489 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1490 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1491}
1492
1493static u8 pci_hdr_type(struct pci_dev *dev)
1494{
1495 u8 hdr_type;
1496
1497#ifdef CONFIG_PCI_IOV
1498 if (dev->is_virtfn)
1499 return dev->physfn->sriov->hdr_type;
1500#endif
1501 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1502 return hdr_type;
1503}
1504
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001505#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001506
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001507static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001508{
1509 /*
1510 * Disable the MSI hardware to avoid screaming interrupts
1511 * during boot. This is the power on reset default so
1512 * usually this should be a noop.
1513 */
1514 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1515 if (dev->msi_cap)
1516 pci_msi_set_enable(dev, 0);
1517
1518 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1519 if (dev->msix_cap)
1520 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1521}
1522
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001524 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001525 * @dev: PCI device
1526 *
1527 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1528 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1529 */
1530static int pci_intx_mask_broken(struct pci_dev *dev)
1531{
1532 u16 orig, toggle, new;
1533
1534 pci_read_config_word(dev, PCI_COMMAND, &orig);
1535 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1536 pci_write_config_word(dev, PCI_COMMAND, toggle);
1537 pci_read_config_word(dev, PCI_COMMAND, &new);
1538
1539 pci_write_config_word(dev, PCI_COMMAND, orig);
1540
1541 /*
1542 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1543 * r2.3, so strictly speaking, a device is not *broken* if it's not
1544 * writable. But we'll live with the misnomer for now.
1545 */
1546 if (new != toggle)
1547 return 1;
1548 return 0;
1549}
1550
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -04001551static void early_dump_pci_device(struct pci_dev *pdev)
1552{
1553 u32 value[256 / 4];
1554 int i;
1555
1556 pci_info(pdev, "config space:\n");
1557
1558 for (i = 0; i < 256; i += 4)
1559 pci_read_config_dword(pdev, i, &value[i / 4]);
1560
1561 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1562 value, 256, false);
1563}
1564
Piotr Gregor99b3c582017-05-26 22:02:25 +01001565/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001566 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 * @dev: the device structure to fill
1568 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001569 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001570 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001572 * Returns 0 on success and negative if unknown type of device (not normal,
1573 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001575int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576{
1577 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001578 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001579 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001580 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001581 struct pci_bus_region region;
1582 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001583
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001584 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001585
1586 dev->sysdata = dev->bus->sysdata;
1587 dev->dev.parent = dev->bus->bridge;
1588 dev->dev.bus = &pci_bus_type;
1589 dev->hdr_type = hdr_type & 0x7f;
1590 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001591 dev->error_state = pci_channel_io_normal;
1592 set_pcie_port_type(dev);
1593
Yijing Wang017ffe62015-07-17 17:16:32 +08001594 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001595
1596 /*
1597 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1598 * set this higher, assuming the system even supports it.
1599 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001600 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001602 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1603 dev->bus->number, PCI_SLOT(dev->devfn),
1604 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001606 class = pci_class(dev);
1607
Auke Kokb8a3a522007-06-08 15:46:30 -07001608 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001609 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Frederick Lawler7506dc72018-01-18 12:55:24 -06001611 pci_printk(KERN_DEBUG, dev, "[%04x:%04x] type %02x class %#08x\n",
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001612 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -04001614 if (pci_early_dump)
1615 early_dump_pci_device(dev);
1616
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001617 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001618 dev->cfg_size = pci_cfg_space_size(dev);
1619
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001620 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001621 set_pcie_thunderbolt(dev);
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001624 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
1626 /* Early fixups, before probing the BARs */
1627 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001628
1629 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001630 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001632 if (dev->non_compliant_bars) {
1633 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1634 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001635 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001636 cmd &= ~PCI_COMMAND_IO;
1637 cmd &= ~PCI_COMMAND_MEMORY;
1638 pci_write_config_word(dev, PCI_COMMAND, cmd);
1639 }
1640 }
1641
Piotr Gregor99b3c582017-05-26 22:02:25 +01001642 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 switch (dev->hdr_type) { /* header type */
1645 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1646 if (class == PCI_CLASS_BRIDGE_PCI)
1647 goto bad;
1648 pci_read_irq(dev);
1649 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001650
1651 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001652
1653 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001654 * Do the ugly legacy mode stuff here rather than broken chip
1655 * quirk code. Legacy mode ATA controllers have fixed
1656 * addresses. These are not always echoed in BAR0-3, and
1657 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001658 */
1659 if (class == PCI_CLASS_STORAGE_IDE) {
1660 u8 progif;
1661 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1662 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001663 region.start = 0x1F0;
1664 region.end = 0x1F7;
1665 res = &dev->resource[0];
1666 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001667 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001668 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001669 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001670 region.start = 0x3F6;
1671 region.end = 0x3F6;
1672 res = &dev->resource[1];
1673 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001674 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001675 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001676 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001677 }
1678 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001679 region.start = 0x170;
1680 region.end = 0x177;
1681 res = &dev->resource[2];
1682 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001683 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001684 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001685 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001686 region.start = 0x376;
1687 region.end = 0x376;
1688 res = &dev->resource[3];
1689 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001690 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001691 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001692 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001693 }
1694 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 break;
1696
1697 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1698 if (class != PCI_CLASS_BRIDGE_PCI)
1699 goto bad;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001700
1701 /*
1702 * The PCI-to-PCI bridge spec requires that subtractive
1703 * decoding (i.e. transparent) bridge must have programming
1704 * interface code of 0x01.
1705 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001706 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 dev->transparent = ((dev->class & 0xff) == 1);
1708 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001709 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001710 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1711 if (pos) {
1712 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1713 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1714 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 break;
1716
1717 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1718 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1719 goto bad;
1720 pci_read_irq(dev);
1721 pci_read_bases(dev, 1, 0);
1722 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1723 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1724 break;
1725
1726 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001727 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001728 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001729 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
1731 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001732 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001733 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001734 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 }
1736
1737 /* We found a fine healthy device, go go go... */
1738 return 0;
1739}
1740
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001741static void pci_configure_mps(struct pci_dev *dev)
1742{
1743 struct pci_dev *bridge = pci_upstream_bridge(dev);
Myron Stowe9f0e8932018-08-13 12:19:46 -06001744 int mps, mpss, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001745
1746 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1747 return;
1748
Myron Stowe3dbe97e2018-08-13 12:19:39 -06001749 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1750 if (dev->is_virtfn)
1751 return;
1752
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001753 mps = pcie_get_mps(dev);
1754 p_mps = pcie_get_mps(bridge);
1755
1756 if (mps == p_mps)
1757 return;
1758
1759 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001760 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001761 mps, pci_name(bridge), p_mps);
1762 return;
1763 }
Keith Busch27d868b2015-08-24 08:48:16 -05001764
1765 /*
1766 * Fancier MPS configuration is done later by
1767 * pcie_bus_configure_settings()
1768 */
1769 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1770 return;
1771
Myron Stowe9f0e8932018-08-13 12:19:46 -06001772 mpss = 128 << dev->pcie_mpss;
1773 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
1774 pcie_set_mps(bridge, mpss);
1775 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
1776 mpss, p_mps, 128 << bridge->pcie_mpss);
1777 p_mps = pcie_get_mps(bridge);
1778 }
1779
Keith Busch27d868b2015-08-24 08:48:16 -05001780 rc = pcie_set_mps(dev, p_mps);
1781 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001782 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001783 p_mps);
1784 return;
1785 }
1786
Frederick Lawler7506dc72018-01-18 12:55:24 -06001787 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Myron Stowe9f0e8932018-08-13 12:19:46 -06001788 p_mps, mps, mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001789}
1790
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001791static struct hpp_type0 pci_default_type0 = {
1792 .revision = 1,
1793 .cache_line_size = 8,
1794 .latency_timer = 0x40,
1795 .enable_serr = 0,
1796 .enable_perr = 0,
1797};
1798
1799static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1800{
1801 u16 pci_cmd, pci_bctl;
1802
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001803 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001804 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001805
1806 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001807 pci_warn(dev, "PCI settings rev %d not supported; using defaults\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001808 hpp->revision);
1809 hpp = &pci_default_type0;
1810 }
1811
1812 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1813 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1814 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1815 if (hpp->enable_serr)
1816 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001817 if (hpp->enable_perr)
1818 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001819 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1820
1821 /* Program bridge control value */
1822 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1823 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1824 hpp->latency_timer);
1825 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1826 if (hpp->enable_serr)
1827 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001828 if (hpp->enable_perr)
1829 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001830 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1831 }
1832}
1833
1834static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1835{
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001836 int pos;
1837
1838 if (!hpp)
1839 return;
1840
1841 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1842 if (!pos)
1843 return;
1844
Frederick Lawler7506dc72018-01-18 12:55:24 -06001845 pci_warn(dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001846}
1847
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001848static bool pcie_root_rcb_set(struct pci_dev *dev)
1849{
1850 struct pci_dev *rp = pcie_find_root_port(dev);
1851 u16 lnkctl;
1852
1853 if (!rp)
1854 return false;
1855
1856 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1857 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1858 return true;
1859
1860 return false;
1861}
1862
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001863static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1864{
1865 int pos;
1866 u32 reg32;
1867
1868 if (!hpp)
1869 return;
1870
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001871 if (!pci_is_pcie(dev))
1872 return;
1873
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001874 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001875 pci_warn(dev, "PCIe settings rev %d not supported\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001876 hpp->revision);
1877 return;
1878 }
1879
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001880 /*
1881 * Don't allow _HPX to change MPS or MRRS settings. We manage
1882 * those to make sure they're consistent with the rest of the
1883 * platform.
1884 */
1885 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1886 PCI_EXP_DEVCTL_READRQ;
1887 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1888 PCI_EXP_DEVCTL_READRQ);
1889
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001890 /* Initialize Device Control Register */
1891 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1892 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1893
1894 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001895 if (pcie_cap_has_lnkctl(dev)) {
1896
1897 /*
1898 * If the Root Port supports Read Completion Boundary of
1899 * 128, set RCB to 128. Otherwise, clear it.
1900 */
1901 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1902 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1903 if (pcie_root_rcb_set(dev))
1904 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1905
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001906 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1907 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001908 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001909
1910 /* Find Advanced Error Reporting Enhanced Capability */
1911 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1912 if (!pos)
1913 return;
1914
1915 /* Initialize Uncorrectable Error Mask Register */
1916 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1917 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1918 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1919
1920 /* Initialize Uncorrectable Error Severity Register */
1921 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1922 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1923 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1924
1925 /* Initialize Correctable Error Mask Register */
1926 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1927 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1928 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1929
1930 /* Initialize Advanced Error Capabilities and Control Register */
1931 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1932 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001933
Bjorn Helgaas675734b2017-03-21 13:01:30 -05001934 /* Don't enable ECRC generation or checking if unsupported */
1935 if (!(reg32 & PCI_ERR_CAP_ECRC_GENC))
1936 reg32 &= ~PCI_ERR_CAP_ECRC_GENE;
1937 if (!(reg32 & PCI_ERR_CAP_ECRC_CHKC))
1938 reg32 &= ~PCI_ERR_CAP_ECRC_CHKE;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001939 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1940
1941 /*
1942 * FIXME: The following two registers are not supported yet.
1943 *
1944 * o Secondary Uncorrectable Error Severity Register
1945 * o Secondary Uncorrectable Error Mask Register
1946 */
1947}
1948
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001949int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05001950{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001951 struct pci_host_bridge *host;
1952 u32 cap;
1953 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001954 int ret;
1955
1956 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001957 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001958
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001959 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05001960 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001961 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001962
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001963 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1964 return 0;
1965
1966 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1967 if (ret)
1968 return 0;
1969
1970 host = pci_find_host_bridge(dev->bus);
1971 if (!host)
1972 return 0;
1973
1974 /*
1975 * If some device in the hierarchy doesn't handle Extended Tags
1976 * correctly, make sure they're disabled.
1977 */
1978 if (host->no_ext_tags) {
1979 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001980 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001981 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1982 PCI_EXP_DEVCTL_EXT_TAG);
1983 }
1984 return 0;
1985 }
1986
1987 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001988 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05001989 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1990 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001991 }
1992 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001993}
1994
dingtianhonga99b6462017-08-15 11:23:23 +08001995/**
1996 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
1997 * @dev: PCI device to query
1998 *
1999 * Returns true if the device has enabled relaxed ordering attribute.
2000 */
2001bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2002{
2003 u16 v;
2004
2005 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2006
2007 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2008}
2009EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2010
2011static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2012{
2013 struct pci_dev *root;
2014
2015 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2016 if (dev->is_virtfn)
2017 return;
2018
2019 if (!pcie_relaxed_ordering_enabled(dev))
2020 return;
2021
2022 /*
2023 * For now, we only deal with Relaxed Ordering issues with Root
2024 * Ports. Peer-to-Peer DMA is another can of worms.
2025 */
2026 root = pci_find_pcie_root_port(dev);
2027 if (!root)
2028 return;
2029
2030 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2031 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2032 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002033 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08002034 }
2035}
2036
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002037static void pci_configure_ltr(struct pci_dev *dev)
2038{
2039#ifdef CONFIG_PCIEASPM
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002040 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002041 u32 cap;
2042 struct pci_dev *bridge;
2043
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002044 if (!host->native_ltr)
2045 return;
2046
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002047 if (!pci_is_pcie(dev))
2048 return;
2049
2050 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2051 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2052 return;
2053
2054 /*
2055 * Software must not enable LTR in an Endpoint unless the Root
2056 * Complex and all intermediate Switches indicate support for LTR.
2057 * PCIe r3.1, sec 6.18.
2058 */
2059 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2060 dev->ltr_path = 1;
2061 else {
2062 bridge = pci_upstream_bridge(dev);
2063 if (bridge && bridge->ltr_path)
2064 dev->ltr_path = 1;
2065 }
2066
2067 if (dev->ltr_path)
2068 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2069 PCI_EXP_DEVCTL2_LTR_EN);
2070#endif
2071}
2072
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002073static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2074{
2075#ifdef CONFIG_PCI_PASID
2076 struct pci_dev *bridge;
2077 u32 cap;
2078
2079 if (!pci_is_pcie(dev))
2080 return;
2081
2082 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2083 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2084 return;
2085
2086 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2087 dev->eetlp_prefix_path = 1;
2088 else {
2089 bridge = pci_upstream_bridge(dev);
2090 if (bridge && bridge->eetlp_prefix_path)
2091 dev->eetlp_prefix_path = 1;
2092 }
2093#endif
2094}
2095
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002096static void pci_configure_device(struct pci_dev *dev)
2097{
2098 struct hotplug_params hpp;
2099 int ret;
2100
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002101 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002102 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08002103 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002104 pci_configure_ltr(dev);
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002105 pci_configure_eetlp_prefix(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002106
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002107 memset(&hpp, 0, sizeof(hpp));
2108 ret = pci_get_hp_params(dev, &hpp);
2109 if (ret)
2110 return;
2111
2112 program_hpp_type2(dev, hpp.t2);
2113 program_hpp_type1(dev, hpp.t1);
2114 program_hpp_type0(dev, hpp.t0);
2115}
2116
Zhao, Yu201de562008-10-13 19:49:55 +08002117static void pci_release_capabilities(struct pci_dev *dev)
2118{
Rajat Jaindb89ccb2018-06-30 15:07:17 -05002119 pci_aer_exit(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002120 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002121 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002122 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002123}
2124
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002126 * pci_release_dev - Free a PCI device structure when all users of it are
2127 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 * @dev: device that's been disconnected
2129 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002130 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 * done.
2132 */
2133static void pci_release_dev(struct device *dev)
2134{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002135 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002137 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002138 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002139 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002140 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002141 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002142 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01002143 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 kfree(pci_dev);
2145}
2146
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002147struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002148{
2149 struct pci_dev *dev;
2150
2151 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2152 if (!dev)
2153 return NULL;
2154
Michael Ellerman65891212007-04-05 17:19:08 +10002155 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002156 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002157 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002158
2159 return dev;
2160}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002161EXPORT_SYMBOL(pci_alloc_dev);
2162
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002163static bool pci_bus_crs_vendor_id(u32 l)
2164{
2165 return (l & 0xffff) == 0x0001;
2166}
2167
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002168static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2169 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002170{
2171 int delay = 1;
2172
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002173 if (!pci_bus_crs_vendor_id(*l))
2174 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002175
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002176 if (!timeout)
2177 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002178
Rajat Jain89665a6a2014-09-08 14:19:49 -07002179 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002180 * We got the reserved Vendor ID that indicates a completion with
2181 * Configuration Request Retry Status (CRS). Retry until we get a
2182 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07002183 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002184 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002185 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002186 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2187 pci_domain_nr(bus), bus->number,
2188 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2189
Yinghai Luefdc87d2012-01-27 10:55:10 -08002190 return false;
2191 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002192 if (delay >= 1000)
2193 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2194 pci_domain_nr(bus), bus->number,
2195 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002196
2197 msleep(delay);
2198 delay *= 2;
2199
2200 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2201 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002202 }
2203
Sinan Kayae78e6612017-08-29 14:45:45 -05002204 if (delay >= 1000)
2205 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2206 pci_domain_nr(bus), bus->number,
2207 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2208
Yinghai Luefdc87d2012-01-27 10:55:10 -08002209 return true;
2210}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002211
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002212bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2213 int timeout)
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002214{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002215 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2216 return false;
2217
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002218 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002219 if (*l == 0xffffffff || *l == 0x00000000 ||
2220 *l == 0x0000ffff || *l == 0xffff0000)
2221 return false;
2222
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002223 if (pci_bus_crs_vendor_id(*l))
2224 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002225
2226 return true;
2227}
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002228
2229bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2230 int timeout)
2231{
2232#ifdef CONFIG_PCI_QUIRKS
2233 struct pci_dev *bridge = bus->self;
2234
2235 /*
2236 * Certain IDT switches have an issue where they improperly trigger
2237 * ACS Source Validation errors on completions for config reads.
2238 */
2239 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2240 bridge->device == 0x80b5)
2241 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2242#endif
2243
2244 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2245}
Yinghai Luefdc87d2012-01-27 10:55:10 -08002246EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2247
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002249 * Read the config data for a PCI device, sanity-check it,
2250 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002252static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253{
2254 struct pci_dev *dev;
2255 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256
Yinghai Luefdc87d2012-01-27 10:55:10 -08002257 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 return NULL;
2259
Gu Zheng8b1fce02013-05-25 21:48:31 +08002260 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 if (!dev)
2262 return NULL;
2263
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 dev->vendor = l & 0xffff;
2266 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002268 pci_set_of_node(dev);
2269
Yu Zhao480b93b2009-03-20 11:25:14 +08002270 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002271 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 kfree(dev);
2273 return NULL;
2274 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002275
2276 return dev;
2277}
2278
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002279static void pcie_report_downtraining(struct pci_dev *dev)
2280{
2281 if (!pci_is_pcie(dev))
2282 return;
2283
2284 /* Look from the device up to avoid downstream ports with no devices */
2285 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2286 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2287 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2288 return;
2289
2290 /* Multi-function PCIe devices share the same link/status */
2291 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2292 return;
2293
2294 /* Print link status only if the device is constrained by the fabric */
2295 __pcie_print_link_status(dev, false);
2296}
2297
Zhao, Yu201de562008-10-13 19:49:55 +08002298static void pci_init_capabilities(struct pci_dev *dev)
2299{
Sean O. Stalley938174e2015-10-29 17:35:39 -05002300 /* Enhanced Allocation */
2301 pci_ea_init(dev);
2302
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02002303 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2304 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002305
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002306 /* Buffers for saving PCIe and PCI-X capabilities */
2307 pci_allocate_cap_save_buffers(dev);
2308
Zhao, Yu201de562008-10-13 19:49:55 +08002309 /* Power Management */
2310 pci_pm_init(dev);
2311
2312 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06002313 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08002314
2315 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08002316 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002317
2318 /* Single Root I/O Virtualization */
2319 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002320
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05002321 /* Address Translation Services */
2322 pci_ats_init(dev);
2323
Allen Kayae21ee62009-10-07 10:27:17 -07002324 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08002325 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05002326
Jonathan Yong9bb04a02016-06-11 14:13:38 -05002327 /* Precision Time Measurement */
2328 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05002329
Keith Busch66b80802016-09-27 16:23:34 -04002330 /* Advanced Error Reporting */
2331 pci_aer_init(dev);
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002332
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002333 pcie_report_downtraining(dev);
2334
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002335 if (pci_probe_reset_function(dev) == 0)
2336 dev->reset_fn = 1;
Zhao, Yu201de562008-10-13 19:49:55 +08002337}
2338
Marc Zyngier098259e2015-10-02 10:19:32 +01002339/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002340 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002341 * devices. Firmware interfaces that can select the MSI domain on a
2342 * per-device basis should be called from here.
2343 */
2344static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2345{
2346 struct irq_domain *d;
2347
2348 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002349 * If a domain has been set through the pcibios_add_device()
Marc Zyngier098259e2015-10-02 10:19:32 +01002350 * callback, then this is the one (platform code knows best).
2351 */
2352 d = dev_get_msi_domain(&dev->dev);
2353 if (d)
2354 return d;
2355
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002356 /*
2357 * Let's see if we have a firmware interface able to provide
2358 * the domain.
2359 */
2360 d = pci_msi_get_device_domain(dev);
2361 if (d)
2362 return d;
2363
Marc Zyngier098259e2015-10-02 10:19:32 +01002364 return NULL;
2365}
2366
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002367static void pci_set_msi_domain(struct pci_dev *dev)
2368{
Marc Zyngier098259e2015-10-02 10:19:32 +01002369 struct irq_domain *d;
2370
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002371 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002372 * If the platform or firmware interfaces cannot supply a
2373 * device-specific MSI domain, then inherit the default domain
2374 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002375 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002376 d = pci_dev_msi_domain(dev);
2377 if (!d)
2378 d = dev_get_msi_domain(&dev->bus->dev);
2379
2380 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002381}
2382
Sam Ravnborg96bde062007-03-26 21:53:30 -08002383void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002384{
Yinghai Lu4f535092013-01-21 13:20:52 -08002385 int ret;
2386
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002387 pci_configure_device(dev);
2388
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 device_initialize(&dev->dev);
2390 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391
Yinghai Lu7629d192013-01-21 13:20:44 -08002392 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002394 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 dev->dev.coherent_dma_mask = 0xffffffffull;
2396
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002397 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002398 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002399
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 /* Fix up broken headers */
2401 pci_fixup_device(pci_fixup_header, dev);
2402
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002403 /* Moved out from quirk header fixup code */
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002404 pci_reassigndev_resource_alignment(dev);
2405
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002406 /* Clear the state_saved flag */
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002407 dev->state_saved = false;
2408
Zhao, Yu201de562008-10-13 19:49:55 +08002409 /* Initialize various capabilities */
2410 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 /*
2413 * Add the device to our list of discovered devices
2414 * and the bus list for fixup functions, etc.
2415 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002416 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002418 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002419
Yinghai Lu4f535092013-01-21 13:20:52 -08002420 ret = pcibios_add_device(dev);
2421 WARN_ON(ret < 0);
2422
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002423 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002424 pci_set_msi_domain(dev);
2425
Yinghai Lu4f535092013-01-21 13:20:52 -08002426 /* Notifier could use PCI capabilities */
2427 dev->match_driver = false;
2428 ret = device_add(&dev->dev);
2429 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002430}
2431
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002432struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002433{
2434 struct pci_dev *dev;
2435
Trent Piepho90bdb312009-03-20 14:56:00 -06002436 dev = pci_get_slot(bus, devfn);
2437 if (dev) {
2438 pci_dev_put(dev);
2439 return dev;
2440 }
2441
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002442 dev = pci_scan_device(bus, devfn);
2443 if (!dev)
2444 return NULL;
2445
2446 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
2448 return dev;
2449}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002450EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002452static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002453{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002454 int pos;
2455 u16 cap = 0;
2456 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002457
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002458 if (pci_ari_enabled(bus)) {
2459 if (!dev)
2460 return 0;
2461 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2462 if (!pos)
2463 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002464
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002465 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2466 next_fn = PCI_ARI_CAP_NFN(cap);
2467 if (next_fn <= fn)
2468 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002469
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002470 return next_fn;
2471 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002472
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002473 /* dev may be NULL for non-contiguous multifunction devices */
2474 if (!dev || dev->multifunction)
2475 return (fn + 1) % 8;
2476
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002477 return 0;
2478}
2479
2480static int only_one_child(struct pci_bus *bus)
2481{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002482 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002483
2484 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002485 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2486 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002487 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002488 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2489 return 0;
2490
2491 /*
2492 * A PCIe Downstream Port normally leads to a Link with only Device
2493 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2494 * only for Device 0 in that situation.
2495 *
2496 * Checking has_secondary_link is a hack to identify Downstream
2497 * Ports because sometimes Switches are configured such that the
2498 * PCIe Port Type labels are backwards.
2499 */
2500 if (bridge && pci_is_pcie(bridge) && bridge->has_secondary_link)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002501 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002502
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002503 return 0;
2504}
2505
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002507 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002509 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 *
2511 * Scan a PCI slot on the specified PCI bus for devices, adding
2512 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002513 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002514 *
2515 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002517int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002519 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002520 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002521
2522 if (only_one_child(bus) && (devfn > 0))
2523 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002525 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002526 if (!dev)
2527 return 0;
Hari Vyas44bda4b2018-07-03 14:35:41 +05302528 if (!pci_dev_is_added(dev))
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002529 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002531 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002532 dev = pci_scan_single_device(bus, devfn + fn);
2533 if (dev) {
Hari Vyas44bda4b2018-07-03 14:35:41 +05302534 if (!pci_dev_is_added(dev))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002535 nr++;
2536 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 }
2538 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002539
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002540 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002541 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002542 pcie_aspm_init_link_state(bus->self);
2543
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 return nr;
2545}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002546EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
Jon Masonb03e7492011-07-20 15:20:54 -05002548static int pcie_find_smpss(struct pci_dev *dev, void *data)
2549{
2550 u8 *smpss = data;
2551
2552 if (!pci_is_pcie(dev))
2553 return 0;
2554
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002555 /*
2556 * We don't have a way to change MPS settings on devices that have
2557 * drivers attached. A hot-added device might support only the minimum
2558 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2559 * where devices may be hot-added, we limit the fabric MPS to 128 so
2560 * hot-added devices will work correctly.
2561 *
2562 * However, if we hot-add a device to a slot directly below a Root
2563 * Port, it's impossible for there to be other existing devices below
2564 * the port. We don't limit the MPS in this case because we can
2565 * reconfigure MPS on both the Root Port and the hot-added device,
2566 * and there are no other devices involved.
2567 *
2568 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002569 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002570 if (dev->is_hotplug_bridge &&
2571 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002572 *smpss = 0;
2573
2574 if (*smpss > dev->pcie_mpss)
2575 *smpss = dev->pcie_mpss;
2576
2577 return 0;
2578}
2579
2580static void pcie_write_mps(struct pci_dev *dev, int mps)
2581{
Jon Mason62f392e2011-10-14 14:56:14 -05002582 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002583
2584 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002585 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002586
Yijing Wang62f87c02012-07-24 17:20:03 +08002587 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2588 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002589
2590 /*
2591 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002592 * downstream communication will never be larger than
2593 * the MRRS. So, the MPS only needs to be configured
2594 * for the upstream communication. This being the case,
2595 * walk from the top down and set the MPS of the child
2596 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002597 *
2598 * Configure the device MPS with the smaller of the
2599 * device MPSS or the bridge MPS (which is assumed to be
2600 * properly configured at this point to the largest
2601 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002602 */
Jon Mason62f392e2011-10-14 14:56:14 -05002603 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002604 }
2605
2606 rc = pcie_set_mps(dev, mps);
2607 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002608 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002609}
2610
Jon Mason62f392e2011-10-14 14:56:14 -05002611static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002612{
Jon Mason62f392e2011-10-14 14:56:14 -05002613 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002614
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002615 /*
2616 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002617 * issues with setting MRRS to 0 on a number of devices.
2618 */
Jon Masoned2888e2011-09-08 16:41:18 -05002619 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2620 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002621
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002622 /*
2623 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002624 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002625 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002626 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002627 */
Jon Mason62f392e2011-10-14 14:56:14 -05002628 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002629
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002630 /*
2631 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002632 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002633 * If the MRRS value provided is not acceptable (e.g., too large),
2634 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002635 */
Jon Masonb03e7492011-07-20 15:20:54 -05002636 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2637 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002638 if (!rc)
2639 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002640
Frederick Lawler7506dc72018-01-18 12:55:24 -06002641 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002642 mrrs /= 2;
2643 }
Jon Mason62f392e2011-10-14 14:56:14 -05002644
2645 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002646 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002647}
2648
2649static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2650{
Jon Masona513a99a72011-10-14 14:56:16 -05002651 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002652
2653 if (!pci_is_pcie(dev))
2654 return 0;
2655
Keith Busch27d868b2015-08-24 08:48:16 -05002656 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2657 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002658 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002659
Jon Masona513a99a72011-10-14 14:56:16 -05002660 mps = 128 << *(u8 *)data;
2661 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002662
2663 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002664 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002665
Frederick Lawler7506dc72018-01-18 12:55:24 -06002666 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002667 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002668 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002669
2670 return 0;
2671}
2672
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002673/*
2674 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002675 * parents then children fashion. If this changes, then this code will not
2676 * work as designed.
2677 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002678void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002679{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002680 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002681
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002682 if (!bus->self)
2683 return;
2684
Jon Masonb03e7492011-07-20 15:20:54 -05002685 if (!pci_is_pcie(bus->self))
2686 return;
2687
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002688 /*
2689 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002690 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002691 * simply force the MPS of the entire system to the smallest possible.
2692 */
2693 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2694 smpss = 0;
2695
Jon Masonb03e7492011-07-20 15:20:54 -05002696 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002697 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002698
Jon Masonb03e7492011-07-20 15:20:54 -05002699 pcie_find_smpss(bus->self, &smpss);
2700 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2701 }
2702
2703 pcie_bus_configure_set(bus->self, &smpss);
2704 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2705}
Jon Masondebc3b72011-08-02 00:01:18 -05002706EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002707
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002708/*
2709 * Called after each bus is probed, but before its children are examined. This
2710 * is marked as __weak because multiple architectures define it.
2711 */
2712void __weak pcibios_fixup_bus(struct pci_bus *bus)
2713{
2714 /* nothing to do, expected to be removed in the future */
2715}
2716
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002717/**
2718 * pci_scan_child_bus_extend() - Scan devices below a bus
2719 * @bus: Bus to scan for devices
2720 * @available_buses: Total number of buses available (%0 does not try to
2721 * extend beyond the minimal)
2722 *
2723 * Scans devices below @bus including subordinate buses. Returns new
2724 * subordinate number including all the found devices. Passing
2725 * @available_buses causes the remaining bus space to be distributed
2726 * equally between hotplug-capable bridges to allow future extension of the
2727 * hierarchy.
2728 */
2729static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2730 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002732 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2733 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002734 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002736 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002738 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739
2740 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002741 for (devfn = 0; devfn < 256; devfn += 8) {
2742 nr_devs = pci_scan_slot(bus, devfn);
2743
2744 /*
2745 * The Jailhouse hypervisor may pass individual functions of a
2746 * multi-function device to a guest without passing function 0.
2747 * Look for them as well.
2748 */
2749 if (jailhouse_paravirt() && nr_devs == 0) {
2750 for (fn = 1; fn < 8; fn++) {
2751 dev = pci_scan_single_device(bus, devfn + fn);
2752 if (dev)
2753 dev->multifunction = 1;
2754 }
2755 }
2756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002758 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002759 used_buses = pci_iov_bus_range(bus);
2760 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002761
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 /*
2763 * After performing arch-dependent fixup of the bus, look behind
2764 * all PCI-to-PCI bridges on this bus.
2765 */
Alex Chiang74710de2009-03-20 14:56:10 -06002766 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002767 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002768 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002769 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002770 }
2771
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002772 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002773 * Calculate how many hotplug bridges and normal bridges there
2774 * are on this bus. We will distribute the additional available
2775 * buses between hotplug bridges.
2776 */
2777 for_each_pci_bridge(dev, bus) {
2778 if (dev->is_hotplug_bridge)
2779 hotplug_bridges++;
2780 else
2781 normal_bridges++;
2782 }
2783
2784 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002785 * Scan bridges that are already configured. We don't touch them
2786 * unless they are misconfigured (which will be done in the second
2787 * scan below).
2788 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002789 for_each_pci_bridge(dev, bus) {
2790 cmax = max;
2791 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
Mika Westerberg3374c542018-05-28 15:47:50 +03002792
2793 /*
2794 * Reserve one bus for each bridge now to avoid extending
2795 * hotplug bridges too much during the second scan below.
2796 */
2797 used_buses++;
2798 if (cmax - max > 1)
2799 used_buses += cmax - max - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002800 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002801
2802 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002803 for_each_pci_bridge(dev, bus) {
2804 unsigned int buses = 0;
2805
2806 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002807
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002808 /*
2809 * There is only one bridge on the bus (upstream
2810 * port) so it gets all available buses which it
2811 * can then distribute to the possible hotplug
2812 * bridges below.
2813 */
2814 buses = available_buses;
2815 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002816
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002817 /*
2818 * Distribute the extra buses between hotplug
2819 * bridges if any.
2820 */
2821 buses = available_buses / hotplug_bridges;
Mika Westerberg3374c542018-05-28 15:47:50 +03002822 buses = min(buses, available_buses - used_buses + 1);
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002823 }
2824
2825 cmax = max;
2826 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
Mika Westerberg3374c542018-05-28 15:47:50 +03002827 /* One bus is already accounted so don't add it again */
2828 if (max - cmax > 1)
2829 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002830 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
2832 /*
Keith Busche16b4662016-07-21 21:40:28 -06002833 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002834 * number of buses but allow it to grow up to the maximum available
2835 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002836 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002837 if (bus->self && bus->self->is_hotplug_bridge) {
2838 used_buses = max_t(unsigned int, available_buses,
2839 pci_hotplug_bus_size - 1);
2840 if (max - start < used_buses) {
2841 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002842
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002843 /* Do not allocate more buses than we have room left */
2844 if (max > bus->busn_res.end)
2845 max = bus->busn_res.end;
2846
2847 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2848 &bus->busn_res, max - start);
2849 }
Keith Busche16b4662016-07-21 21:40:28 -06002850 }
2851
2852 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 * We've scanned the bus and so we know all about what's on
2854 * the other side of any bridges that may be on this bus plus
2855 * any devices.
2856 *
2857 * Return how far we've got finding sub-buses.
2858 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002859 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860 return max;
2861}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002862
2863/**
2864 * pci_scan_child_bus() - Scan devices below a bus
2865 * @bus: Bus to scan for devices
2866 *
2867 * Scans devices below @bus including subordinate buses. Returns new
2868 * subordinate number including all the found devices.
2869 */
2870unsigned int pci_scan_child_bus(struct pci_bus *bus)
2871{
2872 return pci_scan_child_bus_extend(bus, 0);
2873}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002874EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002876/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002877 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2878 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002879 *
2880 * Default empty implementation. Replace with an architecture-specific setup
2881 * routine, if necessary.
2882 */
2883int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2884{
2885 return 0;
2886}
2887
Jiang Liu10a95742013-04-12 05:44:20 +00002888void __weak pcibios_add_bus(struct pci_bus *bus)
2889{
2890}
2891
2892void __weak pcibios_remove_bus(struct pci_bus *bus)
2893{
2894}
2895
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002896struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2897 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002899 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002900 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
Thierry Reding59094062016-11-25 11:57:10 +01002902 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07002903 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002904 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07002905
2906 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002907
2908 list_splice_init(resources, &bridge->windows);
2909 bridge->sysdata = sysdata;
2910 bridge->busnr = bus;
2911 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002912
2913 error = pci_register_host_bridge(bridge);
2914 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08002915 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002916
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002917 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918
Yinghai Lu7b543662012-04-02 18:31:53 -07002919err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002920 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 return NULL;
2922}
Ray Juie6b29de2015-04-08 11:21:33 -07002923EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002924
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01002925int pci_host_probe(struct pci_host_bridge *bridge)
2926{
2927 struct pci_bus *bus, *child;
2928 int ret;
2929
2930 ret = pci_scan_root_bus_bridge(bridge);
2931 if (ret < 0) {
2932 dev_err(bridge->dev.parent, "Scanning root bridge failed");
2933 return ret;
2934 }
2935
2936 bus = bridge->bus;
2937
2938 /*
2939 * We insert PCI resources into the iomem_resource and
2940 * ioport_resource trees in either pci_bus_claim_resources()
2941 * or pci_bus_assign_resources().
2942 */
2943 if (pci_has_flag(PCI_PROBE_ONLY)) {
2944 pci_bus_claim_resources(bus);
2945 } else {
2946 pci_bus_size_bridges(bus);
2947 pci_bus_assign_resources(bus);
2948
2949 list_for_each_entry(child, &bus->children, node)
2950 pcie_bus_configure_settings(child);
2951 }
2952
2953 pci_bus_add_devices(bus);
2954 return 0;
2955}
2956EXPORT_SYMBOL_GPL(pci_host_probe);
2957
Yinghai Lu98a35832012-05-18 11:35:50 -06002958int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2959{
2960 struct resource *res = &b->busn_res;
2961 struct resource *parent_res, *conflict;
2962
2963 res->start = bus;
2964 res->end = bus_max;
2965 res->flags = IORESOURCE_BUS;
2966
2967 if (!pci_is_root_bus(b))
2968 parent_res = &b->parent->busn_res;
2969 else {
2970 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2971 res->flags |= IORESOURCE_PCI_FIXED;
2972 }
2973
Andreas Noeverced04d12014-01-23 21:59:24 +01002974 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002975
2976 if (conflict)
2977 dev_printk(KERN_DEBUG, &b->dev,
2978 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2979 res, pci_is_root_bus(b) ? "domain " : "",
2980 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002981
2982 return conflict == NULL;
2983}
2984
2985int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2986{
2987 struct resource *res = &b->busn_res;
2988 struct resource old_res = *res;
2989 resource_size_t size;
2990 int ret;
2991
2992 if (res->start > bus_max)
2993 return -EINVAL;
2994
2995 size = bus_max - res->start + 1;
2996 ret = adjust_resource(res, res->start, size);
2997 dev_printk(KERN_DEBUG, &b->dev,
2998 "busn_res: %pR end %s updated to %02x\n",
2999 &old_res, ret ? "can not be" : "is", bus_max);
3000
3001 if (!ret && !res->parent)
3002 pci_bus_insert_busn_res(b, res->start, res->end);
3003
3004 return ret;
3005}
3006
3007void pci_bus_release_busn_res(struct pci_bus *b)
3008{
3009 struct resource *res = &b->busn_res;
3010 int ret;
3011
3012 if (!res->flags || !res->parent)
3013 return;
3014
3015 ret = release_resource(res);
3016 dev_printk(KERN_DEBUG, &b->dev,
3017 "busn_res: %pR %s released\n",
3018 res, ret ? "can not be" : "is");
3019}
3020
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003021int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3022{
3023 struct resource_entry *window;
3024 bool found = false;
3025 struct pci_bus *b;
3026 int max, bus, ret;
3027
3028 if (!bridge)
3029 return -EINVAL;
3030
3031 resource_list_for_each_entry(window, &bridge->windows)
3032 if (window->res->flags & IORESOURCE_BUS) {
3033 found = true;
3034 break;
3035 }
3036
3037 ret = pci_register_host_bridge(bridge);
3038 if (ret < 0)
3039 return ret;
3040
3041 b = bridge->bus;
3042 bus = bridge->busnr;
3043
3044 if (!found) {
3045 dev_info(&b->dev,
3046 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3047 bus);
3048 pci_bus_insert_busn_res(b, bus, 255);
3049 }
3050
3051 max = pci_scan_child_bus(b);
3052
3053 if (!found)
3054 pci_bus_update_busn_res_end(b, max);
3055
3056 return 0;
3057}
3058EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3059
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003060struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3061 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003062{
Jiang Liu14d76b62015-02-05 13:44:44 +08003063 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003064 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003065 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003066 int max;
3067
Jiang Liu14d76b62015-02-05 13:44:44 +08003068 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07003069 if (window->res->flags & IORESOURCE_BUS) {
3070 found = true;
3071 break;
3072 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003073
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003074 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003075 if (!b)
3076 return NULL;
3077
Yinghai Lu4d99f522012-05-17 18:51:12 -07003078 if (!found) {
3079 dev_info(&b->dev,
3080 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3081 bus);
3082 pci_bus_insert_busn_res(b, bus, 255);
3083 }
3084
3085 max = pci_scan_child_bus(b);
3086
3087 if (!found)
3088 pci_bus_update_busn_res_end(b, max);
3089
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003090 return b;
3091}
3092EXPORT_SYMBOL(pci_scan_root_bus);
3093
Bill Pemberton15856ad2012-11-21 15:35:00 -05003094struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003095 void *sysdata)
3096{
3097 LIST_HEAD(resources);
3098 struct pci_bus *b;
3099
3100 pci_add_resource(&resources, &ioport_resource);
3101 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07003102 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003103 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3104 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07003105 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003106 } else {
3107 pci_free_resource_list(&resources);
3108 }
3109 return b;
3110}
3111EXPORT_SYMBOL(pci_scan_bus);
3112
Alex Chiang3ed4fd92009-03-20 14:56:25 -06003113/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003114 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08003115 * @bridge: PCI bridge for the bus to scan
3116 *
3117 * Scan a PCI bus and child buses for new devices, add them,
3118 * and enable them, resizing bridge mmio/io resource if necessary
3119 * and possible. The caller must ensure the child devices are already
3120 * removed for resizing to occur.
3121 *
3122 * Returns the max number of subordinate bus discovered.
3123 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003124unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08003125{
3126 unsigned int max;
3127 struct pci_bus *bus = bridge->subordinate;
3128
3129 max = pci_scan_child_bus(bus);
3130
3131 pci_assign_unassigned_bridge_resources(bridge);
3132
3133 pci_bus_add_devices(bus);
3134
3135 return max;
3136}
3137
Yinghai Lua5213a32012-10-30 14:31:21 -06003138/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003139 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06003140 * @bus: PCI bus to scan
3141 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003142 * Scan a PCI bus and child buses for new devices, add them,
3143 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06003144 *
3145 * Returns the max number of subordinate bus discovered.
3146 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003147unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06003148{
3149 unsigned int max;
3150
3151 max = pci_scan_child_bus(bus);
3152 pci_assign_unassigned_bus_resources(bus);
3153 pci_bus_add_devices(bus);
3154
3155 return max;
3156}
3157EXPORT_SYMBOL_GPL(pci_rescan_bus);
3158
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003159/*
3160 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3161 * routines should always be executed under this mutex.
3162 */
3163static DEFINE_MUTEX(pci_rescan_remove_lock);
3164
3165void pci_lock_rescan_remove(void)
3166{
3167 mutex_lock(&pci_rescan_remove_lock);
3168}
3169EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3170
3171void pci_unlock_rescan_remove(void)
3172{
3173 mutex_unlock(&pci_rescan_remove_lock);
3174}
3175EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3176
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003177static int __init pci_sort_bf_cmp(const struct device *d_a,
3178 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003179{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003180 const struct pci_dev *a = to_pci_dev(d_a);
3181 const struct pci_dev *b = to_pci_dev(d_b);
3182
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003183 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3184 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3185
3186 if (a->bus->number < b->bus->number) return -1;
3187 else if (a->bus->number > b->bus->number) return 1;
3188
3189 if (a->devfn < b->devfn) return -1;
3190 else if (a->devfn > b->devfn) return 1;
3191
3192 return 0;
3193}
3194
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003195void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003196{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003197 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003198}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003199
3200int pci_hp_add_bridge(struct pci_dev *dev)
3201{
3202 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003203 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003204 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003205 int end = parent->busn_res.end;
3206
3207 for (busnr = start; busnr <= end; busnr++) {
3208 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3209 break;
3210 }
3211 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003212 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003213 return -1;
3214 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003215
3216 /* Scan bridges that are already configured */
3217 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3218
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003219 /*
3220 * Distribute the available bus numbers between hotplug-capable
3221 * bridges to make extending the chain later possible.
3222 */
3223 available_buses = end - busnr;
3224
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003225 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003226 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003227
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003228 if (!dev->subordinate)
3229 return -1;
3230
3231 return 0;
3232}
3233EXPORT_SYMBOL_GPL(pci_hp_add_bridge);