blob: faccb89377068e65d76b251be556fe86faff09ed [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
Matthew Garrettdf17e622010-10-04 14:22:29 -040041static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010054static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Jeff Garzik32a2eea2007-10-11 16:57:27 -040064#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
Atsushi Nemoto4516a612007-02-05 16:36:06 -080068#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
Eric W. Biederman28760482009-09-09 14:09:24 -070074#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
Jon Mason5f39e672011-10-03 09:50:20 -050080enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050081
Jesse Barnesac1aa472009-10-26 13:20:44 -070082/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
Tejun Heo98e724c2009-10-08 18:59:53 +090088u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070089u8 pci_cache_line_size;
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/**
92 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
93 * @bus: pointer to PCI bus structure to search
94 *
95 * Given a PCI bus, returns the highest PCI bus number present in the set
96 * including the given PCI bus and its list of child PCI buses.
97 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080098unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099{
100 struct list_head *tmp;
101 unsigned char max, n;
102
Kristen Accardib82db5c2006-01-17 16:56:56 -0800103 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 list_for_each(tmp, &bus->children) {
105 n = pci_bus_max_busnr(pci_bus_b(tmp));
106 if(n > max)
107 max = n;
108 }
109 return max;
110}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800111EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Andrew Morton1684f5d2008-12-01 14:30:30 -0800113#ifdef CONFIG_HAS_IOMEM
114void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
115{
116 /*
117 * Make sure the BAR is actually a memory resource, not an IO resource
118 */
119 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
120 WARN_ON(1);
121 return NULL;
122 }
123 return ioremap_nocache(pci_resource_start(pdev, bar),
124 pci_resource_len(pdev, bar));
125}
126EXPORT_SYMBOL_GPL(pci_ioremap_bar);
127#endif
128
Kristen Accardib82db5c2006-01-17 16:56:56 -0800129#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/**
131 * pci_max_busnr - returns maximum PCI bus number
132 *
133 * Returns the highest PCI bus number present in the system global list of
134 * PCI buses.
135 */
136unsigned char __devinit
137pci_max_busnr(void)
138{
139 struct pci_bus *bus = NULL;
140 unsigned char max, n;
141
142 max = 0;
143 while ((bus = pci_find_next_bus(bus)) != NULL) {
144 n = pci_bus_max_busnr(bus);
145 if(n > max)
146 max = n;
147 }
148 return max;
149}
150
Adrian Bunk54c762f2005-12-22 01:08:52 +0100151#endif /* 0 */
152
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100153#define PCI_FIND_CAP_TTL 48
154
155static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
156 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700157{
158 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700159
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100160 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700161 pci_bus_read_config_byte(bus, devfn, pos, &pos);
162 if (pos < 0x40)
163 break;
164 pos &= ~3;
165 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
166 &id);
167 if (id == 0xff)
168 break;
169 if (id == cap)
170 return pos;
171 pos += PCI_CAP_LIST_NEXT;
172 }
173 return 0;
174}
175
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100176static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
177 u8 pos, int cap)
178{
179 int ttl = PCI_FIND_CAP_TTL;
180
181 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
182}
183
Roland Dreier24a4e372005-10-28 17:35:34 -0700184int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
185{
186 return __pci_find_next_cap(dev->bus, dev->devfn,
187 pos + PCI_CAP_LIST_NEXT, cap);
188}
189EXPORT_SYMBOL_GPL(pci_find_next_capability);
190
Michael Ellermand3bac112006-11-22 18:26:16 +1100191static int __pci_bus_find_cap_start(struct pci_bus *bus,
192 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193{
194 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
197 if (!(status & PCI_STATUS_CAP_LIST))
198 return 0;
199
200 switch (hdr_type) {
201 case PCI_HEADER_TYPE_NORMAL:
202 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100203 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100205 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 default:
207 return 0;
208 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100209
210 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
213/**
214 * pci_find_capability - query for devices' capabilities
215 * @dev: PCI device to query
216 * @cap: capability code
217 *
218 * Tell if a device supports a given PCI capability.
219 * Returns the address of the requested capability structure within the
220 * device's PCI configuration space or 0 in case the device does not
221 * support it. Possible values for @cap:
222 *
223 * %PCI_CAP_ID_PM Power Management
224 * %PCI_CAP_ID_AGP Accelerated Graphics Port
225 * %PCI_CAP_ID_VPD Vital Product Data
226 * %PCI_CAP_ID_SLOTID Slot Identification
227 * %PCI_CAP_ID_MSI Message Signalled Interrupts
228 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
229 * %PCI_CAP_ID_PCIX PCI-X
230 * %PCI_CAP_ID_EXP PCI Express
231 */
232int pci_find_capability(struct pci_dev *dev, int cap)
233{
Michael Ellermand3bac112006-11-22 18:26:16 +1100234 int pos;
235
236 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
237 if (pos)
238 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
239
240 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
243/**
244 * pci_bus_find_capability - query for devices' capabilities
245 * @bus: the PCI bus to query
246 * @devfn: PCI device to query
247 * @cap: capability code
248 *
249 * Like pci_find_capability() but works for pci devices that do not have a
250 * pci_dev structure set up yet.
251 *
252 * Returns the address of the requested capability structure within the
253 * device's PCI configuration space or 0 in case the device does not
254 * support it.
255 */
256int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
257{
Michael Ellermand3bac112006-11-22 18:26:16 +1100258 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 u8 hdr_type;
260
261 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
262
Michael Ellermand3bac112006-11-22 18:26:16 +1100263 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
264 if (pos)
265 pos = __pci_find_next_cap(bus, devfn, pos, cap);
266
267 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
270/**
271 * pci_find_ext_capability - Find an extended capability
272 * @dev: PCI device to query
273 * @cap: capability code
274 *
275 * Returns the address of the requested extended capability structure
276 * within the device's PCI configuration space or 0 if the device does
277 * not support it. Possible values for @cap:
278 *
279 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
280 * %PCI_EXT_CAP_ID_VC Virtual Channel
281 * %PCI_EXT_CAP_ID_DSN Device Serial Number
282 * %PCI_EXT_CAP_ID_PWR Power Budgeting
283 */
284int pci_find_ext_capability(struct pci_dev *dev, int cap)
285{
286 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800287 int ttl;
288 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
Zhao, Yu557848c2008-10-13 19:18:07 +0800290 /* minimum 8 bytes per capability */
291 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
292
293 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return 0;
295
296 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
297 return 0;
298
299 /*
300 * If we have no capabilities, this is indicated by cap ID,
301 * cap version and next pointer all being 0.
302 */
303 if (header == 0)
304 return 0;
305
306 while (ttl-- > 0) {
307 if (PCI_EXT_CAP_ID(header) == cap)
308 return pos;
309
310 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800311 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 break;
313
314 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
315 break;
316 }
317
318 return 0;
319}
Brice Goglin3a720d72006-05-23 06:10:01 -0400320EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700322/**
323 * pci_bus_find_ext_capability - find an extended capability
324 * @bus: the PCI bus to query
325 * @devfn: PCI device to query
326 * @cap: capability code
327 *
328 * Like pci_find_ext_capability() but works for pci devices that do not have a
329 * pci_dev structure set up yet.
330 *
331 * Returns the address of the requested capability structure within the
332 * device's PCI configuration space or 0 in case the device does not
333 * support it.
334 */
335int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
336 int cap)
337{
338 u32 header;
339 int ttl;
340 int pos = PCI_CFG_SPACE_SIZE;
341
342 /* minimum 8 bytes per capability */
343 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
344
345 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
346 return 0;
347 if (header == 0xffffffff || header == 0)
348 return 0;
349
350 while (ttl-- > 0) {
351 if (PCI_EXT_CAP_ID(header) == cap)
352 return pos;
353
354 pos = PCI_EXT_CAP_NEXT(header);
355 if (pos < PCI_CFG_SPACE_SIZE)
356 break;
357
358 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
359 break;
360 }
361
362 return 0;
363}
364
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100365static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
366{
367 int rc, ttl = PCI_FIND_CAP_TTL;
368 u8 cap, mask;
369
370 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
371 mask = HT_3BIT_CAP_MASK;
372 else
373 mask = HT_5BIT_CAP_MASK;
374
375 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
376 PCI_CAP_ID_HT, &ttl);
377 while (pos) {
378 rc = pci_read_config_byte(dev, pos + 3, &cap);
379 if (rc != PCIBIOS_SUCCESSFUL)
380 return 0;
381
382 if ((cap & mask) == ht_cap)
383 return pos;
384
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800385 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
386 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100387 PCI_CAP_ID_HT, &ttl);
388 }
389
390 return 0;
391}
392/**
393 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
394 * @dev: PCI device to query
395 * @pos: Position from which to continue searching
396 * @ht_cap: Hypertransport capability code
397 *
398 * To be used in conjunction with pci_find_ht_capability() to search for
399 * all capabilities matching @ht_cap. @pos should always be a value returned
400 * from pci_find_ht_capability().
401 *
402 * NB. To be 100% safe against broken PCI devices, the caller should take
403 * steps to avoid an infinite loop.
404 */
405int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
406{
407 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
408}
409EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
410
411/**
412 * pci_find_ht_capability - query a device's Hypertransport capabilities
413 * @dev: PCI device to query
414 * @ht_cap: Hypertransport capability code
415 *
416 * Tell if a device supports a given Hypertransport capability.
417 * Returns an address within the device's PCI configuration space
418 * or 0 in case the device does not support the request capability.
419 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
420 * which has a Hypertransport capability matching @ht_cap.
421 */
422int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
423{
424 int pos;
425
426 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
427 if (pos)
428 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
429
430 return pos;
431}
432EXPORT_SYMBOL_GPL(pci_find_ht_capability);
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434/**
435 * pci_find_parent_resource - return resource region of parent bus of given region
436 * @dev: PCI device structure contains resources to be searched
437 * @res: child resource record for which parent is sought
438 *
439 * For given resource region of given device, return the resource
440 * region of parent bus the given region is contained in or where
441 * it should be allocated from.
442 */
443struct resource *
444pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
445{
446 const struct pci_bus *bus = dev->bus;
447 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700448 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700450 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if (!r)
452 continue;
453 if (res->start && !(res->start >= r->start && res->end <= r->end))
454 continue; /* Not contained */
455 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
456 continue; /* Wrong type */
457 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
458 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800459 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
460 if (r->flags & IORESOURCE_PREFETCH)
461 continue;
462 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
463 if (!best)
464 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 }
466 return best;
467}
468
469/**
John W. Linville064b53db2005-07-27 10:19:44 -0400470 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
471 * @dev: PCI device to have its BARs restored
472 *
473 * Restore the BAR values for a given device, so as to make it
474 * accessible by its driver.
475 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200476static void
John W. Linville064b53db2005-07-27 10:19:44 -0400477pci_restore_bars(struct pci_dev *dev)
478{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800479 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400480
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800481 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800482 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400483}
484
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200485static struct pci_platform_pm_ops *pci_platform_pm;
486
487int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
488{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200489 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
490 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200491 return -EINVAL;
492 pci_platform_pm = ops;
493 return 0;
494}
495
496static inline bool platform_pci_power_manageable(struct pci_dev *dev)
497{
498 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
499}
500
501static inline int platform_pci_set_power_state(struct pci_dev *dev,
502 pci_power_t t)
503{
504 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
505}
506
507static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
508{
509 return pci_platform_pm ?
510 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
511}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700512
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200513static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
514{
515 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
516}
517
518static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
519{
520 return pci_platform_pm ?
521 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
522}
523
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100524static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
525{
526 return pci_platform_pm ?
527 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
528}
529
John W. Linville064b53db2005-07-27 10:19:44 -0400530/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200531 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
532 * given PCI device
533 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200534 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200536 * RETURN VALUE:
537 * -EINVAL if the requested state is invalid.
538 * -EIO if device does not support PCI PM or its PM capabilities register has a
539 * wrong version, or device doesn't support the requested state.
540 * 0 if device already is in the requested state.
541 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100543static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200545 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200546 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100548 /* Check if we're already there */
549 if (dev->current_state == state)
550 return 0;
551
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200552 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700553 return -EIO;
554
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 if (state < PCI_D0 || state > PCI_D3hot)
556 return -EINVAL;
557
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 /* Validate current state:
559 * Can enter D0 from any state, but if we can only go deeper
560 * to sleep if we're already in a low power state
561 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100562 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200563 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600564 dev_err(&dev->dev, "invalid power transition "
565 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200570 if ((state == PCI_D1 && !dev->d1_support)
571 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700572 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200574 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400575
John W. Linville32a36582005-09-14 09:52:42 -0400576 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 * This doesn't affect PME_Status, disables PME_En, and
578 * sets PowerState to 0.
579 */
John W. Linville32a36582005-09-14 09:52:42 -0400580 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400581 case PCI_D0:
582 case PCI_D1:
583 case PCI_D2:
584 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
585 pmcsr |= state;
586 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200587 case PCI_D3hot:
588 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400589 case PCI_UNKNOWN: /* Boot-up */
590 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100591 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200592 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400593 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400594 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400595 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400596 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
598
599 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200600 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602 /* Mandatory power management transition delays */
603 /* see PCI PM 1.1 5.6.1 table 18 */
604 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100605 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100607 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200609 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
610 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
611 if (dev->current_state != state && printk_ratelimit())
612 dev_info(&dev->dev, "Refused to change power state, "
613 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400614
615 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
616 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
617 * from D3hot to D0 _may_ perform an internal reset, thereby
618 * going to "D0 Uninitialized" rather than "D0 Initialized".
619 * For example, at least some versions of the 3c905B and the
620 * 3c556B exhibit this behaviour.
621 *
622 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
623 * devices in a D3hot state at boot. Consequently, we need to
624 * restore at least the BARs so that the device will be
625 * accessible to its driver.
626 */
627 if (need_restore)
628 pci_restore_bars(dev);
629
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100630 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800631 pcie_aspm_pm_state_change(dev->bus->self);
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return 0;
634}
635
636/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200637 * pci_update_current_state - Read PCI power state of given device from its
638 * PCI PM registers and cache it
639 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100640 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200641 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100642void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200643{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200644 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200645 u16 pmcsr;
646
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200647 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200648 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100649 } else {
650 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200651 }
652}
653
654/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100655 * pci_platform_power_transition - Use platform to change device power state
656 * @dev: PCI device to handle.
657 * @state: State to put the device into.
658 */
659static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
660{
661 int error;
662
663 if (platform_pci_power_manageable(dev)) {
664 error = platform_pci_set_power_state(dev, state);
665 if (!error)
666 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530667 /* Fall back to PCI_D0 if native PM is not supported */
668 if (!dev->pm_cap)
669 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100670 } else {
671 error = -ENODEV;
672 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200673 if (!dev->pm_cap)
674 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100675 }
676
677 return error;
678}
679
680/**
681 * __pci_start_power_transition - Start power transition of a PCI device
682 * @dev: PCI device to handle.
683 * @state: State to put the device into.
684 */
685static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
686{
687 if (state == PCI_D0)
688 pci_platform_power_transition(dev, PCI_D0);
689}
690
691/**
692 * __pci_complete_power_transition - Complete power transition of a PCI device
693 * @dev: PCI device to handle.
694 * @state: State to put the device into.
695 *
696 * This function should not be called directly by device drivers.
697 */
698int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
699{
Matthew Garrettcc2893b2010-04-22 09:30:51 -0400700 return state >= PCI_D0 ?
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100701 pci_platform_power_transition(dev, state) : -EINVAL;
702}
703EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
704
705/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200706 * pci_set_power_state - Set the power state of a PCI device
707 * @dev: PCI device to handle.
708 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
709 *
Nick Andrew877d0312009-01-26 11:06:57 +0100710 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200711 * the device's PCI PM registers.
712 *
713 * RETURN VALUE:
714 * -EINVAL if the requested state is invalid.
715 * -EIO if device does not support PCI PM or its PM capabilities register has a
716 * wrong version, or device doesn't support the requested state.
717 * 0 if device already is in the requested state.
718 * 0 if device's power state has been successfully changed.
719 */
720int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
721{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200722 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200723
724 /* bound the state we're entering */
725 if (state > PCI_D3hot)
726 state = PCI_D3hot;
727 else if (state < PCI_D0)
728 state = PCI_D0;
729 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
730 /*
731 * If the device or the parent bridge do not support PCI PM,
732 * ignore the request if we're doing anything other than putting
733 * it into D0 (which would only happen on boot).
734 */
735 return 0;
736
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100737 __pci_start_power_transition(dev, state);
738
Alan Cox979b1792008-07-24 17:18:38 +0100739 /* This device is quirked not to be put into D3, so
740 don't put it in D3 */
741 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
742 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200743
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100744 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200745
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100746 if (!__pci_complete_power_transition(dev, state))
747 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000748 /*
749 * When aspm_policy is "powersave" this call ensures
750 * that ASPM is configured.
751 */
752 if (!error && dev->bus->self)
753 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754
755 return error;
756}
757
758/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 * pci_choose_state - Choose the power state of a PCI device
760 * @dev: PCI device to be suspended
761 * @state: target sleep state for the whole system. This is the value
762 * that is passed to suspend() function.
763 *
764 * Returns PCI power state suitable for given device and given system
765 * message.
766 */
767
768pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
769{
Shaohua Liab826ca2007-07-20 10:03:22 +0800770 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
773 return PCI_D0;
774
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200775 ret = platform_pci_choose_state(dev);
776 if (ret != PCI_POWER_ERROR)
777 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700778
779 switch (state.event) {
780 case PM_EVENT_ON:
781 return PCI_D0;
782 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700783 case PM_EVENT_PRETHAW:
784 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700785 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100786 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700787 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600789 dev_info(&dev->dev, "unrecognized suspend event %d\n",
790 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 BUG();
792 }
793 return PCI_D0;
794}
795
796EXPORT_SYMBOL(pci_choose_state);
797
Yu Zhao89858512009-02-16 02:55:47 +0800798#define PCI_EXP_SAVE_REGS 7
799
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800800#define pcie_cap_has_devctl(type, flags) 1
801#define pcie_cap_has_lnkctl(type, flags) \
802 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
803 (type == PCI_EXP_TYPE_ROOT_PORT || \
804 type == PCI_EXP_TYPE_ENDPOINT || \
805 type == PCI_EXP_TYPE_LEG_END))
806#define pcie_cap_has_sltctl(type, flags) \
807 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
808 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
809 (type == PCI_EXP_TYPE_DOWNSTREAM && \
810 (flags & PCI_EXP_FLAGS_SLOT))))
811#define pcie_cap_has_rtctl(type, flags) \
812 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
813 (type == PCI_EXP_TYPE_ROOT_PORT || \
814 type == PCI_EXP_TYPE_RC_EC))
815#define pcie_cap_has_devctl2(type, flags) \
816 ((flags & PCI_EXP_FLAGS_VERS) > 1)
817#define pcie_cap_has_lnkctl2(type, flags) \
818 ((flags & PCI_EXP_FLAGS_VERS) > 1)
819#define pcie_cap_has_sltctl2(type, flags) \
820 ((flags & PCI_EXP_FLAGS_VERS) > 1)
821
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300822static int pci_save_pcie_state(struct pci_dev *dev)
823{
824 int pos, i = 0;
825 struct pci_cap_saved_state *save_state;
826 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800827 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300828
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900829 pos = pci_pcie_cap(dev);
830 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300831 return 0;
832
Eric W. Biederman9f355752007-03-08 13:06:13 -0700833 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300834 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800835 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300836 return -ENOMEM;
837 }
Alex Williamson24a4742f2011-05-10 10:02:11 -0600838 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300839
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800840 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
841
842 if (pcie_cap_has_devctl(dev->pcie_type, flags))
843 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
844 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
845 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
846 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
847 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
848 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
849 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
850 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
851 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
852 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
853 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
854 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
855 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100856
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300857 return 0;
858}
859
860static void pci_restore_pcie_state(struct pci_dev *dev)
861{
862 int i = 0, pos;
863 struct pci_cap_saved_state *save_state;
864 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800865 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300866
867 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
868 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
869 if (!save_state || pos <= 0)
870 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600871 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300872
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800873 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
874
875 if (pcie_cap_has_devctl(dev->pcie_type, flags))
876 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
877 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
878 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
879 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
880 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
881 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
882 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
883 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
884 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
885 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
886 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
887 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
888 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300889}
890
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800891
892static int pci_save_pcix_state(struct pci_dev *dev)
893{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100894 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800895 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800896
897 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
898 if (pos <= 0)
899 return 0;
900
Shaohua Lif34303d2007-12-18 09:56:47 +0800901 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800902 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800903 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800904 return -ENOMEM;
905 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800906
Alex Williamson24a4742f2011-05-10 10:02:11 -0600907 pci_read_config_word(dev, pos + PCI_X_CMD,
908 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100909
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 return 0;
911}
912
913static void pci_restore_pcix_state(struct pci_dev *dev)
914{
915 int i = 0, pos;
916 struct pci_cap_saved_state *save_state;
917 u16 *cap;
918
919 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
920 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
921 if (!save_state || pos <= 0)
922 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600923 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800924
925 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800926}
927
928
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929/**
930 * pci_save_state - save the PCI configuration space of a device before suspending
931 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 */
933int
934pci_save_state(struct pci_dev *dev)
935{
936 int i;
937 /* XXX: 100% dword access ok here? */
938 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200939 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100940 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300941 if ((i = pci_save_pcie_state(dev)) != 0)
942 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800943 if ((i = pci_save_pcix_state(dev)) != 0)
944 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 return 0;
946}
947
948/**
949 * pci_restore_state - Restore the saved state of a PCI device
950 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 */
Jon Mason1d3c16a2010-11-30 17:43:26 -0600952void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954 int i;
Al Virob4482a42007-10-14 19:35:40 +0100955 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Alek Duc82f63e2009-08-08 08:46:19 +0800957 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -0600958 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200959
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300960 /* PCI Express register must be restored first */
961 pci_restore_pcie_state(dev);
962
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700963 /*
964 * The Base Address register should be programmed before the command
965 * register(s)
966 */
967 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700968 pci_read_config_dword(dev, i * 4, &val);
969 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600970 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
971 "space at offset %#x (was %#x, writing %#x)\n",
972 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700973 pci_write_config_dword(dev,i * 4,
974 dev->saved_config_space[i]);
975 }
976 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800977 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800978 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800979 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100980
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200981 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
Alex Williamsonffbdd3f2011-05-10 10:02:27 -0600984struct pci_saved_state {
985 u32 config_space[16];
986 struct pci_cap_saved_data cap[0];
987};
988
989/**
990 * pci_store_saved_state - Allocate and return an opaque struct containing
991 * the device saved state.
992 * @dev: PCI device that we're dealing with
993 *
994 * Rerturn NULL if no state or error.
995 */
996struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
997{
998 struct pci_saved_state *state;
999 struct pci_cap_saved_state *tmp;
1000 struct pci_cap_saved_data *cap;
1001 struct hlist_node *pos;
1002 size_t size;
1003
1004 if (!dev->state_saved)
1005 return NULL;
1006
1007 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1008
1009 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1010 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1011
1012 state = kzalloc(size, GFP_KERNEL);
1013 if (!state)
1014 return NULL;
1015
1016 memcpy(state->config_space, dev->saved_config_space,
1017 sizeof(state->config_space));
1018
1019 cap = state->cap;
1020 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1021 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1022 memcpy(cap, &tmp->cap, len);
1023 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1024 }
1025 /* Empty cap_save terminates list */
1026
1027 return state;
1028}
1029EXPORT_SYMBOL_GPL(pci_store_saved_state);
1030
1031/**
1032 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1033 * @dev: PCI device that we're dealing with
1034 * @state: Saved state returned from pci_store_saved_state()
1035 */
1036int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1037{
1038 struct pci_cap_saved_data *cap;
1039
1040 dev->state_saved = false;
1041
1042 if (!state)
1043 return 0;
1044
1045 memcpy(dev->saved_config_space, state->config_space,
1046 sizeof(state->config_space));
1047
1048 cap = state->cap;
1049 while (cap->size) {
1050 struct pci_cap_saved_state *tmp;
1051
1052 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1053 if (!tmp || tmp->cap.size != cap->size)
1054 return -EINVAL;
1055
1056 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1057 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1058 sizeof(struct pci_cap_saved_data) + cap->size);
1059 }
1060
1061 dev->state_saved = true;
1062 return 0;
1063}
1064EXPORT_SYMBOL_GPL(pci_load_saved_state);
1065
1066/**
1067 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1068 * and free the memory allocated for it.
1069 * @dev: PCI device that we're dealing with
1070 * @state: Pointer to saved state returned from pci_store_saved_state()
1071 */
1072int pci_load_and_free_saved_state(struct pci_dev *dev,
1073 struct pci_saved_state **state)
1074{
1075 int ret = pci_load_saved_state(dev, *state);
1076 kfree(*state);
1077 *state = NULL;
1078 return ret;
1079}
1080EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1081
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001082static int do_pci_enable_device(struct pci_dev *dev, int bars)
1083{
1084 int err;
1085
1086 err = pci_set_power_state(dev, PCI_D0);
1087 if (err < 0 && err != -EIO)
1088 return err;
1089 err = pcibios_enable_device(dev, bars);
1090 if (err < 0)
1091 return err;
1092 pci_fixup_device(pci_fixup_enable, dev);
1093
1094 return 0;
1095}
1096
1097/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001098 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001099 * @dev: PCI device to be resumed
1100 *
1101 * Note this function is a backend of pci_default_resume and is not supposed
1102 * to be called by normal code, write proper resume handler and use it instead.
1103 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001104int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001105{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001106 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001107 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1108 return 0;
1109}
1110
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001111static int __pci_enable_device_flags(struct pci_dev *dev,
1112 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113{
1114 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001115 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Jesse Barnes97c145f2010-11-05 15:16:36 -04001117 /*
1118 * Power state could be unknown at this point, either due to a fresh
1119 * boot or a device removal call. So get the current power state
1120 * so that things like MSI message writing will behave as expected
1121 * (e.g. if the device really is in D0 at enable time).
1122 */
1123 if (dev->pm_cap) {
1124 u16 pmcsr;
1125 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1126 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1127 }
1128
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001129 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1130 return 0; /* already enabled */
1131
Ram Paibbef98a2011-11-06 10:33:10 +08001132 for (i = 0; i < PCI_ROM_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001133 if (dev->resource[i].flags & flags)
1134 bars |= (1 << i);
1135
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001136 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001137 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001138 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001139 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140}
1141
1142/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001143 * pci_enable_device_io - Initialize a device for use with IO space
1144 * @dev: PCI device to be initialized
1145 *
1146 * Initialize device before it's used by a driver. Ask low-level code
1147 * to enable I/O resources. Wake up the device if it was suspended.
1148 * Beware, this function can fail.
1149 */
1150int pci_enable_device_io(struct pci_dev *dev)
1151{
1152 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1153}
1154
1155/**
1156 * pci_enable_device_mem - Initialize a device for use with Memory space
1157 * @dev: PCI device to be initialized
1158 *
1159 * Initialize device before it's used by a driver. Ask low-level code
1160 * to enable Memory resources. Wake up the device if it was suspended.
1161 * Beware, this function can fail.
1162 */
1163int pci_enable_device_mem(struct pci_dev *dev)
1164{
1165 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1166}
1167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168/**
1169 * pci_enable_device - Initialize device before it's used by a driver.
1170 * @dev: PCI device to be initialized
1171 *
1172 * Initialize device before it's used by a driver. Ask low-level code
1173 * to enable I/O and memory. Wake up the device if it was suspended.
1174 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001175 *
1176 * Note we don't actually enable the device many times if we call
1177 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001179int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001181 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182}
1183
Tejun Heo9ac78492007-01-20 16:00:26 +09001184/*
1185 * Managed PCI resources. This manages device on/off, intx/msi/msix
1186 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1187 * there's no need to track it separately. pci_devres is initialized
1188 * when a device is enabled using managed PCI device enable interface.
1189 */
1190struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001191 unsigned int enabled:1;
1192 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001193 unsigned int orig_intx:1;
1194 unsigned int restore_intx:1;
1195 u32 region_mask;
1196};
1197
1198static void pcim_release(struct device *gendev, void *res)
1199{
1200 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1201 struct pci_devres *this = res;
1202 int i;
1203
1204 if (dev->msi_enabled)
1205 pci_disable_msi(dev);
1206 if (dev->msix_enabled)
1207 pci_disable_msix(dev);
1208
1209 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1210 if (this->region_mask & (1 << i))
1211 pci_release_region(dev, i);
1212
1213 if (this->restore_intx)
1214 pci_intx(dev, this->orig_intx);
1215
Tejun Heo7f375f32007-02-25 04:36:01 -08001216 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001217 pci_disable_device(dev);
1218}
1219
1220static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1221{
1222 struct pci_devres *dr, *new_dr;
1223
1224 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1225 if (dr)
1226 return dr;
1227
1228 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1229 if (!new_dr)
1230 return NULL;
1231 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1232}
1233
1234static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1235{
1236 if (pci_is_managed(pdev))
1237 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1238 return NULL;
1239}
1240
1241/**
1242 * pcim_enable_device - Managed pci_enable_device()
1243 * @pdev: PCI device to be initialized
1244 *
1245 * Managed pci_enable_device().
1246 */
1247int pcim_enable_device(struct pci_dev *pdev)
1248{
1249 struct pci_devres *dr;
1250 int rc;
1251
1252 dr = get_pci_dr(pdev);
1253 if (unlikely(!dr))
1254 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001255 if (dr->enabled)
1256 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001257
1258 rc = pci_enable_device(pdev);
1259 if (!rc) {
1260 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001261 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001262 }
1263 return rc;
1264}
1265
1266/**
1267 * pcim_pin_device - Pin managed PCI device
1268 * @pdev: PCI device to pin
1269 *
1270 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1271 * driver detach. @pdev must have been enabled with
1272 * pcim_enable_device().
1273 */
1274void pcim_pin_device(struct pci_dev *pdev)
1275{
1276 struct pci_devres *dr;
1277
1278 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001279 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001280 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001281 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001282}
1283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284/**
1285 * pcibios_disable_device - disable arch specific PCI resources for device dev
1286 * @dev: the PCI device to disable
1287 *
1288 * Disables architecture specific PCI resources for the device. This
1289 * is the default implementation. Architecture implementations can
1290 * override this.
1291 */
1292void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1293
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001294static void do_pci_disable_device(struct pci_dev *dev)
1295{
1296 u16 pci_command;
1297
1298 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1299 if (pci_command & PCI_COMMAND_MASTER) {
1300 pci_command &= ~PCI_COMMAND_MASTER;
1301 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1302 }
1303
1304 pcibios_disable_device(dev);
1305}
1306
1307/**
1308 * pci_disable_enabled_device - Disable device without updating enable_cnt
1309 * @dev: PCI device to disable
1310 *
1311 * NOTE: This function is a backend of PCI power management routines and is
1312 * not supposed to be called drivers.
1313 */
1314void pci_disable_enabled_device(struct pci_dev *dev)
1315{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001316 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001317 do_pci_disable_device(dev);
1318}
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320/**
1321 * pci_disable_device - Disable PCI device after use
1322 * @dev: PCI device to be disabled
1323 *
1324 * Signal to the system that the PCI device is not in use by the system
1325 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001326 *
1327 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001328 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 */
1330void
1331pci_disable_device(struct pci_dev *dev)
1332{
Tejun Heo9ac78492007-01-20 16:00:26 +09001333 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001334
Tejun Heo9ac78492007-01-20 16:00:26 +09001335 dr = find_pci_dr(dev);
1336 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001337 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001338
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001339 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1340 return;
1341
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001342 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001344 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345}
1346
1347/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001348 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001349 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001350 * @state: Reset state to enter into
1351 *
1352 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001353 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001354 * implementation. Architecture implementations can override this.
1355 */
1356int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1357 enum pcie_reset_state state)
1358{
1359 return -EINVAL;
1360}
1361
1362/**
1363 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001364 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001365 * @state: Reset state to enter into
1366 *
1367 *
1368 * Sets the PCI reset state for the device.
1369 */
1370int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1371{
1372 return pcibios_set_pcie_reset_state(dev, state);
1373}
1374
1375/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001376 * pci_check_pme_status - Check if given device has generated PME.
1377 * @dev: Device to check.
1378 *
1379 * Check the PME status of the device and if set, clear it and clear PME enable
1380 * (if set). Return 'true' if PME status and PME enable were both set or
1381 * 'false' otherwise.
1382 */
1383bool pci_check_pme_status(struct pci_dev *dev)
1384{
1385 int pmcsr_pos;
1386 u16 pmcsr;
1387 bool ret = false;
1388
1389 if (!dev->pm_cap)
1390 return false;
1391
1392 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1393 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1394 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1395 return false;
1396
1397 /* Clear PME status. */
1398 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1399 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1400 /* Disable PME to avoid interrupt flood. */
1401 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1402 ret = true;
1403 }
1404
1405 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1406
1407 return ret;
1408}
1409
1410/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001411 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1412 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001413 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001414 *
1415 * Check if @dev has generated PME and queue a resume request for it in that
1416 * case.
1417 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001418static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001419{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001420 if (pme_poll_reset && dev->pme_poll)
1421 dev->pme_poll = false;
1422
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001423 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001424 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001425 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001426 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001427 return 0;
1428}
1429
1430/**
1431 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1432 * @bus: Top bus of the subtree to walk.
1433 */
1434void pci_pme_wakeup_bus(struct pci_bus *bus)
1435{
1436 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001437 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001438}
1439
1440/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001441 * pci_pme_capable - check the capability of PCI device to generate PME#
1442 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001443 * @state: PCI state from which device will issue PME#.
1444 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001445bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001446{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001447 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001448 return false;
1449
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001450 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001451}
1452
Matthew Garrettdf17e622010-10-04 14:22:29 -04001453static void pci_pme_list_scan(struct work_struct *work)
1454{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001455 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001456
1457 mutex_lock(&pci_pme_list_mutex);
1458 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001459 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1460 if (pme_dev->dev->pme_poll) {
1461 pci_pme_wakeup(pme_dev->dev, NULL);
1462 } else {
1463 list_del(&pme_dev->list);
1464 kfree(pme_dev);
1465 }
1466 }
1467 if (!list_empty(&pci_pme_list))
1468 schedule_delayed_work(&pci_pme_work,
1469 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001470 }
1471 mutex_unlock(&pci_pme_list_mutex);
1472}
1473
1474/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001475 * pci_pme_active - enable or disable PCI device's PME# function
1476 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001477 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1478 *
1479 * The caller must verify that the device is capable of generating PME# before
1480 * calling this function with @enable equal to 'true'.
1481 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001482void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001483{
1484 u16 pmcsr;
1485
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001486 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001487 return;
1488
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001489 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001490 /* Clear PME_Status by writing 1 to it and enable PME# */
1491 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1492 if (!enable)
1493 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1494
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001495 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001496
Matthew Garrettdf17e622010-10-04 14:22:29 -04001497 /* PCI (as opposed to PCIe) PME requires that the device have
1498 its PME# line hooked up correctly. Not all hardware vendors
1499 do this, so the PME never gets delivered and the device
1500 remains asleep. The easiest way around this is to
1501 periodically walk the list of suspended devices and check
1502 whether any have their PME flag set. The assumption is that
1503 we'll wake up often enough anyway that this won't be a huge
1504 hit, and the power savings from the devices will still be a
1505 win. */
1506
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001507 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001508 struct pci_pme_device *pme_dev;
1509 if (enable) {
1510 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1511 GFP_KERNEL);
1512 if (!pme_dev)
1513 goto out;
1514 pme_dev->dev = dev;
1515 mutex_lock(&pci_pme_list_mutex);
1516 list_add(&pme_dev->list, &pci_pme_list);
1517 if (list_is_singular(&pci_pme_list))
1518 schedule_delayed_work(&pci_pme_work,
1519 msecs_to_jiffies(PME_TIMEOUT));
1520 mutex_unlock(&pci_pme_list_mutex);
1521 } else {
1522 mutex_lock(&pci_pme_list_mutex);
1523 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1524 if (pme_dev->dev == dev) {
1525 list_del(&pme_dev->list);
1526 kfree(pme_dev);
1527 break;
1528 }
1529 }
1530 mutex_unlock(&pci_pme_list_mutex);
1531 }
1532 }
1533
1534out:
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001535 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001536 enable ? "enabled" : "disabled");
1537}
1538
1539/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001540 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001541 * @dev: PCI device affected
1542 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001543 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001544 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 *
David Brownell075c1772007-04-26 00:12:06 -07001546 * This enables the device as a wakeup event source, or disables it.
1547 * When such events involves platform-specific hooks, those hooks are
1548 * called automatically by this routine.
1549 *
1550 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001551 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001552 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001553 * RETURN VALUE:
1554 * 0 is returned on success
1555 * -EINVAL is returned if device is not supposed to wake up the system
1556 * Error code depending on the platform is returned if both the platform and
1557 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001559int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1560 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001562 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001564 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001565 return -EINVAL;
1566
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001567 /* Don't do the same thing twice in a row for one device. */
1568 if (!!enable == !!dev->wakeup_prepared)
1569 return 0;
1570
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001571 /*
1572 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1573 * Anderson we should be doing PME# wake enable followed by ACPI wake
1574 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001575 */
1576
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001577 if (enable) {
1578 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001579
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001580 if (pci_pme_capable(dev, state))
1581 pci_pme_active(dev, true);
1582 else
1583 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001584 error = runtime ? platform_pci_run_wake(dev, true) :
1585 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001586 if (ret)
1587 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001588 if (!ret)
1589 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001590 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001591 if (runtime)
1592 platform_pci_run_wake(dev, false);
1593 else
1594 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001595 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001596 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001597 }
1598
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001599 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001600}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001601EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001602
1603/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001604 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1605 * @dev: PCI device to prepare
1606 * @enable: True to enable wake-up event generation; false to disable
1607 *
1608 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1609 * and this function allows them to set that up cleanly - pci_enable_wake()
1610 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1611 * ordering constraints.
1612 *
1613 * This function only returns error code if the device is not capable of
1614 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1615 * enable wake-up power for it.
1616 */
1617int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1618{
1619 return pci_pme_capable(dev, PCI_D3cold) ?
1620 pci_enable_wake(dev, PCI_D3cold, enable) :
1621 pci_enable_wake(dev, PCI_D3hot, enable);
1622}
1623
1624/**
Jesse Barnes37139072008-07-28 11:49:26 -07001625 * pci_target_state - find an appropriate low power state for a given PCI dev
1626 * @dev: PCI device
1627 *
1628 * Use underlying platform code to find a supported low power state for @dev.
1629 * If the platform can't manage @dev, return the deepest state from which it
1630 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001631 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001632pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001633{
1634 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001635
1636 if (platform_pci_power_manageable(dev)) {
1637 /*
1638 * Call the platform to choose the target state of the device
1639 * and enable wake-up from this state if supported.
1640 */
1641 pci_power_t state = platform_pci_choose_state(dev);
1642
1643 switch (state) {
1644 case PCI_POWER_ERROR:
1645 case PCI_UNKNOWN:
1646 break;
1647 case PCI_D1:
1648 case PCI_D2:
1649 if (pci_no_d1d2(dev))
1650 break;
1651 default:
1652 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001653 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001654 } else if (!dev->pm_cap) {
1655 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001656 } else if (device_may_wakeup(&dev->dev)) {
1657 /*
1658 * Find the deepest state from which the device can generate
1659 * wake-up events, make it the target state and enable device
1660 * to generate PME#.
1661 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001662 if (dev->pme_support) {
1663 while (target_state
1664 && !(dev->pme_support & (1 << target_state)))
1665 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001666 }
1667 }
1668
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001669 return target_state;
1670}
1671
1672/**
1673 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1674 * @dev: Device to handle.
1675 *
1676 * Choose the power state appropriate for the device depending on whether
1677 * it can wake up the system and/or is power manageable by the platform
1678 * (PCI_D3hot is the default) and put the device into that state.
1679 */
1680int pci_prepare_to_sleep(struct pci_dev *dev)
1681{
1682 pci_power_t target_state = pci_target_state(dev);
1683 int error;
1684
1685 if (target_state == PCI_POWER_ERROR)
1686 return -EIO;
1687
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001688 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001689
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001690 error = pci_set_power_state(dev, target_state);
1691
1692 if (error)
1693 pci_enable_wake(dev, target_state, false);
1694
1695 return error;
1696}
1697
1698/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001699 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001700 * @dev: Device to handle.
1701 *
Thomas Weber88393162010-03-16 11:47:56 +01001702 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001703 */
1704int pci_back_from_sleep(struct pci_dev *dev)
1705{
1706 pci_enable_wake(dev, PCI_D0, false);
1707 return pci_set_power_state(dev, PCI_D0);
1708}
1709
1710/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001711 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1712 * @dev: PCI device being suspended.
1713 *
1714 * Prepare @dev to generate wake-up events at run time and put it into a low
1715 * power state.
1716 */
1717int pci_finish_runtime_suspend(struct pci_dev *dev)
1718{
1719 pci_power_t target_state = pci_target_state(dev);
1720 int error;
1721
1722 if (target_state == PCI_POWER_ERROR)
1723 return -EIO;
1724
1725 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1726
1727 error = pci_set_power_state(dev, target_state);
1728
1729 if (error)
1730 __pci_enable_wake(dev, target_state, true, false);
1731
1732 return error;
1733}
1734
1735/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001736 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1737 * @dev: Device to check.
1738 *
1739 * Return true if the device itself is cabable of generating wake-up events
1740 * (through the platform or using the native PCIe PME) or if the device supports
1741 * PME and one of its upstream bridges can generate wake-up events.
1742 */
1743bool pci_dev_run_wake(struct pci_dev *dev)
1744{
1745 struct pci_bus *bus = dev->bus;
1746
1747 if (device_run_wake(&dev->dev))
1748 return true;
1749
1750 if (!dev->pme_support)
1751 return false;
1752
1753 while (bus->parent) {
1754 struct pci_dev *bridge = bus->self;
1755
1756 if (device_run_wake(&bridge->dev))
1757 return true;
1758
1759 bus = bus->parent;
1760 }
1761
1762 /* We have reached the root bus. */
1763 if (bus->bridge)
1764 return device_run_wake(bus->bridge);
1765
1766 return false;
1767}
1768EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1769
1770/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001771 * pci_pm_init - Initialize PM functions of given PCI device
1772 * @dev: PCI device to handle.
1773 */
1774void pci_pm_init(struct pci_dev *dev)
1775{
1776 int pm;
1777 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001778
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001779 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001780 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001781 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001782
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001783 dev->pm_cap = 0;
1784
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 /* find PCI PM capability in list */
1786 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001787 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001788 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001790 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001792 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1793 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1794 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001795 return;
David Brownell075c1772007-04-26 00:12:06 -07001796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001798 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001799 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001800
1801 dev->d1_support = false;
1802 dev->d2_support = false;
1803 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001804 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001805 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001806 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001807 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001808
1809 if (dev->d1_support || dev->d2_support)
1810 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001811 dev->d1_support ? " D1" : "",
1812 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001813 }
1814
1815 pmc &= PCI_PM_CAP_PME_MASK;
1816 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001817 dev_printk(KERN_DEBUG, &dev->dev,
1818 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001819 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1820 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1821 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1822 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1823 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001824 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001825 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001826 /*
1827 * Make device's PM flags reflect the wake-up capability, but
1828 * let the user space enable it to wake up the system as needed.
1829 */
1830 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001831 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001832 pci_pme_active(dev, false);
1833 } else {
1834 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001835 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836}
1837
Yu Zhao58c3a722008-10-14 14:02:53 +08001838/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001839 * platform_pci_wakeup_init - init platform wakeup if present
1840 * @dev: PCI device
1841 *
1842 * Some devices don't have PCI PM caps but can still generate wakeup
1843 * events through platform methods (like ACPI events). If @dev supports
1844 * platform wakeup events, set the device flag to indicate as much. This
1845 * may be redundant if the device also supports PCI PM caps, but double
1846 * initialization should be safe in that case.
1847 */
1848void platform_pci_wakeup_init(struct pci_dev *dev)
1849{
1850 if (!platform_pci_can_wakeup(dev))
1851 return;
1852
1853 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001854 platform_pci_sleep_wake(dev, false);
1855}
1856
1857/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001858 * pci_add_save_buffer - allocate buffer for saving given capability registers
1859 * @dev: the PCI device
1860 * @cap: the capability to allocate the buffer for
1861 * @size: requested size of the buffer
1862 */
1863static int pci_add_cap_save_buffer(
1864 struct pci_dev *dev, char cap, unsigned int size)
1865{
1866 int pos;
1867 struct pci_cap_saved_state *save_state;
1868
1869 pos = pci_find_capability(dev, cap);
1870 if (pos <= 0)
1871 return 0;
1872
1873 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1874 if (!save_state)
1875 return -ENOMEM;
1876
Alex Williamson24a4742f2011-05-10 10:02:11 -06001877 save_state->cap.cap_nr = cap;
1878 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001879 pci_add_saved_cap(dev, save_state);
1880
1881 return 0;
1882}
1883
1884/**
1885 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1886 * @dev: the PCI device
1887 */
1888void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1889{
1890 int error;
1891
Yu Zhao89858512009-02-16 02:55:47 +08001892 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1893 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001894 if (error)
1895 dev_err(&dev->dev,
1896 "unable to preallocate PCI Express save buffer\n");
1897
1898 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1899 if (error)
1900 dev_err(&dev->dev,
1901 "unable to preallocate PCI-X save buffer\n");
1902}
1903
1904/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001905 * pci_enable_ari - enable ARI forwarding if hardware support it
1906 * @dev: the PCI device
1907 */
1908void pci_enable_ari(struct pci_dev *dev)
1909{
1910 int pos;
1911 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07001912 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001913 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001914
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001915 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001916 return;
1917
Zhao, Yu81135872008-10-23 13:15:39 +08001918 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001919 if (!pos)
1920 return;
1921
Zhao, Yu81135872008-10-23 13:15:39 +08001922 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001923 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001924 return;
1925
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001926 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001927 if (!pos)
1928 return;
1929
Chris Wright864d2962011-07-13 10:14:33 -07001930 /* ARI is a PCIe v2 feature */
1931 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1932 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1933 return;
1934
Zhao, Yu81135872008-10-23 13:15:39 +08001935 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001936 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1937 return;
1938
Zhao, Yu81135872008-10-23 13:15:39 +08001939 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001940 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001941 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001942
Zhao, Yu81135872008-10-23 13:15:39 +08001943 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001944}
1945
Jesse Barnesb48d4422010-10-19 13:07:57 -07001946/**
1947 * pci_enable_ido - enable ID-based ordering on a device
1948 * @dev: the PCI device
1949 * @type: which types of IDO to enable
1950 *
1951 * Enable ID-based ordering on @dev. @type can contain the bits
1952 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1953 * which types of transactions are allowed to be re-ordered.
1954 */
1955void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1956{
1957 int pos;
1958 u16 ctrl;
1959
1960 pos = pci_pcie_cap(dev);
1961 if (!pos)
1962 return;
1963
1964 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
1965 if (type & PCI_EXP_IDO_REQUEST)
1966 ctrl |= PCI_EXP_IDO_REQ_EN;
1967 if (type & PCI_EXP_IDO_COMPLETION)
1968 ctrl |= PCI_EXP_IDO_CMP_EN;
1969 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
1970}
1971EXPORT_SYMBOL(pci_enable_ido);
1972
1973/**
1974 * pci_disable_ido - disable ID-based ordering on a device
1975 * @dev: the PCI device
1976 * @type: which types of IDO to disable
1977 */
1978void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1979{
1980 int pos;
1981 u16 ctrl;
1982
1983 if (!pci_is_pcie(dev))
1984 return;
1985
1986 pos = pci_pcie_cap(dev);
1987 if (!pos)
1988 return;
1989
1990 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
1991 if (type & PCI_EXP_IDO_REQUEST)
1992 ctrl &= ~PCI_EXP_IDO_REQ_EN;
1993 if (type & PCI_EXP_IDO_COMPLETION)
1994 ctrl &= ~PCI_EXP_IDO_CMP_EN;
1995 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
1996}
1997EXPORT_SYMBOL(pci_disable_ido);
1998
Jesse Barnes48a92a82011-01-10 12:46:36 -08001999/**
2000 * pci_enable_obff - enable optimized buffer flush/fill
2001 * @dev: PCI device
2002 * @type: type of signaling to use
2003 *
2004 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2005 * signaling if possible, falling back to message signaling only if
2006 * WAKE# isn't supported. @type should indicate whether the PCIe link
2007 * be brought out of L0s or L1 to send the message. It should be either
2008 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2009 *
2010 * If your device can benefit from receiving all messages, even at the
2011 * power cost of bringing the link back up from a low power state, use
2012 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2013 * preferred type).
2014 *
2015 * RETURNS:
2016 * Zero on success, appropriate error number on failure.
2017 */
2018int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2019{
2020 int pos;
2021 u32 cap;
2022 u16 ctrl;
2023 int ret;
2024
2025 if (!pci_is_pcie(dev))
2026 return -ENOTSUPP;
2027
2028 pos = pci_pcie_cap(dev);
2029 if (!pos)
2030 return -ENOTSUPP;
2031
2032 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2033 if (!(cap & PCI_EXP_OBFF_MASK))
2034 return -ENOTSUPP; /* no OBFF support at all */
2035
2036 /* Make sure the topology supports OBFF as well */
2037 if (dev->bus) {
2038 ret = pci_enable_obff(dev->bus->self, type);
2039 if (ret)
2040 return ret;
2041 }
2042
2043 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2044 if (cap & PCI_EXP_OBFF_WAKE)
2045 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2046 else {
2047 switch (type) {
2048 case PCI_EXP_OBFF_SIGNAL_L0:
2049 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2050 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2051 break;
2052 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2053 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2054 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2055 break;
2056 default:
2057 WARN(1, "bad OBFF signal type\n");
2058 return -ENOTSUPP;
2059 }
2060 }
2061 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2062
2063 return 0;
2064}
2065EXPORT_SYMBOL(pci_enable_obff);
2066
2067/**
2068 * pci_disable_obff - disable optimized buffer flush/fill
2069 * @dev: PCI device
2070 *
2071 * Disable OBFF on @dev.
2072 */
2073void pci_disable_obff(struct pci_dev *dev)
2074{
2075 int pos;
2076 u16 ctrl;
2077
2078 if (!pci_is_pcie(dev))
2079 return;
2080
2081 pos = pci_pcie_cap(dev);
2082 if (!pos)
2083 return;
2084
2085 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2086 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2087 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2088}
2089EXPORT_SYMBOL(pci_disable_obff);
2090
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002091/**
2092 * pci_ltr_supported - check whether a device supports LTR
2093 * @dev: PCI device
2094 *
2095 * RETURNS:
2096 * True if @dev supports latency tolerance reporting, false otherwise.
2097 */
2098bool pci_ltr_supported(struct pci_dev *dev)
2099{
2100 int pos;
2101 u32 cap;
2102
2103 if (!pci_is_pcie(dev))
2104 return false;
2105
2106 pos = pci_pcie_cap(dev);
2107 if (!pos)
2108 return false;
2109
2110 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2111
2112 return cap & PCI_EXP_DEVCAP2_LTR;
2113}
2114EXPORT_SYMBOL(pci_ltr_supported);
2115
2116/**
2117 * pci_enable_ltr - enable latency tolerance reporting
2118 * @dev: PCI device
2119 *
2120 * Enable LTR on @dev if possible, which means enabling it first on
2121 * upstream ports.
2122 *
2123 * RETURNS:
2124 * Zero on success, errno on failure.
2125 */
2126int pci_enable_ltr(struct pci_dev *dev)
2127{
2128 int pos;
2129 u16 ctrl;
2130 int ret;
2131
2132 if (!pci_ltr_supported(dev))
2133 return -ENOTSUPP;
2134
2135 pos = pci_pcie_cap(dev);
2136 if (!pos)
2137 return -ENOTSUPP;
2138
2139 /* Only primary function can enable/disable LTR */
2140 if (PCI_FUNC(dev->devfn) != 0)
2141 return -EINVAL;
2142
2143 /* Enable upstream ports first */
2144 if (dev->bus) {
2145 ret = pci_enable_ltr(dev->bus->self);
2146 if (ret)
2147 return ret;
2148 }
2149
2150 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2151 ctrl |= PCI_EXP_LTR_EN;
2152 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2153
2154 return 0;
2155}
2156EXPORT_SYMBOL(pci_enable_ltr);
2157
2158/**
2159 * pci_disable_ltr - disable latency tolerance reporting
2160 * @dev: PCI device
2161 */
2162void pci_disable_ltr(struct pci_dev *dev)
2163{
2164 int pos;
2165 u16 ctrl;
2166
2167 if (!pci_ltr_supported(dev))
2168 return;
2169
2170 pos = pci_pcie_cap(dev);
2171 if (!pos)
2172 return;
2173
2174 /* Only primary function can enable/disable LTR */
2175 if (PCI_FUNC(dev->devfn) != 0)
2176 return;
2177
2178 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2179 ctrl &= ~PCI_EXP_LTR_EN;
2180 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2181}
2182EXPORT_SYMBOL(pci_disable_ltr);
2183
2184static int __pci_ltr_scale(int *val)
2185{
2186 int scale = 0;
2187
2188 while (*val > 1023) {
2189 *val = (*val + 31) / 32;
2190 scale++;
2191 }
2192 return scale;
2193}
2194
2195/**
2196 * pci_set_ltr - set LTR latency values
2197 * @dev: PCI device
2198 * @snoop_lat_ns: snoop latency in nanoseconds
2199 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2200 *
2201 * Figure out the scale and set the LTR values accordingly.
2202 */
2203int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2204{
2205 int pos, ret, snoop_scale, nosnoop_scale;
2206 u16 val;
2207
2208 if (!pci_ltr_supported(dev))
2209 return -ENOTSUPP;
2210
2211 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2212 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2213
2214 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2215 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2216 return -EINVAL;
2217
2218 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2219 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2220 return -EINVAL;
2221
2222 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2223 if (!pos)
2224 return -ENOTSUPP;
2225
2226 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2227 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2228 if (ret != 4)
2229 return -EIO;
2230
2231 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2232 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2233 if (ret != 4)
2234 return -EIO;
2235
2236 return 0;
2237}
2238EXPORT_SYMBOL(pci_set_ltr);
2239
Chris Wright5d990b62009-12-04 12:15:21 -08002240static int pci_acs_enable;
2241
2242/**
2243 * pci_request_acs - ask for ACS to be enabled if supported
2244 */
2245void pci_request_acs(void)
2246{
2247 pci_acs_enable = 1;
2248}
2249
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002250/**
Allen Kayae21ee62009-10-07 10:27:17 -07002251 * pci_enable_acs - enable ACS if hardware support it
2252 * @dev: the PCI device
2253 */
2254void pci_enable_acs(struct pci_dev *dev)
2255{
2256 int pos;
2257 u16 cap;
2258 u16 ctrl;
2259
Chris Wright5d990b62009-12-04 12:15:21 -08002260 if (!pci_acs_enable)
2261 return;
2262
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002263 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002264 return;
2265
2266 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2267 if (!pos)
2268 return;
2269
2270 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2271 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2272
2273 /* Source Validation */
2274 ctrl |= (cap & PCI_ACS_SV);
2275
2276 /* P2P Request Redirect */
2277 ctrl |= (cap & PCI_ACS_RR);
2278
2279 /* P2P Completion Redirect */
2280 ctrl |= (cap & PCI_ACS_CR);
2281
2282 /* Upstream Forwarding */
2283 ctrl |= (cap & PCI_ACS_UF);
2284
2285 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2286}
2287
2288/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002289 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2290 * @dev: the PCI device
2291 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2292 *
2293 * Perform INTx swizzling for a device behind one level of bridge. This is
2294 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002295 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2296 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2297 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002298 */
2299u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2300{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002301 int slot;
2302
2303 if (pci_ari_enabled(dev->bus))
2304 slot = 0;
2305 else
2306 slot = PCI_SLOT(dev->devfn);
2307
2308 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002309}
2310
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311int
2312pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2313{
2314 u8 pin;
2315
Kristen Accardi514d2072005-11-02 16:24:39 -08002316 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 if (!pin)
2318 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002319
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002320 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002321 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 dev = dev->bus->self;
2323 }
2324 *bridge = dev;
2325 return pin;
2326}
2327
2328/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002329 * pci_common_swizzle - swizzle INTx all the way to root bridge
2330 * @dev: the PCI device
2331 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2332 *
2333 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2334 * bridges all the way up to a PCI root bus.
2335 */
2336u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2337{
2338 u8 pin = *pinp;
2339
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002340 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002341 pin = pci_swizzle_interrupt_pin(dev, pin);
2342 dev = dev->bus->self;
2343 }
2344 *pinp = pin;
2345 return PCI_SLOT(dev->devfn);
2346}
2347
2348/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 * pci_release_region - Release a PCI bar
2350 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2351 * @bar: BAR to release
2352 *
2353 * Releases the PCI I/O and memory resources previously reserved by a
2354 * successful call to pci_request_region. Call this function only
2355 * after all use of the PCI regions has ceased.
2356 */
2357void pci_release_region(struct pci_dev *pdev, int bar)
2358{
Tejun Heo9ac78492007-01-20 16:00:26 +09002359 struct pci_devres *dr;
2360
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 if (pci_resource_len(pdev, bar) == 0)
2362 return;
2363 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2364 release_region(pci_resource_start(pdev, bar),
2365 pci_resource_len(pdev, bar));
2366 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2367 release_mem_region(pci_resource_start(pdev, bar),
2368 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002369
2370 dr = find_pci_dr(pdev);
2371 if (dr)
2372 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373}
2374
2375/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002376 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 * @pdev: PCI device whose resources are to be reserved
2378 * @bar: BAR to be reserved
2379 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002380 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381 *
2382 * Mark the PCI region associated with PCI device @pdev BR @bar as
2383 * being reserved by owner @res_name. Do not access any
2384 * address inside the PCI regions unless this call returns
2385 * successfully.
2386 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002387 * If @exclusive is set, then the region is marked so that userspace
2388 * is explicitly not allowed to map the resource via /dev/mem or
2389 * sysfs MMIO access.
2390 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 * Returns 0 on success, or %EBUSY on error. A warning
2392 * message is also printed on failure.
2393 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002394static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2395 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396{
Tejun Heo9ac78492007-01-20 16:00:26 +09002397 struct pci_devres *dr;
2398
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 if (pci_resource_len(pdev, bar) == 0)
2400 return 0;
2401
2402 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2403 if (!request_region(pci_resource_start(pdev, bar),
2404 pci_resource_len(pdev, bar), res_name))
2405 goto err_out;
2406 }
2407 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002408 if (!__request_mem_region(pci_resource_start(pdev, bar),
2409 pci_resource_len(pdev, bar), res_name,
2410 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 goto err_out;
2412 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002413
2414 dr = find_pci_dr(pdev);
2415 if (dr)
2416 dr->region_mask |= 1 << bar;
2417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 return 0;
2419
2420err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002421 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002422 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 return -EBUSY;
2424}
2425
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002426/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002427 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002428 * @pdev: PCI device whose resources are to be reserved
2429 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002430 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002431 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002432 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002433 * being reserved by owner @res_name. Do not access any
2434 * address inside the PCI regions unless this call returns
2435 * successfully.
2436 *
2437 * Returns 0 on success, or %EBUSY on error. A warning
2438 * message is also printed on failure.
2439 */
2440int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2441{
2442 return __pci_request_region(pdev, bar, res_name, 0);
2443}
2444
2445/**
2446 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2447 * @pdev: PCI device whose resources are to be reserved
2448 * @bar: BAR to be reserved
2449 * @res_name: Name to be associated with resource.
2450 *
2451 * Mark the PCI region associated with PCI device @pdev BR @bar as
2452 * being reserved by owner @res_name. Do not access any
2453 * address inside the PCI regions unless this call returns
2454 * successfully.
2455 *
2456 * Returns 0 on success, or %EBUSY on error. A warning
2457 * message is also printed on failure.
2458 *
2459 * The key difference that _exclusive makes it that userspace is
2460 * explicitly not allowed to map the resource via /dev/mem or
2461 * sysfs.
2462 */
2463int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2464{
2465 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2466}
2467/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002468 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2469 * @pdev: PCI device whose resources were previously reserved
2470 * @bars: Bitmask of BARs to be released
2471 *
2472 * Release selected PCI I/O and memory resources previously reserved.
2473 * Call this function only after all use of the PCI regions has ceased.
2474 */
2475void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2476{
2477 int i;
2478
2479 for (i = 0; i < 6; i++)
2480 if (bars & (1 << i))
2481 pci_release_region(pdev, i);
2482}
2483
Arjan van de Vene8de1482008-10-22 19:55:31 -07002484int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2485 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002486{
2487 int i;
2488
2489 for (i = 0; i < 6; i++)
2490 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002491 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002492 goto err_out;
2493 return 0;
2494
2495err_out:
2496 while(--i >= 0)
2497 if (bars & (1 << i))
2498 pci_release_region(pdev, i);
2499
2500 return -EBUSY;
2501}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502
Arjan van de Vene8de1482008-10-22 19:55:31 -07002503
2504/**
2505 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2506 * @pdev: PCI device whose resources are to be reserved
2507 * @bars: Bitmask of BARs to be requested
2508 * @res_name: Name to be associated with resource
2509 */
2510int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2511 const char *res_name)
2512{
2513 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2514}
2515
2516int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2517 int bars, const char *res_name)
2518{
2519 return __pci_request_selected_regions(pdev, bars, res_name,
2520 IORESOURCE_EXCLUSIVE);
2521}
2522
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523/**
2524 * pci_release_regions - Release reserved PCI I/O and memory resources
2525 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2526 *
2527 * Releases all PCI I/O and memory resources previously reserved by a
2528 * successful call to pci_request_regions. Call this function only
2529 * after all use of the PCI regions has ceased.
2530 */
2531
2532void pci_release_regions(struct pci_dev *pdev)
2533{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002534 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535}
2536
2537/**
2538 * pci_request_regions - Reserved PCI I/O and memory resources
2539 * @pdev: PCI device whose resources are to be reserved
2540 * @res_name: Name to be associated with resource.
2541 *
2542 * Mark all PCI regions associated with PCI device @pdev as
2543 * being reserved by owner @res_name. Do not access any
2544 * address inside the PCI regions unless this call returns
2545 * successfully.
2546 *
2547 * Returns 0 on success, or %EBUSY on error. A warning
2548 * message is also printed on failure.
2549 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002550int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002552 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553}
2554
2555/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002556 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2557 * @pdev: PCI device whose resources are to be reserved
2558 * @res_name: Name to be associated with resource.
2559 *
2560 * Mark all PCI regions associated with PCI device @pdev as
2561 * being reserved by owner @res_name. Do not access any
2562 * address inside the PCI regions unless this call returns
2563 * successfully.
2564 *
2565 * pci_request_regions_exclusive() will mark the region so that
2566 * /dev/mem and the sysfs MMIO access will not be allowed.
2567 *
2568 * Returns 0 on success, or %EBUSY on error. A warning
2569 * message is also printed on failure.
2570 */
2571int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2572{
2573 return pci_request_selected_regions_exclusive(pdev,
2574 ((1 << 6) - 1), res_name);
2575}
2576
Ben Hutchings6a479072008-12-23 03:08:29 +00002577static void __pci_set_master(struct pci_dev *dev, bool enable)
2578{
2579 u16 old_cmd, cmd;
2580
2581 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2582 if (enable)
2583 cmd = old_cmd | PCI_COMMAND_MASTER;
2584 else
2585 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2586 if (cmd != old_cmd) {
2587 dev_dbg(&dev->dev, "%s bus mastering\n",
2588 enable ? "enabling" : "disabling");
2589 pci_write_config_word(dev, PCI_COMMAND, cmd);
2590 }
2591 dev->is_busmaster = enable;
2592}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002593
2594/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 * pci_set_master - enables bus-mastering for device dev
2596 * @dev: the PCI device to enable
2597 *
2598 * Enables bus-mastering on the device and calls pcibios_set_master()
2599 * to do the needed arch specific settings.
2600 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002601void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602{
Ben Hutchings6a479072008-12-23 03:08:29 +00002603 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 pcibios_set_master(dev);
2605}
2606
Ben Hutchings6a479072008-12-23 03:08:29 +00002607/**
2608 * pci_clear_master - disables bus-mastering for device dev
2609 * @dev: the PCI device to disable
2610 */
2611void pci_clear_master(struct pci_dev *dev)
2612{
2613 __pci_set_master(dev, false);
2614}
2615
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002617 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2618 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002620 * Helper function for pci_set_mwi.
2621 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2623 *
2624 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2625 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002626int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627{
2628 u8 cacheline_size;
2629
2630 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002631 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
2633 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2634 equal to or multiple of the right value. */
2635 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2636 if (cacheline_size >= pci_cache_line_size &&
2637 (cacheline_size % pci_cache_line_size) == 0)
2638 return 0;
2639
2640 /* Write the correct value. */
2641 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2642 /* Read it back. */
2643 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2644 if (cacheline_size == pci_cache_line_size)
2645 return 0;
2646
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002647 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2648 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
2650 return -EINVAL;
2651}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002652EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2653
2654#ifdef PCI_DISABLE_MWI
2655int pci_set_mwi(struct pci_dev *dev)
2656{
2657 return 0;
2658}
2659
2660int pci_try_set_mwi(struct pci_dev *dev)
2661{
2662 return 0;
2663}
2664
2665void pci_clear_mwi(struct pci_dev *dev)
2666{
2667}
2668
2669#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670
2671/**
2672 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2673 * @dev: the PCI device for which MWI is enabled
2674 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002675 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 *
2677 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2678 */
2679int
2680pci_set_mwi(struct pci_dev *dev)
2681{
2682 int rc;
2683 u16 cmd;
2684
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002685 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 if (rc)
2687 return rc;
2688
2689 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2690 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002691 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 cmd |= PCI_COMMAND_INVALIDATE;
2693 pci_write_config_word(dev, PCI_COMMAND, cmd);
2694 }
2695
2696 return 0;
2697}
2698
2699/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002700 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2701 * @dev: the PCI device for which MWI is enabled
2702 *
2703 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2704 * Callers are not required to check the return value.
2705 *
2706 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2707 */
2708int pci_try_set_mwi(struct pci_dev *dev)
2709{
2710 int rc = pci_set_mwi(dev);
2711 return rc;
2712}
2713
2714/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2716 * @dev: the PCI device to disable
2717 *
2718 * Disables PCI Memory-Write-Invalidate transaction on the device
2719 */
2720void
2721pci_clear_mwi(struct pci_dev *dev)
2722{
2723 u16 cmd;
2724
2725 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2726 if (cmd & PCI_COMMAND_INVALIDATE) {
2727 cmd &= ~PCI_COMMAND_INVALIDATE;
2728 pci_write_config_word(dev, PCI_COMMAND, cmd);
2729 }
2730}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002731#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
Brett M Russa04ce0f2005-08-15 15:23:41 -04002733/**
2734 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002735 * @pdev: the PCI device to operate on
2736 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002737 *
2738 * Enables/disables PCI INTx for device dev
2739 */
2740void
2741pci_intx(struct pci_dev *pdev, int enable)
2742{
2743 u16 pci_command, new;
2744
2745 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2746
2747 if (enable) {
2748 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2749 } else {
2750 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2751 }
2752
2753 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002754 struct pci_devres *dr;
2755
Brett M Russ2fd9d742005-09-09 10:02:22 -07002756 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002757
2758 dr = find_pci_dr(pdev);
2759 if (dr && !dr->restore_intx) {
2760 dr->restore_intx = 1;
2761 dr->orig_intx = !enable;
2762 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002763 }
2764}
2765
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002766/**
2767 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002768 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002769 *
2770 * If you want to use msi see pci_enable_msi and friends.
2771 * This is a lower level primitive that allows us to disable
2772 * msi operation at the device level.
2773 */
2774void pci_msi_off(struct pci_dev *dev)
2775{
2776 int pos;
2777 u16 control;
2778
2779 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2780 if (pos) {
2781 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2782 control &= ~PCI_MSI_FLAGS_ENABLE;
2783 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2784 }
2785 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2786 if (pos) {
2787 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2788 control &= ~PCI_MSIX_FLAGS_ENABLE;
2789 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2790 }
2791}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06002792EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002793
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002794int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2795{
2796 return dma_set_max_seg_size(&dev->dev, size);
2797}
2798EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002799
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002800int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2801{
2802 return dma_set_seg_boundary(&dev->dev, mask);
2803}
2804EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002805
Yu Zhao8c1c6992009-06-13 15:52:13 +08002806static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002807{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002808 int i;
2809 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002810 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002811 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002812
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002813 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002814 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002815 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002816
2817 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002818 if (!(cap & PCI_EXP_DEVCAP_FLR))
2819 return -ENOTTY;
2820
Sheng Yangd91cdc72008-11-11 17:17:47 +08002821 if (probe)
2822 return 0;
2823
Sheng Yang8dd7f802008-10-21 17:38:25 +08002824 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002825 for (i = 0; i < 4; i++) {
2826 if (i)
2827 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002828
Yu Zhao8c1c6992009-06-13 15:52:13 +08002829 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2830 if (!(status & PCI_EXP_DEVSTA_TRPND))
2831 goto clear;
2832 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002833
Yu Zhao8c1c6992009-06-13 15:52:13 +08002834 dev_err(&dev->dev, "transaction is not cleared; "
2835 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002836
Yu Zhao8c1c6992009-06-13 15:52:13 +08002837clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002838 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2839 control |= PCI_EXP_DEVCTL_BCR_FLR;
2840 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2841
Yu Zhao8c1c6992009-06-13 15:52:13 +08002842 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002843
Sheng Yang8dd7f802008-10-21 17:38:25 +08002844 return 0;
2845}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002846
Yu Zhao8c1c6992009-06-13 15:52:13 +08002847static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002848{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002849 int i;
2850 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002851 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002852 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002853
Yu Zhao8c1c6992009-06-13 15:52:13 +08002854 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2855 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002856 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002857
2858 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002859 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2860 return -ENOTTY;
2861
2862 if (probe)
2863 return 0;
2864
Sheng Yang1ca88792008-11-11 17:17:48 +08002865 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002866 for (i = 0; i < 4; i++) {
2867 if (i)
2868 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002869
Yu Zhao8c1c6992009-06-13 15:52:13 +08002870 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2871 if (!(status & PCI_AF_STATUS_TP))
2872 goto clear;
2873 }
2874
2875 dev_err(&dev->dev, "transaction is not cleared; "
2876 "proceeding with reset anyway\n");
2877
2878clear:
2879 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002880 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002881
Sheng Yang1ca88792008-11-11 17:17:48 +08002882 return 0;
2883}
2884
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01002885/**
2886 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
2887 * @dev: Device to reset.
2888 * @probe: If set, only check if the device can be reset this way.
2889 *
2890 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
2891 * unset, it will be reinitialized internally when going from PCI_D3hot to
2892 * PCI_D0. If that's the case and the device is not in a low-power state
2893 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
2894 *
2895 * NOTE: This causes the caller to sleep for twice the device power transition
2896 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
2897 * by devault (i.e. unless the @dev's d3_delay field has a different value).
2898 * Moreover, only devices in D0 can be reset by this function.
2899 */
Yu Zhaof85876b2009-06-13 15:52:14 +08002900static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002901{
Yu Zhaof85876b2009-06-13 15:52:14 +08002902 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002903
Yu Zhaof85876b2009-06-13 15:52:14 +08002904 if (!dev->pm_cap)
2905 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002906
Yu Zhaof85876b2009-06-13 15:52:14 +08002907 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2908 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2909 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002910
Yu Zhaof85876b2009-06-13 15:52:14 +08002911 if (probe)
2912 return 0;
2913
2914 if (dev->current_state != PCI_D0)
2915 return -EINVAL;
2916
2917 csr &= ~PCI_PM_CTRL_STATE_MASK;
2918 csr |= PCI_D3hot;
2919 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002920 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002921
2922 csr &= ~PCI_PM_CTRL_STATE_MASK;
2923 csr |= PCI_D0;
2924 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002925 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002926
2927 return 0;
2928}
2929
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002930static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2931{
2932 u16 ctrl;
2933 struct pci_dev *pdev;
2934
Yu Zhao654b75e2009-06-26 14:04:46 +08002935 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002936 return -ENOTTY;
2937
2938 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2939 if (pdev != dev)
2940 return -ENOTTY;
2941
2942 if (probe)
2943 return 0;
2944
2945 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2946 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2947 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2948 msleep(100);
2949
2950 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2951 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2952 msleep(100);
2953
2954 return 0;
2955}
2956
Yu Zhao8c1c6992009-06-13 15:52:13 +08002957static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002958{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002959 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002960
Yu Zhao8c1c6992009-06-13 15:52:13 +08002961 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002962
Yu Zhao8c1c6992009-06-13 15:52:13 +08002963 if (!probe) {
2964 pci_block_user_cfg_access(dev);
2965 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08002966 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002967 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002968
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002969 rc = pci_dev_specific_reset(dev, probe);
2970 if (rc != -ENOTTY)
2971 goto done;
2972
Yu Zhao8c1c6992009-06-13 15:52:13 +08002973 rc = pcie_flr(dev, probe);
2974 if (rc != -ENOTTY)
2975 goto done;
2976
2977 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002978 if (rc != -ENOTTY)
2979 goto done;
2980
2981 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002982 if (rc != -ENOTTY)
2983 goto done;
2984
2985 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002986done:
2987 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08002988 device_unlock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002989 pci_unblock_user_cfg_access(dev);
2990 }
2991
2992 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002993}
2994
2995/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002996 * __pci_reset_function - reset a PCI device function
2997 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002998 *
2999 * Some devices allow an individual function to be reset without affecting
3000 * other functions in the same device. The PCI device must be responsive
3001 * to PCI config space in order to use this function.
3002 *
3003 * The device function is presumed to be unused when this function is called.
3004 * Resetting the device will make the contents of PCI configuration space
3005 * random, so any caller of this must be prepared to reinitialise the
3006 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3007 * etc.
3008 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003009 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003010 * device doesn't support resetting a single function.
3011 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003012int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003013{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003014 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003015}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003016EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003017
3018/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003019 * pci_probe_reset_function - check whether the device can be safely reset
3020 * @dev: PCI device to reset
3021 *
3022 * Some devices allow an individual function to be reset without affecting
3023 * other functions in the same device. The PCI device must be responsive
3024 * to PCI config space in order to use this function.
3025 *
3026 * Returns 0 if the device function can be reset or negative if the
3027 * device doesn't support resetting a single function.
3028 */
3029int pci_probe_reset_function(struct pci_dev *dev)
3030{
3031 return pci_dev_reset(dev, 1);
3032}
3033
3034/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003035 * pci_reset_function - quiesce and reset a PCI device function
3036 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003037 *
3038 * Some devices allow an individual function to be reset without affecting
3039 * other functions in the same device. The PCI device must be responsive
3040 * to PCI config space in order to use this function.
3041 *
3042 * This function does not just reset the PCI portion of a device, but
3043 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003044 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003045 * over the reset.
3046 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003047 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003048 * device doesn't support resetting a single function.
3049 */
3050int pci_reset_function(struct pci_dev *dev)
3051{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003052 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003053
Yu Zhao8c1c6992009-06-13 15:52:13 +08003054 rc = pci_dev_reset(dev, 1);
3055 if (rc)
3056 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003057
Sheng Yang8dd7f802008-10-21 17:38:25 +08003058 pci_save_state(dev);
3059
Yu Zhao8c1c6992009-06-13 15:52:13 +08003060 /*
3061 * both INTx and MSI are disabled after the Interrupt Disable bit
3062 * is set and the Bus Master bit is cleared.
3063 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003064 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3065
Yu Zhao8c1c6992009-06-13 15:52:13 +08003066 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003067
3068 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003069
Yu Zhao8c1c6992009-06-13 15:52:13 +08003070 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003071}
3072EXPORT_SYMBOL_GPL(pci_reset_function);
3073
3074/**
Peter Orubad556ad42007-05-15 13:59:13 +02003075 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3076 * @dev: PCI device to query
3077 *
3078 * Returns mmrbc: maximum designed memory read count in bytes
3079 * or appropriate error value.
3080 */
3081int pcix_get_max_mmrbc(struct pci_dev *dev)
3082{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003083 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003084 u32 stat;
3085
3086 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3087 if (!cap)
3088 return -EINVAL;
3089
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003090 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003091 return -EINVAL;
3092
Dean Nelson25daeb52010-03-09 22:26:40 -05003093 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003094}
3095EXPORT_SYMBOL(pcix_get_max_mmrbc);
3096
3097/**
3098 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3099 * @dev: PCI device to query
3100 *
3101 * Returns mmrbc: maximum memory read count in bytes
3102 * or appropriate error value.
3103 */
3104int pcix_get_mmrbc(struct pci_dev *dev)
3105{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003106 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003107 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003108
3109 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3110 if (!cap)
3111 return -EINVAL;
3112
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003113 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3114 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003115
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003116 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003117}
3118EXPORT_SYMBOL(pcix_get_mmrbc);
3119
3120/**
3121 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3122 * @dev: PCI device to query
3123 * @mmrbc: maximum memory read count in bytes
3124 * valid values are 512, 1024, 2048, 4096
3125 *
3126 * If possible sets maximum memory read byte count, some bridges have erratas
3127 * that prevent this.
3128 */
3129int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3130{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003131 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003132 u32 stat, v, o;
3133 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003134
vignesh babu229f5af2007-08-13 18:23:14 +05303135 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003136 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003137
3138 v = ffs(mmrbc) - 10;
3139
3140 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3141 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003142 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003143
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003144 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3145 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003146
3147 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3148 return -E2BIG;
3149
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003150 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3151 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003152
3153 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3154 if (o != v) {
3155 if (v > o && dev->bus &&
3156 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3157 return -EIO;
3158
3159 cmd &= ~PCI_X_CMD_MAX_READ;
3160 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003161 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3162 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003163 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003164 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003165}
3166EXPORT_SYMBOL(pcix_set_mmrbc);
3167
3168/**
3169 * pcie_get_readrq - get PCI Express read request size
3170 * @dev: PCI device to query
3171 *
3172 * Returns maximum memory read request in bytes
3173 * or appropriate error value.
3174 */
3175int pcie_get_readrq(struct pci_dev *dev)
3176{
3177 int ret, cap;
3178 u16 ctl;
3179
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003180 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003181 if (!cap)
3182 return -EINVAL;
3183
3184 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3185 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003186 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003187
3188 return ret;
3189}
3190EXPORT_SYMBOL(pcie_get_readrq);
3191
3192/**
3193 * pcie_set_readrq - set PCI Express maximum memory read request
3194 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07003195 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003196 * valid values are 128, 256, 512, 1024, 2048, 4096
3197 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003198 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003199 */
3200int pcie_set_readrq(struct pci_dev *dev, int rq)
3201{
3202 int cap, err = -EINVAL;
3203 u16 ctl, v;
3204
vignesh babu229f5af2007-08-13 18:23:14 +05303205 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003206 goto out;
3207
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003208 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003209 if (!cap)
3210 goto out;
3211
3212 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3213 if (err)
3214 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003215 /*
3216 * If using the "performance" PCIe config, we clamp the
3217 * read rq size to the max packet size to prevent the
3218 * host bridge generating requests larger than we can
3219 * cope with
3220 */
3221 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3222 int mps = pcie_get_mps(dev);
3223
3224 if (mps < 0)
3225 return mps;
3226 if (mps < rq)
3227 rq = mps;
3228 }
3229
3230 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003231
3232 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3233 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3234 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003235 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003236 }
3237
3238out:
3239 return err;
3240}
3241EXPORT_SYMBOL(pcie_set_readrq);
3242
3243/**
Jon Masonb03e7492011-07-20 15:20:54 -05003244 * pcie_get_mps - get PCI Express maximum payload size
3245 * @dev: PCI device to query
3246 *
3247 * Returns maximum payload size in bytes
3248 * or appropriate error value.
3249 */
3250int pcie_get_mps(struct pci_dev *dev)
3251{
3252 int ret, cap;
3253 u16 ctl;
3254
3255 cap = pci_pcie_cap(dev);
3256 if (!cap)
3257 return -EINVAL;
3258
3259 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3260 if (!ret)
3261 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3262
3263 return ret;
3264}
3265
3266/**
3267 * pcie_set_mps - set PCI Express maximum payload size
3268 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003269 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003270 * valid values are 128, 256, 512, 1024, 2048, 4096
3271 *
3272 * If possible sets maximum payload size
3273 */
3274int pcie_set_mps(struct pci_dev *dev, int mps)
3275{
3276 int cap, err = -EINVAL;
3277 u16 ctl, v;
3278
3279 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3280 goto out;
3281
3282 v = ffs(mps) - 8;
3283 if (v > dev->pcie_mpss)
3284 goto out;
3285 v <<= 5;
3286
3287 cap = pci_pcie_cap(dev);
3288 if (!cap)
3289 goto out;
3290
3291 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3292 if (err)
3293 goto out;
3294
3295 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3296 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3297 ctl |= v;
3298 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3299 }
3300out:
3301 return err;
3302}
3303
3304/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003305 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003306 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003307 * @flags: resource type mask to be selected
3308 *
3309 * This helper routine makes bar mask from the type of resource.
3310 */
3311int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3312{
3313 int i, bars = 0;
3314 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3315 if (pci_resource_flags(dev, i) & flags)
3316 bars |= (1 << i);
3317 return bars;
3318}
3319
Yu Zhao613e7ed2008-11-22 02:41:27 +08003320/**
3321 * pci_resource_bar - get position of the BAR associated with a resource
3322 * @dev: the PCI device
3323 * @resno: the resource number
3324 * @type: the BAR type to be filled in
3325 *
3326 * Returns BAR position in config space, or 0 if the BAR is invalid.
3327 */
3328int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3329{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003330 int reg;
3331
Yu Zhao613e7ed2008-11-22 02:41:27 +08003332 if (resno < PCI_ROM_RESOURCE) {
3333 *type = pci_bar_unknown;
3334 return PCI_BASE_ADDRESS_0 + 4 * resno;
3335 } else if (resno == PCI_ROM_RESOURCE) {
3336 *type = pci_bar_mem32;
3337 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003338 } else if (resno < PCI_BRIDGE_RESOURCES) {
3339 /* device specific resource */
3340 reg = pci_iov_resource_bar(dev, resno, type);
3341 if (reg)
3342 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003343 }
3344
Bjorn Helgaas865df572009-11-04 10:32:57 -07003345 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003346 return 0;
3347}
3348
Mike Travis95a8b6e2010-02-02 14:38:13 -08003349/* Some architectures require additional programming to enable VGA */
3350static arch_set_vga_state_t arch_set_vga_state;
3351
3352void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3353{
3354 arch_set_vga_state = func; /* NULL disables */
3355}
3356
3357static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003358 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003359{
3360 if (arch_set_vga_state)
3361 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003362 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003363 return 0;
3364}
3365
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003366/**
3367 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003368 * @dev: the PCI device
3369 * @decode: true = enable decoding, false = disable decoding
3370 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003371 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003372 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003373 */
3374int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003375 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003376{
3377 struct pci_bus *bus;
3378 struct pci_dev *bridge;
3379 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003380 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003381
Dave Airlie3448a192010-06-01 15:32:24 +10003382 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003383
Mike Travis95a8b6e2010-02-02 14:38:13 -08003384 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003385 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003386 if (rc)
3387 return rc;
3388
Dave Airlie3448a192010-06-01 15:32:24 +10003389 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3390 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3391 if (decode == true)
3392 cmd |= command_bits;
3393 else
3394 cmd &= ~command_bits;
3395 pci_write_config_word(dev, PCI_COMMAND, cmd);
3396 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003397
Dave Airlie3448a192010-06-01 15:32:24 +10003398 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003399 return 0;
3400
3401 bus = dev->bus;
3402 while (bus) {
3403 bridge = bus->self;
3404 if (bridge) {
3405 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3406 &cmd);
3407 if (decode == true)
3408 cmd |= PCI_BRIDGE_CTL_VGA;
3409 else
3410 cmd &= ~PCI_BRIDGE_CTL_VGA;
3411 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3412 cmd);
3413 }
3414 bus = bus->parent;
3415 }
3416 return 0;
3417}
3418
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003419#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3420static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003421static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003422
3423/**
3424 * pci_specified_resource_alignment - get resource alignment specified by user.
3425 * @dev: the PCI device to get
3426 *
3427 * RETURNS: Resource alignment if it is specified.
3428 * Zero if it is not specified.
3429 */
3430resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3431{
3432 int seg, bus, slot, func, align_order, count;
3433 resource_size_t align = 0;
3434 char *p;
3435
3436 spin_lock(&resource_alignment_lock);
3437 p = resource_alignment_param;
3438 while (*p) {
3439 count = 0;
3440 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3441 p[count] == '@') {
3442 p += count + 1;
3443 } else {
3444 align_order = -1;
3445 }
3446 if (sscanf(p, "%x:%x:%x.%x%n",
3447 &seg, &bus, &slot, &func, &count) != 4) {
3448 seg = 0;
3449 if (sscanf(p, "%x:%x.%x%n",
3450 &bus, &slot, &func, &count) != 3) {
3451 /* Invalid format */
3452 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3453 p);
3454 break;
3455 }
3456 }
3457 p += count;
3458 if (seg == pci_domain_nr(dev->bus) &&
3459 bus == dev->bus->number &&
3460 slot == PCI_SLOT(dev->devfn) &&
3461 func == PCI_FUNC(dev->devfn)) {
3462 if (align_order == -1) {
3463 align = PAGE_SIZE;
3464 } else {
3465 align = 1 << align_order;
3466 }
3467 /* Found */
3468 break;
3469 }
3470 if (*p != ';' && *p != ',') {
3471 /* End of param or invalid format */
3472 break;
3473 }
3474 p++;
3475 }
3476 spin_unlock(&resource_alignment_lock);
3477 return align;
3478}
3479
3480/**
3481 * pci_is_reassigndev - check if specified PCI is target device to reassign
3482 * @dev: the PCI device to check
3483 *
3484 * RETURNS: non-zero for PCI device is a target device to reassign,
3485 * or zero is not.
3486 */
3487int pci_is_reassigndev(struct pci_dev *dev)
3488{
3489 return (pci_specified_resource_alignment(dev) != 0);
3490}
3491
3492ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3493{
3494 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3495 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3496 spin_lock(&resource_alignment_lock);
3497 strncpy(resource_alignment_param, buf, count);
3498 resource_alignment_param[count] = '\0';
3499 spin_unlock(&resource_alignment_lock);
3500 return count;
3501}
3502
3503ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3504{
3505 size_t count;
3506 spin_lock(&resource_alignment_lock);
3507 count = snprintf(buf, size, "%s", resource_alignment_param);
3508 spin_unlock(&resource_alignment_lock);
3509 return count;
3510}
3511
3512static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3513{
3514 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3515}
3516
3517static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3518 const char *buf, size_t count)
3519{
3520 return pci_set_resource_alignment_param(buf, count);
3521}
3522
3523BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3524 pci_resource_alignment_store);
3525
3526static int __init pci_resource_alignment_sysfs_init(void)
3527{
3528 return bus_create_file(&pci_bus_type,
3529 &bus_attr_resource_alignment);
3530}
3531
3532late_initcall(pci_resource_alignment_sysfs_init);
3533
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003534static void __devinit pci_no_domains(void)
3535{
3536#ifdef CONFIG_PCI_DOMAINS
3537 pci_domains_supported = 0;
3538#endif
3539}
3540
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003541/**
3542 * pci_ext_cfg_enabled - can we access extended PCI config space?
3543 * @dev: The PCI device of the root bridge.
3544 *
3545 * Returns 1 if we can access PCI extended config space (offsets
3546 * greater than 0xff). This is the default implementation. Architecture
3547 * implementations can override this.
3548 */
3549int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3550{
3551 return 1;
3552}
3553
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003554void __weak pci_fixup_cardbus(struct pci_bus *bus)
3555{
3556}
3557EXPORT_SYMBOL(pci_fixup_cardbus);
3558
Al Viroad04d312008-11-22 17:37:14 +00003559static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560{
3561 while (str) {
3562 char *k = strchr(str, ',');
3563 if (k)
3564 *k++ = 0;
3565 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003566 if (!strcmp(str, "nomsi")) {
3567 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003568 } else if (!strcmp(str, "noaer")) {
3569 pci_no_aer();
Ram Paif483d392011-07-07 11:19:10 -07003570 } else if (!strncmp(str, "realloc", 7)) {
3571 pci_realloc();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003572 } else if (!strcmp(str, "nodomains")) {
3573 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003574 } else if (!strncmp(str, "cbiosize=", 9)) {
3575 pci_cardbus_io_size = memparse(str + 9, &str);
3576 } else if (!strncmp(str, "cbmemsize=", 10)) {
3577 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003578 } else if (!strncmp(str, "resource_alignment=", 19)) {
3579 pci_set_resource_alignment_param(str + 19,
3580 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003581 } else if (!strncmp(str, "ecrc=", 5)) {
3582 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003583 } else if (!strncmp(str, "hpiosize=", 9)) {
3584 pci_hotplug_io_size = memparse(str + 9, &str);
3585 } else if (!strncmp(str, "hpmemsize=", 10)) {
3586 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003587 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3588 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003589 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3590 pcie_bus_config = PCIE_BUS_SAFE;
3591 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3592 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003593 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3594 pcie_bus_config = PCIE_BUS_PEER2PEER;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003595 } else {
3596 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3597 str);
3598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003599 }
3600 str = k;
3601 }
Andi Kleen0637a702006-09-26 10:52:41 +02003602 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603}
Andi Kleen0637a702006-09-26 10:52:41 +02003604early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605
Tejun Heo0b62e132007-07-27 14:43:35 +09003606EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003607EXPORT_SYMBOL(pci_enable_device_io);
3608EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003609EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003610EXPORT_SYMBOL(pcim_enable_device);
3611EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613EXPORT_SYMBOL(pci_find_capability);
3614EXPORT_SYMBOL(pci_bus_find_capability);
3615EXPORT_SYMBOL(pci_release_regions);
3616EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003617EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003618EXPORT_SYMBOL(pci_release_region);
3619EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003620EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003621EXPORT_SYMBOL(pci_release_selected_regions);
3622EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003623EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003624EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003625EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003627EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003629EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003630EXPORT_SYMBOL(pci_assign_resource);
3631EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003632EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003633
3634EXPORT_SYMBOL(pci_set_power_state);
3635EXPORT_SYMBOL(pci_save_state);
3636EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003637EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003638EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003639EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003640EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003641EXPORT_SYMBOL(pci_prepare_to_sleep);
3642EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003643EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);