blob: cd14cd4a22b4379a37b408ca6a51b8b402838045 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/irq.h>
27#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010028#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010030struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040031struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000033enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
36 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070037 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010038 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000048 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010054 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020059 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010060 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090065 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010066 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030070 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010071 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010072 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020075 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010077enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000086 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010087
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010088 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070089
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090098 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010099 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100100 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200101 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100102};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800103
Thomas Gleixner44247182010-09-28 10:40:18 +0200104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200109
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100112/*
113 * Return value for chip->irq_set_affinity()
114 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800124 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100125};
126
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700127struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600128struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700129
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700130/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800134 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800135 * @handler_data: per-IRQ data for the irq_chip methods
Jiang Liu9df872f2015-06-03 11:47:50 +0800136 * @affinity: IRQ affinity on SMP
Jiang Liub2377212015-06-01 16:05:43 +0800137 * @msi_desc: MSI descriptor
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800138 */
139struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800140 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800141#ifdef CONFIG_NUMA
142 unsigned int node;
143#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800144 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800145 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800146 cpumask_var_t affinity;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800147};
148
149/**
150 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000151 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000152 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600153 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800154 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000155 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600156 * @domain: Interrupt translation domain; responsible for mapping
157 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800158 * @parent_data: pointer to parent struct irq_data to support hierarchy
159 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000160 * @chip_data: platform-specific per-chip private data for the chip
161 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000162 */
163struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000164 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000165 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600166 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800167 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000168 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600169 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800170#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
171 struct irq_data *parent_data;
172#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000173 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000174};
175
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100176/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800177 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100178 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100179 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100180 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100181 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
182 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100183 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100184 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100185 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
186 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100187 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
188 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200189 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
190 * IRQD_IRQ_MASKED - Masked state of the interrupt
191 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200192 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200193 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100194 */
195enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100196 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100197 IRQD_SETAFFINITY_PENDING = (1 << 8),
198 IRQD_NO_BALANCING = (1 << 10),
199 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100200 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100201 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100202 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100203 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200204 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200205 IRQD_IRQ_MASKED = (1 << 17),
206 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200207 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200208 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100209};
210
Boqun Fengb3542862015-12-29 12:18:48 +0800211#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800212
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100213static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
214{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800215 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100216}
217
Thomas Gleixnera0056772011-02-08 17:11:03 +0100218static inline bool irqd_is_per_cpu(struct irq_data *d)
219{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800220 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100221}
222
223static inline bool irqd_can_balance(struct irq_data *d)
224{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800225 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100226}
227
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100228static inline bool irqd_affinity_was_set(struct irq_data *d)
229{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800230 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100231}
232
Thomas Gleixneree38c042011-03-28 17:11:13 +0200233static inline void irqd_mark_affinity_was_set(struct irq_data *d)
234{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800235 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200236}
237
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100238static inline u32 irqd_get_trigger_type(struct irq_data *d)
239{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800240 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100241}
242
243/*
244 * Must only be called inside irq_chip.irq_set_type() functions.
245 */
246static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
247{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800248 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
249 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100250}
251
252static inline bool irqd_is_level_type(struct irq_data *d)
253{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800254 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100255}
256
Thomas Gleixner7f942262011-02-10 19:46:26 +0100257static inline bool irqd_is_wakeup_set(struct irq_data *d)
258{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800259 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100260}
261
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100262static inline bool irqd_can_move_in_process_context(struct irq_data *d)
263{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800264 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100265}
266
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200267static inline bool irqd_irq_disabled(struct irq_data *d)
268{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800269 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200270}
271
Thomas Gleixner32f41252011-03-28 14:10:52 +0200272static inline bool irqd_irq_masked(struct irq_data *d)
273{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800274 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200275}
276
277static inline bool irqd_irq_inprogress(struct irq_data *d)
278{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800279 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200280}
281
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200282static inline bool irqd_is_wakeup_armed(struct irq_data *d)
283{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800284 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200285}
286
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200287static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
288{
289 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
290}
291
292static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
293{
294 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
295}
296
297static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
298{
299 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
300}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200301
Boqun Fengb3542862015-12-29 12:18:48 +0800302#undef __irqd_to_state
303
Grant Likelya699e4e2012-04-03 07:11:04 -0600304static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
305{
306 return d->hwirq;
307}
308
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000309/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700310 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700311 *
312 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000313 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
314 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
315 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
316 * @irq_disable: disable the interrupt
317 * @irq_ack: start of a new interrupt
318 * @irq_mask: mask an interrupt source
319 * @irq_mask_ack: ack and mask an interrupt source
320 * @irq_unmask: unmask an interrupt source
321 * @irq_eoi: end of interrupt
322 * @irq_set_affinity: set the CPU affinity on SMP machines
323 * @irq_retrigger: resend an IRQ to the CPU
324 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
325 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
326 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
327 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700328 * @irq_cpu_online: configure an interrupt source for a secondary CPU
329 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700330 * @irq_suspend: function called from core code on suspend once per
331 * chip, when one or more interrupts are installed
332 * @irq_resume: function called from core code on resume once per chip,
333 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200334 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000335 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100336 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100337 * @irq_request_resources: optional to request resources before calling
338 * any other callback related to this irq
339 * @irq_release_resources: optional to release resources acquired with
340 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800341 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800342 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000343 * @irq_get_irqchip_state: return the internal state of an interrupt
344 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800345 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100346 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700348struct irq_chip {
349 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000350 unsigned int (*irq_startup)(struct irq_data *data);
351 void (*irq_shutdown)(struct irq_data *data);
352 void (*irq_enable)(struct irq_data *data);
353 void (*irq_disable)(struct irq_data *data);
354
355 void (*irq_ack)(struct irq_data *data);
356 void (*irq_mask)(struct irq_data *data);
357 void (*irq_mask_ack)(struct irq_data *data);
358 void (*irq_unmask)(struct irq_data *data);
359 void (*irq_eoi)(struct irq_data *data);
360
361 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
362 int (*irq_retrigger)(struct irq_data *data);
363 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
364 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
365
366 void (*irq_bus_lock)(struct irq_data *data);
367 void (*irq_bus_sync_unlock)(struct irq_data *data);
368
David Daney0fdb4b22011-03-25 12:38:49 -0700369 void (*irq_cpu_online)(struct irq_data *data);
370 void (*irq_cpu_offline)(struct irq_data *data);
371
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200372 void (*irq_suspend)(struct irq_data *data);
373 void (*irq_resume)(struct irq_data *data);
374 void (*irq_pm_shutdown)(struct irq_data *data);
375
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000376 void (*irq_calc_mask)(struct irq_data *data);
377
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100378 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100379 int (*irq_request_resources)(struct irq_data *data);
380 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100381
Jiang Liu515085e2014-11-06 22:20:17 +0800382 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800383 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800384
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000385 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
386 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
387
Jiang Liu0a4377d2015-05-19 17:07:14 +0800388 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
389
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100390 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391};
392
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100393/*
394 * irq_chip specific flags
395 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100396 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
397 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100398 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200399 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
400 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530401 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100402 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100403 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100404 */
405enum {
406 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100407 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100408 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200409 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530410 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200411 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100412 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100413};
414
Thomas Gleixnere1447102010-10-01 16:03:45 +0200415#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200416
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700417/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700418 * Pick up the arch-dependent methods:
419 */
420#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200422#ifndef NR_IRQS_LEGACY
423# define NR_IRQS_LEGACY 0
424#endif
425
Thomas Gleixner1318a482010-09-27 21:01:37 +0200426#ifndef ARCH_IRQ_INIT_FLAGS
427# define ARCH_IRQ_INIT_FLAGS 0
428#endif
429
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100430#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200431
Thomas Gleixnere1447102010-10-01 16:03:45 +0200432struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700433extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900434extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100435extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
436extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
David Daney0fdb4b22011-03-25 12:38:49 -0700438extern void irq_cpu_online(void);
439extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000440extern int irq_set_affinity_locked(struct irq_data *data,
441 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800442extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700443
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800444extern void irq_migrate_all_off_this_cpu(void);
445
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200446#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100447void irq_move_irq(struct irq_data *data);
448void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200449#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100450static inline void irq_move_irq(struct irq_data *data) { }
451static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200452#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700456#ifdef CONFIG_HARDIRQS_SW_RESEND
457int irq_set_parent(int irq, int parent_irq);
458#else
459static inline int irq_set_parent(int irq, int parent_irq)
460{
461 return 0;
462}
463#endif
464
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700465/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700466 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100467 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700468 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200469extern void handle_level_irq(struct irq_desc *desc);
470extern void handle_fasteoi_irq(struct irq_desc *desc);
471extern void handle_edge_irq(struct irq_desc *desc);
472extern void handle_edge_eoi_irq(struct irq_desc *desc);
473extern void handle_simple_irq(struct irq_desc *desc);
474extern void handle_percpu_irq(struct irq_desc *desc);
475extern void handle_percpu_devid_irq(struct irq_desc *desc);
476extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100477extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700478
Jiang Liu515085e2014-11-06 22:20:17 +0800479extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800480#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200481extern void irq_chip_enable_parent(struct irq_data *data);
482extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800483extern void irq_chip_ack_parent(struct irq_data *data);
484extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800485extern void irq_chip_mask_parent(struct irq_data *data);
486extern void irq_chip_unmask_parent(struct irq_data *data);
487extern void irq_chip_eoi_parent(struct irq_data *data);
488extern int irq_chip_set_affinity_parent(struct irq_data *data,
489 const struct cpumask *dest,
490 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000491extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800492extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
493 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300494extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800495#endif
496
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700497/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800498extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700500
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700501/* Enable/disable irq debugging output: */
502extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700504/* Checks whether the interrupt can be requested by request_irq(): */
505extern int can_request_irq(unsigned int irq, unsigned long irqflags);
506
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100507/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700508extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100509extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700510
511extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100512irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700513 irq_flow_handler_t handle, const char *name);
514
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100515static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
516 irq_flow_handler_t handle)
517{
518 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
519}
520
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100521extern int irq_set_percpu_devid(unsigned int irq);
522
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700523extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100524__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700525 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700526
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700527static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100528irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700529{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100530 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700531}
532
533/*
534 * Set a highlevel chained flow handler for a given IRQ.
535 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900536 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700537 */
538static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100539irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700540{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100541 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700542}
543
Russell King3b0f95b2015-06-16 23:06:20 +0100544/*
545 * Set a highlevel chained flow handler and its data for a given IRQ.
546 * (a chained handler is automatically enabled and set to
547 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
548 */
549void
550irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
551 void *data);
552
Thomas Gleixner44247182010-09-28 10:40:18 +0200553void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
554
555static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
556{
557 irq_modify_status(irq, 0, set);
558}
559
560static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
561{
562 irq_modify_status(irq, clr, 0);
563}
564
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100565static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200566{
567 irq_modify_status(irq, 0, IRQ_NOPROBE);
568}
569
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100570static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200571{
572 irq_modify_status(irq, IRQ_NOPROBE, 0);
573}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800574
Paul Mundt7f1b1242011-04-07 06:01:44 +0900575static inline void irq_set_nothread(unsigned int irq)
576{
577 irq_modify_status(irq, 0, IRQ_NOTHREAD);
578}
579
580static inline void irq_set_thread(unsigned int irq)
581{
582 irq_modify_status(irq, IRQ_NOTHREAD, 0);
583}
584
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100585static inline void irq_set_nested_thread(unsigned int irq, bool nest)
586{
587 if (nest)
588 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
589 else
590 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
591}
592
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100593static inline void irq_set_percpu_devid_flags(unsigned int irq)
594{
595 irq_set_status_flags(irq,
596 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
597 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
598}
599
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700600/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100601extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
602extern int irq_set_handler_data(unsigned int irq, void *data);
603extern int irq_set_chip_data(unsigned int irq, void *data);
604extern int irq_set_irq_type(unsigned int irq, unsigned int type);
605extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100606extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
607 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200608extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700609
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100610static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200611{
612 struct irq_data *d = irq_get_irq_data(irq);
613 return d ? d->chip : NULL;
614}
615
616static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
617{
618 return d->chip;
619}
620
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100621static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200622{
623 struct irq_data *d = irq_get_irq_data(irq);
624 return d ? d->chip_data : NULL;
625}
626
627static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
628{
629 return d->chip_data;
630}
631
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100632static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200633{
634 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800635 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200636}
637
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100638static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200639{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800640 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200641}
642
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100643static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200644{
645 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800646 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200647}
648
Jiang Liuc391f262015-06-01 16:05:41 +0800649static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200650{
Jiang Liub2377212015-06-01 16:05:43 +0800651 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200652}
653
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200654static inline u32 irq_get_trigger_type(unsigned int irq)
655{
656 struct irq_data *d = irq_get_irq_data(irq);
657 return d ? irqd_get_trigger_type(d) : 0;
658}
659
Jiang Liu449e9ca2015-06-01 16:05:16 +0800660static inline int irq_common_data_get_node(struct irq_common_data *d)
661{
662#ifdef CONFIG_NUMA
663 return d->node;
664#else
665 return 0;
666#endif
667}
668
Jiang Liu67830112015-06-01 16:05:13 +0800669static inline int irq_data_get_node(struct irq_data *d)
670{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800671 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800672}
673
Jiang Liuc64301a2015-06-01 16:05:23 +0800674static inline struct cpumask *irq_get_affinity_mask(int irq)
675{
676 struct irq_data *d = irq_get_irq_data(irq);
677
Jiang Liu9df872f2015-06-03 11:47:50 +0800678 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800679}
680
681static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
682{
Jiang Liu9df872f2015-06-03 11:47:50 +0800683 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800684}
685
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200686unsigned int arch_dynirq_lower_bound(unsigned int from);
687
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200688int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
689 struct module *owner);
690
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400691/* use macros to avoid needing export.h for THIS_MODULE */
692#define irq_alloc_descs(irq, from, cnt, node) \
693 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
694
695#define irq_alloc_desc(node) \
696 irq_alloc_descs(-1, 0, 1, node)
697
698#define irq_alloc_desc_at(at, node) \
699 irq_alloc_descs(at, at, 1, node)
700
701#define irq_alloc_desc_from(from, node) \
702 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200703
Alexander Gordeev51906e72012-11-19 16:01:29 +0100704#define irq_alloc_descs_from(from, cnt, node) \
705 irq_alloc_descs(-1, from, cnt, node)
706
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200707void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200708static inline void irq_free_desc(unsigned int irq)
709{
710 irq_free_descs(irq, 1);
711}
712
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000713#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
714unsigned int irq_alloc_hwirqs(int cnt, int node);
715static inline unsigned int irq_alloc_hwirq(int node)
716{
717 return irq_alloc_hwirqs(1, node);
718}
719void irq_free_hwirqs(unsigned int from, int cnt);
720static inline void irq_free_hwirq(unsigned int irq)
721{
722 return irq_free_hwirqs(irq, 1);
723}
724int arch_setup_hwirq(unsigned int irq, int node);
725void arch_teardown_hwirq(unsigned int irq);
726#endif
727
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000728#ifdef CONFIG_GENERIC_IRQ_LEGACY
729void irq_init_desc(unsigned int irq);
730#endif
731
Thomas Gleixner7d828062011-04-03 11:42:53 +0200732/**
733 * struct irq_chip_regs - register offsets for struct irq_gci
734 * @enable: Enable register offset to reg_base
735 * @disable: Disable register offset to reg_base
736 * @mask: Mask register offset to reg_base
737 * @ack: Ack register offset to reg_base
738 * @eoi: Eoi register offset to reg_base
739 * @type: Type configuration register offset to reg_base
740 * @polarity: Polarity configuration register offset to reg_base
741 */
742struct irq_chip_regs {
743 unsigned long enable;
744 unsigned long disable;
745 unsigned long mask;
746 unsigned long ack;
747 unsigned long eoi;
748 unsigned long type;
749 unsigned long polarity;
750};
751
752/**
753 * struct irq_chip_type - Generic interrupt chip instance for a flow type
754 * @chip: The real interrupt chip which provides the callbacks
755 * @regs: Register offsets for this chip
756 * @handler: Flow handler associated with this chip
757 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000758 * @mask_cache_priv: Cached mask register private to the chip type
759 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200760 *
761 * A irq_generic_chip can have several instances of irq_chip_type when
762 * it requires different functions and register offsets for different
763 * flow types.
764 */
765struct irq_chip_type {
766 struct irq_chip chip;
767 struct irq_chip_regs regs;
768 irq_flow_handler_t handler;
769 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000770 u32 mask_cache_priv;
771 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200772};
773
774/**
775 * struct irq_chip_generic - Generic irq chip data structure
776 * @lock: Lock to protect register and cache data access
777 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800778 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
779 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700780 * @suspend: Function called from core code on suspend once per
781 * chip; can be useful instead of irq_chip::suspend to
782 * handle chip details even when no interrupts are in use
783 * @resume: Function called from core code on resume once per chip;
784 * can be useful instead of irq_chip::suspend to handle
785 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200786 * @irq_base: Interrupt base nr for this chip
787 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000788 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200789 * @type_cache: Cached type register
790 * @polarity_cache: Cached polarity register
791 * @wake_enabled: Interrupt can wakeup from suspend
792 * @wake_active: Interrupt is marked as an wakeup from suspend source
793 * @num_ct: Number of available irq_chip_type instances (usually 1)
794 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000795 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100796 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000797 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200798 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200799 * @chip_types: Array of interrupt irq_chip_types
800 *
801 * Note, that irq_chip_generic can have multiple irq_chip_type
802 * implementations which can be associated to a particular irq line of
803 * an irq_chip_generic instance. That allows to share and protect
804 * state in an irq_chip_generic instance when we need to implement
805 * different flow mechanisms (level/edge) for it.
806 */
807struct irq_chip_generic {
808 raw_spinlock_t lock;
809 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800810 u32 (*reg_readl)(void __iomem *addr);
811 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700812 void (*suspend)(struct irq_chip_generic *gc);
813 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200814 unsigned int irq_base;
815 unsigned int irq_cnt;
816 u32 mask_cache;
817 u32 type_cache;
818 u32 polarity_cache;
819 u32 wake_enabled;
820 u32 wake_active;
821 unsigned int num_ct;
822 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000823 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100824 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000825 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200826 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200827 struct irq_chip_type chip_types[0];
828};
829
830/**
831 * enum irq_gc_flags - Initialization flags for generic irq chips
832 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
833 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
834 * irq chips which need to call irq_set_wake() on
835 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000836 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000837 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800838 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200839 */
840enum irq_gc_flags {
841 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
842 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000843 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000844 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800845 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200846};
847
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000848/*
849 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
850 * @irqs_per_chip: Number of interrupts per chip
851 * @num_chips: Number of chips
852 * @irq_flags_to_set: IRQ* flags to set on irq setup
853 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
854 * @gc_flags: Generic chip specific setup flags
855 * @gc: Array of pointers to generic interrupt chips
856 */
857struct irq_domain_chip_generic {
858 unsigned int irqs_per_chip;
859 unsigned int num_chips;
860 unsigned int irq_flags_to_clear;
861 unsigned int irq_flags_to_set;
862 enum irq_gc_flags gc_flags;
863 struct irq_chip_generic *gc[0];
864};
865
Thomas Gleixner7d828062011-04-03 11:42:53 +0200866/* Generic chip callback functions */
867void irq_gc_noop(struct irq_data *d);
868void irq_gc_mask_disable_reg(struct irq_data *d);
869void irq_gc_mask_set_bit(struct irq_data *d);
870void irq_gc_mask_clr_bit(struct irq_data *d);
871void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400872void irq_gc_ack_set_bit(struct irq_data *d);
873void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200874void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
875void irq_gc_eoi(struct irq_data *d);
876int irq_gc_set_wake(struct irq_data *d, unsigned int on);
877
878/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200879int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
880 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200881struct irq_chip_generic *
882irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
883 void __iomem *reg_base, irq_flow_handler_t handler);
884void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
885 enum irq_gc_flags flags, unsigned int clr,
886 unsigned int set);
887int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200888void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
889 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200890
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000891struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
892int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
893 int num_ct, const char *name,
894 irq_flow_handler_t handler,
895 unsigned int clr, unsigned int set,
896 enum irq_gc_flags flags);
897
898
Thomas Gleixner7d828062011-04-03 11:42:53 +0200899static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
900{
901 return container_of(d->chip, struct irq_chip_type, chip);
902}
903
904#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
905
906#ifdef CONFIG_SMP
907static inline void irq_gc_lock(struct irq_chip_generic *gc)
908{
909 raw_spin_lock(&gc->lock);
910}
911
912static inline void irq_gc_unlock(struct irq_chip_generic *gc)
913{
914 raw_spin_unlock(&gc->lock);
915}
916#else
917static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
918static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
919#endif
920
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800921static inline void irq_reg_writel(struct irq_chip_generic *gc,
922 u32 val, int reg_offset)
923{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800924 if (gc->reg_writel)
925 gc->reg_writel(val, gc->reg_base + reg_offset);
926 else
927 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800928}
929
930static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
931 int reg_offset)
932{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800933 if (gc->reg_readl)
934 return gc->reg_readl(gc->reg_base + reg_offset);
935 else
936 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800937}
938
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700939#endif /* _LINUX_IRQ_H */