blob: b6823b9e94dad0c2f3b13ad867e1153d4f95c789 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#ifndef __ASM_TLB_H
3#define __ASM_TLB_H
4
Paul Burton10313982016-11-12 01:26:07 +00005#include <asm/cpu-features.h>
6#include <asm/mipsregs.h>
7
Linus Torvalds1da177e2005-04-16 15:20:36 -07008/*
9 * MIPS doesn't need any special per-pte or per-vma handling, except
10 * we need to flush cache for area to be unmapped.
11 */
Ralf Baechle70342282013-01-22 12:59:30 +010012#define tlb_start_vma(tlb, vma) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 do { \
14 if (!tlb->fullmm) \
15 flush_cache_range(vma, vma->vm_start, vma->vm_end); \
16 } while (0)
17#define tlb_end_vma(tlb, vma) do { } while (0)
18#define __tlb_remove_tlb_entry(tlb, ptep, address) do { } while (0)
19
20/*
21 * .. because we flush the whole mm when it fills up.
22 */
23#define tlb_flush(tlb) flush_tlb_mm((tlb)->mm)
24
James Hogana6c09b92017-03-14 10:15:13 +000025#define _UNIQUE_ENTRYHI(base, idx) \
26 (((base) + ((idx) << (PAGE_SHIFT + 1))) | \
Leonid Yegoshin6e7f8b82013-11-14 16:12:25 +000027 (cpu_has_tlbinv ? MIPS_ENTRYHI_EHINV : 0))
James Hogana6c09b92017-03-14 10:15:13 +000028#define UNIQUE_ENTRYHI(idx) _UNIQUE_ENTRYHI(CKSEG0, idx)
29#define UNIQUE_GUEST_ENTRYHI(idx) _UNIQUE_ENTRYHI(CKSEG1, idx)
Markos Chandrasc01905e2013-11-14 16:12:22 +000030
Paul Burton10313982016-11-12 01:26:07 +000031static inline unsigned int num_wired_entries(void)
32{
33 unsigned int wired = read_c0_wired();
34
35 if (cpu_has_mips_r6)
36 wired &= MIPSR6_WIRED_WIRED;
37
38 return wired;
39}
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm-generic/tlb.h>
42
43#endif /* __ASM_TLB_H */