Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include <linux/seq_file.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 31 | #include "rv515d.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 32 | #include "radeon.h" |
Daniel Vetter | e699037 | 2010-03-11 21:19:17 +0000 | [diff] [blame] | 33 | #include "radeon_asic.h" |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 34 | #include "atom.h" |
Dave Airlie | 50f1530 | 2009-08-21 13:21:01 +1000 | [diff] [blame] | 35 | #include "rv515_reg_safe.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 37 | /* This files gather functions specifics to: rv515 */ |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 38 | static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev); |
| 39 | static int rv515_debugfs_ga_info_init(struct radeon_device *rdev); |
| 40 | static void rv515_gpu_init(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 41 | int rv515_mc_wait_for_idle(struct radeon_device *rdev); |
| 42 | |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 43 | static const u32 crtc_offsets[2] = |
| 44 | { |
| 45 | 0, |
| 46 | AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL |
| 47 | }; |
| 48 | |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 49 | void rv515_debugfs(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 50 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 51 | if (r100_debugfs_rbbm_init(rdev)) { |
| 52 | DRM_ERROR("Failed to register debugfs file for RBBM !\n"); |
| 53 | } |
| 54 | if (rv515_debugfs_pipes_info_init(rdev)) { |
| 55 | DRM_ERROR("Failed to register debugfs file for pipes !\n"); |
| 56 | } |
| 57 | if (rv515_debugfs_ga_info_init(rdev)) { |
| 58 | DRM_ERROR("Failed to register debugfs file for pipes !\n"); |
| 59 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 60 | } |
| 61 | |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 62 | void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 63 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 64 | int r; |
| 65 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 66 | r = radeon_ring_lock(rdev, ring, 64); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 67 | if (r) { |
| 68 | return; |
| 69 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 70 | radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0)); |
| 71 | radeon_ring_write(ring, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 72 | ISYNC_ANY2D_IDLE3D | |
| 73 | ISYNC_ANY3D_IDLE2D | |
| 74 | ISYNC_WAIT_IDLEGUI | |
| 75 | ISYNC_CPSCRATCH_IDLEGUI); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 76 | radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); |
| 77 | radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); |
| 78 | radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0)); |
| 79 | radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG); |
| 80 | radeon_ring_write(ring, PACKET0(GB_SELECT, 0)); |
| 81 | radeon_ring_write(ring, 0); |
| 82 | radeon_ring_write(ring, PACKET0(GB_ENABLE, 0)); |
| 83 | radeon_ring_write(ring, 0); |
| 84 | radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0)); |
| 85 | radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1); |
| 86 | radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0)); |
| 87 | radeon_ring_write(ring, 0); |
| 88 | radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); |
| 89 | radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); |
| 90 | radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); |
| 91 | radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); |
| 92 | radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); |
| 93 | radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); |
| 94 | radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0)); |
| 95 | radeon_ring_write(ring, 0); |
| 96 | radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); |
| 97 | radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); |
| 98 | radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); |
| 99 | radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); |
| 100 | radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0)); |
| 101 | radeon_ring_write(ring, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 102 | ((6 << MS_X0_SHIFT) | |
| 103 | (6 << MS_Y0_SHIFT) | |
| 104 | (6 << MS_X1_SHIFT) | |
| 105 | (6 << MS_Y1_SHIFT) | |
| 106 | (6 << MS_X2_SHIFT) | |
| 107 | (6 << MS_Y2_SHIFT) | |
| 108 | (6 << MSBD0_Y_SHIFT) | |
| 109 | (6 << MSBD0_X_SHIFT))); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 110 | radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0)); |
| 111 | radeon_ring_write(ring, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 112 | ((6 << MS_X3_SHIFT) | |
| 113 | (6 << MS_Y3_SHIFT) | |
| 114 | (6 << MS_X4_SHIFT) | |
| 115 | (6 << MS_Y4_SHIFT) | |
| 116 | (6 << MS_X5_SHIFT) | |
| 117 | (6 << MS_Y5_SHIFT) | |
| 118 | (6 << MSBD1_SHIFT))); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 119 | radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0)); |
| 120 | radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL); |
| 121 | radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0)); |
| 122 | radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE); |
| 123 | radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0)); |
| 124 | radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST); |
| 125 | radeon_ring_write(ring, PACKET0(0x20C8, 0)); |
| 126 | radeon_ring_write(ring, 0); |
| 127 | radeon_ring_unlock_commit(rdev, ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 128 | } |
| 129 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 130 | int rv515_mc_wait_for_idle(struct radeon_device *rdev) |
| 131 | { |
| 132 | unsigned i; |
| 133 | uint32_t tmp; |
| 134 | |
| 135 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 136 | /* read MC_STATUS */ |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 137 | tmp = RREG32_MC(MC_STATUS); |
| 138 | if (tmp & MC_STATUS_IDLE) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 139 | return 0; |
| 140 | } |
| 141 | DRM_UDELAY(1); |
| 142 | } |
| 143 | return -1; |
| 144 | } |
| 145 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 146 | void rv515_vga_render_disable(struct radeon_device *rdev) |
| 147 | { |
| 148 | WREG32(R_000300_VGA_RENDER_CONTROL, |
| 149 | RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL); |
| 150 | } |
| 151 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 152 | static void rv515_gpu_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | { |
| 154 | unsigned pipe_select_current, gb_pipe_select, tmp; |
| 155 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 156 | if (r100_gui_wait_for_idle(rdev)) { |
| 157 | printk(KERN_WARNING "Failed to wait GUI idle while " |
Masanari Iida | 481e628 | 2012-02-05 23:01:34 +0900 | [diff] [blame] | 158 | "resetting GPU. Bad things might happen.\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 159 | } |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 160 | rv515_vga_render_disable(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 161 | r420_pipes_init(rdev); |
Alex Deucher | d75ee3b | 2011-01-24 23:24:59 -0500 | [diff] [blame] | 162 | gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); |
| 163 | tmp = RREG32(R300_DST_PIPE_CONFIG); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 164 | pipe_select_current = (tmp >> 2) & 3; |
| 165 | tmp = (1 << pipe_select_current) | |
| 166 | (((gb_pipe_select >> 8) & 0xF) << 4); |
| 167 | WREG32_PLL(0x000D, tmp); |
| 168 | if (r100_gui_wait_for_idle(rdev)) { |
| 169 | printk(KERN_WARNING "Failed to wait GUI idle while " |
Masanari Iida | 481e628 | 2012-02-05 23:01:34 +0900 | [diff] [blame] | 170 | "resetting GPU. Bad things might happen.\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 171 | } |
| 172 | if (rv515_mc_wait_for_idle(rdev)) { |
| 173 | printk(KERN_WARNING "Failed to wait MC idle while " |
| 174 | "programming pipes. Bad things might happen.\n"); |
| 175 | } |
| 176 | } |
| 177 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 178 | static void rv515_vram_get_type(struct radeon_device *rdev) |
| 179 | { |
| 180 | uint32_t tmp; |
| 181 | |
| 182 | rdev->mc.vram_width = 128; |
| 183 | rdev->mc.vram_is_ddr = true; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 184 | tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | switch (tmp) { |
| 186 | case 0: |
| 187 | rdev->mc.vram_width = 64; |
| 188 | break; |
| 189 | case 1: |
| 190 | rdev->mc.vram_width = 128; |
| 191 | break; |
| 192 | default: |
| 193 | rdev->mc.vram_width = 128; |
| 194 | break; |
| 195 | } |
| 196 | } |
| 197 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 198 | static void rv515_mc_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 199 | { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 200 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 201 | rv515_vram_get_type(rdev); |
Dave Airlie | 0924d94 | 2009-08-03 12:03:03 +1000 | [diff] [blame] | 202 | r100_vram_init_sizes(rdev); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 203 | radeon_vram_location(rdev, &rdev->mc, 0); |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 204 | rdev->mc.gtt_base_align = 0; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 205 | if (!(rdev->flags & RADEON_IS_AGP)) |
| 206 | radeon_gtt_location(rdev, &rdev->mc); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 207 | radeon_update_bandwidth_info(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 208 | } |
| 209 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 210 | uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg) |
| 211 | { |
| 212 | uint32_t r; |
| 213 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 214 | WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff)); |
| 215 | r = RREG32(MC_IND_DATA); |
| 216 | WREG32(MC_IND_INDEX, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 217 | return r; |
| 218 | } |
| 219 | |
| 220 | void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 221 | { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 222 | WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff)); |
| 223 | WREG32(MC_IND_DATA, (v)); |
| 224 | WREG32(MC_IND_INDEX, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 225 | } |
| 226 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 227 | #if defined(CONFIG_DEBUG_FS) |
| 228 | static int rv515_debugfs_pipes_info(struct seq_file *m, void *data) |
| 229 | { |
| 230 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 231 | struct drm_device *dev = node->minor->dev; |
| 232 | struct radeon_device *rdev = dev->dev_private; |
| 233 | uint32_t tmp; |
| 234 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 235 | tmp = RREG32(GB_PIPE_SELECT); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 236 | seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 237 | tmp = RREG32(SU_REG_DEST); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 238 | seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 239 | tmp = RREG32(GB_TILE_CONFIG); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 240 | seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 241 | tmp = RREG32(DST_PIPE_CONFIG); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 242 | seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); |
| 243 | return 0; |
| 244 | } |
| 245 | |
| 246 | static int rv515_debugfs_ga_info(struct seq_file *m, void *data) |
| 247 | { |
| 248 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 249 | struct drm_device *dev = node->minor->dev; |
| 250 | struct radeon_device *rdev = dev->dev_private; |
| 251 | uint32_t tmp; |
| 252 | |
| 253 | tmp = RREG32(0x2140); |
| 254 | seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 255 | radeon_asic_reset(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 256 | tmp = RREG32(0x425C); |
| 257 | seq_printf(m, "GA_IDLE 0x%08x\n", tmp); |
| 258 | return 0; |
| 259 | } |
| 260 | |
| 261 | static struct drm_info_list rv515_pipes_info_list[] = { |
| 262 | {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL}, |
| 263 | }; |
| 264 | |
| 265 | static struct drm_info_list rv515_ga_info_list[] = { |
| 266 | {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL}, |
| 267 | }; |
| 268 | #endif |
| 269 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 270 | static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 271 | { |
| 272 | #if defined(CONFIG_DEBUG_FS) |
| 273 | return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1); |
| 274 | #else |
| 275 | return 0; |
| 276 | #endif |
| 277 | } |
| 278 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 279 | static int rv515_debugfs_ga_info_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 280 | { |
| 281 | #if defined(CONFIG_DEBUG_FS) |
| 282 | return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1); |
| 283 | #else |
| 284 | return 0; |
| 285 | #endif |
| 286 | } |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 287 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 288 | void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save) |
| 289 | { |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 290 | u32 crtc_enabled, tmp, frame_count, blackout; |
| 291 | int i, j; |
| 292 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 293 | save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL); |
| 294 | save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 295 | |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 296 | /* disable VGA render */ |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 297 | WREG32(R_000300_VGA_RENDER_CONTROL, 0); |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 298 | /* blank the display controllers */ |
| 299 | for (i = 0; i < rdev->num_crtc; i++) { |
| 300 | crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN; |
| 301 | if (crtc_enabled) { |
| 302 | save->crtc_enabled[i] = true; |
| 303 | tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); |
| 304 | if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) { |
| 305 | radeon_wait_for_vblank(rdev, i); |
Alex Deucher | e884fc6 | 2013-04-17 09:35:39 -0400 | [diff] [blame] | 306 | WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 307 | tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; |
| 308 | WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); |
Alex Deucher | e884fc6 | 2013-04-17 09:35:39 -0400 | [diff] [blame] | 309 | WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 310 | } |
| 311 | /* wait for the next frame */ |
| 312 | frame_count = radeon_get_vblank_counter(rdev, i); |
| 313 | for (j = 0; j < rdev->usec_timeout; j++) { |
| 314 | if (radeon_get_vblank_counter(rdev, i) != frame_count) |
| 315 | break; |
| 316 | udelay(1); |
| 317 | } |
Alex Deucher | e884fc6 | 2013-04-17 09:35:39 -0400 | [diff] [blame] | 318 | |
| 319 | /* XXX this is a hack to avoid strange behavior with EFI on certain systems */ |
| 320 | WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); |
| 321 | tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); |
| 322 | tmp &= ~AVIVO_CRTC_EN; |
| 323 | WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); |
| 324 | WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); |
| 325 | save->crtc_enabled[i] = false; |
| 326 | /* ***** */ |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 327 | } else { |
| 328 | save->crtc_enabled[i] = false; |
| 329 | } |
| 330 | } |
| 331 | |
| 332 | radeon_mc_wait_for_idle(rdev); |
| 333 | |
| 334 | if (rdev->family >= CHIP_R600) { |
| 335 | if (rdev->family >= CHIP_RV770) |
| 336 | blackout = RREG32(R700_MC_CITF_CNTL); |
| 337 | else |
| 338 | blackout = RREG32(R600_CITF_CNTL); |
| 339 | if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) { |
| 340 | /* Block CPU access */ |
| 341 | WREG32(R600_BIF_FB_EN, 0); |
| 342 | /* blackout the MC */ |
| 343 | blackout |= R600_BLACKOUT_MASK; |
| 344 | if (rdev->family >= CHIP_RV770) |
| 345 | WREG32(R700_MC_CITF_CNTL, blackout); |
| 346 | else |
| 347 | WREG32(R600_CITF_CNTL, blackout); |
| 348 | } |
| 349 | } |
Alex Deucher | 39dc9aa | 2013-01-31 09:01:59 -0500 | [diff] [blame] | 350 | /* wait for the MC to settle */ |
| 351 | udelay(100); |
Alex Deucher | 2f86e2e | 2013-04-10 09:47:05 -0400 | [diff] [blame] | 352 | |
| 353 | /* lock double buffered regs */ |
| 354 | for (i = 0; i < rdev->num_crtc; i++) { |
| 355 | if (save->crtc_enabled[i]) { |
| 356 | tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); |
| 357 | if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) { |
| 358 | tmp |= AVIVO_D1GRPH_UPDATE_LOCK; |
| 359 | WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); |
| 360 | } |
| 361 | tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); |
| 362 | if (!(tmp & 1)) { |
| 363 | tmp |= 1; |
| 364 | WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); |
| 365 | } |
| 366 | } |
| 367 | } |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save) |
| 371 | { |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 372 | u32 tmp, frame_count; |
| 373 | int i, j; |
| 374 | |
| 375 | /* update crtc base addresses */ |
| 376 | for (i = 0; i < rdev->num_crtc; i++) { |
| 377 | if (rdev->family >= CHIP_RV770) { |
Alex Deucher | 367cbe2 | 2013-04-04 14:59:35 -0400 | [diff] [blame] | 378 | if (i == 0) { |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 379 | WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, |
| 380 | upper_32_bits(rdev->mc.vram_start)); |
| 381 | WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, |
| 382 | upper_32_bits(rdev->mc.vram_start)); |
| 383 | } else { |
| 384 | WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, |
| 385 | upper_32_bits(rdev->mc.vram_start)); |
| 386 | WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, |
| 387 | upper_32_bits(rdev->mc.vram_start)); |
| 388 | } |
| 389 | } |
| 390 | WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i], |
| 391 | (u32)rdev->mc.vram_start); |
| 392 | WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i], |
| 393 | (u32)rdev->mc.vram_start); |
| 394 | } |
| 395 | WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start); |
| 396 | |
Alex Deucher | 2f86e2e | 2013-04-10 09:47:05 -0400 | [diff] [blame] | 397 | /* unlock regs and wait for update */ |
| 398 | for (i = 0; i < rdev->num_crtc; i++) { |
| 399 | if (save->crtc_enabled[i]) { |
| 400 | tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]); |
| 401 | if ((tmp & 0x3) != 0) { |
| 402 | tmp &= ~0x3; |
| 403 | WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp); |
| 404 | } |
| 405 | tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); |
| 406 | if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) { |
| 407 | tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK; |
| 408 | WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); |
| 409 | } |
| 410 | tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); |
| 411 | if (tmp & 1) { |
| 412 | tmp &= ~1; |
| 413 | WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); |
| 414 | } |
| 415 | for (j = 0; j < rdev->usec_timeout; j++) { |
| 416 | tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); |
| 417 | if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0) |
| 418 | break; |
| 419 | udelay(1); |
| 420 | } |
| 421 | } |
| 422 | } |
| 423 | |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 424 | if (rdev->family >= CHIP_R600) { |
| 425 | /* unblackout the MC */ |
| 426 | if (rdev->family >= CHIP_RV770) |
| 427 | tmp = RREG32(R700_MC_CITF_CNTL); |
| 428 | else |
| 429 | tmp = RREG32(R600_CITF_CNTL); |
| 430 | tmp &= ~R600_BLACKOUT_MASK; |
| 431 | if (rdev->family >= CHIP_RV770) |
| 432 | WREG32(R700_MC_CITF_CNTL, tmp); |
| 433 | else |
| 434 | WREG32(R600_CITF_CNTL, tmp); |
| 435 | /* allow CPU access */ |
| 436 | WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN); |
| 437 | } |
| 438 | |
| 439 | for (i = 0; i < rdev->num_crtc; i++) { |
| 440 | if (save->crtc_enabled[i]) { |
| 441 | tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); |
| 442 | tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; |
| 443 | WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); |
| 444 | /* wait for the next frame */ |
| 445 | frame_count = radeon_get_vblank_counter(rdev, i); |
| 446 | for (j = 0; j < rdev->usec_timeout; j++) { |
| 447 | if (radeon_get_vblank_counter(rdev, i) != frame_count) |
| 448 | break; |
| 449 | udelay(1); |
| 450 | } |
| 451 | } |
| 452 | } |
| 453 | /* Unlock vga access */ |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 454 | WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control); |
| 455 | mdelay(1); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 456 | WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control); |
| 457 | } |
| 458 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 459 | static void rv515_mc_program(struct radeon_device *rdev) |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 460 | { |
| 461 | struct rv515_mc_save save; |
| 462 | |
| 463 | /* Stops all mc clients */ |
| 464 | rv515_mc_stop(rdev, &save); |
| 465 | |
| 466 | /* Wait for mc idle */ |
| 467 | if (rv515_mc_wait_for_idle(rdev)) |
| 468 | dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); |
| 469 | /* Write VRAM size in case we are limiting it */ |
| 470 | WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size); |
| 471 | /* Program MC, should be a 32bits limited address space */ |
| 472 | WREG32_MC(R_000001_MC_FB_LOCATION, |
| 473 | S_000001_MC_FB_START(rdev->mc.vram_start >> 16) | |
| 474 | S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16)); |
| 475 | WREG32(R_000134_HDP_FB_LOCATION, |
| 476 | S_000134_HDP_FB_START(rdev->mc.vram_start >> 16)); |
| 477 | if (rdev->flags & RADEON_IS_AGP) { |
| 478 | WREG32_MC(R_000002_MC_AGP_LOCATION, |
| 479 | S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) | |
| 480 | S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); |
| 481 | WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); |
| 482 | WREG32_MC(R_000004_MC_AGP_BASE_2, |
| 483 | S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base))); |
| 484 | } else { |
| 485 | WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF); |
| 486 | WREG32_MC(R_000003_MC_AGP_BASE, 0); |
| 487 | WREG32_MC(R_000004_MC_AGP_BASE_2, 0); |
| 488 | } |
| 489 | |
| 490 | rv515_mc_resume(rdev, &save); |
| 491 | } |
| 492 | |
| 493 | void rv515_clock_startup(struct radeon_device *rdev) |
| 494 | { |
| 495 | if (radeon_dynclks != -1 && radeon_dynclks) |
| 496 | radeon_atom_set_clock_gating(rdev, 1); |
| 497 | /* We need to force on some of the block */ |
| 498 | WREG32_PLL(R_00000F_CP_DYN_CNTL, |
| 499 | RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1)); |
| 500 | WREG32_PLL(R_000011_E2_DYN_CNTL, |
| 501 | RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1)); |
| 502 | WREG32_PLL(R_000013_IDCT_DYN_CNTL, |
| 503 | RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1)); |
| 504 | } |
| 505 | |
| 506 | static int rv515_startup(struct radeon_device *rdev) |
| 507 | { |
| 508 | int r; |
| 509 | |
| 510 | rv515_mc_program(rdev); |
| 511 | /* Resume clock */ |
| 512 | rv515_clock_startup(rdev); |
| 513 | /* Initialize GPU configuration (# pipes, ...) */ |
| 514 | rv515_gpu_init(rdev); |
| 515 | /* Initialize GART (initialize after TTM so we can allocate |
| 516 | * memory through TTM but finalize after TTM) */ |
| 517 | if (rdev->flags & RADEON_IS_PCIE) { |
| 518 | r = rv370_pcie_gart_enable(rdev); |
| 519 | if (r) |
| 520 | return r; |
| 521 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 522 | |
| 523 | /* allocate wb buffer */ |
| 524 | r = radeon_wb_init(rdev); |
| 525 | if (r) |
| 526 | return r; |
| 527 | |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 528 | r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); |
| 529 | if (r) { |
| 530 | dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); |
| 531 | return r; |
| 532 | } |
| 533 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 534 | /* Enable IRQ */ |
Jerome Glisse | ac447df | 2009-09-30 22:18:43 +0200 | [diff] [blame] | 535 | rs600_irq_set(rdev); |
Jerome Glisse | cafe660 | 2010-01-07 12:39:21 +0100 | [diff] [blame] | 536 | rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 537 | /* 1M ring buffer */ |
| 538 | r = r100_cp_init(rdev, 1024 * 1024); |
| 539 | if (r) { |
Paul Bolle | ec4f2ac | 2011-01-28 23:32:04 +0100 | [diff] [blame] | 540 | dev_err(rdev->dev, "failed initializing CP (%d).\n", r); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 541 | return r; |
| 542 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 543 | |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 544 | r = radeon_ib_pool_init(rdev); |
| 545 | if (r) { |
| 546 | dev_err(rdev->dev, "IB initialization failed (%d).\n", r); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 547 | return r; |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 548 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 549 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 550 | return 0; |
| 551 | } |
| 552 | |
| 553 | int rv515_resume(struct radeon_device *rdev) |
| 554 | { |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 555 | int r; |
| 556 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 557 | /* Make sur GART are not working */ |
| 558 | if (rdev->flags & RADEON_IS_PCIE) |
| 559 | rv370_pcie_gart_disable(rdev); |
| 560 | /* Resume clock before doing reset */ |
| 561 | rv515_clock_startup(rdev); |
| 562 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 563 | if (radeon_asic_reset(rdev)) { |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 564 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 565 | RREG32(R_000E40_RBBM_STATUS), |
| 566 | RREG32(R_0007C0_CP_STAT)); |
| 567 | } |
| 568 | /* post */ |
| 569 | atom_asic_init(rdev->mode_info.atom_context); |
| 570 | /* Resume clock after posting */ |
| 571 | rv515_clock_startup(rdev); |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 572 | /* Initialize surface registers */ |
| 573 | radeon_surface_init(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 574 | |
| 575 | rdev->accel_working = true; |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 576 | r = rv515_startup(rdev); |
| 577 | if (r) { |
| 578 | rdev->accel_working = false; |
| 579 | } |
| 580 | return r; |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 581 | } |
| 582 | |
| 583 | int rv515_suspend(struct radeon_device *rdev) |
| 584 | { |
| 585 | r100_cp_disable(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 586 | radeon_wb_disable(rdev); |
Jerome Glisse | ac447df | 2009-09-30 22:18:43 +0200 | [diff] [blame] | 587 | rs600_irq_disable(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 588 | if (rdev->flags & RADEON_IS_PCIE) |
| 589 | rv370_pcie_gart_disable(rdev); |
| 590 | return 0; |
| 591 | } |
| 592 | |
| 593 | void rv515_set_safe_registers(struct radeon_device *rdev) |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 594 | { |
Dave Airlie | 50f1530 | 2009-08-21 13:21:01 +1000 | [diff] [blame] | 595 | rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm; |
| 596 | rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 597 | } |
| 598 | |
| 599 | void rv515_fini(struct radeon_device *rdev) |
| 600 | { |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 601 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 602 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 603 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 604 | radeon_gem_fini(rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 605 | rv370_pcie_gart_fini(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 606 | radeon_agp_fini(rdev); |
| 607 | radeon_irq_kms_fini(rdev); |
| 608 | radeon_fence_driver_fini(rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 609 | radeon_bo_fini(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 610 | radeon_atombios_fini(rdev); |
| 611 | kfree(rdev->bios); |
| 612 | rdev->bios = NULL; |
| 613 | } |
| 614 | |
| 615 | int rv515_init(struct radeon_device *rdev) |
| 616 | { |
| 617 | int r; |
| 618 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 619 | /* Initialize scratch registers */ |
| 620 | radeon_scratch_init(rdev); |
| 621 | /* Initialize surface registers */ |
| 622 | radeon_surface_init(rdev); |
| 623 | /* TODO: disable VGA need to use VGA request */ |
Dave Airlie | 4c712e6 | 2010-07-15 12:13:50 +1000 | [diff] [blame] | 624 | /* restore some register to sane defaults */ |
| 625 | r100_restore_sanity(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 626 | /* BIOS*/ |
| 627 | if (!radeon_get_bios(rdev)) { |
| 628 | if (ASIC_IS_AVIVO(rdev)) |
| 629 | return -EINVAL; |
| 630 | } |
| 631 | if (rdev->is_atom_bios) { |
| 632 | r = radeon_atombios_init(rdev); |
| 633 | if (r) |
| 634 | return r; |
| 635 | } else { |
| 636 | dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n"); |
| 637 | return -EINVAL; |
| 638 | } |
| 639 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 640 | if (radeon_asic_reset(rdev)) { |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 641 | dev_warn(rdev->dev, |
| 642 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 643 | RREG32(R_000E40_RBBM_STATUS), |
| 644 | RREG32(R_0007C0_CP_STAT)); |
| 645 | } |
| 646 | /* check if cards are posted or not */ |
Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 647 | if (radeon_boot_test_post_card(rdev) == false) |
| 648 | return -EINVAL; |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 649 | /* Initialize clocks */ |
| 650 | radeon_get_clock_info(rdev->ddev); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 651 | /* initialize AGP */ |
| 652 | if (rdev->flags & RADEON_IS_AGP) { |
| 653 | r = radeon_agp_init(rdev); |
| 654 | if (r) { |
| 655 | radeon_agp_disable(rdev); |
| 656 | } |
| 657 | } |
| 658 | /* initialize memory controller */ |
| 659 | rv515_mc_init(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 660 | rv515_debugfs(rdev); |
| 661 | /* Fence driver */ |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 662 | r = radeon_fence_driver_init(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 663 | if (r) |
| 664 | return r; |
| 665 | r = radeon_irq_kms_init(rdev); |
| 666 | if (r) |
| 667 | return r; |
| 668 | /* Memory manager */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 669 | r = radeon_bo_init(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 670 | if (r) |
| 671 | return r; |
| 672 | r = rv370_pcie_gart_init(rdev); |
| 673 | if (r) |
| 674 | return r; |
| 675 | rv515_set_safe_registers(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 676 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 677 | rdev->accel_working = true; |
| 678 | r = rv515_startup(rdev); |
| 679 | if (r) { |
| 680 | /* Somethings want wront with the accel init stop accel */ |
| 681 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 682 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 683 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 684 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | 655efd3 | 2010-02-02 11:51:45 +0100 | [diff] [blame] | 685 | radeon_irq_kms_fini(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 686 | rv370_pcie_gart_fini(rdev); |
| 687 | radeon_agp_fini(rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 688 | rdev->accel_working = false; |
| 689 | } |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 690 | return 0; |
| 691 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 692 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 693 | void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 694 | { |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 695 | int index_reg = 0x6578 + crtc->crtc_offset; |
| 696 | int data_reg = 0x657c + crtc->crtc_offset; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 697 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 698 | WREG32(0x659C + crtc->crtc_offset, 0x0); |
| 699 | WREG32(0x6594 + crtc->crtc_offset, 0x705); |
| 700 | WREG32(0x65A4 + crtc->crtc_offset, 0x10001); |
| 701 | WREG32(0x65D8 + crtc->crtc_offset, 0x0); |
| 702 | WREG32(0x65B0 + crtc->crtc_offset, 0x0); |
| 703 | WREG32(0x65C0 + crtc->crtc_offset, 0x0); |
| 704 | WREG32(0x65D4 + crtc->crtc_offset, 0x0); |
| 705 | WREG32(index_reg, 0x0); |
| 706 | WREG32(data_reg, 0x841880A8); |
| 707 | WREG32(index_reg, 0x1); |
| 708 | WREG32(data_reg, 0x84208680); |
| 709 | WREG32(index_reg, 0x2); |
| 710 | WREG32(data_reg, 0xBFF880B0); |
| 711 | WREG32(index_reg, 0x100); |
| 712 | WREG32(data_reg, 0x83D88088); |
| 713 | WREG32(index_reg, 0x101); |
| 714 | WREG32(data_reg, 0x84608680); |
| 715 | WREG32(index_reg, 0x102); |
| 716 | WREG32(data_reg, 0xBFF080D0); |
| 717 | WREG32(index_reg, 0x200); |
| 718 | WREG32(data_reg, 0x83988068); |
| 719 | WREG32(index_reg, 0x201); |
| 720 | WREG32(data_reg, 0x84A08680); |
| 721 | WREG32(index_reg, 0x202); |
| 722 | WREG32(data_reg, 0xBFF080F8); |
| 723 | WREG32(index_reg, 0x300); |
| 724 | WREG32(data_reg, 0x83588058); |
| 725 | WREG32(index_reg, 0x301); |
| 726 | WREG32(data_reg, 0x84E08660); |
| 727 | WREG32(index_reg, 0x302); |
| 728 | WREG32(data_reg, 0xBFF88120); |
| 729 | WREG32(index_reg, 0x400); |
| 730 | WREG32(data_reg, 0x83188040); |
| 731 | WREG32(index_reg, 0x401); |
| 732 | WREG32(data_reg, 0x85008660); |
| 733 | WREG32(index_reg, 0x402); |
| 734 | WREG32(data_reg, 0xBFF88150); |
| 735 | WREG32(index_reg, 0x500); |
| 736 | WREG32(data_reg, 0x82D88030); |
| 737 | WREG32(index_reg, 0x501); |
| 738 | WREG32(data_reg, 0x85408640); |
| 739 | WREG32(index_reg, 0x502); |
| 740 | WREG32(data_reg, 0xBFF88180); |
| 741 | WREG32(index_reg, 0x600); |
| 742 | WREG32(data_reg, 0x82A08018); |
| 743 | WREG32(index_reg, 0x601); |
| 744 | WREG32(data_reg, 0x85808620); |
| 745 | WREG32(index_reg, 0x602); |
| 746 | WREG32(data_reg, 0xBFF081B8); |
| 747 | WREG32(index_reg, 0x700); |
| 748 | WREG32(data_reg, 0x82608010); |
| 749 | WREG32(index_reg, 0x701); |
| 750 | WREG32(data_reg, 0x85A08600); |
| 751 | WREG32(index_reg, 0x702); |
| 752 | WREG32(data_reg, 0x800081F0); |
| 753 | WREG32(index_reg, 0x800); |
| 754 | WREG32(data_reg, 0x8228BFF8); |
| 755 | WREG32(index_reg, 0x801); |
| 756 | WREG32(data_reg, 0x85E085E0); |
| 757 | WREG32(index_reg, 0x802); |
| 758 | WREG32(data_reg, 0xBFF88228); |
| 759 | WREG32(index_reg, 0x10000); |
| 760 | WREG32(data_reg, 0x82A8BF00); |
| 761 | WREG32(index_reg, 0x10001); |
| 762 | WREG32(data_reg, 0x82A08CC0); |
| 763 | WREG32(index_reg, 0x10002); |
| 764 | WREG32(data_reg, 0x8008BEF8); |
| 765 | WREG32(index_reg, 0x10100); |
| 766 | WREG32(data_reg, 0x81F0BF28); |
| 767 | WREG32(index_reg, 0x10101); |
| 768 | WREG32(data_reg, 0x83608CA0); |
| 769 | WREG32(index_reg, 0x10102); |
| 770 | WREG32(data_reg, 0x8018BED0); |
| 771 | WREG32(index_reg, 0x10200); |
| 772 | WREG32(data_reg, 0x8148BF38); |
| 773 | WREG32(index_reg, 0x10201); |
| 774 | WREG32(data_reg, 0x84408C80); |
| 775 | WREG32(index_reg, 0x10202); |
| 776 | WREG32(data_reg, 0x8008BEB8); |
| 777 | WREG32(index_reg, 0x10300); |
| 778 | WREG32(data_reg, 0x80B0BF78); |
| 779 | WREG32(index_reg, 0x10301); |
| 780 | WREG32(data_reg, 0x85008C20); |
| 781 | WREG32(index_reg, 0x10302); |
| 782 | WREG32(data_reg, 0x8020BEA0); |
| 783 | WREG32(index_reg, 0x10400); |
| 784 | WREG32(data_reg, 0x8028BF90); |
| 785 | WREG32(index_reg, 0x10401); |
| 786 | WREG32(data_reg, 0x85E08BC0); |
| 787 | WREG32(index_reg, 0x10402); |
| 788 | WREG32(data_reg, 0x8018BE90); |
| 789 | WREG32(index_reg, 0x10500); |
| 790 | WREG32(data_reg, 0xBFB8BFB0); |
| 791 | WREG32(index_reg, 0x10501); |
| 792 | WREG32(data_reg, 0x86C08B40); |
| 793 | WREG32(index_reg, 0x10502); |
| 794 | WREG32(data_reg, 0x8010BE90); |
| 795 | WREG32(index_reg, 0x10600); |
| 796 | WREG32(data_reg, 0xBF58BFC8); |
| 797 | WREG32(index_reg, 0x10601); |
| 798 | WREG32(data_reg, 0x87A08AA0); |
| 799 | WREG32(index_reg, 0x10602); |
| 800 | WREG32(data_reg, 0x8010BE98); |
| 801 | WREG32(index_reg, 0x10700); |
| 802 | WREG32(data_reg, 0xBF10BFF0); |
| 803 | WREG32(index_reg, 0x10701); |
| 804 | WREG32(data_reg, 0x886089E0); |
| 805 | WREG32(index_reg, 0x10702); |
| 806 | WREG32(data_reg, 0x8018BEB0); |
| 807 | WREG32(index_reg, 0x10800); |
| 808 | WREG32(data_reg, 0xBED8BFE8); |
| 809 | WREG32(index_reg, 0x10801); |
| 810 | WREG32(data_reg, 0x89408940); |
| 811 | WREG32(index_reg, 0x10802); |
| 812 | WREG32(data_reg, 0xBFE8BED8); |
| 813 | WREG32(index_reg, 0x20000); |
| 814 | WREG32(data_reg, 0x80008000); |
| 815 | WREG32(index_reg, 0x20001); |
| 816 | WREG32(data_reg, 0x90008000); |
| 817 | WREG32(index_reg, 0x20002); |
| 818 | WREG32(data_reg, 0x80008000); |
| 819 | WREG32(index_reg, 0x20003); |
| 820 | WREG32(data_reg, 0x80008000); |
| 821 | WREG32(index_reg, 0x20100); |
| 822 | WREG32(data_reg, 0x80108000); |
| 823 | WREG32(index_reg, 0x20101); |
| 824 | WREG32(data_reg, 0x8FE0BF70); |
| 825 | WREG32(index_reg, 0x20102); |
| 826 | WREG32(data_reg, 0xBFE880C0); |
| 827 | WREG32(index_reg, 0x20103); |
| 828 | WREG32(data_reg, 0x80008000); |
| 829 | WREG32(index_reg, 0x20200); |
| 830 | WREG32(data_reg, 0x8018BFF8); |
| 831 | WREG32(index_reg, 0x20201); |
| 832 | WREG32(data_reg, 0x8F80BF08); |
| 833 | WREG32(index_reg, 0x20202); |
| 834 | WREG32(data_reg, 0xBFD081A0); |
| 835 | WREG32(index_reg, 0x20203); |
| 836 | WREG32(data_reg, 0xBFF88000); |
| 837 | WREG32(index_reg, 0x20300); |
| 838 | WREG32(data_reg, 0x80188000); |
| 839 | WREG32(index_reg, 0x20301); |
| 840 | WREG32(data_reg, 0x8EE0BEC0); |
| 841 | WREG32(index_reg, 0x20302); |
| 842 | WREG32(data_reg, 0xBFB082A0); |
| 843 | WREG32(index_reg, 0x20303); |
| 844 | WREG32(data_reg, 0x80008000); |
| 845 | WREG32(index_reg, 0x20400); |
| 846 | WREG32(data_reg, 0x80188000); |
| 847 | WREG32(index_reg, 0x20401); |
| 848 | WREG32(data_reg, 0x8E00BEA0); |
| 849 | WREG32(index_reg, 0x20402); |
| 850 | WREG32(data_reg, 0xBF8883C0); |
| 851 | WREG32(index_reg, 0x20403); |
| 852 | WREG32(data_reg, 0x80008000); |
| 853 | WREG32(index_reg, 0x20500); |
| 854 | WREG32(data_reg, 0x80188000); |
| 855 | WREG32(index_reg, 0x20501); |
| 856 | WREG32(data_reg, 0x8D00BE90); |
| 857 | WREG32(index_reg, 0x20502); |
| 858 | WREG32(data_reg, 0xBF588500); |
| 859 | WREG32(index_reg, 0x20503); |
| 860 | WREG32(data_reg, 0x80008008); |
| 861 | WREG32(index_reg, 0x20600); |
| 862 | WREG32(data_reg, 0x80188000); |
| 863 | WREG32(index_reg, 0x20601); |
| 864 | WREG32(data_reg, 0x8BC0BE98); |
| 865 | WREG32(index_reg, 0x20602); |
| 866 | WREG32(data_reg, 0xBF308660); |
| 867 | WREG32(index_reg, 0x20603); |
| 868 | WREG32(data_reg, 0x80008008); |
| 869 | WREG32(index_reg, 0x20700); |
| 870 | WREG32(data_reg, 0x80108000); |
| 871 | WREG32(index_reg, 0x20701); |
| 872 | WREG32(data_reg, 0x8A80BEB0); |
| 873 | WREG32(index_reg, 0x20702); |
| 874 | WREG32(data_reg, 0xBF0087C0); |
| 875 | WREG32(index_reg, 0x20703); |
| 876 | WREG32(data_reg, 0x80008008); |
| 877 | WREG32(index_reg, 0x20800); |
| 878 | WREG32(data_reg, 0x80108000); |
| 879 | WREG32(index_reg, 0x20801); |
| 880 | WREG32(data_reg, 0x8920BED0); |
| 881 | WREG32(index_reg, 0x20802); |
| 882 | WREG32(data_reg, 0xBED08920); |
| 883 | WREG32(index_reg, 0x20803); |
| 884 | WREG32(data_reg, 0x80008010); |
| 885 | WREG32(index_reg, 0x30000); |
| 886 | WREG32(data_reg, 0x90008000); |
| 887 | WREG32(index_reg, 0x30001); |
| 888 | WREG32(data_reg, 0x80008000); |
| 889 | WREG32(index_reg, 0x30100); |
| 890 | WREG32(data_reg, 0x8FE0BF90); |
| 891 | WREG32(index_reg, 0x30101); |
| 892 | WREG32(data_reg, 0xBFF880A0); |
| 893 | WREG32(index_reg, 0x30200); |
| 894 | WREG32(data_reg, 0x8F60BF40); |
| 895 | WREG32(index_reg, 0x30201); |
| 896 | WREG32(data_reg, 0xBFE88180); |
| 897 | WREG32(index_reg, 0x30300); |
| 898 | WREG32(data_reg, 0x8EC0BF00); |
| 899 | WREG32(index_reg, 0x30301); |
| 900 | WREG32(data_reg, 0xBFC88280); |
| 901 | WREG32(index_reg, 0x30400); |
| 902 | WREG32(data_reg, 0x8DE0BEE0); |
| 903 | WREG32(index_reg, 0x30401); |
| 904 | WREG32(data_reg, 0xBFA083A0); |
| 905 | WREG32(index_reg, 0x30500); |
| 906 | WREG32(data_reg, 0x8CE0BED0); |
| 907 | WREG32(index_reg, 0x30501); |
| 908 | WREG32(data_reg, 0xBF7884E0); |
| 909 | WREG32(index_reg, 0x30600); |
| 910 | WREG32(data_reg, 0x8BA0BED8); |
| 911 | WREG32(index_reg, 0x30601); |
| 912 | WREG32(data_reg, 0xBF508640); |
| 913 | WREG32(index_reg, 0x30700); |
| 914 | WREG32(data_reg, 0x8A60BEE8); |
| 915 | WREG32(index_reg, 0x30701); |
| 916 | WREG32(data_reg, 0xBF2087A0); |
| 917 | WREG32(index_reg, 0x30800); |
| 918 | WREG32(data_reg, 0x8900BF00); |
| 919 | WREG32(index_reg, 0x30801); |
| 920 | WREG32(data_reg, 0xBF008900); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | struct rv515_watermark { |
| 924 | u32 lb_request_fifo_depth; |
| 925 | fixed20_12 num_line_pair; |
| 926 | fixed20_12 estimated_width; |
| 927 | fixed20_12 worst_case_latency; |
| 928 | fixed20_12 consumption_rate; |
| 929 | fixed20_12 active_time; |
| 930 | fixed20_12 dbpp; |
| 931 | fixed20_12 priority_mark_max; |
| 932 | fixed20_12 priority_mark; |
| 933 | fixed20_12 sclk; |
| 934 | }; |
| 935 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 936 | static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 937 | struct radeon_crtc *crtc, |
| 938 | struct rv515_watermark *wm) |
| 939 | { |
| 940 | struct drm_display_mode *mode = &crtc->base.mode; |
| 941 | fixed20_12 a, b, c; |
| 942 | fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width; |
| 943 | fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency; |
| 944 | |
| 945 | if (!crtc->base.enabled) { |
| 946 | /* FIXME: wouldn't it better to set priority mark to maximum */ |
| 947 | wm->lb_request_fifo_depth = 4; |
| 948 | return; |
| 949 | } |
| 950 | |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 951 | if (crtc->vsc.full > dfixed_const(2)) |
| 952 | wm->num_line_pair.full = dfixed_const(2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 953 | else |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 954 | wm->num_line_pair.full = dfixed_const(1); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 955 | |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 956 | b.full = dfixed_const(mode->crtc_hdisplay); |
| 957 | c.full = dfixed_const(256); |
| 958 | a.full = dfixed_div(b, c); |
| 959 | request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair); |
| 960 | request_fifo_depth.full = dfixed_ceil(request_fifo_depth); |
| 961 | if (a.full < dfixed_const(4)) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 962 | wm->lb_request_fifo_depth = 4; |
| 963 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 964 | wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 965 | } |
| 966 | |
| 967 | /* Determine consumption rate |
| 968 | * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000) |
| 969 | * vtaps = number of vertical taps, |
| 970 | * vsc = vertical scaling ratio, defined as source/destination |
| 971 | * hsc = horizontal scaling ration, defined as source/destination |
| 972 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 973 | a.full = dfixed_const(mode->clock); |
| 974 | b.full = dfixed_const(1000); |
| 975 | a.full = dfixed_div(a, b); |
| 976 | pclk.full = dfixed_div(b, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 977 | if (crtc->rmx_type != RMX_OFF) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 978 | b.full = dfixed_const(2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 979 | if (crtc->vsc.full > b.full) |
| 980 | b.full = crtc->vsc.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 981 | b.full = dfixed_mul(b, crtc->hsc); |
| 982 | c.full = dfixed_const(2); |
| 983 | b.full = dfixed_div(b, c); |
| 984 | consumption_time.full = dfixed_div(pclk, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 985 | } else { |
| 986 | consumption_time.full = pclk.full; |
| 987 | } |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 988 | a.full = dfixed_const(1); |
| 989 | wm->consumption_rate.full = dfixed_div(a, consumption_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 990 | |
| 991 | |
| 992 | /* Determine line time |
| 993 | * LineTime = total time for one line of displayhtotal |
| 994 | * LineTime = total number of horizontal pixels |
| 995 | * pclk = pixel clock period(ns) |
| 996 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 997 | a.full = dfixed_const(crtc->base.mode.crtc_htotal); |
| 998 | line_time.full = dfixed_mul(a, pclk); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 999 | |
| 1000 | /* Determine active time |
| 1001 | * ActiveTime = time of active region of display within one line, |
| 1002 | * hactive = total number of horizontal active pixels |
| 1003 | * htotal = total number of horizontal pixels |
| 1004 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1005 | a.full = dfixed_const(crtc->base.mode.crtc_htotal); |
| 1006 | b.full = dfixed_const(crtc->base.mode.crtc_hdisplay); |
| 1007 | wm->active_time.full = dfixed_mul(line_time, b); |
| 1008 | wm->active_time.full = dfixed_div(wm->active_time, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1009 | |
| 1010 | /* Determine chunk time |
| 1011 | * ChunkTime = the time it takes the DCP to send one chunk of data |
| 1012 | * to the LB which consists of pipeline delay and inter chunk gap |
| 1013 | * sclk = system clock(Mhz) |
| 1014 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1015 | a.full = dfixed_const(600 * 1000); |
| 1016 | chunk_time.full = dfixed_div(a, rdev->pm.sclk); |
| 1017 | read_delay_latency.full = dfixed_const(1000); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1018 | |
| 1019 | /* Determine the worst case latency |
| 1020 | * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines) |
| 1021 | * WorstCaseLatency = worst case time from urgent to when the MC starts |
| 1022 | * to return data |
| 1023 | * READ_DELAY_IDLE_MAX = constant of 1us |
| 1024 | * ChunkTime = time it takes the DCP to send one chunk of data to the LB |
| 1025 | * which consists of pipeline delay and inter chunk gap |
| 1026 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1027 | if (dfixed_trunc(wm->num_line_pair) > 1) { |
| 1028 | a.full = dfixed_const(3); |
| 1029 | wm->worst_case_latency.full = dfixed_mul(a, chunk_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1030 | wm->worst_case_latency.full += read_delay_latency.full; |
| 1031 | } else { |
| 1032 | wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full; |
| 1033 | } |
| 1034 | |
| 1035 | /* Determine the tolerable latency |
| 1036 | * TolerableLatency = Any given request has only 1 line time |
| 1037 | * for the data to be returned |
| 1038 | * LBRequestFifoDepth = Number of chunk requests the LB can |
| 1039 | * put into the request FIFO for a display |
| 1040 | * LineTime = total time for one line of display |
| 1041 | * ChunkTime = the time it takes the DCP to send one chunk |
| 1042 | * of data to the LB which consists of |
| 1043 | * pipeline delay and inter chunk gap |
| 1044 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1045 | if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1046 | tolerable_latency.full = line_time.full; |
| 1047 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1048 | tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1049 | tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1050 | tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1051 | tolerable_latency.full = line_time.full - tolerable_latency.full; |
| 1052 | } |
| 1053 | /* We assume worst case 32bits (4 bytes) */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1054 | wm->dbpp.full = dfixed_const(2 * 16); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1055 | |
| 1056 | /* Determine the maximum priority mark |
| 1057 | * width = viewport width in pixels |
| 1058 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1059 | a.full = dfixed_const(16); |
| 1060 | wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay); |
| 1061 | wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a); |
| 1062 | wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1063 | |
| 1064 | /* Determine estimated width */ |
| 1065 | estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1066 | estimated_width.full = dfixed_div(estimated_width, consumption_time); |
| 1067 | if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) { |
Alex Deucher | 69b3b5e | 2009-12-09 14:40:06 -0500 | [diff] [blame] | 1068 | wm->priority_mark.full = wm->priority_mark_max.full; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1069 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1070 | a.full = dfixed_const(16); |
| 1071 | wm->priority_mark.full = dfixed_div(estimated_width, a); |
| 1072 | wm->priority_mark.full = dfixed_ceil(wm->priority_mark); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1073 | wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full; |
| 1074 | } |
| 1075 | } |
| 1076 | |
| 1077 | void rv515_bandwidth_avivo_update(struct radeon_device *rdev) |
| 1078 | { |
| 1079 | struct drm_display_mode *mode0 = NULL; |
| 1080 | struct drm_display_mode *mode1 = NULL; |
| 1081 | struct rv515_watermark wm0; |
| 1082 | struct rv515_watermark wm1; |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 1083 | u32 tmp; |
| 1084 | u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF; |
| 1085 | u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1086 | fixed20_12 priority_mark02, priority_mark12, fill_rate; |
| 1087 | fixed20_12 a, b; |
| 1088 | |
| 1089 | if (rdev->mode_info.crtcs[0]->base.enabled) |
| 1090 | mode0 = &rdev->mode_info.crtcs[0]->base.mode; |
| 1091 | if (rdev->mode_info.crtcs[1]->base.enabled) |
| 1092 | mode1 = &rdev->mode_info.crtcs[1]->base.mode; |
| 1093 | rs690_line_buffer_adjust(rdev, mode0, mode1); |
| 1094 | |
| 1095 | rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0); |
| 1096 | rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1); |
| 1097 | |
| 1098 | tmp = wm0.lb_request_fifo_depth; |
| 1099 | tmp |= wm1.lb_request_fifo_depth << 16; |
| 1100 | WREG32(LB_MAX_REQ_OUTSTANDING, tmp); |
| 1101 | |
| 1102 | if (mode0 && mode1) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1103 | if (dfixed_trunc(wm0.dbpp) > 64) |
| 1104 | a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1105 | else |
| 1106 | a.full = wm0.num_line_pair.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1107 | if (dfixed_trunc(wm1.dbpp) > 64) |
| 1108 | b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1109 | else |
| 1110 | b.full = wm1.num_line_pair.full; |
| 1111 | a.full += b.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1112 | fill_rate.full = dfixed_div(wm0.sclk, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1113 | if (wm0.consumption_rate.full > fill_rate.full) { |
| 1114 | b.full = wm0.consumption_rate.full - fill_rate.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1115 | b.full = dfixed_mul(b, wm0.active_time); |
| 1116 | a.full = dfixed_const(16); |
| 1117 | b.full = dfixed_div(b, a); |
| 1118 | a.full = dfixed_mul(wm0.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1119 | wm0.consumption_rate); |
| 1120 | priority_mark02.full = a.full + b.full; |
| 1121 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1122 | a.full = dfixed_mul(wm0.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1123 | wm0.consumption_rate); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1124 | b.full = dfixed_const(16 * 1000); |
| 1125 | priority_mark02.full = dfixed_div(a, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1126 | } |
| 1127 | if (wm1.consumption_rate.full > fill_rate.full) { |
| 1128 | b.full = wm1.consumption_rate.full - fill_rate.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1129 | b.full = dfixed_mul(b, wm1.active_time); |
| 1130 | a.full = dfixed_const(16); |
| 1131 | b.full = dfixed_div(b, a); |
| 1132 | a.full = dfixed_mul(wm1.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1133 | wm1.consumption_rate); |
| 1134 | priority_mark12.full = a.full + b.full; |
| 1135 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1136 | a.full = dfixed_mul(wm1.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1137 | wm1.consumption_rate); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1138 | b.full = dfixed_const(16 * 1000); |
| 1139 | priority_mark12.full = dfixed_div(a, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1140 | } |
| 1141 | if (wm0.priority_mark.full > priority_mark02.full) |
| 1142 | priority_mark02.full = wm0.priority_mark.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1143 | if (dfixed_trunc(priority_mark02) < 0) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1144 | priority_mark02.full = 0; |
| 1145 | if (wm0.priority_mark_max.full > priority_mark02.full) |
| 1146 | priority_mark02.full = wm0.priority_mark_max.full; |
| 1147 | if (wm1.priority_mark.full > priority_mark12.full) |
| 1148 | priority_mark12.full = wm1.priority_mark.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1149 | if (dfixed_trunc(priority_mark12) < 0) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1150 | priority_mark12.full = 0; |
| 1151 | if (wm1.priority_mark_max.full > priority_mark12.full) |
| 1152 | priority_mark12.full = wm1.priority_mark_max.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1153 | d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); |
| 1154 | d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1155 | if (rdev->disp_priority == 2) { |
| 1156 | d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; |
| 1157 | d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; |
| 1158 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1159 | } else if (mode0) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1160 | if (dfixed_trunc(wm0.dbpp) > 64) |
| 1161 | a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1162 | else |
| 1163 | a.full = wm0.num_line_pair.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1164 | fill_rate.full = dfixed_div(wm0.sclk, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1165 | if (wm0.consumption_rate.full > fill_rate.full) { |
| 1166 | b.full = wm0.consumption_rate.full - fill_rate.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1167 | b.full = dfixed_mul(b, wm0.active_time); |
| 1168 | a.full = dfixed_const(16); |
| 1169 | b.full = dfixed_div(b, a); |
| 1170 | a.full = dfixed_mul(wm0.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1171 | wm0.consumption_rate); |
| 1172 | priority_mark02.full = a.full + b.full; |
| 1173 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1174 | a.full = dfixed_mul(wm0.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1175 | wm0.consumption_rate); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1176 | b.full = dfixed_const(16); |
| 1177 | priority_mark02.full = dfixed_div(a, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1178 | } |
| 1179 | if (wm0.priority_mark.full > priority_mark02.full) |
| 1180 | priority_mark02.full = wm0.priority_mark.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1181 | if (dfixed_trunc(priority_mark02) < 0) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1182 | priority_mark02.full = 0; |
| 1183 | if (wm0.priority_mark_max.full > priority_mark02.full) |
| 1184 | priority_mark02.full = wm0.priority_mark_max.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1185 | d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1186 | if (rdev->disp_priority == 2) |
| 1187 | d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 1188 | } else if (mode1) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1189 | if (dfixed_trunc(wm1.dbpp) > 64) |
| 1190 | a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1191 | else |
| 1192 | a.full = wm1.num_line_pair.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1193 | fill_rate.full = dfixed_div(wm1.sclk, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1194 | if (wm1.consumption_rate.full > fill_rate.full) { |
| 1195 | b.full = wm1.consumption_rate.full - fill_rate.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1196 | b.full = dfixed_mul(b, wm1.active_time); |
| 1197 | a.full = dfixed_const(16); |
| 1198 | b.full = dfixed_div(b, a); |
| 1199 | a.full = dfixed_mul(wm1.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1200 | wm1.consumption_rate); |
| 1201 | priority_mark12.full = a.full + b.full; |
| 1202 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1203 | a.full = dfixed_mul(wm1.worst_case_latency, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1204 | wm1.consumption_rate); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1205 | b.full = dfixed_const(16 * 1000); |
| 1206 | priority_mark12.full = dfixed_div(a, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1207 | } |
| 1208 | if (wm1.priority_mark.full > priority_mark12.full) |
| 1209 | priority_mark12.full = wm1.priority_mark.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1210 | if (dfixed_trunc(priority_mark12) < 0) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1211 | priority_mark12.full = 0; |
| 1212 | if (wm1.priority_mark_max.full > priority_mark12.full) |
| 1213 | priority_mark12.full = wm1.priority_mark_max.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1214 | d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1215 | if (rdev->disp_priority == 2) |
| 1216 | d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1217 | } |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 1218 | |
| 1219 | WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt); |
| 1220 | WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt); |
| 1221 | WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt); |
| 1222 | WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1223 | } |
| 1224 | |
| 1225 | void rv515_bandwidth_update(struct radeon_device *rdev) |
| 1226 | { |
| 1227 | uint32_t tmp; |
| 1228 | struct drm_display_mode *mode0 = NULL; |
| 1229 | struct drm_display_mode *mode1 = NULL; |
| 1230 | |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1231 | radeon_update_display_priority(rdev); |
| 1232 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1233 | if (rdev->mode_info.crtcs[0]->base.enabled) |
| 1234 | mode0 = &rdev->mode_info.crtcs[0]->base.mode; |
| 1235 | if (rdev->mode_info.crtcs[1]->base.enabled) |
| 1236 | mode1 = &rdev->mode_info.crtcs[1]->base.mode; |
| 1237 | /* |
| 1238 | * Set display0/1 priority up in the memory controller for |
| 1239 | * modes if the user specifies HIGH for displaypriority |
| 1240 | * option. |
| 1241 | */ |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1242 | if ((rdev->disp_priority == 2) && |
| 1243 | (rdev->family == CHIP_RV515)) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1244 | tmp = RREG32_MC(MC_MISC_LAT_TIMER); |
| 1245 | tmp &= ~MC_DISP1R_INIT_LAT_MASK; |
| 1246 | tmp &= ~MC_DISP0R_INIT_LAT_MASK; |
| 1247 | if (mode1) |
| 1248 | tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT); |
| 1249 | if (mode0) |
| 1250 | tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT); |
| 1251 | WREG32_MC(MC_MISC_LAT_TIMER, tmp); |
| 1252 | } |
| 1253 | rv515_bandwidth_avivo_update(rdev); |
| 1254 | } |