blob: bb684f0f790db36f2508e2cd76b08ca8179667ce [file] [log] [blame]
Felipe Balbi550a7372008-07-24 12:27:36 +03001/*
2 * MUSB OTG driver peripheral support
3 *
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
Sergei Shtylyovcea83242009-11-18 22:51:18 +03007 * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
Felipe Balbi550a7372008-07-24 12:27:36 +03008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
26 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 *
34 */
35
36#include <linux/kernel.h>
37#include <linux/list.h>
38#include <linux/timer.h>
39#include <linux/module.h>
40#include <linux/smp.h>
41#include <linux/spinlock.h>
42#include <linux/delay.h>
Felipe Balbi550a7372008-07-24 12:27:36 +030043#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Felipe Balbi550a7372008-07-24 12:27:36 +030045
46#include "musb_core.h"
47
48
49/* MUSB PERIPHERAL status 3-mar-2006:
50 *
51 * - EP0 seems solid. It passes both USBCV and usbtest control cases.
52 * Minor glitches:
53 *
54 * + remote wakeup to Linux hosts work, but saw USBCV failures;
55 * in one test run (operator error?)
56 * + endpoint halt tests -- in both usbtest and usbcv -- seem
57 * to break when dma is enabled ... is something wrongly
58 * clearing SENDSTALL?
59 *
60 * - Mass storage behaved ok when last tested. Network traffic patterns
61 * (with lots of short transfers etc) need retesting; they turn up the
62 * worst cases of the DMA, since short packets are typical but are not
63 * required.
64 *
65 * - TX/IN
66 * + both pio and dma behave in with network and g_zero tests
67 * + no cppi throughput issues other than no-hw-queueing
68 * + failed with FLAT_REG (DaVinci)
69 * + seems to behave with double buffering, PIO -and- CPPI
70 * + with gadgetfs + AIO, requests got lost?
71 *
72 * - RX/OUT
73 * + both pio and dma behave in with network and g_zero tests
74 * + dma is slow in typical case (short_not_ok is clear)
75 * + double buffering ok with PIO
76 * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
77 * + request lossage observed with gadgetfs
78 *
79 * - ISO not tested ... might work, but only weakly isochronous
80 *
81 * - Gadget driver disabling of softconnect during bind() is ignored; so
82 * drivers can't hold off host requests until userspace is ready.
83 * (Workaround: they can turn it off later.)
84 *
85 * - PORTABILITY (assumes PIO works):
86 * + DaVinci, basically works with cppi dma
87 * + OMAP 2430, ditto with mentor dma
88 * + TUSB 6010, platform-specific dma in the works
89 */
90
91/* ----------------------------------------------------------------------- */
92
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +010093#define is_buffer_mapped(req) (is_dma_capable() && \
94 (req->map_state != UN_MAPPED))
95
Hema Kalliguddi92d27112010-11-15 04:24:01 -060096/* Maps the buffer to dma */
97
98static inline void map_dma_buffer(struct musb_request *request,
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +010099 struct musb *musb, struct musb_ep *musb_ep)
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600100{
Mian Yousaf Kaukab5f5761c2011-01-04 12:47:03 +0100101 int compatible = true;
102 struct dma_controller *dma = musb->dma_controller;
103
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100104 request->map_state = UN_MAPPED;
105
106 if (!is_dma_capable() || !musb_ep->dma)
107 return;
108
Mian Yousaf Kaukab5f5761c2011-01-04 12:47:03 +0100109 /* Check if DMA engine can handle this request.
110 * DMA code must reject the USB request explicitly.
111 * Default behaviour is to map the request.
112 */
113 if (dma->is_compatible)
114 compatible = dma->is_compatible(musb_ep->dma,
115 musb_ep->packet_sz, request->request.buf,
116 request->request.length);
117 if (!compatible)
118 return;
119
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600120 if (request->request.dma == DMA_ADDR_INVALID) {
121 request->request.dma = dma_map_single(
122 musb->controller,
123 request->request.buf,
124 request->request.length,
125 request->tx
126 ? DMA_TO_DEVICE
127 : DMA_FROM_DEVICE);
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100128 request->map_state = MUSB_MAPPED;
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600129 } else {
130 dma_sync_single_for_device(musb->controller,
131 request->request.dma,
132 request->request.length,
133 request->tx
134 ? DMA_TO_DEVICE
135 : DMA_FROM_DEVICE);
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100136 request->map_state = PRE_MAPPED;
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600137 }
138}
139
140/* Unmap the buffer from dma and maps it back to cpu */
141static inline void unmap_dma_buffer(struct musb_request *request,
142 struct musb *musb)
143{
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100144 if (!is_buffer_mapped(request))
145 return;
146
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600147 if (request->request.dma == DMA_ADDR_INVALID) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300148 dev_vdbg(musb->controller,
149 "not unmapping a never mapped buffer\n");
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600150 return;
151 }
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100152 if (request->map_state == MUSB_MAPPED) {
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600153 dma_unmap_single(musb->controller,
154 request->request.dma,
155 request->request.length,
156 request->tx
157 ? DMA_TO_DEVICE
158 : DMA_FROM_DEVICE);
159 request->request.dma = DMA_ADDR_INVALID;
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100160 } else { /* PRE_MAPPED */
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600161 dma_sync_single_for_cpu(musb->controller,
162 request->request.dma,
163 request->request.length,
164 request->tx
165 ? DMA_TO_DEVICE
166 : DMA_FROM_DEVICE);
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600167 }
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100168 request->map_state = UN_MAPPED;
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600169}
170
Felipe Balbi550a7372008-07-24 12:27:36 +0300171/*
172 * Immediately complete a request.
173 *
174 * @param request the request to complete
175 * @param status the status to complete the request with
176 * Context: controller locked, IRQs blocked.
177 */
178void musb_g_giveback(
179 struct musb_ep *ep,
180 struct usb_request *request,
181 int status)
182__releases(ep->musb->lock)
183__acquires(ep->musb->lock)
184{
185 struct musb_request *req;
186 struct musb *musb;
187 int busy = ep->busy;
188
189 req = to_musb_request(request);
190
Felipe Balbiad1adb82011-02-16 12:40:05 +0200191 list_del(&req->list);
Felipe Balbi550a7372008-07-24 12:27:36 +0300192 if (req->request.status == -EINPROGRESS)
193 req->request.status = status;
194 musb = req->musb;
195
196 ep->busy = 1;
197 spin_unlock(&musb->lock);
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100198 unmap_dma_buffer(req, musb);
Felipe Balbi550a7372008-07-24 12:27:36 +0300199 if (request->status == 0)
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300200 dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300201 ep->end_point.name, request,
202 req->request.actual, req->request.length);
203 else
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300204 dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300205 ep->end_point.name, request,
206 req->request.actual, req->request.length,
207 request->status);
208 req->request.complete(&req->ep->end_point, &req->request);
209 spin_lock(&musb->lock);
210 ep->busy = busy;
211}
212
213/* ----------------------------------------------------------------------- */
214
215/*
216 * Abort requests queued to an endpoint using the status. Synchronous.
217 * caller locked controller and blocked irqs, and selected this ep.
218 */
219static void nuke(struct musb_ep *ep, const int status)
220{
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300221 struct musb *musb = ep->musb;
Felipe Balbi550a7372008-07-24 12:27:36 +0300222 struct musb_request *req = NULL;
223 void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
224
225 ep->busy = 1;
226
227 if (is_dma_capable() && ep->dma) {
228 struct dma_controller *c = ep->musb->dma_controller;
229 int value;
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700230
Felipe Balbi550a7372008-07-24 12:27:36 +0300231 if (ep->is_in) {
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700232 /*
233 * The programming guide says that we must not clear
234 * the DMAMODE bit before DMAENAB, so we only
235 * clear it in the second write...
236 */
Felipe Balbi550a7372008-07-24 12:27:36 +0300237 musb_writew(epio, MUSB_TXCSR,
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700238 MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
Felipe Balbi550a7372008-07-24 12:27:36 +0300239 musb_writew(epio, MUSB_TXCSR,
240 0 | MUSB_TXCSR_FLUSHFIFO);
241 } else {
242 musb_writew(epio, MUSB_RXCSR,
243 0 | MUSB_RXCSR_FLUSHFIFO);
244 musb_writew(epio, MUSB_RXCSR,
245 0 | MUSB_RXCSR_FLUSHFIFO);
246 }
247
248 value = c->channel_abort(ep->dma);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300249 dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
250 ep->name, value);
Felipe Balbi550a7372008-07-24 12:27:36 +0300251 c->channel_release(ep->dma);
252 ep->dma = NULL;
253 }
254
Felipe Balbiad1adb82011-02-16 12:40:05 +0200255 while (!list_empty(&ep->req_list)) {
256 req = list_first_entry(&ep->req_list, struct musb_request, list);
Felipe Balbi550a7372008-07-24 12:27:36 +0300257 musb_g_giveback(ep, &req->request, status);
258 }
259}
260
261/* ----------------------------------------------------------------------- */
262
263/* Data transfers - pure PIO, pure DMA, or mixed mode */
264
265/*
266 * This assumes the separate CPPI engine is responding to DMA requests
267 * from the usb core ... sequenced a bit differently from mentor dma.
268 */
269
270static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
271{
272 if (can_bulk_split(musb, ep->type))
273 return ep->hw_ep->max_packet_sz_tx;
274 else
275 return ep->packet_sz;
276}
277
278
279#ifdef CONFIG_USB_INVENTRA_DMA
280
281/* Peripheral tx (IN) using Mentor DMA works as follows:
282 Only mode 0 is used for transfers <= wPktSize,
283 mode 1 is used for larger transfers,
284
285 One of the following happens:
286 - Host sends IN token which causes an endpoint interrupt
287 -> TxAvail
288 -> if DMA is currently busy, exit.
289 -> if queue is non-empty, txstate().
290
291 - Request is queued by the gadget driver.
292 -> if queue was previously empty, txstate()
293
294 txstate()
295 -> start
296 /\ -> setup DMA
297 | (data is transferred to the FIFO, then sent out when
298 | IN token(s) are recd from Host.
299 | -> DMA interrupt on completion
300 | calls TxAvail.
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700301 | -> stop DMA, ~DMAENAB,
Felipe Balbi550a7372008-07-24 12:27:36 +0300302 | -> set TxPktRdy for last short pkt or zlp
303 | -> Complete Request
304 | -> Continue next request (call txstate)
305 |___________________________________|
306
307 * Non-Mentor DMA engines can of course work differently, such as by
308 * upleveling from irq-per-packet to irq-per-buffer.
309 */
310
311#endif
312
313/*
314 * An endpoint is transmitting data. This can be called either from
315 * the IRQ routine or from ep.queue() to kickstart a request on an
316 * endpoint.
317 *
318 * Context: controller locked, IRQs blocked, endpoint selected
319 */
320static void txstate(struct musb *musb, struct musb_request *req)
321{
322 u8 epnum = req->epnum;
323 struct musb_ep *musb_ep;
324 void __iomem *epio = musb->endpoints[epnum].regs;
325 struct usb_request *request;
326 u16 fifo_count = 0, csr;
327 int use_dma = 0;
328
329 musb_ep = req->ep;
330
Vikram Panditaabf710e2012-05-18 13:48:04 -0700331 /* Check if EP is disabled */
332 if (!musb_ep->desc) {
333 dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
334 musb_ep->end_point.name);
335 return;
336 }
337
Felipe Balbi550a7372008-07-24 12:27:36 +0300338 /* we shouldn't get here while DMA is active ... but we do ... */
339 if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300340 dev_dbg(musb->controller, "dma pending...\n");
Felipe Balbi550a7372008-07-24 12:27:36 +0300341 return;
342 }
343
344 /* read TXCSR before */
345 csr = musb_readw(epio, MUSB_TXCSR);
346
347 request = &req->request;
348 fifo_count = min(max_ep_writesize(musb, musb_ep),
349 (int)(request->length - request->actual));
350
351 if (csr & MUSB_TXCSR_TXPKTRDY) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300352 dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300353 musb_ep->end_point.name, csr);
354 return;
355 }
356
357 if (csr & MUSB_TXCSR_P_SENDSTALL) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300358 dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300359 musb_ep->end_point.name, csr);
360 return;
361 }
362
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300363 dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300364 epnum, musb_ep->packet_sz, fifo_count,
365 csr);
366
367#ifndef CONFIG_MUSB_PIO_ONLY
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100368 if (is_buffer_mapped(req)) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300369 struct dma_controller *c = musb->dma_controller;
Ming Lei66af83d2010-09-20 10:32:06 +0300370 size_t request_size;
371
372 /* setup DMA, then program endpoint CSR */
373 request_size = min_t(size_t, request->length - request->actual,
374 musb_ep->dma->max_len);
Felipe Balbi550a7372008-07-24 12:27:36 +0300375
Ajay Kumar Guptad17d5352012-07-20 11:07:23 +0530376 use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
Felipe Balbi550a7372008-07-24 12:27:36 +0300377
378 /* MUSB_TXCSR_P_ISO is still set correctly */
379
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100380#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
Felipe Balbi550a7372008-07-24 12:27:36 +0300381 {
Anand Gadiyard1043a22009-04-02 12:07:08 -0700382 if (request_size < musb_ep->packet_sz)
Felipe Balbi550a7372008-07-24 12:27:36 +0300383 musb_ep->dma->desired_mode = 0;
384 else
385 musb_ep->dma->desired_mode = 1;
386
387 use_dma = use_dma && c->channel_program(
388 musb_ep->dma, musb_ep->packet_sz,
389 musb_ep->dma->desired_mode,
Cliff Cai796a83f2009-12-21 21:18:02 -0500390 request->dma + request->actual, request_size);
Felipe Balbi550a7372008-07-24 12:27:36 +0300391 if (use_dma) {
392 if (musb_ep->dma->desired_mode == 0) {
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700393 /*
394 * We must not clear the DMAMODE bit
395 * before the DMAENAB bit -- and the
396 * latter doesn't always get cleared
397 * before we get here...
398 */
399 csr &= ~(MUSB_TXCSR_AUTOSET
400 | MUSB_TXCSR_DMAENAB);
401 musb_writew(epio, MUSB_TXCSR, csr
402 | MUSB_TXCSR_P_WZC_BITS);
403 csr &= ~MUSB_TXCSR_DMAMODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300404 csr |= (MUSB_TXCSR_DMAENAB |
405 MUSB_TXCSR_MODE);
406 /* against programming guide */
Ming Leif11d8932010-09-24 13:44:04 +0300407 } else {
408 csr |= (MUSB_TXCSR_DMAENAB
Felipe Balbi550a7372008-07-24 12:27:36 +0300409 | MUSB_TXCSR_DMAMODE
410 | MUSB_TXCSR_MODE);
Ming Leif11d8932010-09-24 13:44:04 +0300411 if (!musb_ep->hb_mult)
412 csr |= MUSB_TXCSR_AUTOSET;
413 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300414 csr &= ~MUSB_TXCSR_P_UNDERRUN;
Ming Leif11d8932010-09-24 13:44:04 +0300415
Felipe Balbi550a7372008-07-24 12:27:36 +0300416 musb_writew(epio, MUSB_TXCSR, csr);
417 }
418 }
419
420#elif defined(CONFIG_USB_TI_CPPI_DMA)
421 /* program endpoint CSR first, then setup DMA */
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700422 csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
Sergei Shtylyov37e3ee92009-03-27 12:53:32 -0700423 csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
424 MUSB_TXCSR_MODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300425 musb_writew(epio, MUSB_TXCSR,
426 (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
427 | csr);
428
429 /* ensure writebuffer is empty */
430 csr = musb_readw(epio, MUSB_TXCSR);
431
432 /* NOTE host side sets DMAENAB later than this; both are
433 * OK since the transfer dma glue (between CPPI and Mentor
434 * fifos) just tells CPPI it could start. Data only moves
435 * to the USB TX fifo when both fifos are ready.
436 */
437
438 /* "mode" is irrelevant here; handle terminating ZLPs like
439 * PIO does, since the hardware RNDIS mode seems unreliable
440 * except for the last-packet-is-already-short case.
441 */
442 use_dma = use_dma && c->channel_program(
443 musb_ep->dma, musb_ep->packet_sz,
444 0,
Ming Lei66af83d2010-09-20 10:32:06 +0300445 request->dma + request->actual,
446 request_size);
Felipe Balbi550a7372008-07-24 12:27:36 +0300447 if (!use_dma) {
448 c->channel_release(musb_ep->dma);
449 musb_ep->dma = NULL;
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700450 csr &= ~MUSB_TXCSR_DMAENAB;
451 musb_writew(epio, MUSB_TXCSR, csr);
Felipe Balbi550a7372008-07-24 12:27:36 +0300452 /* invariant: prequest->buf is non-null */
453 }
454#elif defined(CONFIG_USB_TUSB_OMAP_DMA)
455 use_dma = use_dma && c->channel_program(
456 musb_ep->dma, musb_ep->packet_sz,
457 request->zero,
Ming Lei66af83d2010-09-20 10:32:06 +0300458 request->dma + request->actual,
459 request_size);
Felipe Balbi550a7372008-07-24 12:27:36 +0300460#endif
461 }
462#endif
463
464 if (!use_dma) {
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600465 /*
466 * Unmap the dma buffer back to cpu if dma channel
467 * programming fails
468 */
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100469 unmap_dma_buffer(req, musb);
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600470
Felipe Balbi550a7372008-07-24 12:27:36 +0300471 musb_write_fifo(musb_ep->hw_ep, fifo_count,
472 (u8 *) (request->buf + request->actual));
473 request->actual += fifo_count;
474 csr |= MUSB_TXCSR_TXPKTRDY;
475 csr &= ~MUSB_TXCSR_P_UNDERRUN;
476 musb_writew(epio, MUSB_TXCSR, csr);
477 }
478
479 /* host may already have the data when this message shows... */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300480 dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300481 musb_ep->end_point.name, use_dma ? "dma" : "pio",
482 request->actual, request->length,
483 musb_readw(epio, MUSB_TXCSR),
484 fifo_count,
485 musb_readw(epio, MUSB_TXMAXP));
486}
487
488/*
489 * FIFO state update (e.g. data ready).
490 * Called from IRQ, with controller locked.
491 */
492void musb_g_tx(struct musb *musb, u8 epnum)
493{
494 u16 csr;
Felipe Balbiad1adb82011-02-16 12:40:05 +0200495 struct musb_request *req;
Felipe Balbi550a7372008-07-24 12:27:36 +0300496 struct usb_request *request;
497 u8 __iomem *mbase = musb->mregs;
498 struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
499 void __iomem *epio = musb->endpoints[epnum].regs;
500 struct dma_channel *dma;
501
502 musb_ep_select(mbase, epnum);
Felipe Balbiad1adb82011-02-16 12:40:05 +0200503 req = next_request(musb_ep);
504 request = &req->request;
Felipe Balbi550a7372008-07-24 12:27:36 +0300505
506 csr = musb_readw(epio, MUSB_TXCSR);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300507 dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
Felipe Balbi550a7372008-07-24 12:27:36 +0300508
509 dma = is_dma_capable() ? musb_ep->dma : NULL;
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300510
511 /*
512 * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
513 * probably rates reporting as a host error.
514 */
515 if (csr & MUSB_TXCSR_P_SENTSTALL) {
516 csr |= MUSB_TXCSR_P_WZC_BITS;
517 csr &= ~MUSB_TXCSR_P_SENTSTALL;
518 musb_writew(epio, MUSB_TXCSR, csr);
519 return;
520 }
521
522 if (csr & MUSB_TXCSR_P_UNDERRUN) {
523 /* We NAKed, no big deal... little reason to care. */
524 csr |= MUSB_TXCSR_P_WZC_BITS;
525 csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
526 musb_writew(epio, MUSB_TXCSR, csr);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300527 dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
528 epnum, request);
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300529 }
530
531 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
532 /*
533 * SHOULD NOT HAPPEN... has with CPPI though, after
534 * changing SENDSTALL (and other cases); harmless?
Felipe Balbi550a7372008-07-24 12:27:36 +0300535 */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300536 dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300537 return;
538 }
539
540 if (request) {
541 u8 is_dma = 0;
542
543 if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
544 is_dma = 1;
Felipe Balbi550a7372008-07-24 12:27:36 +0300545 csr |= MUSB_TXCSR_P_WZC_BITS;
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300546 csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
Mian Yousaf Kaukab100d4a92011-03-15 16:24:24 +0100547 MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
Felipe Balbi550a7372008-07-24 12:27:36 +0300548 musb_writew(epio, MUSB_TXCSR, csr);
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300549 /* Ensure writebuffer is empty. */
550 csr = musb_readw(epio, MUSB_TXCSR);
551 request->actual += musb_ep->dma->actual_len;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300552 dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300553 epnum, csr, musb_ep->dma->actual_len, request);
Felipe Balbi550a7372008-07-24 12:27:36 +0300554 }
555
Ming Leie7379aa2010-09-24 13:44:14 +0300556 /*
557 * First, maybe a terminating short packet. Some DMA
558 * engines might handle this by themselves.
559 */
560 if ((request->zero && request->length
561 && (request->length % musb_ep->packet_sz == 0)
562 && (request->actual == request->length))
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100563#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
Ming Leie7379aa2010-09-24 13:44:14 +0300564 || (is_dma && (!dma->desired_mode ||
565 (request->actual &
566 (musb_ep->packet_sz - 1))))
Felipe Balbi550a7372008-07-24 12:27:36 +0300567#endif
Ming Leie7379aa2010-09-24 13:44:14 +0300568 ) {
569 /*
570 * On DMA completion, FIFO may not be
571 * available yet...
572 */
573 if (csr & MUSB_TXCSR_TXPKTRDY)
574 return;
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300575
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300576 dev_dbg(musb->controller, "sending zero pkt\n");
Ming Leie7379aa2010-09-24 13:44:14 +0300577 musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
578 | MUSB_TXCSR_TXPKTRDY);
579 request->zero = 0;
580 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300581
Ming Leie7379aa2010-09-24 13:44:14 +0300582 if (request->actual == request->length) {
583 musb_g_giveback(musb_ep, request, 0);
Supriya Karanth39287072012-02-17 14:54:52 +0530584 /*
585 * In the giveback function the MUSB lock is
586 * released and acquired after sometime. During
587 * this time period the INDEX register could get
588 * changed by the gadget_queue function especially
589 * on SMP systems. Reselect the INDEX to be sure
590 * we are reading/modifying the right registers
591 */
592 musb_ep_select(mbase, epnum);
Felipe Balbiad1adb82011-02-16 12:40:05 +0200593 req = musb_ep->desc ? next_request(musb_ep) : NULL;
594 if (!req) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300595 dev_dbg(musb->controller, "%s idle now\n",
Ming Leie7379aa2010-09-24 13:44:14 +0300596 musb_ep->end_point.name);
597 return;
Sergei Shtylyov95962a72009-12-16 20:38:31 +0300598 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300599 }
600
Felipe Balbiad1adb82011-02-16 12:40:05 +0200601 txstate(musb, req);
Sergei Shtylyov7723de72009-11-18 22:55:28 +0300602 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300603}
604
605/* ------------------------------------------------------------ */
606
607#ifdef CONFIG_USB_INVENTRA_DMA
608
609/* Peripheral rx (OUT) using Mentor DMA works as follows:
610 - Only mode 0 is used.
611
612 - Request is queued by the gadget class driver.
613 -> if queue was previously empty, rxstate()
614
615 - Host sends OUT token which causes an endpoint interrupt
616 /\ -> RxReady
617 | -> if request queued, call rxstate
618 | /\ -> setup DMA
619 | | -> DMA interrupt on completion
620 | | -> RxReady
621 | | -> stop DMA
622 | | -> ack the read
623 | | -> if data recd = max expected
624 | | by the request, or host
625 | | sent a short packet,
626 | | complete the request,
627 | | and start the next one.
628 | |_____________________________________|
629 | else just wait for the host
630 | to send the next OUT token.
631 |__________________________________________________|
632
633 * Non-Mentor DMA engines can of course work differently.
634 */
635
636#endif
637
638/*
639 * Context: controller locked, IRQs blocked, endpoint selected
640 */
641static void rxstate(struct musb *musb, struct musb_request *req)
642{
Felipe Balbi550a7372008-07-24 12:27:36 +0300643 const u8 epnum = req->epnum;
644 struct usb_request *request = &req->request;
Ming Leibd2e74d2010-09-20 10:32:01 +0300645 struct musb_ep *musb_ep;
Felipe Balbi550a7372008-07-24 12:27:36 +0300646 void __iomem *epio = musb->endpoints[epnum].regs;
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400647 unsigned len = 0;
648 u16 fifo_count;
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300649 u16 csr = musb_readw(epio, MUSB_RXCSR);
Ming Leibd2e74d2010-09-20 10:32:01 +0300650 struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700651 u8 use_mode_1;
Ming Leibd2e74d2010-09-20 10:32:01 +0300652
653 if (hw_ep->is_shared_fifo)
654 musb_ep = &hw_ep->ep_in;
655 else
656 musb_ep = &hw_ep->ep_out;
657
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400658 fifo_count = musb_ep->packet_sz;
Felipe Balbi550a7372008-07-24 12:27:36 +0300659
Vikram Panditaabf710e2012-05-18 13:48:04 -0700660 /* Check if EP is disabled */
661 if (!musb_ep->desc) {
662 dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
663 musb_ep->end_point.name);
664 return;
665 }
666
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300667 /* We shouldn't get here while DMA is active, but we do... */
668 if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300669 dev_dbg(musb->controller, "DMA pending...\n");
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300670 return;
671 }
672
673 if (csr & MUSB_RXCSR_P_SENDSTALL) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300674 dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300675 musb_ep->end_point.name, csr);
676 return;
677 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300678
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100679 if (is_cppi_enabled() && is_buffer_mapped(req)) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300680 struct dma_controller *c = musb->dma_controller;
681 struct dma_channel *channel = musb_ep->dma;
682
683 /* NOTE: CPPI won't actually stop advancing the DMA
684 * queue after short packet transfers, so this is almost
685 * always going to run as IRQ-per-packet DMA so that
686 * faults will be handled correctly.
687 */
688 if (c->channel_program(channel,
689 musb_ep->packet_sz,
690 !request->short_not_ok,
691 request->dma + request->actual,
692 request->length - request->actual)) {
693
694 /* make sure that if an rxpkt arrived after the irq,
695 * the cppi engine will be ready to take it as soon
696 * as DMA is enabled
697 */
698 csr &= ~(MUSB_RXCSR_AUTOCLEAR
699 | MUSB_RXCSR_DMAMODE);
700 csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
701 musb_writew(epio, MUSB_RXCSR, csr);
702 return;
703 }
704 }
705
706 if (csr & MUSB_RXCSR_RXPKTRDY) {
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400707 fifo_count = musb_readw(epio, MUSB_RXCOUNT);
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700708
709 /*
Roger Quadros4f3e8d22012-08-07 16:09:56 +0300710 * use mode 1 only if we expect data of at least ep packet_sz
711 * and have not yet received a short packet
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700712 */
Roger Quadros4f3e8d22012-08-07 16:09:56 +0300713 if ((request->length - request->actual >= musb_ep->packet_sz) &&
714 (fifo_count >= musb_ep->packet_sz))
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700715 use_mode_1 = 1;
716 else
717 use_mode_1 = 0;
718
Felipe Balbi550a7372008-07-24 12:27:36 +0300719 if (request->actual < request->length) {
720#ifdef CONFIG_USB_INVENTRA_DMA
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100721 if (is_buffer_mapped(req)) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300722 struct dma_controller *c;
723 struct dma_channel *channel;
724 int use_dma = 0;
Roger Quadros660fa882012-08-07 16:26:32 +0300725 int transfer_size;
Felipe Balbi550a7372008-07-24 12:27:36 +0300726
727 c = musb->dma_controller;
728 channel = musb_ep->dma;
729
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700730 /* Experimental: Mode1 works with mass storage use cases */
731 if (use_mode_1) {
Ming Lei9001d802010-09-25 05:50:43 -0500732 csr |= MUSB_RXCSR_AUTOCLEAR;
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700733 musb_writew(epio, MUSB_RXCSR, csr);
734 csr |= MUSB_RXCSR_DMAENAB;
735 musb_writew(epio, MUSB_RXCSR, csr);
736
737 /*
738 * this special sequence (enabling and then
739 * disabling MUSB_RXCSR_DMAMODE) is required
740 * to get DMAReq to activate
741 */
742 musb_writew(epio, MUSB_RXCSR,
743 csr | MUSB_RXCSR_DMAMODE);
744 musb_writew(epio, MUSB_RXCSR, csr);
745
Roger Quadros660fa882012-08-07 16:26:32 +0300746 transfer_size = min(request->length - request->actual,
747 channel->max_len);
748 musb_ep->dma->desired_mode = 1;
749
Anand Gadiyar0ae52d52011-07-19 22:11:58 -0700750 } else {
751 if (!musb_ep->hb_mult &&
752 musb_ep->hw_ep->rx_double_buffered)
753 csr |= MUSB_RXCSR_AUTOCLEAR;
754 csr |= MUSB_RXCSR_DMAENAB;
755 musb_writew(epio, MUSB_RXCSR, csr);
Felipe Balbi550a7372008-07-24 12:27:36 +0300756
Roger Quadros660fa882012-08-07 16:26:32 +0300757 transfer_size = min(request->length - request->actual,
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400758 (unsigned)fifo_count);
Roger Quadros660fa882012-08-07 16:26:32 +0300759 musb_ep->dma->desired_mode = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300760 }
761
Roger Quadros660fa882012-08-07 16:26:32 +0300762 use_dma = c->channel_program(
763 channel,
764 musb_ep->packet_sz,
765 channel->desired_mode,
766 request->dma
767 + request->actual,
768 transfer_size);
769
Felipe Balbi550a7372008-07-24 12:27:36 +0300770 if (use_dma)
771 return;
772 }
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100773#elif defined(CONFIG_USB_UX500_DMA)
774 if ((is_buffer_mapped(req)) &&
775 (request->actual < request->length)) {
776
777 struct dma_controller *c;
778 struct dma_channel *channel;
779 int transfer_size = 0;
780
781 c = musb->dma_controller;
782 channel = musb_ep->dma;
783
784 /* In case first packet is short */
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400785 if (fifo_count < musb_ep->packet_sz)
786 transfer_size = fifo_count;
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100787 else if (request->short_not_ok)
788 transfer_size = min(request->length -
789 request->actual,
790 channel->max_len);
791 else
792 transfer_size = min(request->length -
793 request->actual,
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400794 (unsigned)fifo_count);
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100795
796 csr &= ~MUSB_RXCSR_DMAMODE;
797 csr |= (MUSB_RXCSR_DMAENAB |
798 MUSB_RXCSR_AUTOCLEAR);
799
800 musb_writew(epio, MUSB_RXCSR, csr);
801
802 if (transfer_size <= musb_ep->packet_sz) {
803 musb_ep->dma->desired_mode = 0;
804 } else {
805 musb_ep->dma->desired_mode = 1;
806 /* Mode must be set after DMAENAB */
807 csr |= MUSB_RXCSR_DMAMODE;
808 musb_writew(epio, MUSB_RXCSR, csr);
809 }
810
811 if (c->channel_program(channel,
812 musb_ep->packet_sz,
813 channel->desired_mode,
814 request->dma
815 + request->actual,
816 transfer_size))
817
818 return;
819 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300820#endif /* Mentor's DMA */
821
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400822 len = request->length - request->actual;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300823 dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300824 musb_ep->end_point.name,
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400825 fifo_count, len,
Felipe Balbi550a7372008-07-24 12:27:36 +0300826 musb_ep->packet_sz);
827
Felipe Balbic2c96322009-02-21 15:29:42 -0800828 fifo_count = min_t(unsigned, len, fifo_count);
Felipe Balbi550a7372008-07-24 12:27:36 +0300829
830#ifdef CONFIG_USB_TUSB_OMAP_DMA
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100831 if (tusb_dma_omap() && is_buffer_mapped(req)) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300832 struct dma_controller *c = musb->dma_controller;
833 struct dma_channel *channel = musb_ep->dma;
834 u32 dma_addr = request->dma + request->actual;
835 int ret;
836
837 ret = c->channel_program(channel,
838 musb_ep->packet_sz,
839 channel->desired_mode,
840 dma_addr,
841 fifo_count);
842 if (ret)
843 return;
844 }
845#endif
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600846 /*
847 * Unmap the dma buffer back to cpu if dma channel
848 * programming fails. This buffer is mapped if the
849 * channel allocation is successful
850 */
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +0100851 if (is_buffer_mapped(req)) {
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600852 unmap_dma_buffer(req, musb);
853
Ming Leie75df372010-11-16 23:37:37 +0800854 /*
855 * Clear DMAENAB and AUTOCLEAR for the
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600856 * PIO mode transfer
857 */
Ming Leie75df372010-11-16 23:37:37 +0800858 csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
Hema Kalliguddi92d27112010-11-15 04:24:01 -0600859 musb_writew(epio, MUSB_RXCSR, csr);
860 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300861
862 musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
863 (request->buf + request->actual));
864 request->actual += fifo_count;
865
866 /* REVISIT if we left anything in the fifo, flush
867 * it and report -EOVERFLOW
868 */
869
870 /* ack the read! */
871 csr |= MUSB_RXCSR_P_WZC_BITS;
872 csr &= ~MUSB_RXCSR_RXPKTRDY;
873 musb_writew(epio, MUSB_RXCSR, csr);
874 }
875 }
876
877 /* reach the end or short packet detected */
Sergei Shtylyovf0443af2012-07-16 23:25:04 +0400878 if (request->actual == request->length ||
879 fifo_count < musb_ep->packet_sz)
Felipe Balbi550a7372008-07-24 12:27:36 +0300880 musb_g_giveback(musb_ep, request, 0);
881}
882
883/*
884 * Data ready for a request; called from IRQ
885 */
886void musb_g_rx(struct musb *musb, u8 epnum)
887{
888 u16 csr;
Felipe Balbiad1adb82011-02-16 12:40:05 +0200889 struct musb_request *req;
Felipe Balbi550a7372008-07-24 12:27:36 +0300890 struct usb_request *request;
891 void __iomem *mbase = musb->mregs;
Ming Leibd2e74d2010-09-20 10:32:01 +0300892 struct musb_ep *musb_ep;
Felipe Balbi550a7372008-07-24 12:27:36 +0300893 void __iomem *epio = musb->endpoints[epnum].regs;
894 struct dma_channel *dma;
Ming Leibd2e74d2010-09-20 10:32:01 +0300895 struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
896
897 if (hw_ep->is_shared_fifo)
898 musb_ep = &hw_ep->ep_in;
899 else
900 musb_ep = &hw_ep->ep_out;
Felipe Balbi550a7372008-07-24 12:27:36 +0300901
902 musb_ep_select(mbase, epnum);
903
Felipe Balbiad1adb82011-02-16 12:40:05 +0200904 req = next_request(musb_ep);
905 if (!req)
Maulik Mankad0abdc362009-12-22 16:18:19 +0530906 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300907
Felipe Balbiad1adb82011-02-16 12:40:05 +0200908 request = &req->request;
909
Felipe Balbi550a7372008-07-24 12:27:36 +0300910 csr = musb_readw(epio, MUSB_RXCSR);
911 dma = is_dma_capable() ? musb_ep->dma : NULL;
912
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300913 dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
Felipe Balbi550a7372008-07-24 12:27:36 +0300914 csr, dma ? " (dma)" : "", request);
915
916 if (csr & MUSB_RXCSR_P_SENTSTALL) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300917 csr |= MUSB_RXCSR_P_WZC_BITS;
918 csr &= ~MUSB_RXCSR_P_SENTSTALL;
919 musb_writew(epio, MUSB_RXCSR, csr);
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300920 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300921 }
922
923 if (csr & MUSB_RXCSR_P_OVERRUN) {
924 /* csr |= MUSB_RXCSR_P_WZC_BITS; */
925 csr &= ~MUSB_RXCSR_P_OVERRUN;
926 musb_writew(epio, MUSB_RXCSR, csr);
927
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300928 dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
Sergei Shtylyov43467862010-09-24 13:44:12 +0300929 if (request->status == -EINPROGRESS)
Felipe Balbi550a7372008-07-24 12:27:36 +0300930 request->status = -EOVERFLOW;
931 }
932 if (csr & MUSB_RXCSR_INCOMPRX) {
933 /* REVISIT not necessarily an error */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300934 dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
Felipe Balbi550a7372008-07-24 12:27:36 +0300935 }
936
937 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
938 /* "should not happen"; likely RXPKTRDY pending for DMA */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300939 dev_dbg(musb->controller, "%s busy, csr %04x\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300940 musb_ep->end_point.name, csr);
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300941 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300942 }
943
944 if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
945 csr &= ~(MUSB_RXCSR_AUTOCLEAR
946 | MUSB_RXCSR_DMAENAB
947 | MUSB_RXCSR_DMAMODE);
948 musb_writew(epio, MUSB_RXCSR,
949 MUSB_RXCSR_P_WZC_BITS | csr);
950
951 request->actual += musb_ep->dma->actual_len;
952
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300953 dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300954 epnum, csr,
955 musb_readw(epio, MUSB_RXCSR),
956 musb_ep->dma->actual_len, request);
957
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100958#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
959 defined(CONFIG_USB_UX500_DMA)
Felipe Balbi550a7372008-07-24 12:27:36 +0300960 /* Autoclear doesn't clear RxPktRdy for short packets */
Ming Lei9001d802010-09-25 05:50:43 -0500961 if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
Felipe Balbi550a7372008-07-24 12:27:36 +0300962 || (dma->actual_len
963 & (musb_ep->packet_sz - 1))) {
964 /* ack the read! */
965 csr &= ~MUSB_RXCSR_RXPKTRDY;
966 musb_writew(epio, MUSB_RXCSR, csr);
967 }
968
969 /* incomplete, and not short? wait for next IN packet */
970 if ((request->actual < request->length)
971 && (musb_ep->dma->actual_len
Ming Lei9001d802010-09-25 05:50:43 -0500972 == musb_ep->packet_sz)) {
973 /* In double buffer case, continue to unload fifo if
974 * there is Rx packet in FIFO.
975 **/
976 csr = musb_readw(epio, MUSB_RXCSR);
977 if ((csr & MUSB_RXCSR_RXPKTRDY) &&
978 hw_ep->rx_double_buffered)
979 goto exit;
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300980 return;
Ming Lei9001d802010-09-25 05:50:43 -0500981 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300982#endif
983 musb_g_giveback(musb_ep, request, 0);
Supriya Karanth39287072012-02-17 14:54:52 +0530984 /*
985 * In the giveback function the MUSB lock is
986 * released and acquired after sometime. During
987 * this time period the INDEX register could get
988 * changed by the gadget_queue function especially
989 * on SMP systems. Reselect the INDEX to be sure
990 * we are reading/modifying the right registers
991 */
992 musb_ep_select(mbase, epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +0300993
Felipe Balbiad1adb82011-02-16 12:40:05 +0200994 req = next_request(musb_ep);
995 if (!req)
Sergei Shtylyovcea83242009-11-18 22:51:18 +0300996 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300997 }
Mian Yousaf Kaukaba48ff902011-03-22 15:55:56 +0100998#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
999 defined(CONFIG_USB_UX500_DMA)
Ming Lei9001d802010-09-25 05:50:43 -05001000exit:
Ajay Kumar Guptabb324b02010-11-22 14:22:41 +05301001#endif
Sergei Shtylyov43467862010-09-24 13:44:12 +03001002 /* Analyze request */
Felipe Balbiad1adb82011-02-16 12:40:05 +02001003 rxstate(musb, req);
Felipe Balbi550a7372008-07-24 12:27:36 +03001004}
1005
1006/* ------------------------------------------------------------ */
1007
1008static int musb_gadget_enable(struct usb_ep *ep,
1009 const struct usb_endpoint_descriptor *desc)
1010{
1011 unsigned long flags;
1012 struct musb_ep *musb_ep;
1013 struct musb_hw_ep *hw_ep;
1014 void __iomem *regs;
1015 struct musb *musb;
1016 void __iomem *mbase;
1017 u8 epnum;
1018 u16 csr;
1019 unsigned tmp;
1020 int status = -EINVAL;
1021
1022 if (!ep || !desc)
1023 return -EINVAL;
1024
1025 musb_ep = to_musb_ep(ep);
1026 hw_ep = musb_ep->hw_ep;
1027 regs = hw_ep->regs;
1028 musb = musb_ep->musb;
1029 mbase = musb->mregs;
1030 epnum = musb_ep->current_epnum;
1031
1032 spin_lock_irqsave(&musb->lock, flags);
1033
1034 if (musb_ep->desc) {
1035 status = -EBUSY;
1036 goto fail;
1037 }
Julia Lawall96bcd092009-01-24 17:57:24 -08001038 musb_ep->type = usb_endpoint_type(desc);
Felipe Balbi550a7372008-07-24 12:27:36 +03001039
1040 /* check direction and (later) maxpacket size against endpoint */
Julia Lawall96bcd092009-01-24 17:57:24 -08001041 if (usb_endpoint_num(desc) != epnum)
Felipe Balbi550a7372008-07-24 12:27:36 +03001042 goto fail;
1043
1044 /* REVISIT this rules out high bandwidth periodic transfers */
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001045 tmp = usb_endpoint_maxp(desc);
Ming Leif11d8932010-09-24 13:44:04 +03001046 if (tmp & ~0x07ff) {
1047 int ok;
1048
1049 if (usb_endpoint_dir_in(desc))
1050 ok = musb->hb_iso_tx;
1051 else
1052 ok = musb->hb_iso_rx;
1053
1054 if (!ok) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001055 dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
Ming Leif11d8932010-09-24 13:44:04 +03001056 goto fail;
1057 }
1058 musb_ep->hb_mult = (tmp >> 11) & 3;
1059 } else {
1060 musb_ep->hb_mult = 0;
1061 }
1062
1063 musb_ep->packet_sz = tmp & 0x7ff;
1064 tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
Felipe Balbi550a7372008-07-24 12:27:36 +03001065
1066 /* enable the interrupts for the endpoint, set the endpoint
1067 * packet size (or fail), set the mode, clear the fifo
1068 */
1069 musb_ep_select(mbase, epnum);
Julia Lawall96bcd092009-01-24 17:57:24 -08001070 if (usb_endpoint_dir_in(desc)) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001071 u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
1072
1073 if (hw_ep->is_shared_fifo)
1074 musb_ep->is_in = 1;
1075 if (!musb_ep->is_in)
1076 goto fail;
Ming Leif11d8932010-09-24 13:44:04 +03001077
1078 if (tmp > hw_ep->max_packet_sz_tx) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001079 dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001080 goto fail;
Ming Leif11d8932010-09-24 13:44:04 +03001081 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001082
1083 int_txe |= (1 << epnum);
1084 musb_writew(mbase, MUSB_INTRTXE, int_txe);
1085
1086 /* REVISIT if can_bulk_split(), use by updating "tmp";
1087 * likewise high bandwidth periodic tx
1088 */
Cliff Cai9f445cb2010-01-28 20:44:18 -05001089 /* Set TXMAXP with the FIFO size of the endpoint
Ming Lei31c99092010-10-19 19:08:25 -05001090 * to disable double buffering mode.
Cliff Cai9f445cb2010-01-28 20:44:18 -05001091 */
Felipe Balbi06624812011-01-21 13:39:20 +08001092 if (musb->double_buffer_not_ok)
1093 musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
1094 else
1095 musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
1096 | (musb_ep->hb_mult << 11));
Felipe Balbi550a7372008-07-24 12:27:36 +03001097
1098 csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
1099 if (musb_readw(regs, MUSB_TXCSR)
1100 & MUSB_TXCSR_FIFONOTEMPTY)
1101 csr |= MUSB_TXCSR_FLUSHFIFO;
1102 if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1103 csr |= MUSB_TXCSR_P_ISO;
1104
1105 /* set twice in case of double buffering */
1106 musb_writew(regs, MUSB_TXCSR, csr);
1107 /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1108 musb_writew(regs, MUSB_TXCSR, csr);
1109
1110 } else {
Felipe Balbi550a7372008-07-24 12:27:36 +03001111
1112 if (hw_ep->is_shared_fifo)
1113 musb_ep->is_in = 0;
1114 if (musb_ep->is_in)
1115 goto fail;
Ming Leif11d8932010-09-24 13:44:04 +03001116
1117 if (tmp > hw_ep->max_packet_sz_rx) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001118 dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001119 goto fail;
Ming Leif11d8932010-09-24 13:44:04 +03001120 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001121
Sebastian Andrzej Siewioraf5ec142012-10-30 19:52:25 +01001122 musb->intrrxe |= (1 << epnum);
1123 musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
Felipe Balbi550a7372008-07-24 12:27:36 +03001124
1125 /* REVISIT if can_bulk_combine() use by updating "tmp"
1126 * likewise high bandwidth periodic rx
1127 */
Cliff Cai9f445cb2010-01-28 20:44:18 -05001128 /* Set RXMAXP with the FIFO size of the endpoint
1129 * to disable double buffering mode.
1130 */
Felipe Balbi06624812011-01-21 13:39:20 +08001131 if (musb->double_buffer_not_ok)
1132 musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
1133 else
1134 musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
1135 | (musb_ep->hb_mult << 11));
Felipe Balbi550a7372008-07-24 12:27:36 +03001136
1137 /* force shared fifo to OUT-only mode */
1138 if (hw_ep->is_shared_fifo) {
1139 csr = musb_readw(regs, MUSB_TXCSR);
1140 csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
1141 musb_writew(regs, MUSB_TXCSR, csr);
1142 }
1143
1144 csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
1145 if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1146 csr |= MUSB_RXCSR_P_ISO;
1147 else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
1148 csr |= MUSB_RXCSR_DISNYET;
1149
1150 /* set twice in case of double buffering */
1151 musb_writew(regs, MUSB_RXCSR, csr);
1152 musb_writew(regs, MUSB_RXCSR, csr);
1153 }
1154
1155 /* NOTE: all the I/O code _should_ work fine without DMA, in case
1156 * for some reason you run out of channels here.
1157 */
1158 if (is_dma_capable() && musb->dma_controller) {
1159 struct dma_controller *c = musb->dma_controller;
1160
1161 musb_ep->dma = c->channel_alloc(c, hw_ep,
1162 (desc->bEndpointAddress & USB_DIR_IN));
1163 } else
1164 musb_ep->dma = NULL;
1165
1166 musb_ep->desc = desc;
1167 musb_ep->busy = 0;
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001168 musb_ep->wedged = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03001169 status = 0;
1170
1171 pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
1172 musb_driver_name, musb_ep->end_point.name,
1173 ({ char *s; switch (musb_ep->type) {
1174 case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
1175 case USB_ENDPOINT_XFER_INT: s = "int"; break;
1176 default: s = "iso"; break;
1177 }; s; }),
1178 musb_ep->is_in ? "IN" : "OUT",
1179 musb_ep->dma ? "dma, " : "",
1180 musb_ep->packet_sz);
1181
1182 schedule_work(&musb->irq_work);
1183
1184fail:
1185 spin_unlock_irqrestore(&musb->lock, flags);
1186 return status;
1187}
1188
1189/*
1190 * Disable an endpoint flushing all requests queued.
1191 */
1192static int musb_gadget_disable(struct usb_ep *ep)
1193{
1194 unsigned long flags;
1195 struct musb *musb;
1196 u8 epnum;
1197 struct musb_ep *musb_ep;
1198 void __iomem *epio;
1199 int status = 0;
1200
1201 musb_ep = to_musb_ep(ep);
1202 musb = musb_ep->musb;
1203 epnum = musb_ep->current_epnum;
1204 epio = musb->endpoints[epnum].regs;
1205
1206 spin_lock_irqsave(&musb->lock, flags);
1207 musb_ep_select(musb->mregs, epnum);
1208
1209 /* zero the endpoint sizes */
1210 if (musb_ep->is_in) {
1211 u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
1212 int_txe &= ~(1 << epnum);
1213 musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
1214 musb_writew(epio, MUSB_TXMAXP, 0);
1215 } else {
Sebastian Andrzej Siewioraf5ec142012-10-30 19:52:25 +01001216 musb->intrrxe &= ~(1 << epnum);
1217 musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
Felipe Balbi550a7372008-07-24 12:27:36 +03001218 musb_writew(epio, MUSB_RXMAXP, 0);
1219 }
1220
1221 musb_ep->desc = NULL;
Grazvydas Ignotas08f75bf2012-05-26 00:21:33 +03001222 musb_ep->end_point.desc = NULL;
Felipe Balbi550a7372008-07-24 12:27:36 +03001223
1224 /* abort all pending DMA and requests */
1225 nuke(musb_ep, -ESHUTDOWN);
1226
1227 schedule_work(&musb->irq_work);
1228
1229 spin_unlock_irqrestore(&(musb->lock), flags);
1230
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001231 dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
Felipe Balbi550a7372008-07-24 12:27:36 +03001232
1233 return status;
1234}
1235
1236/*
1237 * Allocate a request for an endpoint.
1238 * Reused by ep0 code.
1239 */
1240struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
1241{
1242 struct musb_ep *musb_ep = to_musb_ep(ep);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001243 struct musb *musb = musb_ep->musb;
Felipe Balbi550a7372008-07-24 12:27:36 +03001244 struct musb_request *request = NULL;
1245
1246 request = kzalloc(sizeof *request, gfp_flags);
Felipe Balbi0607f862010-12-01 11:03:54 +02001247 if (!request) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001248 dev_dbg(musb->controller, "not enough memory\n");
Felipe Balbi0607f862010-12-01 11:03:54 +02001249 return NULL;
Felipe Balbi550a7372008-07-24 12:27:36 +03001250 }
1251
Felipe Balbi0607f862010-12-01 11:03:54 +02001252 request->request.dma = DMA_ADDR_INVALID;
1253 request->epnum = musb_ep->current_epnum;
1254 request->ep = musb_ep;
1255
Felipe Balbi550a7372008-07-24 12:27:36 +03001256 return &request->request;
1257}
1258
1259/*
1260 * Free a request
1261 * Reused by ep0 code.
1262 */
1263void musb_free_request(struct usb_ep *ep, struct usb_request *req)
1264{
1265 kfree(to_musb_request(req));
1266}
1267
1268static LIST_HEAD(buffers);
1269
1270struct free_record {
1271 struct list_head list;
1272 struct device *dev;
1273 unsigned bytes;
1274 dma_addr_t dma;
1275};
1276
1277/*
1278 * Context: controller locked, IRQs blocked.
1279 */
Sergei Shtylyova666e3e2010-09-11 13:23:12 -05001280void musb_ep_restart(struct musb *musb, struct musb_request *req)
Felipe Balbi550a7372008-07-24 12:27:36 +03001281{
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001282 dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03001283 req->tx ? "TX/IN" : "RX/OUT",
1284 &req->request, req->request.length, req->epnum);
1285
1286 musb_ep_select(musb->mregs, req->epnum);
1287 if (req->tx)
1288 txstate(musb, req);
1289 else
1290 rxstate(musb, req);
1291}
1292
1293static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
1294 gfp_t gfp_flags)
1295{
1296 struct musb_ep *musb_ep;
1297 struct musb_request *request;
1298 struct musb *musb;
1299 int status = 0;
1300 unsigned long lockflags;
1301
1302 if (!ep || !req)
1303 return -EINVAL;
1304 if (!req->buf)
1305 return -ENODATA;
1306
1307 musb_ep = to_musb_ep(ep);
1308 musb = musb_ep->musb;
1309
1310 request = to_musb_request(req);
1311 request->musb = musb;
1312
1313 if (request->ep != musb_ep)
1314 return -EINVAL;
1315
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001316 dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
Felipe Balbi550a7372008-07-24 12:27:36 +03001317
1318 /* request is mine now... */
1319 request->request.actual = 0;
1320 request->request.status = -EINPROGRESS;
1321 request->epnum = musb_ep->current_epnum;
1322 request->tx = musb_ep->is_in;
1323
Mian Yousaf Kaukabc65bfa62011-01-04 12:47:02 +01001324 map_dma_buffer(request, musb, musb_ep);
Felipe Balbi550a7372008-07-24 12:27:36 +03001325
1326 spin_lock_irqsave(&musb->lock, lockflags);
1327
1328 /* don't queue if the ep is down */
1329 if (!musb_ep->desc) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001330 dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03001331 req, ep->name, "disabled");
1332 status = -ESHUTDOWN;
1333 goto cleanup;
1334 }
1335
1336 /* add request to the list */
Felipe Balbiad1adb82011-02-16 12:40:05 +02001337 list_add_tail(&request->list, &musb_ep->req_list);
Felipe Balbi550a7372008-07-24 12:27:36 +03001338
1339 /* it this is the head of the queue, start i/o ... */
Felipe Balbiad1adb82011-02-16 12:40:05 +02001340 if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
Felipe Balbi550a7372008-07-24 12:27:36 +03001341 musb_ep_restart(musb, request);
1342
1343cleanup:
1344 spin_unlock_irqrestore(&musb->lock, lockflags);
1345 return status;
1346}
1347
1348static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
1349{
1350 struct musb_ep *musb_ep = to_musb_ep(ep);
Felipe Balbi4cbbf082011-02-28 10:44:50 +02001351 struct musb_request *req = to_musb_request(request);
1352 struct musb_request *r;
Felipe Balbi550a7372008-07-24 12:27:36 +03001353 unsigned long flags;
1354 int status = 0;
1355 struct musb *musb = musb_ep->musb;
1356
1357 if (!ep || !request || to_musb_request(request)->ep != musb_ep)
1358 return -EINVAL;
1359
1360 spin_lock_irqsave(&musb->lock, flags);
1361
1362 list_for_each_entry(r, &musb_ep->req_list, list) {
Felipe Balbi4cbbf082011-02-28 10:44:50 +02001363 if (r == req)
Felipe Balbi550a7372008-07-24 12:27:36 +03001364 break;
1365 }
Felipe Balbi4cbbf082011-02-28 10:44:50 +02001366 if (r != req) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001367 dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
Felipe Balbi550a7372008-07-24 12:27:36 +03001368 status = -EINVAL;
1369 goto done;
1370 }
1371
1372 /* if the hardware doesn't have the request, easy ... */
Felipe Balbi3d5ad132011-03-22 11:38:49 +02001373 if (musb_ep->req_list.next != &req->list || musb_ep->busy)
Felipe Balbi550a7372008-07-24 12:27:36 +03001374 musb_g_giveback(musb_ep, request, -ECONNRESET);
1375
1376 /* ... else abort the dma transfer ... */
1377 else if (is_dma_capable() && musb_ep->dma) {
1378 struct dma_controller *c = musb->dma_controller;
1379
1380 musb_ep_select(musb->mregs, musb_ep->current_epnum);
1381 if (c->channel_abort)
1382 status = c->channel_abort(musb_ep->dma);
1383 else
1384 status = -EBUSY;
1385 if (status == 0)
1386 musb_g_giveback(musb_ep, request, -ECONNRESET);
1387 } else {
1388 /* NOTE: by sticking to easily tested hardware/driver states,
1389 * we leave counting of in-flight packets imprecise.
1390 */
1391 musb_g_giveback(musb_ep, request, -ECONNRESET);
1392 }
1393
1394done:
1395 spin_unlock_irqrestore(&musb->lock, flags);
1396 return status;
1397}
1398
1399/*
1400 * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
1401 * data but will queue requests.
1402 *
1403 * exported to ep0 code
1404 */
Felipe Balbi1b6c3b02009-12-04 15:47:46 +02001405static int musb_gadget_set_halt(struct usb_ep *ep, int value)
Felipe Balbi550a7372008-07-24 12:27:36 +03001406{
1407 struct musb_ep *musb_ep = to_musb_ep(ep);
1408 u8 epnum = musb_ep->current_epnum;
1409 struct musb *musb = musb_ep->musb;
1410 void __iomem *epio = musb->endpoints[epnum].regs;
1411 void __iomem *mbase;
1412 unsigned long flags;
1413 u16 csr;
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001414 struct musb_request *request;
Felipe Balbi550a7372008-07-24 12:27:36 +03001415 int status = 0;
1416
1417 if (!ep)
1418 return -EINVAL;
1419 mbase = musb->mregs;
1420
1421 spin_lock_irqsave(&musb->lock, flags);
1422
1423 if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
1424 status = -EINVAL;
1425 goto done;
1426 }
1427
1428 musb_ep_select(mbase, epnum);
1429
Felipe Balbiad1adb82011-02-16 12:40:05 +02001430 request = next_request(musb_ep);
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001431 if (value) {
1432 if (request) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001433 dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001434 ep->name);
1435 status = -EAGAIN;
1436 goto done;
Felipe Balbi550a7372008-07-24 12:27:36 +03001437 }
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001438 /* Cannot portably stall with non-empty FIFO */
1439 if (musb_ep->is_in) {
1440 csr = musb_readw(epio, MUSB_TXCSR);
1441 if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001442 dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001443 status = -EAGAIN;
1444 goto done;
1445 }
1446 }
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001447 } else
1448 musb_ep->wedged = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03001449
1450 /* set/clear the stall and toggle bits */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001451 dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
Felipe Balbi550a7372008-07-24 12:27:36 +03001452 if (musb_ep->is_in) {
1453 csr = musb_readw(epio, MUSB_TXCSR);
Felipe Balbi550a7372008-07-24 12:27:36 +03001454 csr |= MUSB_TXCSR_P_WZC_BITS
1455 | MUSB_TXCSR_CLRDATATOG;
1456 if (value)
1457 csr |= MUSB_TXCSR_P_SENDSTALL;
1458 else
1459 csr &= ~(MUSB_TXCSR_P_SENDSTALL
1460 | MUSB_TXCSR_P_SENTSTALL);
1461 csr &= ~MUSB_TXCSR_TXPKTRDY;
1462 musb_writew(epio, MUSB_TXCSR, csr);
1463 } else {
1464 csr = musb_readw(epio, MUSB_RXCSR);
1465 csr |= MUSB_RXCSR_P_WZC_BITS
1466 | MUSB_RXCSR_FLUSHFIFO
1467 | MUSB_RXCSR_CLRDATATOG;
1468 if (value)
1469 csr |= MUSB_RXCSR_P_SENDSTALL;
1470 else
1471 csr &= ~(MUSB_RXCSR_P_SENDSTALL
1472 | MUSB_RXCSR_P_SENTSTALL);
1473 musb_writew(epio, MUSB_RXCSR, csr);
1474 }
1475
Felipe Balbi550a7372008-07-24 12:27:36 +03001476 /* maybe start the first request in the queue */
1477 if (!musb_ep->busy && !value && request) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001478 dev_dbg(musb->controller, "restarting the request\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001479 musb_ep_restart(musb, request);
1480 }
1481
Sergei Shtylyovcea83242009-11-18 22:51:18 +03001482done:
Felipe Balbi550a7372008-07-24 12:27:36 +03001483 spin_unlock_irqrestore(&musb->lock, flags);
1484 return status;
1485}
1486
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001487/*
1488 * Sets the halt feature with the clear requests ignored
1489 */
Felipe Balbi1b6c3b02009-12-04 15:47:46 +02001490static int musb_gadget_set_wedge(struct usb_ep *ep)
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001491{
1492 struct musb_ep *musb_ep = to_musb_ep(ep);
1493
1494 if (!ep)
1495 return -EINVAL;
1496
1497 musb_ep->wedged = 1;
1498
1499 return usb_ep_set_halt(ep);
1500}
1501
Felipe Balbi550a7372008-07-24 12:27:36 +03001502static int musb_gadget_fifo_status(struct usb_ep *ep)
1503{
1504 struct musb_ep *musb_ep = to_musb_ep(ep);
1505 void __iomem *epio = musb_ep->hw_ep->regs;
1506 int retval = -EINVAL;
1507
1508 if (musb_ep->desc && !musb_ep->is_in) {
1509 struct musb *musb = musb_ep->musb;
1510 int epnum = musb_ep->current_epnum;
1511 void __iomem *mbase = musb->mregs;
1512 unsigned long flags;
1513
1514 spin_lock_irqsave(&musb->lock, flags);
1515
1516 musb_ep_select(mbase, epnum);
1517 /* FIXME return zero unless RXPKTRDY is set */
1518 retval = musb_readw(epio, MUSB_RXCOUNT);
1519
1520 spin_unlock_irqrestore(&musb->lock, flags);
1521 }
1522 return retval;
1523}
1524
1525static void musb_gadget_fifo_flush(struct usb_ep *ep)
1526{
1527 struct musb_ep *musb_ep = to_musb_ep(ep);
1528 struct musb *musb = musb_ep->musb;
1529 u8 epnum = musb_ep->current_epnum;
1530 void __iomem *epio = musb->endpoints[epnum].regs;
1531 void __iomem *mbase;
1532 unsigned long flags;
1533 u16 csr, int_txe;
1534
1535 mbase = musb->mregs;
1536
1537 spin_lock_irqsave(&musb->lock, flags);
1538 musb_ep_select(mbase, (u8) epnum);
1539
1540 /* disable interrupts */
1541 int_txe = musb_readw(mbase, MUSB_INTRTXE);
1542 musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
1543
1544 if (musb_ep->is_in) {
1545 csr = musb_readw(epio, MUSB_TXCSR);
1546 if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1547 csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
Yauheni Kaliuta4858f062011-06-08 17:12:02 +03001548 /*
1549 * Setting both TXPKTRDY and FLUSHFIFO makes controller
1550 * to interrupt current FIFO loading, but not flushing
1551 * the already loaded ones.
1552 */
1553 csr &= ~MUSB_TXCSR_TXPKTRDY;
Felipe Balbi550a7372008-07-24 12:27:36 +03001554 musb_writew(epio, MUSB_TXCSR, csr);
1555 /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1556 musb_writew(epio, MUSB_TXCSR, csr);
1557 }
1558 } else {
1559 csr = musb_readw(epio, MUSB_RXCSR);
1560 csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
1561 musb_writew(epio, MUSB_RXCSR, csr);
1562 musb_writew(epio, MUSB_RXCSR, csr);
1563 }
1564
1565 /* re-enable interrupt */
1566 musb_writew(mbase, MUSB_INTRTXE, int_txe);
1567 spin_unlock_irqrestore(&musb->lock, flags);
1568}
1569
1570static const struct usb_ep_ops musb_ep_ops = {
1571 .enable = musb_gadget_enable,
1572 .disable = musb_gadget_disable,
1573 .alloc_request = musb_alloc_request,
1574 .free_request = musb_free_request,
1575 .queue = musb_gadget_queue,
1576 .dequeue = musb_gadget_dequeue,
1577 .set_halt = musb_gadget_set_halt,
Sergei Shtylyov47e97602009-11-18 22:51:51 +03001578 .set_wedge = musb_gadget_set_wedge,
Felipe Balbi550a7372008-07-24 12:27:36 +03001579 .fifo_status = musb_gadget_fifo_status,
1580 .fifo_flush = musb_gadget_fifo_flush
1581};
1582
1583/* ----------------------------------------------------------------------- */
1584
1585static int musb_gadget_get_frame(struct usb_gadget *gadget)
1586{
1587 struct musb *musb = gadget_to_musb(gadget);
1588
1589 return (int)musb_readw(musb->mregs, MUSB_FRAME);
1590}
1591
1592static int musb_gadget_wakeup(struct usb_gadget *gadget)
1593{
1594 struct musb *musb = gadget_to_musb(gadget);
1595 void __iomem *mregs = musb->mregs;
1596 unsigned long flags;
1597 int status = -EINVAL;
1598 u8 power, devctl;
1599 int retries;
1600
1601 spin_lock_irqsave(&musb->lock, flags);
1602
David Brownell84e250f2009-03-31 12:30:04 -07001603 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001604 case OTG_STATE_B_PERIPHERAL:
1605 /* NOTE: OTG state machine doesn't include B_SUSPENDED;
1606 * that's part of the standard usb 1.1 state machine, and
1607 * doesn't affect OTG transitions.
1608 */
1609 if (musb->may_wakeup && musb->is_suspended)
1610 break;
1611 goto done;
1612 case OTG_STATE_B_IDLE:
1613 /* Start SRP ... OTG not required. */
1614 devctl = musb_readb(mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001615 dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
Felipe Balbi550a7372008-07-24 12:27:36 +03001616 devctl |= MUSB_DEVCTL_SESSION;
1617 musb_writeb(mregs, MUSB_DEVCTL, devctl);
1618 devctl = musb_readb(mregs, MUSB_DEVCTL);
1619 retries = 100;
1620 while (!(devctl & MUSB_DEVCTL_SESSION)) {
1621 devctl = musb_readb(mregs, MUSB_DEVCTL);
1622 if (retries-- < 1)
1623 break;
1624 }
1625 retries = 10000;
1626 while (devctl & MUSB_DEVCTL_SESSION) {
1627 devctl = musb_readb(mregs, MUSB_DEVCTL);
1628 if (retries-- < 1)
1629 break;
1630 }
1631
Hema HK86205432011-03-22 16:54:22 +05301632 spin_unlock_irqrestore(&musb->lock, flags);
Heikki Krogerus6e13c652012-02-13 13:24:20 +02001633 otg_start_srp(musb->xceiv->otg);
Hema HK86205432011-03-22 16:54:22 +05301634 spin_lock_irqsave(&musb->lock, flags);
1635
Felipe Balbi550a7372008-07-24 12:27:36 +03001636 /* Block idling for at least 1s */
1637 musb_platform_try_idle(musb,
1638 jiffies + msecs_to_jiffies(1 * HZ));
1639
1640 status = 0;
1641 goto done;
1642 default:
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001643 dev_dbg(musb->controller, "Unhandled wake: %s\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +02001644 otg_state_string(musb->xceiv->state));
Felipe Balbi550a7372008-07-24 12:27:36 +03001645 goto done;
1646 }
1647
1648 status = 0;
1649
1650 power = musb_readb(mregs, MUSB_POWER);
1651 power |= MUSB_POWER_RESUME;
1652 musb_writeb(mregs, MUSB_POWER, power);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001653 dev_dbg(musb->controller, "issue wakeup\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001654
1655 /* FIXME do this next chunk in a timer callback, no udelay */
1656 mdelay(2);
1657
1658 power = musb_readb(mregs, MUSB_POWER);
1659 power &= ~MUSB_POWER_RESUME;
1660 musb_writeb(mregs, MUSB_POWER, power);
1661done:
1662 spin_unlock_irqrestore(&musb->lock, flags);
1663 return status;
1664}
1665
1666static int
1667musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
1668{
1669 struct musb *musb = gadget_to_musb(gadget);
1670
1671 musb->is_self_powered = !!is_selfpowered;
1672 return 0;
1673}
1674
1675static void musb_pullup(struct musb *musb, int is_on)
1676{
1677 u8 power;
1678
1679 power = musb_readb(musb->mregs, MUSB_POWER);
1680 if (is_on)
1681 power |= MUSB_POWER_SOFTCONN;
1682 else
1683 power &= ~MUSB_POWER_SOFTCONN;
1684
1685 /* FIXME if on, HdrcStart; if off, HdrcStop */
1686
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001687 dev_dbg(musb->controller, "gadget D+ pullup %s\n",
1688 is_on ? "on" : "off");
Felipe Balbi550a7372008-07-24 12:27:36 +03001689 musb_writeb(musb->mregs, MUSB_POWER, power);
1690}
1691
1692#if 0
1693static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
1694{
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001695 dev_dbg(musb->controller, "<= %s =>\n", __func__);
Felipe Balbi550a7372008-07-24 12:27:36 +03001696
1697 /*
1698 * FIXME iff driver's softconnect flag is set (as it is during probe,
1699 * though that can clear it), just musb_pullup().
1700 */
1701
1702 return -EINVAL;
1703}
1704#endif
1705
1706static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1707{
1708 struct musb *musb = gadget_to_musb(gadget);
1709
David Brownell84e250f2009-03-31 12:30:04 -07001710 if (!musb->xceiv->set_power)
Felipe Balbi550a7372008-07-24 12:27:36 +03001711 return -EOPNOTSUPP;
Heikki Krogerusb96d3b02012-02-13 13:24:18 +02001712 return usb_phy_set_power(musb->xceiv, mA);
Felipe Balbi550a7372008-07-24 12:27:36 +03001713}
1714
1715static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
1716{
1717 struct musb *musb = gadget_to_musb(gadget);
1718 unsigned long flags;
1719
1720 is_on = !!is_on;
1721
John Stultz93e098a2011-07-20 17:09:34 -07001722 pm_runtime_get_sync(musb->controller);
1723
Felipe Balbi550a7372008-07-24 12:27:36 +03001724 /* NOTE: this assumes we are sensing vbus; we'd rather
1725 * not pullup unless the B-session is active.
1726 */
1727 spin_lock_irqsave(&musb->lock, flags);
1728 if (is_on != musb->softconnect) {
1729 musb->softconnect = is_on;
1730 musb_pullup(musb, is_on);
1731 }
1732 spin_unlock_irqrestore(&musb->lock, flags);
John Stultz93e098a2011-07-20 17:09:34 -07001733
1734 pm_runtime_put(musb->controller);
1735
Felipe Balbi550a7372008-07-24 12:27:36 +03001736 return 0;
1737}
1738
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001739static int musb_gadget_start(struct usb_gadget *g,
1740 struct usb_gadget_driver *driver);
1741static int musb_gadget_stop(struct usb_gadget *g,
1742 struct usb_gadget_driver *driver);
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03001743
Felipe Balbi550a7372008-07-24 12:27:36 +03001744static const struct usb_gadget_ops musb_gadget_operations = {
1745 .get_frame = musb_gadget_get_frame,
1746 .wakeup = musb_gadget_wakeup,
1747 .set_selfpowered = musb_gadget_set_self_powered,
1748 /* .vbus_session = musb_gadget_vbus_session, */
1749 .vbus_draw = musb_gadget_vbus_draw,
1750 .pullup = musb_gadget_pullup,
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001751 .udc_start = musb_gadget_start,
1752 .udc_stop = musb_gadget_stop,
Felipe Balbi550a7372008-07-24 12:27:36 +03001753};
1754
1755/* ----------------------------------------------------------------------- */
1756
1757/* Registration */
1758
1759/* Only this registration code "knows" the rule (from USB standards)
1760 * about there being only one external upstream port. It assumes
1761 * all peripheral ports are external...
1762 */
Felipe Balbi550a7372008-07-24 12:27:36 +03001763
1764static void musb_gadget_release(struct device *dev)
1765{
1766 /* kref_put(WHAT) */
1767 dev_dbg(dev, "%s\n", __func__);
1768}
1769
1770
Felipe Balbie9e8c852012-01-26 12:40:23 +02001771static void __devinit
Felipe Balbi550a7372008-07-24 12:27:36 +03001772init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
1773{
1774 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1775
1776 memset(ep, 0, sizeof *ep);
1777
1778 ep->current_epnum = epnum;
1779 ep->musb = musb;
1780 ep->hw_ep = hw_ep;
1781 ep->is_in = is_in;
1782
1783 INIT_LIST_HEAD(&ep->req_list);
1784
1785 sprintf(ep->name, "ep%d%s", epnum,
1786 (!epnum || hw_ep->is_shared_fifo) ? "" : (
1787 is_in ? "in" : "out"));
1788 ep->end_point.name = ep->name;
1789 INIT_LIST_HEAD(&ep->end_point.ep_list);
1790 if (!epnum) {
1791 ep->end_point.maxpacket = 64;
1792 ep->end_point.ops = &musb_g_ep0_ops;
1793 musb->g.ep0 = &ep->end_point;
1794 } else {
1795 if (is_in)
1796 ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
1797 else
1798 ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
1799 ep->end_point.ops = &musb_ep_ops;
1800 list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
1801 }
1802}
1803
1804/*
1805 * Initialize the endpoints exposed to peripheral drivers, with backlinks
1806 * to the rest of the driver state.
1807 */
Felipe Balbie9e8c852012-01-26 12:40:23 +02001808static inline void __devinit musb_g_init_endpoints(struct musb *musb)
Felipe Balbi550a7372008-07-24 12:27:36 +03001809{
1810 u8 epnum;
1811 struct musb_hw_ep *hw_ep;
1812 unsigned count = 0;
1813
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001814 /* initialize endpoint list just once */
Felipe Balbi550a7372008-07-24 12:27:36 +03001815 INIT_LIST_HEAD(&(musb->g.ep_list));
1816
1817 for (epnum = 0, hw_ep = musb->endpoints;
1818 epnum < musb->nr_endpoints;
1819 epnum++, hw_ep++) {
1820 if (hw_ep->is_shared_fifo /* || !epnum */) {
1821 init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
1822 count++;
1823 } else {
1824 if (hw_ep->max_packet_sz_tx) {
1825 init_peripheral_ep(musb, &hw_ep->ep_in,
1826 epnum, 1);
1827 count++;
1828 }
1829 if (hw_ep->max_packet_sz_rx) {
1830 init_peripheral_ep(musb, &hw_ep->ep_out,
1831 epnum, 0);
1832 count++;
1833 }
1834 }
1835 }
1836}
1837
1838/* called once during driver setup to initialize and link into
1839 * the driver model; memory is zeroed.
1840 */
Felipe Balbie9e8c852012-01-26 12:40:23 +02001841int __devinit musb_gadget_setup(struct musb *musb)
Felipe Balbi550a7372008-07-24 12:27:36 +03001842{
1843 int status;
1844
1845 /* REVISIT minor race: if (erroneously) setting up two
1846 * musb peripherals at the same time, only the bus lock
1847 * is probably held.
1848 */
Felipe Balbi550a7372008-07-24 12:27:36 +03001849
1850 musb->g.ops = &musb_gadget_operations;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01001851 musb->g.max_speed = USB_SPEED_HIGH;
Felipe Balbi550a7372008-07-24 12:27:36 +03001852 musb->g.speed = USB_SPEED_UNKNOWN;
1853
1854 /* this "gadget" abstracts/virtualizes the controller */
Kay Sievers427c4f32008-11-07 01:52:53 +01001855 dev_set_name(&musb->g.dev, "gadget");
Felipe Balbi550a7372008-07-24 12:27:36 +03001856 musb->g.dev.parent = musb->controller;
1857 musb->g.dev.dma_mask = musb->controller->dma_mask;
1858 musb->g.dev.release = musb_gadget_release;
1859 musb->g.name = musb_driver_name;
1860
Felipe Balbi032ec492011-11-24 15:46:26 +02001861 musb->g.is_otg = 1;
Felipe Balbi550a7372008-07-24 12:27:36 +03001862
1863 musb_g_init_endpoints(musb);
1864
1865 musb->is_active = 0;
1866 musb_platform_try_idle(musb, 0);
1867
1868 status = device_register(&musb->g.dev);
Rahul Ruikare2c34042010-10-02 01:35:48 -05001869 if (status != 0) {
1870 put_device(&musb->g.dev);
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03001871 return status;
Rahul Ruikare2c34042010-10-02 01:35:48 -05001872 }
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03001873 status = usb_add_gadget_udc(musb->controller, &musb->g);
1874 if (status)
1875 goto err;
1876
1877 return 0;
1878err:
Sebastian Andrzej Siewior6193d692011-08-10 11:01:57 +02001879 musb->g.dev.parent = NULL;
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03001880 device_unregister(&musb->g.dev);
Felipe Balbi550a7372008-07-24 12:27:36 +03001881 return status;
1882}
1883
1884void musb_gadget_cleanup(struct musb *musb)
1885{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03001886 usb_del_gadget_udc(&musb->g);
Sebastian Andrzej Siewior6193d692011-08-10 11:01:57 +02001887 if (musb->g.dev.parent)
1888 device_unregister(&musb->g.dev);
Felipe Balbi550a7372008-07-24 12:27:36 +03001889}
1890
1891/*
1892 * Register the gadget driver. Used by gadget drivers when
1893 * registering themselves with the controller.
1894 *
1895 * -EINVAL something went wrong (not driver)
1896 * -EBUSY another gadget is already using the controller
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001897 * -ENOMEM no memory to perform the operation
Felipe Balbi550a7372008-07-24 12:27:36 +03001898 *
1899 * @param driver the gadget driver
1900 * @return <0 if error, 0 if everything is fine
1901 */
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001902static int musb_gadget_start(struct usb_gadget *g,
1903 struct usb_gadget_driver *driver)
Felipe Balbi550a7372008-07-24 12:27:36 +03001904{
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001905 struct musb *musb = gadget_to_musb(g);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +02001906 struct usb_otg *otg = musb->xceiv->otg;
Felipe Balbi032ec492011-11-24 15:46:26 +02001907 struct usb_hcd *hcd = musb_to_hcd(musb);
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001908 unsigned long flags;
Felipe Balbi032ec492011-11-24 15:46:26 +02001909 int retval = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03001910
Felipe Balbi032ec492011-11-24 15:46:26 +02001911 if (driver->max_speed < USB_SPEED_HIGH) {
1912 retval = -EINVAL;
1913 goto err;
1914 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001915
Hema HK7acc6192011-02-28 14:19:34 +05301916 pm_runtime_get_sync(musb->controller);
1917
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001918 dev_dbg(musb->controller, "registering driver %s\n", driver->function);
Felipe Balbi550a7372008-07-24 12:27:36 +03001919
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001920 musb->softconnect = 0;
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001921 musb->gadget_driver = driver;
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001922
1923 spin_lock_irqsave(&musb->lock, flags);
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001924 musb->is_active = 1;
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001925
Heikki Krogerus6e13c652012-02-13 13:24:20 +02001926 otg_set_peripheral(otg, &musb->g);
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001927 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +03001928 spin_unlock_irqrestore(&musb->lock, flags);
1929
Felipe Balbi032ec492011-11-24 15:46:26 +02001930 /* REVISIT: funcall to other code, which also
1931 * handles power budgeting ... this way also
1932 * ensures HdrcStart is indirectly called.
1933 */
1934 retval = usb_add_hcd(hcd, 0, 0);
1935 if (retval < 0) {
1936 dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
1937 goto err;
Felipe Balbi550a7372008-07-24 12:27:36 +03001938 }
Felipe Balbi032ec492011-11-24 15:46:26 +02001939
1940 if ((musb->xceiv->last_event == USB_EVENT_ID)
1941 && otg->set_vbus)
1942 otg_set_vbus(otg, 1);
1943
1944 hcd->self.uses_pio_for_control = 1;
1945
Jarkko Nikulacdefce12011-04-29 16:17:35 +03001946 if (musb->xceiv->last_event == USB_EVENT_NONE)
1947 pm_runtime_put(musb->controller);
Felipe Balbi550a7372008-07-24 12:27:36 +03001948
Felipe Balbi63eed2b2011-01-17 10:34:38 +02001949 return 0;
1950
Felipe Balbi032ec492011-11-24 15:46:26 +02001951err:
Felipe Balbi550a7372008-07-24 12:27:36 +03001952 return retval;
1953}
Felipe Balbi550a7372008-07-24 12:27:36 +03001954
1955static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
1956{
1957 int i;
1958 struct musb_hw_ep *hw_ep;
1959
1960 /* don't disconnect if it's not connected */
1961 if (musb->g.speed == USB_SPEED_UNKNOWN)
1962 driver = NULL;
1963 else
1964 musb->g.speed = USB_SPEED_UNKNOWN;
1965
1966 /* deactivate the hardware */
1967 if (musb->softconnect) {
1968 musb->softconnect = 0;
1969 musb_pullup(musb, 0);
1970 }
1971 musb_stop(musb);
1972
1973 /* killing any outstanding requests will quiesce the driver;
1974 * then report disconnect
1975 */
1976 if (driver) {
1977 for (i = 0, hw_ep = musb->endpoints;
1978 i < musb->nr_endpoints;
1979 i++, hw_ep++) {
1980 musb_ep_select(musb->mregs, i);
1981 if (hw_ep->is_shared_fifo /* || !epnum */) {
1982 nuke(&hw_ep->ep_in, -ESHUTDOWN);
1983 } else {
1984 if (hw_ep->max_packet_sz_tx)
1985 nuke(&hw_ep->ep_in, -ESHUTDOWN);
1986 if (hw_ep->max_packet_sz_rx)
1987 nuke(&hw_ep->ep_out, -ESHUTDOWN);
1988 }
1989 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001990 }
1991}
1992
1993/*
1994 * Unregister the gadget driver. Used by gadget drivers when
1995 * unregistering themselves from the controller.
1996 *
1997 * @param driver the gadget driver to unregister
1998 */
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02001999static int musb_gadget_stop(struct usb_gadget *g,
2000 struct usb_gadget_driver *driver)
Felipe Balbi550a7372008-07-24 12:27:36 +03002001{
Sebastian Andrzej Siewiore71eb392011-06-23 14:26:16 +02002002 struct musb *musb = gadget_to_musb(g);
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002003 unsigned long flags;
Felipe Balbi550a7372008-07-24 12:27:36 +03002004
Hema HK7acc6192011-02-28 14:19:34 +05302005 if (musb->xceiv->last_event == USB_EVENT_NONE)
2006 pm_runtime_get_sync(musb->controller);
2007
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002008 /*
2009 * REVISIT always use otg_set_peripheral() here too;
Felipe Balbi550a7372008-07-24 12:27:36 +03002010 * this needs to shut down the OTG engine.
2011 */
2012
2013 spin_lock_irqsave(&musb->lock, flags);
2014
Felipe Balbi550a7372008-07-24 12:27:36 +03002015 musb_hnp_stop(musb);
Felipe Balbi550a7372008-07-24 12:27:36 +03002016
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002017 (void) musb_gadget_vbus_draw(&musb->g, 0);
Felipe Balbi550a7372008-07-24 12:27:36 +03002018
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002019 musb->xceiv->state = OTG_STATE_UNDEFINED;
2020 stop_activity(musb, driver);
Heikki Krogerus6e13c652012-02-13 13:24:20 +02002021 otg_set_peripheral(musb->xceiv->otg, NULL);
Felipe Balbi550a7372008-07-24 12:27:36 +03002022
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002023 dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
Felipe Balbi550a7372008-07-24 12:27:36 +03002024
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002025 musb->is_active = 0;
2026 musb_platform_try_idle(musb, 0);
Felipe Balbi550a7372008-07-24 12:27:36 +03002027 spin_unlock_irqrestore(&musb->lock, flags);
2028
Felipe Balbi032ec492011-11-24 15:46:26 +02002029 usb_remove_hcd(musb_to_hcd(musb));
2030 /*
2031 * FIXME we need to be able to register another
2032 * gadget driver here and have everything work;
2033 * that currently misbehaves.
2034 */
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002035
Hema HK7acc6192011-02-28 14:19:34 +05302036 pm_runtime_put(musb->controller);
2037
Felipe Balbi63eed2b2011-01-17 10:34:38 +02002038 return 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03002039}
Felipe Balbi550a7372008-07-24 12:27:36 +03002040
2041/* ----------------------------------------------------------------------- */
2042
2043/* lifecycle operations called through plat_uds.c */
2044
2045void musb_g_resume(struct musb *musb)
2046{
2047 musb->is_suspended = 0;
David Brownell84e250f2009-03-31 12:30:04 -07002048 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002049 case OTG_STATE_B_IDLE:
2050 break;
2051 case OTG_STATE_B_WAIT_ACON:
2052 case OTG_STATE_B_PERIPHERAL:
2053 musb->is_active = 1;
2054 if (musb->gadget_driver && musb->gadget_driver->resume) {
2055 spin_unlock(&musb->lock);
2056 musb->gadget_driver->resume(&musb->g);
2057 spin_lock(&musb->lock);
2058 }
2059 break;
2060 default:
2061 WARNING("unhandled RESUME transition (%s)\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +02002062 otg_state_string(musb->xceiv->state));
Felipe Balbi550a7372008-07-24 12:27:36 +03002063 }
2064}
2065
2066/* called when SOF packets stop for 3+ msec */
2067void musb_g_suspend(struct musb *musb)
2068{
2069 u8 devctl;
2070
2071 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002072 dev_dbg(musb->controller, "devctl %02x\n", devctl);
Felipe Balbi550a7372008-07-24 12:27:36 +03002073
David Brownell84e250f2009-03-31 12:30:04 -07002074 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002075 case OTG_STATE_B_IDLE:
2076 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
David Brownell84e250f2009-03-31 12:30:04 -07002077 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002078 break;
2079 case OTG_STATE_B_PERIPHERAL:
2080 musb->is_suspended = 1;
2081 if (musb->gadget_driver && musb->gadget_driver->suspend) {
2082 spin_unlock(&musb->lock);
2083 musb->gadget_driver->suspend(&musb->g);
2084 spin_lock(&musb->lock);
2085 }
2086 break;
2087 default:
2088 /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
2089 * A_PERIPHERAL may need care too
2090 */
2091 WARNING("unhandled SUSPEND transition (%s)\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +02002092 otg_state_string(musb->xceiv->state));
Felipe Balbi550a7372008-07-24 12:27:36 +03002093 }
2094}
2095
2096/* Called during SRP */
2097void musb_g_wakeup(struct musb *musb)
2098{
2099 musb_gadget_wakeup(&musb->g);
2100}
2101
2102/* called when VBUS drops below session threshold, and in other cases */
2103void musb_g_disconnect(struct musb *musb)
2104{
2105 void __iomem *mregs = musb->mregs;
2106 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
2107
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002108 dev_dbg(musb->controller, "devctl %02x\n", devctl);
Felipe Balbi550a7372008-07-24 12:27:36 +03002109
2110 /* clear HR */
2111 musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
2112
2113 /* don't draw vbus until new b-default session */
2114 (void) musb_gadget_vbus_draw(&musb->g, 0);
2115
2116 musb->g.speed = USB_SPEED_UNKNOWN;
2117 if (musb->gadget_driver && musb->gadget_driver->disconnect) {
2118 spin_unlock(&musb->lock);
2119 musb->gadget_driver->disconnect(&musb->g);
2120 spin_lock(&musb->lock);
2121 }
2122
David Brownell84e250f2009-03-31 12:30:04 -07002123 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002124 default:
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002125 dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +02002126 otg_state_string(musb->xceiv->state));
David Brownell84e250f2009-03-31 12:30:04 -07002127 musb->xceiv->state = OTG_STATE_A_IDLE;
David Brownellab983f2a2009-03-31 12:35:09 -07002128 MUSB_HST_MODE(musb);
Felipe Balbi550a7372008-07-24 12:27:36 +03002129 break;
2130 case OTG_STATE_A_PERIPHERAL:
David Brownell1de00da2009-04-02 10:16:11 -07002131 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
David Brownellab983f2a2009-03-31 12:35:09 -07002132 MUSB_HST_MODE(musb);
Felipe Balbi550a7372008-07-24 12:27:36 +03002133 break;
2134 case OTG_STATE_B_WAIT_ACON:
2135 case OTG_STATE_B_HOST:
Felipe Balbi550a7372008-07-24 12:27:36 +03002136 case OTG_STATE_B_PERIPHERAL:
2137 case OTG_STATE_B_IDLE:
David Brownell84e250f2009-03-31 12:30:04 -07002138 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +03002139 break;
2140 case OTG_STATE_B_SRP_INIT:
2141 break;
2142 }
2143
2144 musb->is_active = 0;
2145}
2146
2147void musb_g_reset(struct musb *musb)
2148__releases(musb->lock)
2149__acquires(musb->lock)
2150{
2151 void __iomem *mbase = musb->mregs;
2152 u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
2153 u8 power;
2154
Sebastian Andrzej Siewior515ba292012-10-30 19:52:24 +01002155 dev_dbg(musb->controller, "<== %s driver '%s'\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03002156 (devctl & MUSB_DEVCTL_BDEVICE)
2157 ? "B-Device" : "A-Device",
Felipe Balbi550a7372008-07-24 12:27:36 +03002158 musb->gadget_driver
2159 ? musb->gadget_driver->driver.name
2160 : NULL
2161 );
2162
2163 /* report disconnect, if we didn't already (flushing EP state) */
2164 if (musb->g.speed != USB_SPEED_UNKNOWN)
2165 musb_g_disconnect(musb);
2166
2167 /* clear HR */
2168 else if (devctl & MUSB_DEVCTL_HR)
2169 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
2170
2171
2172 /* what speed did we negotiate? */
2173 power = musb_readb(mbase, MUSB_POWER);
2174 musb->g.speed = (power & MUSB_POWER_HSMODE)
2175 ? USB_SPEED_HIGH : USB_SPEED_FULL;
2176
2177 /* start in USB_STATE_DEFAULT */
2178 musb->is_active = 1;
2179 musb->is_suspended = 0;
2180 MUSB_DEV_MODE(musb);
2181 musb->address = 0;
2182 musb->ep0_state = MUSB_EP0_STAGE_SETUP;
2183
2184 musb->may_wakeup = 0;
2185 musb->g.b_hnp_enable = 0;
2186 musb->g.a_alt_hnp_support = 0;
2187 musb->g.a_hnp_support = 0;
2188
2189 /* Normal reset, as B-Device;
2190 * or else after HNP, as A-Device
2191 */
2192 if (devctl & MUSB_DEVCTL_BDEVICE) {
David Brownell84e250f2009-03-31 12:30:04 -07002193 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002194 musb->g.is_a_peripheral = 0;
Felipe Balbi032ec492011-11-24 15:46:26 +02002195 } else {
David Brownell84e250f2009-03-31 12:30:04 -07002196 musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002197 musb->g.is_a_peripheral = 1;
Felipe Balbi032ec492011-11-24 15:46:26 +02002198 }
Felipe Balbi550a7372008-07-24 12:27:36 +03002199
2200 /* start with default limits on VBUS power draw */
Felipe Balbi032ec492011-11-24 15:46:26 +02002201 (void) musb_gadget_vbus_draw(&musb->g, 8);
Felipe Balbi550a7372008-07-24 12:27:36 +03002202}